xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_virt.h (revision 75372d75a4e23783583998ed99d5009d555850da)
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Author: Monk.liu@amd.com
23  */
24 #ifndef AMDGPU_VIRT_H
25 #define AMDGPU_VIRT_H
26 
27 #include "amdgv_sriovmsg.h"
28 
29 #define AMDGPU_SRIOV_CAPS_SRIOV_VBIOS  (1 << 0) /* vBIOS is sr-iov ready */
30 #define AMDGPU_SRIOV_CAPS_ENABLE_IOV   (1 << 1) /* sr-iov is enabled on this GPU */
31 #define AMDGPU_SRIOV_CAPS_IS_VF        (1 << 2) /* this GPU is a virtual function */
32 #define AMDGPU_PASSTHROUGH_MODE        (1 << 3) /* thw whole GPU is pass through for VM */
33 #define AMDGPU_SRIOV_CAPS_RUNTIME      (1 << 4) /* is out of full access mode */
34 #define AMDGPU_VF_MMIO_ACCESS_PROTECT  (1 << 5) /* MMIO write access is not allowed in sriov runtime */
35 
36 /* flags for indirect register access path supported by rlcg for sriov */
37 #define AMDGPU_RLCG_GC_WRITE_LEGACY    (0x8 << 28)
38 #define AMDGPU_RLCG_GC_WRITE           (0x0 << 28)
39 #define AMDGPU_RLCG_GC_READ            (0x1 << 28)
40 #define AMDGPU_RLCG_MMHUB_WRITE        (0x2 << 28)
41 
42 /* error code for indirect register access path supported by rlcg for sriov */
43 #define AMDGPU_RLCG_VFGATE_DISABLED		0x4000000
44 #define AMDGPU_RLCG_WRONG_OPERATION_TYPE	0x2000000
45 #define AMDGPU_RLCG_REG_NOT_IN_RANGE		0x1000000
46 
47 #define AMDGPU_RLCG_SCRATCH1_ADDRESS_MASK	0xFFFFF
48 #define AMDGPU_RLCG_SCRATCH1_ERROR_MASK	0xF000000
49 
50 #define AMDGPU_RLCG_VFI_CMD__WR 0x0
51 #define AMDGPU_RLCG_VFI_CMD__RD 0x1
52 
53 #define AMDGPU_RLCG_VFI_STAT__BUSY     0x0
54 #define AMDGPU_RLCG_VFI_STAT__DONE     0x1
55 #define AMDGPU_RLCG_VFI_STAT__INV_CMD  0x2
56 #define AMDGPU_RLCG_VFI_STAT__INV_ADDR 0x3
57 #define AMDGPU_RLCG_VFI_STAT__ERR      0xFF
58 
59 /* all asic after AI use this offset */
60 #define mmRCC_IOV_FUNC_IDENTIFIER 0xDE5
61 /* tonga/fiji use this offset */
62 #define mmBIF_IOV_FUNC_IDENTIFIER 0x1503
63 
64 #define AMDGPU_VF2PF_UPDATE_MAX_RETRY_LIMIT 2
65 
66 /* Signature used to validate the SR-IOV dynamic critical region init data header ("INDA") */
67 #define AMDGPU_SRIOV_CRIT_DATA_SIGNATURE "INDA"
68 #define AMDGPU_SRIOV_CRIT_DATA_SIG_LEN   4
69 
70 #define IS_SRIOV_CRIT_REGN_ENTRY_VALID(hdr, id) ((hdr)->valid_tables & (1 << (id)))
71 
72 enum amdgpu_sriov_vf_mode {
73 	SRIOV_VF_MODE_BARE_METAL = 0,
74 	SRIOV_VF_MODE_ONE_VF,
75 	SRIOV_VF_MODE_MULTI_VF,
76 };
77 
78 struct amdgpu_mm_table {
79 	struct amdgpu_bo	*bo;
80 	uint32_t		*cpu_addr;
81 	uint64_t		gpu_addr;
82 };
83 
84 #define AMDGPU_VF_ERROR_ENTRY_SIZE    16
85 
86 /* struct error_entry - amdgpu VF error information. */
87 struct amdgpu_vf_error_buffer {
88 	struct mutex lock;
89 	int read_count;
90 	int write_count;
91 	uint16_t code[AMDGPU_VF_ERROR_ENTRY_SIZE];
92 	uint16_t flags[AMDGPU_VF_ERROR_ENTRY_SIZE];
93 	uint64_t data[AMDGPU_VF_ERROR_ENTRY_SIZE];
94 };
95 
96 enum idh_request;
97 
98 /**
99  * struct amdgpu_virt_ops - amdgpu device virt operations
100  */
101 struct amdgpu_virt_ops {
102 	int (*req_full_gpu)(struct amdgpu_device *adev, bool init);
103 	int (*rel_full_gpu)(struct amdgpu_device *adev, bool init);
104 	int (*req_init_data)(struct amdgpu_device *adev);
105 	int (*reset_gpu)(struct amdgpu_device *adev);
106 	void (*ready_to_reset)(struct amdgpu_device *adev);
107 	int (*wait_reset)(struct amdgpu_device *adev);
108 	void (*trans_msg)(struct amdgpu_device *adev, enum idh_request req,
109 			  u32 data1, u32 data2, u32 data3);
110 	void (*ras_poison_handler)(struct amdgpu_device *adev,
111 					enum amdgpu_ras_block block);
112 	bool (*rcvd_ras_intr)(struct amdgpu_device *adev);
113 	int (*req_ras_err_count)(struct amdgpu_device *adev);
114 	int (*req_ras_cper_dump)(struct amdgpu_device *adev, u64 vf_rptr);
115 	int (*req_bad_pages)(struct amdgpu_device *adev);
116 	int (*req_ras_chk_criti)(struct amdgpu_device *adev, u64 addr);
117 	int (*req_remote_ras_cmd)(struct amdgpu_device *adev,
118 			u32 param1, u32 param2, u32 param3);
119 };
120 
121 /*
122  * Firmware Reserve Frame buffer
123  */
124 struct amdgpu_virt_fw_reserve {
125 	struct amd_sriov_msg_pf2vf_info_header *p_pf2vf;
126 	struct amd_sriov_msg_vf2pf_info_header *p_vf2pf;
127 	void *ras_telemetry;
128 	unsigned int checksum_key;
129 };
130 
131 /*
132  * Legacy GIM header
133  *
134  * Defination between PF and VF
135  * Structures forcibly aligned to 4 to keep the same style as PF.
136  */
137 #define AMDGIM_DATAEXCHANGE_OFFSET		(64 * 1024)
138 
139 #define AMDGIM_GET_STRUCTURE_RESERVED_SIZE(total, u8, u16, u32, u64) \
140 		(total - (((u8)+3) / 4 + ((u16)+1) / 2 + (u32) + (u64)*2))
141 
142 enum AMDGIM_FEATURE_FLAG {
143 	/* GIM supports feature of Error log collecting */
144 	AMDGIM_FEATURE_ERROR_LOG_COLLECT = 0x1,
145 	/* GIM supports feature of loading uCodes */
146 	AMDGIM_FEATURE_GIM_LOAD_UCODES   = 0x2,
147 	/* VRAM LOST by GIM */
148 	AMDGIM_FEATURE_GIM_FLR_VRAMLOST = 0x4,
149 	/* MM bandwidth */
150 	AMDGIM_FEATURE_GIM_MM_BW_MGR = 0x8,
151 	/* PP ONE VF MODE in GIM */
152 	AMDGIM_FEATURE_PP_ONE_VF = (1 << 4),
153 	/* Indirect Reg Access enabled */
154 	AMDGIM_FEATURE_INDIRECT_REG_ACCESS = (1 << 5),
155 	/* AV1 Support MODE*/
156 	AMDGIM_FEATURE_AV1_SUPPORT = (1 << 6),
157 	/* VCN RB decouple */
158 	AMDGIM_FEATURE_VCN_RB_DECOUPLE = (1 << 7),
159 	/* MES info */
160 	AMDGIM_FEATURE_MES_INFO_ENABLE = (1 << 8),
161 	AMDGIM_FEATURE_RAS_CAPS = (1 << 9),
162 	AMDGIM_FEATURE_RAS_TELEMETRY = (1 << 10),
163 	AMDGIM_FEATURE_RAS_CPER = (1 << 11),
164 	AMDGIM_FEATURE_XGMI_TA_EXT_PEER_LINK = (1 << 12),
165 };
166 
167 enum AMDGIM_REG_ACCESS_FLAG {
168 	/* Use PSP to program IH_RB_CNTL */
169 	AMDGIM_FEATURE_IH_REG_PSP_EN      = (1 << 0),
170 	/* Use RLC to program MMHUB regs */
171 	AMDGIM_FEATURE_MMHUB_REG_RLC_EN   = (1 << 1),
172 	/* Use RLC to program GC regs */
173 	AMDGIM_FEATURE_GC_REG_RLC_EN      = (1 << 2),
174 	/* Use PSP to program L1_TLB_CNTL */
175 	AMDGIM_FEATURE_L1_TLB_CNTL_PSP_EN = (1 << 3),
176 	/* Use RLCG to program SQ_CONFIG1 */
177 	AMDGIM_FEATURE_REG_ACCESS_SQ_CONFIG = (1 << 4),
178 };
179 
180 struct amdgim_pf2vf_info_v1 {
181 	/* header contains size and version */
182 	struct amd_sriov_msg_pf2vf_info_header header;
183 	/* max_width * max_height */
184 	unsigned int uvd_enc_max_pixels_count;
185 	/* 16x16 pixels/sec, codec independent */
186 	unsigned int uvd_enc_max_bandwidth;
187 	/* max_width * max_height */
188 	unsigned int vce_enc_max_pixels_count;
189 	/* 16x16 pixels/sec, codec independent */
190 	unsigned int vce_enc_max_bandwidth;
191 	/* MEC FW position in kb from the start of visible frame buffer */
192 	unsigned int mecfw_kboffset;
193 	/* The features flags of the GIM driver supports. */
194 	unsigned int feature_flags;
195 	/* use private key from mailbox 2 to create chueksum */
196 	unsigned int checksum;
197 } __aligned(4);
198 
199 struct amdgim_vf2pf_info_v1 {
200 	/* header contains size and version */
201 	struct amd_sriov_msg_vf2pf_info_header header;
202 	/* driver version */
203 	char driver_version[64];
204 	/* driver certification, 1=WHQL, 0=None */
205 	unsigned int driver_cert;
206 	/* guest OS type and version: need a define */
207 	unsigned int os_info;
208 	/* in the unit of 1M */
209 	unsigned int fb_usage;
210 	/* guest gfx engine usage percentage */
211 	unsigned int gfx_usage;
212 	/* guest gfx engine health percentage */
213 	unsigned int gfx_health;
214 	/* guest compute engine usage percentage */
215 	unsigned int compute_usage;
216 	/* guest compute engine health percentage */
217 	unsigned int compute_health;
218 	/* guest vce engine usage percentage. 0xffff means N/A. */
219 	unsigned int vce_enc_usage;
220 	/* guest vce engine health percentage. 0xffff means N/A. */
221 	unsigned int vce_enc_health;
222 	/* guest uvd engine usage percentage. 0xffff means N/A. */
223 	unsigned int uvd_enc_usage;
224 	/* guest uvd engine usage percentage. 0xffff means N/A. */
225 	unsigned int uvd_enc_health;
226 	unsigned int checksum;
227 } __aligned(4);
228 
229 struct amdgim_vf2pf_info_v2 {
230 	/* header contains size and version */
231 	struct amd_sriov_msg_vf2pf_info_header header;
232 	uint32_t checksum;
233 	/* driver version */
234 	uint8_t driver_version[64];
235 	/* driver certification, 1=WHQL, 0=None */
236 	uint32_t driver_cert;
237 	/* guest OS type and version: need a define */
238 	uint32_t os_info;
239 	/* in the unit of 1M */
240 	uint32_t fb_usage;
241 	/* guest gfx engine usage percentage */
242 	uint32_t gfx_usage;
243 	/* guest gfx engine health percentage */
244 	uint32_t gfx_health;
245 	/* guest compute engine usage percentage */
246 	uint32_t compute_usage;
247 	/* guest compute engine health percentage */
248 	uint32_t compute_health;
249 	/* guest vce engine usage percentage. 0xffff means N/A. */
250 	uint32_t vce_enc_usage;
251 	/* guest vce engine health percentage. 0xffff means N/A. */
252 	uint32_t vce_enc_health;
253 	/* guest uvd engine usage percentage. 0xffff means N/A. */
254 	uint32_t uvd_enc_usage;
255 	/* guest uvd engine usage percentage. 0xffff means N/A. */
256 	uint32_t uvd_enc_health;
257 	uint32_t reserved[AMDGIM_GET_STRUCTURE_RESERVED_SIZE(256, 64, 0, (12 + sizeof(struct amd_sriov_msg_vf2pf_info_header)/sizeof(uint32_t)), 0)];
258 } __aligned(4);
259 
260 struct amdgpu_virt_ras_err_handler_data {
261 	/* point to bad page records array */
262 	struct eeprom_table_record *bps;
263 	/* point to reserved bo array */
264 	struct amdgpu_bo **bps_bo;
265 	/* the count of entries */
266 	int count;
267 	/* last reserved entry's index + 1 */
268 	int last_reserved;
269 };
270 
271 struct amdgpu_virt_ras {
272 	struct ratelimit_state ras_error_cnt_rs;
273 	struct ratelimit_state ras_cper_dump_rs;
274 	struct ratelimit_state ras_chk_criti_rs;
275 	struct mutex ras_telemetry_mutex;
276 	uint64_t cper_rptr;
277 };
278 
279 #define AMDGPU_VIRT_CAPS_LIST(X) X(AMDGPU_VIRT_CAP_POWER_LIMIT)
280 
281 DECLARE_ATTR_CAP_CLASS(amdgpu_virt, AMDGPU_VIRT_CAPS_LIST);
282 
283 struct amdgpu_virt_region {
284 	uint32_t offset;
285 	uint32_t size_kb;
286 };
287 
288 /* GPU virtualization */
289 struct amdgpu_virt {
290 	uint32_t			caps;
291 	struct amdgpu_bo		*csa_obj;
292 	void				*csa_cpu_addr;
293 	bool chained_ib_support;
294 	uint32_t			reg_val_offs;
295 	struct amdgpu_irq_src		ack_irq;
296 	struct amdgpu_irq_src		rcv_irq;
297 
298 	struct work_struct		flr_work;
299 	struct work_struct		req_bad_pages_work;
300 	struct work_struct		handle_bad_pages_work;
301 
302 	struct amdgpu_mm_table		mm_table;
303 	const struct amdgpu_virt_ops	*ops;
304 	struct amdgpu_vf_error_buffer	vf_errors;
305 	struct amdgpu_virt_fw_reserve	fw_reserve;
306 	struct amdgpu_virt_caps virt_caps;
307 	uint32_t gim_feature;
308 	uint32_t reg_access_mode;
309 	int req_init_data_ver;
310 	bool tdr_debug;
311 	struct amdgpu_virt_ras_err_handler_data *virt_eh_data;
312 	bool ras_init_done;
313 	uint32_t reg_access;
314 
315 	/* dynamic(v2) critical regions */
316 	struct amdgpu_virt_region init_data_header;
317 	struct amdgpu_virt_region crit_regn;
318 	struct amdgpu_virt_region crit_regn_tbl[AMD_SRIOV_MSG_MAX_TABLE_ID];
319 	bool is_dynamic_crit_regn_enabled;
320 
321 	/* vf2pf message */
322 	struct delayed_work vf2pf_work;
323 	uint32_t vf2pf_update_interval_ms;
324 	int vf2pf_update_retry_cnt;
325 
326 	/* multimedia bandwidth config */
327 	bool     is_mm_bw_enabled;
328 	uint32_t decode_max_dimension_pixels;
329 	uint32_t decode_max_frame_pixels;
330 	uint32_t encode_max_dimension_pixels;
331 	uint32_t encode_max_frame_pixels;
332 
333 	/* the ucode id to signal the autoload */
334 	uint32_t autoload_ucode_id;
335 
336 	/* Spinlock to protect access to the RLCG register interface */
337 	spinlock_t rlcg_reg_lock;
338 
339 	struct mutex access_req_mutex;
340 
341 	union amd_sriov_ras_caps ras_en_caps;
342 	union amd_sriov_ras_caps ras_telemetry_en_caps;
343 	struct amdgpu_virt_ras ras;
344 	struct amd_sriov_ras_telemetry_error_count count_cache;
345 
346 	/* hibernate and resume with different VF feature for xgmi enabled system */
347 	bool is_xgmi_node_migrate_enabled;
348 };
349 
350 struct amdgpu_video_codec_info;
351 
352 #define amdgpu_sriov_enabled(adev) \
353 ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_ENABLE_IOV)
354 
355 #define amdgpu_sriov_vf(adev) \
356 ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_IS_VF)
357 
358 #define amdgpu_sriov_bios(adev) \
359 ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)
360 
361 #define amdgpu_sriov_runtime(adev) \
362 ((adev)->virt.caps & AMDGPU_SRIOV_CAPS_RUNTIME)
363 
364 #define amdgpu_sriov_fullaccess(adev) \
365 (amdgpu_sriov_vf((adev)) && !amdgpu_sriov_runtime((adev)))
366 
367 #define amdgpu_sriov_reg_indirect_en(adev) \
368 (amdgpu_sriov_vf((adev)) && \
369 	((adev)->virt.gim_feature & (AMDGIM_FEATURE_INDIRECT_REG_ACCESS)))
370 
371 #define amdgpu_sriov_reg_indirect_ih(adev) \
372 (amdgpu_sriov_vf((adev)) && \
373 	((adev)->virt.reg_access & (AMDGIM_FEATURE_IH_REG_PSP_EN)))
374 
375 #define amdgpu_sriov_reg_indirect_mmhub(adev) \
376 (amdgpu_sriov_vf((adev)) && \
377 	((adev)->virt.reg_access & (AMDGIM_FEATURE_MMHUB_REG_RLC_EN)))
378 
379 #define amdgpu_sriov_reg_indirect_gc(adev) \
380 (amdgpu_sriov_vf((adev)) && \
381 	((adev)->virt.reg_access & (AMDGIM_FEATURE_GC_REG_RLC_EN)))
382 
383 #define amdgpu_sriov_reg_indirect_l1_tlb_cntl(adev) \
384 (amdgpu_sriov_vf((adev)) && \
385 	((adev)->virt.reg_access & (AMDGIM_FEATURE_L1_TLB_CNTL_PSP_EN)))
386 
387 #define amdgpu_sriov_rlcg_error_report_enabled(adev) \
388         (amdgpu_sriov_reg_indirect_mmhub(adev) || amdgpu_sriov_reg_indirect_gc(adev))
389 
390 #define amdgpu_sriov_reg_access_sq_config(adev) \
391 (amdgpu_sriov_vf((adev)) && \
392 	((adev)->virt.reg_access & (AMDGIM_FEATURE_REG_ACCESS_SQ_CONFIG)))
393 
394 #define amdgpu_passthrough(adev) \
395 ((adev)->virt.caps & AMDGPU_PASSTHROUGH_MODE)
396 
397 #define amdgpu_sriov_vf_mmio_access_protection(adev) \
398 ((adev)->virt.caps & AMDGPU_VF_MMIO_ACCESS_PROTECT)
399 
400 #define amdgpu_sriov_ras_caps_en(adev) \
401 ((adev)->virt.gim_feature & AMDGIM_FEATURE_RAS_CAPS)
402 
403 #define amdgpu_sriov_ras_telemetry_en(adev) \
404 (((adev)->virt.gim_feature & AMDGIM_FEATURE_RAS_TELEMETRY) && (adev)->virt.fw_reserve.ras_telemetry)
405 
406 #define amdgpu_sriov_ras_telemetry_block_en(adev, sriov_blk) \
407 (amdgpu_sriov_ras_telemetry_en((adev)) && (adev)->virt.ras_telemetry_en_caps.all & BIT(sriov_blk))
408 
409 #define amdgpu_sriov_ras_cper_en(adev) \
410 ((adev)->virt.gim_feature & AMDGIM_FEATURE_RAS_CPER)
411 
412 #define amdgpu_sriov_xgmi_ta_ext_peer_link_en(adev) \
413 ((adev)->virt.gim_feature & AMDGIM_FEATURE_XGMI_TA_EXT_PEER_LINK)
414 
415 static inline bool is_virtual_machine(void)
416 {
417 #if defined(CONFIG_X86)
418 	return boot_cpu_has(X86_FEATURE_HYPERVISOR);
419 #elif defined(CONFIG_ARM64)
420 	return !is_kernel_in_hyp_mode();
421 #else
422 	return false;
423 #endif
424 }
425 
426 #define amdgpu_sriov_is_pp_one_vf(adev) \
427 	((adev)->virt.gim_feature & AMDGIM_FEATURE_PP_ONE_VF)
428 #define amdgpu_sriov_multi_vf_mode(adev) \
429 	(amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
430 #define amdgpu_sriov_is_debug(adev) \
431 	((!amdgpu_in_reset(adev)) && adev->virt.tdr_debug)
432 #define amdgpu_sriov_is_normal(adev) \
433 	((!amdgpu_in_reset(adev)) && (!adev->virt.tdr_debug))
434 #define amdgpu_sriov_is_av1_support(adev) \
435 	((adev)->virt.gim_feature & AMDGIM_FEATURE_AV1_SUPPORT)
436 #define amdgpu_sriov_is_vcn_rb_decouple(adev) \
437 	((adev)->virt.gim_feature & AMDGIM_FEATURE_VCN_RB_DECOUPLE)
438 #define amdgpu_sriov_is_mes_info_enable(adev) \
439 	((adev)->virt.gim_feature & AMDGIM_FEATURE_MES_INFO_ENABLE)
440 
441 #define amdgpu_virt_xgmi_migrate_enabled(adev) \
442 	((adev)->virt.is_xgmi_node_migrate_enabled && (adev)->gmc.xgmi.node_segment_size != 0)
443 
444 bool amdgpu_virt_mmio_blocked(struct amdgpu_device *adev);
445 void amdgpu_virt_init_setting(struct amdgpu_device *adev);
446 int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init);
447 int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init);
448 int amdgpu_virt_reset_gpu(struct amdgpu_device *adev);
449 void amdgpu_virt_request_init_data(struct amdgpu_device *adev);
450 void amdgpu_virt_ready_to_reset(struct amdgpu_device *adev);
451 int amdgpu_virt_wait_reset(struct amdgpu_device *adev);
452 int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev);
453 void amdgpu_virt_free_mm_table(struct amdgpu_device *adev);
454 bool amdgpu_virt_rcvd_ras_interrupt(struct amdgpu_device *adev);
455 void amdgpu_virt_release_ras_err_handler_data(struct amdgpu_device *adev);
456 void amdgpu_virt_init_data_exchange(struct amdgpu_device *adev);
457 void amdgpu_virt_exchange_data(struct amdgpu_device *adev);
458 void amdgpu_virt_fini_data_exchange(struct amdgpu_device *adev);
459 void amdgpu_virt_init(struct amdgpu_device *adev);
460 
461 int amdgpu_virt_init_critical_region(struct amdgpu_device *adev);
462 int amdgpu_virt_get_dynamic_data_info(struct amdgpu_device *adev,
463 	int data_id, uint8_t *binary, u32 *size);
464 
465 bool amdgpu_virt_can_access_debugfs(struct amdgpu_device *adev);
466 int amdgpu_virt_enable_access_debugfs(struct amdgpu_device *adev);
467 void amdgpu_virt_disable_access_debugfs(struct amdgpu_device *adev);
468 
469 enum amdgpu_sriov_vf_mode amdgpu_virt_get_sriov_vf_mode(struct amdgpu_device *adev);
470 
471 void amdgpu_virt_update_sriov_video_codec(struct amdgpu_device *adev,
472 			struct amdgpu_video_codec_info *encode, uint32_t encode_array_size,
473 			struct amdgpu_video_codec_info *decode, uint32_t decode_array_size);
474 void amdgpu_sriov_wreg(struct amdgpu_device *adev,
475 		       u32 offset, u32 value,
476 		       u32 acc_flags, u32 hwip, u32 xcc_id);
477 u32 amdgpu_sriov_rreg(struct amdgpu_device *adev,
478 		      u32 offset, u32 acc_flags, u32 hwip, u32 xcc_id);
479 bool amdgpu_virt_fw_load_skip_check(struct amdgpu_device *adev,
480 			uint32_t ucode_id);
481 void amdgpu_virt_pre_reset(struct amdgpu_device *adev);
482 void amdgpu_virt_post_reset(struct amdgpu_device *adev);
483 bool amdgpu_sriov_xnack_support(struct amdgpu_device *adev);
484 bool amdgpu_virt_get_rlcg_reg_access_flag(struct amdgpu_device *adev,
485 					  u32 acc_flags, u32 hwip,
486 					  bool write, u32 *rlcg_flag);
487 u32 amdgpu_virt_rlcg_reg_rw(struct amdgpu_device *adev, u32 offset, u32 v, u32 flag, u32 xcc_id);
488 bool amdgpu_virt_get_ras_capability(struct amdgpu_device *adev);
489 int amdgpu_virt_req_ras_err_count(struct amdgpu_device *adev, enum amdgpu_ras_block block,
490 				  struct ras_err_data *err_data);
491 int amdgpu_virt_req_ras_cper_dump(struct amdgpu_device *adev, bool force_update);
492 int amdgpu_virt_ras_telemetry_post_reset(struct amdgpu_device *adev);
493 bool amdgpu_virt_ras_telemetry_block_en(struct amdgpu_device *adev,
494 					enum amdgpu_ras_block block);
495 void amdgpu_virt_request_bad_pages(struct amdgpu_device *adev);
496 int amdgpu_virt_check_vf_critical_region(struct amdgpu_device *adev, u64 addr, bool *hit);
497 int amdgpu_virt_send_remote_ras_cmd(struct amdgpu_device *adev,
498 		uint64_t buf, uint32_t buf_len);
499 #endif
500