xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_umc.c (revision c435bce6af9b2a277662698875a689c389358f17)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #include "amdgpu.h"
25 #include "umc_v6_7.h"
26 #define MAX_UMC_POISON_POLLING_TIME_SYNC   20  //ms
27 
28 static int amdgpu_umc_convert_error_address(struct amdgpu_device *adev,
29 				    struct ras_err_data *err_data, uint64_t err_addr,
30 				    uint32_t ch_inst, uint32_t umc_inst)
31 {
32 	switch (amdgpu_ip_version(adev, UMC_HWIP, 0)) {
33 	case IP_VERSION(6, 7, 0):
34 		umc_v6_7_convert_error_address(adev,
35 				err_data, err_addr, ch_inst, umc_inst);
36 		break;
37 	default:
38 		dev_warn(adev->dev,
39 			 "UMC address to Physical address translation is not supported\n");
40 		return AMDGPU_RAS_FAIL;
41 	}
42 
43 	return AMDGPU_RAS_SUCCESS;
44 }
45 
46 int amdgpu_umc_page_retirement_mca(struct amdgpu_device *adev,
47 			uint64_t err_addr, uint32_t ch_inst, uint32_t umc_inst)
48 {
49 	struct ras_err_data err_data;
50 	int ret;
51 
52 	ret = amdgpu_ras_error_data_init(&err_data);
53 	if (ret)
54 		return ret;
55 
56 	err_data.err_addr =
57 		kcalloc(adev->umc.max_ras_err_cnt_per_query,
58 			sizeof(struct eeprom_table_record), GFP_KERNEL);
59 	if (!err_data.err_addr) {
60 		dev_warn(adev->dev,
61 			"Failed to alloc memory for umc error record in MCA notifier!\n");
62 		ret = AMDGPU_RAS_FAIL;
63 		goto out_fini_err_data;
64 	}
65 
66 	/*
67 	 * Translate UMC channel address to Physical address
68 	 */
69 	ret = amdgpu_umc_convert_error_address(adev, &err_data, err_addr,
70 					ch_inst, umc_inst);
71 	if (ret)
72 		goto out_free_err_addr;
73 
74 	if (amdgpu_bad_page_threshold != 0) {
75 		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
76 						err_data.err_addr_cnt);
77 		amdgpu_ras_save_bad_pages(adev, NULL);
78 	}
79 
80 out_free_err_addr:
81 	kfree(err_data.err_addr);
82 
83 out_fini_err_data:
84 	amdgpu_ras_error_data_fini(&err_data);
85 
86 	return ret;
87 }
88 
89 static void amdgpu_umc_handle_bad_pages(struct amdgpu_device *adev,
90 			void *ras_error_status)
91 {
92 	struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
93 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
94 	unsigned int error_query_mode;
95 	int ret = 0;
96 	unsigned long err_count;
97 
98 	amdgpu_ras_get_error_query_mode(adev, &error_query_mode);
99 
100 	mutex_lock(&con->page_retirement_lock);
101 	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(con->umc_ecc));
102 	if (ret == -EOPNOTSUPP &&
103 	    error_query_mode == AMDGPU_RAS_DIRECT_ERROR_QUERY) {
104 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
105 		    adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
106 		    adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, ras_error_status);
107 
108 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
109 		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address &&
110 		    adev->umc.max_ras_err_cnt_per_query) {
111 			err_data->err_addr =
112 				kcalloc(adev->umc.max_ras_err_cnt_per_query,
113 					sizeof(struct eeprom_table_record), GFP_KERNEL);
114 
115 			/* still call query_ras_error_address to clear error status
116 			 * even NOMEM error is encountered
117 			 */
118 			if(!err_data->err_addr)
119 				dev_warn(adev->dev, "Failed to alloc memory for "
120 						"umc error address record!\n");
121 
122 			/* umc query_ras_error_address is also responsible for clearing
123 			 * error status
124 			 */
125 			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, ras_error_status);
126 		}
127 	} else if (error_query_mode == AMDGPU_RAS_FIRMWARE_ERROR_QUERY ||
128 	    (!ret && error_query_mode == AMDGPU_RAS_DIRECT_ERROR_QUERY)) {
129 		if (adev->umc.ras &&
130 		    adev->umc.ras->ecc_info_query_ras_error_count)
131 		    adev->umc.ras->ecc_info_query_ras_error_count(adev, ras_error_status);
132 
133 		if (adev->umc.ras &&
134 		    adev->umc.ras->ecc_info_query_ras_error_address &&
135 		    adev->umc.max_ras_err_cnt_per_query) {
136 			err_data->err_addr =
137 				kcalloc(adev->umc.max_ras_err_cnt_per_query,
138 					sizeof(struct eeprom_table_record), GFP_KERNEL);
139 
140 			/* still call query_ras_error_address to clear error status
141 			 * even NOMEM error is encountered
142 			 */
143 			if(!err_data->err_addr)
144 				dev_warn(adev->dev, "Failed to alloc memory for "
145 						"umc error address record!\n");
146 
147 			/* umc query_ras_error_address is also responsible for clearing
148 			 * error status
149 			 */
150 			adev->umc.ras->ecc_info_query_ras_error_address(adev, ras_error_status);
151 		}
152 	}
153 
154 	/* only uncorrectable error needs gpu reset */
155 	if (err_data->ue_count || err_data->de_count) {
156 		err_count = err_data->ue_count + err_data->de_count;
157 		if ((amdgpu_bad_page_threshold != 0) &&
158 			err_data->err_addr_cnt) {
159 			amdgpu_ras_add_bad_pages(adev, err_data->err_addr,
160 						err_data->err_addr_cnt);
161 			amdgpu_ras_save_bad_pages(adev, &err_count);
162 
163 			amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
164 
165 			if (con->update_channel_flag == true) {
166 				amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
167 				con->update_channel_flag = false;
168 			}
169 		}
170 	}
171 
172 	kfree(err_data->err_addr);
173 
174 	mutex_unlock(&con->page_retirement_lock);
175 }
176 
177 static int amdgpu_umc_do_page_retirement(struct amdgpu_device *adev,
178 		void *ras_error_status,
179 		struct amdgpu_iv_entry *entry,
180 		uint32_t reset)
181 {
182 	struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
183 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
184 
185 	kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
186 	amdgpu_umc_handle_bad_pages(adev, ras_error_status);
187 
188 	if (err_data->ue_count && reset) {
189 		con->gpu_reset_flags |= reset;
190 		amdgpu_ras_reset_gpu(adev);
191 	}
192 
193 	return AMDGPU_RAS_SUCCESS;
194 }
195 
196 int amdgpu_umc_bad_page_polling_timeout(struct amdgpu_device *adev,
197 			uint32_t reset, uint32_t timeout_ms)
198 {
199 	struct ras_err_data err_data;
200 	struct ras_common_if head = {
201 		.block = AMDGPU_RAS_BLOCK__UMC,
202 	};
203 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head);
204 	uint32_t timeout = timeout_ms;
205 
206 	memset(&err_data, 0, sizeof(err_data));
207 	amdgpu_ras_error_data_init(&err_data);
208 
209 	do {
210 
211 		amdgpu_umc_handle_bad_pages(adev, &err_data);
212 
213 		if (timeout && !err_data.de_count) {
214 			msleep(1);
215 			timeout--;
216 		}
217 
218 	} while (timeout && !err_data.de_count);
219 
220 	if (!timeout)
221 		dev_warn(adev->dev, "Can't find bad pages\n");
222 
223 	if (err_data.de_count)
224 		dev_info(adev->dev, "%ld new deferred hardware errors detected\n", err_data.de_count);
225 
226 	if (obj) {
227 		obj->err_data.ue_count += err_data.ue_count;
228 		obj->err_data.ce_count += err_data.ce_count;
229 		obj->err_data.de_count += err_data.de_count;
230 	}
231 
232 	amdgpu_ras_error_data_fini(&err_data);
233 
234 	kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
235 
236 	if (reset) {
237 		struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
238 
239 		con->gpu_reset_flags |= reset;
240 		amdgpu_ras_reset_gpu(adev);
241 	}
242 
243 	return 0;
244 }
245 
246 int amdgpu_umc_poison_handler(struct amdgpu_device *adev,
247 			enum amdgpu_ras_block block, uint32_t reset)
248 {
249 	int ret = AMDGPU_RAS_SUCCESS;
250 
251 	if (adev->gmc.xgmi.connected_to_cpu ||
252 		adev->gmc.is_app_apu) {
253 		if (reset) {
254 			/* MCA poison handler is only responsible for GPU reset,
255 			 * let MCA notifier do page retirement.
256 			 */
257 			kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
258 			amdgpu_ras_reset_gpu(adev);
259 		}
260 		return ret;
261 	}
262 
263 	if (!amdgpu_sriov_vf(adev)) {
264 		if (amdgpu_ip_version(adev, UMC_HWIP, 0) < IP_VERSION(12, 0, 0)) {
265 			struct ras_err_data err_data;
266 			struct ras_common_if head = {
267 				.block = AMDGPU_RAS_BLOCK__UMC,
268 			};
269 			struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head);
270 
271 			ret = amdgpu_ras_error_data_init(&err_data);
272 			if (ret)
273 				return ret;
274 
275 			ret = amdgpu_umc_do_page_retirement(adev, &err_data, NULL, reset);
276 
277 			if (ret == AMDGPU_RAS_SUCCESS && obj) {
278 				obj->err_data.ue_count += err_data.ue_count;
279 				obj->err_data.ce_count += err_data.ce_count;
280 				obj->err_data.de_count += err_data.de_count;
281 			}
282 
283 			amdgpu_ras_error_data_fini(&err_data);
284 		} else {
285 			if (reset) {
286 				amdgpu_umc_bad_page_polling_timeout(adev,
287 							reset, MAX_UMC_POISON_POLLING_TIME_SYNC);
288 			} else {
289 				struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
290 
291 				atomic_inc(&con->page_retirement_req_cnt);
292 
293 				wake_up(&con->page_retirement_wq);
294 			}
295 		}
296 	} else {
297 		if (adev->virt.ops && adev->virt.ops->ras_poison_handler)
298 			adev->virt.ops->ras_poison_handler(adev, block);
299 		else
300 			dev_warn(adev->dev,
301 				"No ras_poison_handler interface in SRIOV!\n");
302 	}
303 
304 	return ret;
305 }
306 
307 int amdgpu_umc_process_ras_data_cb(struct amdgpu_device *adev,
308 		void *ras_error_status,
309 		struct amdgpu_iv_entry *entry)
310 {
311 	return amdgpu_umc_do_page_retirement(adev, ras_error_status, entry,
312 				AMDGPU_RAS_GPU_RESET_MODE1_RESET);
313 }
314 
315 int amdgpu_umc_ras_sw_init(struct amdgpu_device *adev)
316 {
317 	int err;
318 	struct amdgpu_umc_ras *ras;
319 
320 	if (!adev->umc.ras)
321 		return 0;
322 
323 	ras = adev->umc.ras;
324 
325 	err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
326 	if (err) {
327 		dev_err(adev->dev, "Failed to register umc ras block!\n");
328 		return err;
329 	}
330 
331 	strcpy(adev->umc.ras->ras_block.ras_comm.name, "umc");
332 	ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__UMC;
333 	ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
334 	adev->umc.ras_if = &ras->ras_block.ras_comm;
335 
336 	if (!ras->ras_block.ras_late_init)
337 		ras->ras_block.ras_late_init = amdgpu_umc_ras_late_init;
338 
339 	if (!ras->ras_block.ras_cb)
340 		ras->ras_block.ras_cb = amdgpu_umc_process_ras_data_cb;
341 
342 	return 0;
343 }
344 
345 int amdgpu_umc_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block)
346 {
347 	int r;
348 
349 	r = amdgpu_ras_block_late_init(adev, ras_block);
350 	if (r)
351 		return r;
352 
353 	if (amdgpu_ras_is_supported(adev, ras_block->block)) {
354 		r = amdgpu_irq_get(adev, &adev->gmc.ecc_irq, 0);
355 		if (r)
356 			goto late_fini;
357 	}
358 
359 	/* ras init of specific umc version */
360 	if (adev->umc.ras &&
361 	    adev->umc.ras->err_cnt_init)
362 		adev->umc.ras->err_cnt_init(adev);
363 
364 	return 0;
365 
366 late_fini:
367 	amdgpu_ras_block_late_fini(adev, ras_block);
368 	return r;
369 }
370 
371 int amdgpu_umc_process_ecc_irq(struct amdgpu_device *adev,
372 		struct amdgpu_irq_src *source,
373 		struct amdgpu_iv_entry *entry)
374 {
375 	struct ras_common_if *ras_if = adev->umc.ras_if;
376 	struct ras_dispatch_if ih_data = {
377 		.entry = entry,
378 	};
379 
380 	if (!ras_if)
381 		return 0;
382 
383 	ih_data.head = *ras_if;
384 
385 	amdgpu_ras_interrupt_dispatch(adev, &ih_data);
386 	return 0;
387 }
388 
389 void amdgpu_umc_fill_error_record(struct ras_err_data *err_data,
390 		uint64_t err_addr,
391 		uint64_t retired_page,
392 		uint32_t channel_index,
393 		uint32_t umc_inst)
394 {
395 	struct eeprom_table_record *err_rec =
396 		&err_data->err_addr[err_data->err_addr_cnt];
397 
398 	err_rec->address = err_addr;
399 	/* page frame address is saved */
400 	err_rec->retired_page = retired_page >> AMDGPU_GPU_PAGE_SHIFT;
401 	err_rec->ts = (uint64_t)ktime_get_real_seconds();
402 	err_rec->err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;
403 	err_rec->cu = 0;
404 	err_rec->mem_channel = channel_index;
405 	err_rec->mcumc_id = umc_inst;
406 
407 	err_data->err_addr_cnt++;
408 }
409 
410 int amdgpu_umc_loop_channels(struct amdgpu_device *adev,
411 			umc_func func, void *data)
412 {
413 	uint32_t node_inst       = 0;
414 	uint32_t umc_inst        = 0;
415 	uint32_t ch_inst         = 0;
416 	int ret = 0;
417 
418 	if (adev->umc.node_inst_num) {
419 		LOOP_UMC_EACH_NODE_INST_AND_CH(node_inst, umc_inst, ch_inst) {
420 			ret = func(adev, node_inst, umc_inst, ch_inst, data);
421 			if (ret) {
422 				dev_err(adev->dev, "Node %d umc %d ch %d func returns %d\n",
423 					node_inst, umc_inst, ch_inst, ret);
424 				return ret;
425 			}
426 		}
427 	} else {
428 		LOOP_UMC_INST_AND_CH(umc_inst, ch_inst) {
429 			ret = func(adev, 0, umc_inst, ch_inst, data);
430 			if (ret) {
431 				dev_err(adev->dev, "Umc %d ch %d func returns %d\n",
432 					umc_inst, ch_inst, ret);
433 				return ret;
434 			}
435 		}
436 	}
437 
438 	return 0;
439 }
440