xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c (revision 9237c9504b0e4f738365f023539c6f3dc5a8bb49)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  *          Christian König
28  */
29 #include <linux/seq_file.h>
30 #include <linux/slab.h>
31 #include <linux/uaccess.h>
32 #include <linux/debugfs.h>
33 
34 #include <drm/amdgpu_drm.h>
35 #include "amdgpu.h"
36 #include "atom.h"
37 
38 /*
39  * Rings
40  * Most engines on the GPU are fed via ring buffers.  Ring
41  * buffers are areas of GPU accessible memory that the host
42  * writes commands into and the GPU reads commands out of.
43  * There is a rptr (read pointer) that determines where the
44  * GPU is currently reading, and a wptr (write pointer)
45  * which determines where the host has written.  When the
46  * pointers are equal, the ring is idle.  When the host
47  * writes commands to the ring buffer, it increments the
48  * wptr.  The GPU then starts fetching commands and executes
49  * them until the pointers are equal again.
50  */
51 
52 /**
53  * amdgpu_ring_max_ibs - Return max IBs that fit in a single submission.
54  *
55  * @type: ring type for which to return the limit.
56  */
57 unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type)
58 {
59 	switch (type) {
60 	case AMDGPU_RING_TYPE_GFX:
61 		/* Need to keep at least 192 on GFX7+ for old radv. */
62 		return 192;
63 	case AMDGPU_RING_TYPE_COMPUTE:
64 		return 125;
65 	case AMDGPU_RING_TYPE_VCN_JPEG:
66 		return 16;
67 	default:
68 		return 49;
69 	}
70 }
71 
72 /**
73  * amdgpu_ring_alloc - allocate space on the ring buffer
74  *
75  * @ring: amdgpu_ring structure holding ring information
76  * @ndw: number of dwords to allocate in the ring buffer
77  *
78  * Allocate @ndw dwords in the ring buffer (all asics).
79  * Returns 0 on success, error on failure.
80  */
81 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned int ndw)
82 {
83 	/* Align requested size with padding so unlock_commit can
84 	 * pad safely */
85 	ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
86 
87 	/* Make sure we aren't trying to allocate more space
88 	 * than the maximum for one submission
89 	 */
90 	if (WARN_ON_ONCE(ndw > ring->max_dw))
91 		return -ENOMEM;
92 
93 	ring->count_dw = ndw;
94 	ring->wptr_old = ring->wptr;
95 
96 	if (ring->funcs->begin_use)
97 		ring->funcs->begin_use(ring);
98 
99 	return 0;
100 }
101 
102 /** amdgpu_ring_insert_nop - insert NOP packets
103  *
104  * @ring: amdgpu_ring structure holding ring information
105  * @count: the number of NOP packets to insert
106  *
107  * This is the generic insert_nop function for rings except SDMA
108  */
109 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
110 {
111 	uint32_t occupied, chunk1, chunk2;
112 	uint32_t *dst;
113 
114 	occupied = ring->wptr & ring->buf_mask;
115 	dst = (void *)&ring->ring[occupied];
116 	chunk1 = ring->buf_mask + 1 - occupied;
117 	chunk1 = (chunk1 >= count) ? count : chunk1;
118 	chunk2 = count - chunk1;
119 
120 	if (chunk1)
121 		memset32(dst, ring->funcs->nop, chunk1);
122 
123 	if (chunk2) {
124 		dst = (void *)ring->ring;
125 		memset32(dst, ring->funcs->nop, chunk2);
126 	}
127 
128 	ring->wptr += count;
129 	ring->wptr &= ring->ptr_mask;
130 	ring->count_dw -= count;
131 }
132 
133 /**
134  * amdgpu_ring_generic_pad_ib - pad IB with NOP packets
135  *
136  * @ring: amdgpu_ring structure holding ring information
137  * @ib: IB to add NOP packets to
138  *
139  * This is the generic pad_ib function for rings except SDMA
140  */
141 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
142 {
143 	while (ib->length_dw & ring->funcs->align_mask)
144 		ib->ptr[ib->length_dw++] = ring->funcs->nop;
145 }
146 
147 /**
148  * amdgpu_ring_commit - tell the GPU to execute the new
149  * commands on the ring buffer
150  *
151  * @ring: amdgpu_ring structure holding ring information
152  *
153  * Update the wptr (write pointer) to tell the GPU to
154  * execute new commands on the ring buffer (all asics).
155  */
156 void amdgpu_ring_commit(struct amdgpu_ring *ring)
157 {
158 	uint32_t count;
159 
160 	if (ring->count_dw < 0)
161 		DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
162 
163 	/* We pad to match fetch size */
164 	count = ring->funcs->align_mask + 1 -
165 		(ring->wptr & ring->funcs->align_mask);
166 	count &= ring->funcs->align_mask;
167 
168 	if (count != 0)
169 		ring->funcs->insert_nop(ring, count);
170 
171 	mb();
172 	amdgpu_ring_set_wptr(ring);
173 
174 	if (ring->funcs->end_use)
175 		ring->funcs->end_use(ring);
176 }
177 
178 /**
179  * amdgpu_ring_undo - reset the wptr
180  *
181  * @ring: amdgpu_ring structure holding ring information
182  *
183  * Reset the driver's copy of the wptr (all asics).
184  */
185 void amdgpu_ring_undo(struct amdgpu_ring *ring)
186 {
187 	ring->wptr = ring->wptr_old;
188 
189 	if (ring->funcs->end_use)
190 		ring->funcs->end_use(ring);
191 }
192 
193 #define amdgpu_ring_get_gpu_addr(ring, offset)				\
194 	(ring->is_mes_queue ?						\
195 	 (ring->mes_ctx->meta_data_gpu_addr + offset) :			\
196 	 (ring->adev->wb.gpu_addr + offset * 4))
197 
198 #define amdgpu_ring_get_cpu_addr(ring, offset)				\
199 	(ring->is_mes_queue ?						\
200 	 (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \
201 	 (&ring->adev->wb.wb[offset]))
202 
203 /**
204  * amdgpu_ring_init - init driver ring struct.
205  *
206  * @adev: amdgpu_device pointer
207  * @ring: amdgpu_ring structure holding ring information
208  * @max_dw: maximum number of dw for ring alloc
209  * @irq_src: interrupt source to use for this ring
210  * @irq_type: interrupt type to use for this ring
211  * @hw_prio: ring priority (NORMAL/HIGH)
212  * @sched_score: optional score atomic shared with other schedulers
213  *
214  * Initialize the driver information for the selected ring (all asics).
215  * Returns 0 on success, error on failure.
216  */
217 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
218 		     unsigned int max_dw, struct amdgpu_irq_src *irq_src,
219 		     unsigned int irq_type, unsigned int hw_prio,
220 		     atomic_t *sched_score)
221 {
222 	int r;
223 	int sched_hw_submission = amdgpu_sched_hw_submission;
224 	u32 *num_sched;
225 	u32 hw_ip;
226 	unsigned int max_ibs_dw;
227 
228 	/* Set the hw submission limit higher for KIQ because
229 	 * it's used for a number of gfx/compute tasks by both
230 	 * KFD and KGD which may have outstanding fences and
231 	 * it doesn't really use the gpu scheduler anyway;
232 	 * KIQ tasks get submitted directly to the ring.
233 	 */
234 	if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
235 		sched_hw_submission = max(sched_hw_submission, 256);
236 	if (ring->funcs->type == AMDGPU_RING_TYPE_MES)
237 		sched_hw_submission = 8;
238 	else if (ring == &adev->sdma.instance[0].page)
239 		sched_hw_submission = 256;
240 
241 	if (ring->adev == NULL) {
242 		if (adev->num_rings >= AMDGPU_MAX_RINGS)
243 			return -EINVAL;
244 
245 		ring->adev = adev;
246 		ring->num_hw_submission = sched_hw_submission;
247 		ring->sched_score = sched_score;
248 		ring->vmid_wait = dma_fence_get_stub();
249 
250 		if (!ring->is_mes_queue) {
251 			ring->idx = adev->num_rings++;
252 			adev->rings[ring->idx] = ring;
253 		}
254 
255 		r = amdgpu_fence_driver_init_ring(ring);
256 		if (r)
257 			return r;
258 	}
259 
260 	if (ring->is_mes_queue) {
261 		ring->rptr_offs = amdgpu_mes_ctx_get_offs(ring,
262 				AMDGPU_MES_CTX_RPTR_OFFS);
263 		ring->wptr_offs = amdgpu_mes_ctx_get_offs(ring,
264 				AMDGPU_MES_CTX_WPTR_OFFS);
265 		ring->fence_offs = amdgpu_mes_ctx_get_offs(ring,
266 				AMDGPU_MES_CTX_FENCE_OFFS);
267 		ring->trail_fence_offs = amdgpu_mes_ctx_get_offs(ring,
268 				AMDGPU_MES_CTX_TRAIL_FENCE_OFFS);
269 		ring->cond_exe_offs = amdgpu_mes_ctx_get_offs(ring,
270 				AMDGPU_MES_CTX_COND_EXE_OFFS);
271 	} else {
272 		r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
273 		if (r) {
274 			dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
275 			return r;
276 		}
277 
278 		r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
279 		if (r) {
280 			dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
281 			return r;
282 		}
283 
284 		r = amdgpu_device_wb_get(adev, &ring->fence_offs);
285 		if (r) {
286 			dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
287 			return r;
288 		}
289 
290 		r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs);
291 		if (r) {
292 			dev_err(adev->dev, "(%d) ring trail_fence_offs wb alloc failed\n", r);
293 			return r;
294 		}
295 
296 		r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
297 		if (r) {
298 			dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
299 			return r;
300 		}
301 	}
302 
303 	ring->fence_gpu_addr =
304 		amdgpu_ring_get_gpu_addr(ring, ring->fence_offs);
305 	ring->fence_cpu_addr =
306 		amdgpu_ring_get_cpu_addr(ring, ring->fence_offs);
307 
308 	ring->rptr_gpu_addr =
309 		amdgpu_ring_get_gpu_addr(ring, ring->rptr_offs);
310 	ring->rptr_cpu_addr =
311 		amdgpu_ring_get_cpu_addr(ring, ring->rptr_offs);
312 
313 	ring->wptr_gpu_addr =
314 		amdgpu_ring_get_gpu_addr(ring, ring->wptr_offs);
315 	ring->wptr_cpu_addr =
316 		amdgpu_ring_get_cpu_addr(ring, ring->wptr_offs);
317 
318 	ring->trail_fence_gpu_addr =
319 		amdgpu_ring_get_gpu_addr(ring, ring->trail_fence_offs);
320 	ring->trail_fence_cpu_addr =
321 		amdgpu_ring_get_cpu_addr(ring, ring->trail_fence_offs);
322 
323 	ring->cond_exe_gpu_addr =
324 		amdgpu_ring_get_gpu_addr(ring, ring->cond_exe_offs);
325 	ring->cond_exe_cpu_addr =
326 		amdgpu_ring_get_cpu_addr(ring, ring->cond_exe_offs);
327 
328 	/* always set cond_exec_polling to CONTINUE */
329 	*ring->cond_exe_cpu_addr = 1;
330 
331 	r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
332 	if (r) {
333 		dev_err(adev->dev, "failed initializing fences (%d).\n", r);
334 		return r;
335 	}
336 
337 	max_ibs_dw = ring->funcs->emit_frame_size +
338 		     amdgpu_ring_max_ibs(ring->funcs->type) * ring->funcs->emit_ib_size;
339 	max_ibs_dw = (max_ibs_dw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
340 
341 	if (WARN_ON(max_ibs_dw > max_dw))
342 		max_dw = max_ibs_dw;
343 
344 	ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
345 
346 	ring->buf_mask = (ring->ring_size / 4) - 1;
347 	ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
348 		0xffffffffffffffff : ring->buf_mask;
349 
350 	/* Allocate ring buffer */
351 	if (ring->is_mes_queue) {
352 		int offset = 0;
353 
354 		BUG_ON(ring->ring_size > PAGE_SIZE*4);
355 
356 		offset = amdgpu_mes_ctx_get_offs(ring,
357 					 AMDGPU_MES_CTX_RING_OFFS);
358 		ring->gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
359 		ring->ring = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset);
360 		amdgpu_ring_clear_ring(ring);
361 
362 	} else if (ring->ring_obj == NULL) {
363 		r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE,
364 					    AMDGPU_GEM_DOMAIN_GTT,
365 					    &ring->ring_obj,
366 					    &ring->gpu_addr,
367 					    (void **)&ring->ring);
368 		if (r) {
369 			dev_err(adev->dev, "(%d) ring create failed\n", r);
370 			return r;
371 		}
372 		amdgpu_ring_clear_ring(ring);
373 	}
374 
375 	ring->max_dw = max_dw;
376 	ring->hw_prio = hw_prio;
377 
378 	if (!ring->no_scheduler && ring->funcs->type < AMDGPU_HW_IP_NUM) {
379 		hw_ip = ring->funcs->type;
380 		num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds;
381 		adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] =
382 			&ring->sched;
383 	}
384 
385 	return 0;
386 }
387 
388 /**
389  * amdgpu_ring_fini - tear down the driver ring struct.
390  *
391  * @ring: amdgpu_ring structure holding ring information
392  *
393  * Tear down the driver information for the selected ring (all asics).
394  */
395 void amdgpu_ring_fini(struct amdgpu_ring *ring)
396 {
397 
398 	/* Not to finish a ring which is not initialized */
399 	if (!(ring->adev) ||
400 	    (!ring->is_mes_queue && !(ring->adev->rings[ring->idx])))
401 		return;
402 
403 	ring->sched.ready = false;
404 
405 	if (!ring->is_mes_queue) {
406 		amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
407 		amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
408 
409 		amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
410 		amdgpu_device_wb_free(ring->adev, ring->fence_offs);
411 
412 		amdgpu_bo_free_kernel(&ring->ring_obj,
413 				      &ring->gpu_addr,
414 				      (void **)&ring->ring);
415 	} else {
416 		kfree(ring->fence_drv.fences);
417 	}
418 
419 	dma_fence_put(ring->vmid_wait);
420 	ring->vmid_wait = NULL;
421 	ring->me = 0;
422 
423 	if (!ring->is_mes_queue)
424 		ring->adev->rings[ring->idx] = NULL;
425 }
426 
427 /**
428  * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper
429  *
430  * @ring: ring to write to
431  * @reg0: register to write
432  * @reg1: register to wait on
433  * @ref: reference value to write/wait on
434  * @mask: mask to wait on
435  *
436  * Helper for rings that don't support write and wait in a
437  * single oneshot packet.
438  */
439 void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
440 						uint32_t reg0, uint32_t reg1,
441 						uint32_t ref, uint32_t mask)
442 {
443 	amdgpu_ring_emit_wreg(ring, reg0, ref);
444 	amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
445 }
446 
447 /**
448  * amdgpu_ring_soft_recovery - try to soft recover a ring lockup
449  *
450  * @ring: ring to try the recovery on
451  * @vmid: VMID we try to get going again
452  * @fence: timedout fence
453  *
454  * Tries to get a ring proceeding again when it is stuck.
455  */
456 bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
457 			       struct dma_fence *fence)
458 {
459 	unsigned long flags;
460 	ktime_t deadline;
461 
462 	if (unlikely(ring->adev->debug_disable_soft_recovery))
463 		return false;
464 
465 	deadline = ktime_add_us(ktime_get(), 10000);
466 
467 	if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence)
468 		return false;
469 
470 	spin_lock_irqsave(fence->lock, flags);
471 	if (!dma_fence_is_signaled_locked(fence))
472 		dma_fence_set_error(fence, -ENODATA);
473 	spin_unlock_irqrestore(fence->lock, flags);
474 
475 	atomic_inc(&ring->adev->gpu_reset_counter);
476 	while (!dma_fence_is_signaled(fence) &&
477 	       ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0)
478 		ring->funcs->soft_recovery(ring, vmid);
479 
480 	return dma_fence_is_signaled(fence);
481 }
482 
483 /*
484  * Debugfs info
485  */
486 #if defined(CONFIG_DEBUG_FS)
487 
488 /* Layout of file is 12 bytes consisting of
489  * - rptr
490  * - wptr
491  * - driver's copy of wptr
492  *
493  * followed by n-words of ring data
494  */
495 static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
496 					size_t size, loff_t *pos)
497 {
498 	struct amdgpu_ring *ring = file_inode(f)->i_private;
499 	uint32_t value, result, early[3];
500 	loff_t i;
501 	int r;
502 
503 	if (*pos & 3 || size & 3)
504 		return -EINVAL;
505 
506 	result = 0;
507 
508 	if (*pos < 12) {
509 		early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
510 		early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
511 		early[2] = ring->wptr & ring->buf_mask;
512 		for (i = *pos / 4; i < 3 && size; i++) {
513 			r = put_user(early[i], (uint32_t *)buf);
514 			if (r)
515 				return r;
516 			buf += 4;
517 			result += 4;
518 			size -= 4;
519 			*pos += 4;
520 		}
521 	}
522 
523 	while (size) {
524 		if (*pos >= (ring->ring_size + 12))
525 			return result;
526 
527 		value = ring->ring[(*pos - 12)/4];
528 		r = put_user(value, (uint32_t *)buf);
529 		if (r)
530 			return r;
531 		buf += 4;
532 		result += 4;
533 		size -= 4;
534 		*pos += 4;
535 	}
536 
537 	return result;
538 }
539 
540 static const struct file_operations amdgpu_debugfs_ring_fops = {
541 	.owner = THIS_MODULE,
542 	.read = amdgpu_debugfs_ring_read,
543 	.llseek = default_llseek
544 };
545 
546 static ssize_t amdgpu_debugfs_mqd_read(struct file *f, char __user *buf,
547 				       size_t size, loff_t *pos)
548 {
549 	struct amdgpu_ring *ring = file_inode(f)->i_private;
550 	volatile u32 *mqd;
551 	u32 *kbuf;
552 	int r, i;
553 	uint32_t value, result;
554 
555 	if (*pos & 3 || size & 3)
556 		return -EINVAL;
557 
558 	kbuf = kmalloc(ring->mqd_size, GFP_KERNEL);
559 	if (!kbuf)
560 		return -ENOMEM;
561 
562 	r = amdgpu_bo_reserve(ring->mqd_obj, false);
563 	if (unlikely(r != 0))
564 		goto err_free;
565 
566 	r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&mqd);
567 	if (r)
568 		goto err_unreserve;
569 
570 	/*
571 	 * Copy to local buffer to avoid put_user(), which might fault
572 	 * and acquire mmap_sem, under reservation_ww_class_mutex.
573 	 */
574 	for (i = 0; i < ring->mqd_size/sizeof(u32); i++)
575 		kbuf[i] = mqd[i];
576 
577 	amdgpu_bo_kunmap(ring->mqd_obj);
578 	amdgpu_bo_unreserve(ring->mqd_obj);
579 
580 	result = 0;
581 	while (size) {
582 		if (*pos >= ring->mqd_size)
583 			break;
584 
585 		value = kbuf[*pos/4];
586 		r = put_user(value, (uint32_t *)buf);
587 		if (r)
588 			goto err_free;
589 		buf += 4;
590 		result += 4;
591 		size -= 4;
592 		*pos += 4;
593 	}
594 
595 	kfree(kbuf);
596 	return result;
597 
598 err_unreserve:
599 	amdgpu_bo_unreserve(ring->mqd_obj);
600 err_free:
601 	kfree(kbuf);
602 	return r;
603 }
604 
605 static const struct file_operations amdgpu_debugfs_mqd_fops = {
606 	.owner = THIS_MODULE,
607 	.read = amdgpu_debugfs_mqd_read,
608 	.llseek = default_llseek
609 };
610 
611 static int amdgpu_debugfs_ring_error(void *data, u64 val)
612 {
613 	struct amdgpu_ring *ring = data;
614 
615 	amdgpu_fence_driver_set_error(ring, val);
616 	return 0;
617 }
618 
619 DEFINE_DEBUGFS_ATTRIBUTE_SIGNED(amdgpu_debugfs_error_fops, NULL,
620 				amdgpu_debugfs_ring_error, "%lld\n");
621 
622 #endif
623 
624 void amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
625 			      struct amdgpu_ring *ring)
626 {
627 #if defined(CONFIG_DEBUG_FS)
628 	struct drm_minor *minor = adev_to_drm(adev)->primary;
629 	struct dentry *root = minor->debugfs_root;
630 	char name[32];
631 
632 	sprintf(name, "amdgpu_ring_%s", ring->name);
633 	debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
634 				 &amdgpu_debugfs_ring_fops,
635 				 ring->ring_size + 12);
636 
637 	if (ring->mqd_obj) {
638 		sprintf(name, "amdgpu_mqd_%s", ring->name);
639 		debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
640 					 &amdgpu_debugfs_mqd_fops,
641 					 ring->mqd_size);
642 	}
643 
644 	sprintf(name, "amdgpu_error_%s", ring->name);
645 	debugfs_create_file(name, 0200, root, ring,
646 			    &amdgpu_debugfs_error_fops);
647 
648 #endif
649 }
650 
651 /**
652  * amdgpu_ring_test_helper - tests ring and set sched readiness status
653  *
654  * @ring: ring to try the recovery on
655  *
656  * Tests ring and set sched readiness status
657  *
658  * Returns 0 on success, error on failure.
659  */
660 int amdgpu_ring_test_helper(struct amdgpu_ring *ring)
661 {
662 	struct amdgpu_device *adev = ring->adev;
663 	int r;
664 
665 	r = amdgpu_ring_test_ring(ring);
666 	if (r)
667 		DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n",
668 			      ring->name, r);
669 	else
670 		DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n",
671 			      ring->name);
672 
673 	ring->sched.ready = !r;
674 
675 	return r;
676 }
677 
678 static void amdgpu_ring_to_mqd_prop(struct amdgpu_ring *ring,
679 				    struct amdgpu_mqd_prop *prop)
680 {
681 	struct amdgpu_device *adev = ring->adev;
682 	bool is_high_prio_compute = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE &&
683 				    amdgpu_gfx_is_high_priority_compute_queue(adev, ring);
684 	bool is_high_prio_gfx = ring->funcs->type == AMDGPU_RING_TYPE_GFX &&
685 				amdgpu_gfx_is_high_priority_graphics_queue(adev, ring);
686 
687 	memset(prop, 0, sizeof(*prop));
688 
689 	prop->mqd_gpu_addr = ring->mqd_gpu_addr;
690 	prop->hqd_base_gpu_addr = ring->gpu_addr;
691 	prop->rptr_gpu_addr = ring->rptr_gpu_addr;
692 	prop->wptr_gpu_addr = ring->wptr_gpu_addr;
693 	prop->queue_size = ring->ring_size;
694 	prop->eop_gpu_addr = ring->eop_gpu_addr;
695 	prop->use_doorbell = ring->use_doorbell;
696 	prop->doorbell_index = ring->doorbell_index;
697 
698 	/* map_queues packet doesn't need activate the queue,
699 	 * so only kiq need set this field.
700 	 */
701 	prop->hqd_active = ring->funcs->type == AMDGPU_RING_TYPE_KIQ;
702 
703 	prop->allow_tunneling = is_high_prio_compute;
704 	if (is_high_prio_compute || is_high_prio_gfx) {
705 		prop->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_HIGH;
706 		prop->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM;
707 	}
708 }
709 
710 int amdgpu_ring_init_mqd(struct amdgpu_ring *ring)
711 {
712 	struct amdgpu_device *adev = ring->adev;
713 	struct amdgpu_mqd *mqd_mgr;
714 	struct amdgpu_mqd_prop prop;
715 
716 	amdgpu_ring_to_mqd_prop(ring, &prop);
717 
718 	ring->wptr = 0;
719 
720 	if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
721 		mqd_mgr = &adev->mqds[AMDGPU_HW_IP_COMPUTE];
722 	else
723 		mqd_mgr = &adev->mqds[ring->funcs->type];
724 
725 	return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop);
726 }
727 
728 void amdgpu_ring_ib_begin(struct amdgpu_ring *ring)
729 {
730 	if (ring->is_sw_ring)
731 		amdgpu_sw_ring_ib_begin(ring);
732 }
733 
734 void amdgpu_ring_ib_end(struct amdgpu_ring *ring)
735 {
736 	if (ring->is_sw_ring)
737 		amdgpu_sw_ring_ib_end(ring);
738 }
739 
740 void amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring *ring)
741 {
742 	if (ring->is_sw_ring)
743 		amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CONTROL);
744 }
745 
746 void amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring *ring)
747 {
748 	if (ring->is_sw_ring)
749 		amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CE);
750 }
751 
752 void amdgpu_ring_ib_on_emit_de(struct amdgpu_ring *ring)
753 {
754 	if (ring->is_sw_ring)
755 		amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_DE);
756 }
757 
758 bool amdgpu_ring_sched_ready(struct amdgpu_ring *ring)
759 {
760 	if (!ring)
761 		return false;
762 
763 	if (ring->no_scheduler || !drm_sched_wqueue_ready(&ring->sched))
764 		return false;
765 
766 	return true;
767 }
768