1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 * Christian König 28 */ 29 #include <linux/seq_file.h> 30 #include <linux/slab.h> 31 #include <linux/uaccess.h> 32 #include <linux/debugfs.h> 33 34 #include <drm/amdgpu_drm.h> 35 #include "amdgpu.h" 36 #include "atom.h" 37 38 /* 39 * Rings 40 * Most engines on the GPU are fed via ring buffers. Ring 41 * buffers are areas of GPU accessible memory that the host 42 * writes commands into and the GPU reads commands out of. 43 * There is a rptr (read pointer) that determines where the 44 * GPU is currently reading, and a wptr (write pointer) 45 * which determines where the host has written. When the 46 * pointers are equal, the ring is idle. When the host 47 * writes commands to the ring buffer, it increments the 48 * wptr. The GPU then starts fetching commands and executes 49 * them until the pointers are equal again. 50 */ 51 52 /** 53 * amdgpu_ring_max_ibs - Return max IBs that fit in a single submission. 54 * 55 * @type: ring type for which to return the limit. 56 */ 57 unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type) 58 { 59 switch (type) { 60 case AMDGPU_RING_TYPE_GFX: 61 /* Need to keep at least 192 on GFX7+ for old radv. */ 62 return 192; 63 case AMDGPU_RING_TYPE_COMPUTE: 64 return 125; 65 case AMDGPU_RING_TYPE_VCN_JPEG: 66 return 16; 67 default: 68 return 49; 69 } 70 } 71 72 /** 73 * amdgpu_ring_alloc - allocate space on the ring buffer 74 * 75 * @ring: amdgpu_ring structure holding ring information 76 * @ndw: number of dwords to allocate in the ring buffer 77 * 78 * Allocate @ndw dwords in the ring buffer (all asics). 79 * Returns 0 on success, error on failure. 80 */ 81 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned int ndw) 82 { 83 /* Align requested size with padding so unlock_commit can 84 * pad safely */ 85 ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask; 86 87 /* Make sure we aren't trying to allocate more space 88 * than the maximum for one submission 89 */ 90 if (WARN_ON_ONCE(ndw > ring->max_dw)) 91 return -ENOMEM; 92 93 ring->count_dw = ndw; 94 ring->wptr_old = ring->wptr; 95 96 if (ring->funcs->begin_use) 97 ring->funcs->begin_use(ring); 98 99 return 0; 100 } 101 102 /** amdgpu_ring_insert_nop - insert NOP packets 103 * 104 * @ring: amdgpu_ring structure holding ring information 105 * @count: the number of NOP packets to insert 106 * 107 * This is the generic insert_nop function for rings except SDMA 108 */ 109 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count) 110 { 111 uint32_t occupied, chunk1, chunk2; 112 113 occupied = ring->wptr & ring->buf_mask; 114 chunk1 = ring->buf_mask + 1 - occupied; 115 chunk1 = (chunk1 >= count) ? count : chunk1; 116 chunk2 = count - chunk1; 117 118 if (chunk1) 119 memset32(&ring->ring[occupied], ring->funcs->nop, chunk1); 120 121 if (chunk2) 122 memset32(ring->ring, ring->funcs->nop, chunk2); 123 124 ring->wptr += count; 125 ring->wptr &= ring->ptr_mask; 126 ring->count_dw -= count; 127 } 128 129 /** 130 * amdgpu_ring_generic_pad_ib - pad IB with NOP packets 131 * 132 * @ring: amdgpu_ring structure holding ring information 133 * @ib: IB to add NOP packets to 134 * 135 * This is the generic pad_ib function for rings except SDMA 136 */ 137 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib) 138 { 139 while (ib->length_dw & ring->funcs->align_mask) 140 ib->ptr[ib->length_dw++] = ring->funcs->nop; 141 } 142 143 /** 144 * amdgpu_ring_commit - tell the GPU to execute the new 145 * commands on the ring buffer 146 * 147 * @ring: amdgpu_ring structure holding ring information 148 * 149 * Update the wptr (write pointer) to tell the GPU to 150 * execute new commands on the ring buffer (all asics). 151 */ 152 void amdgpu_ring_commit(struct amdgpu_ring *ring) 153 { 154 uint32_t count; 155 156 if (ring->count_dw < 0) 157 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n"); 158 159 /* We pad to match fetch size */ 160 count = ring->funcs->align_mask + 1 - 161 (ring->wptr & ring->funcs->align_mask); 162 count &= ring->funcs->align_mask; 163 164 if (count != 0) 165 ring->funcs->insert_nop(ring, count); 166 167 mb(); 168 amdgpu_ring_set_wptr(ring); 169 170 if (ring->funcs->end_use) 171 ring->funcs->end_use(ring); 172 } 173 174 /** 175 * amdgpu_ring_undo - reset the wptr 176 * 177 * @ring: amdgpu_ring structure holding ring information 178 * 179 * Reset the driver's copy of the wptr (all asics). 180 */ 181 void amdgpu_ring_undo(struct amdgpu_ring *ring) 182 { 183 ring->wptr = ring->wptr_old; 184 185 if (ring->funcs->end_use) 186 ring->funcs->end_use(ring); 187 } 188 189 #define amdgpu_ring_get_gpu_addr(ring, offset) \ 190 (ring->is_mes_queue ? \ 191 (ring->mes_ctx->meta_data_gpu_addr + offset) : \ 192 (ring->adev->wb.gpu_addr + offset * 4)) 193 194 #define amdgpu_ring_get_cpu_addr(ring, offset) \ 195 (ring->is_mes_queue ? \ 196 (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \ 197 (&ring->adev->wb.wb[offset])) 198 199 /** 200 * amdgpu_ring_init - init driver ring struct. 201 * 202 * @adev: amdgpu_device pointer 203 * @ring: amdgpu_ring structure holding ring information 204 * @max_dw: maximum number of dw for ring alloc 205 * @irq_src: interrupt source to use for this ring 206 * @irq_type: interrupt type to use for this ring 207 * @hw_prio: ring priority (NORMAL/HIGH) 208 * @sched_score: optional score atomic shared with other schedulers 209 * 210 * Initialize the driver information for the selected ring (all asics). 211 * Returns 0 on success, error on failure. 212 */ 213 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring, 214 unsigned int max_dw, struct amdgpu_irq_src *irq_src, 215 unsigned int irq_type, unsigned int hw_prio, 216 atomic_t *sched_score) 217 { 218 int r; 219 int sched_hw_submission = amdgpu_sched_hw_submission; 220 u32 *num_sched; 221 u32 hw_ip; 222 unsigned int max_ibs_dw; 223 224 /* Set the hw submission limit higher for KIQ because 225 * it's used for a number of gfx/compute tasks by both 226 * KFD and KGD which may have outstanding fences and 227 * it doesn't really use the gpu scheduler anyway; 228 * KIQ tasks get submitted directly to the ring. 229 */ 230 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ) 231 sched_hw_submission = max(sched_hw_submission, 256); 232 if (ring->funcs->type == AMDGPU_RING_TYPE_MES) 233 sched_hw_submission = 8; 234 else if (ring == &adev->sdma.instance[0].page) 235 sched_hw_submission = 256; 236 237 if (ring->adev == NULL) { 238 if (adev->num_rings >= AMDGPU_MAX_RINGS) 239 return -EINVAL; 240 241 ring->adev = adev; 242 ring->num_hw_submission = sched_hw_submission; 243 ring->sched_score = sched_score; 244 ring->vmid_wait = dma_fence_get_stub(); 245 246 if (!ring->is_mes_queue) { 247 ring->idx = adev->num_rings++; 248 adev->rings[ring->idx] = ring; 249 } 250 251 r = amdgpu_fence_driver_init_ring(ring); 252 if (r) 253 return r; 254 } 255 256 if (ring->is_mes_queue) { 257 ring->rptr_offs = amdgpu_mes_ctx_get_offs(ring, 258 AMDGPU_MES_CTX_RPTR_OFFS); 259 ring->wptr_offs = amdgpu_mes_ctx_get_offs(ring, 260 AMDGPU_MES_CTX_WPTR_OFFS); 261 ring->fence_offs = amdgpu_mes_ctx_get_offs(ring, 262 AMDGPU_MES_CTX_FENCE_OFFS); 263 ring->trail_fence_offs = amdgpu_mes_ctx_get_offs(ring, 264 AMDGPU_MES_CTX_TRAIL_FENCE_OFFS); 265 ring->cond_exe_offs = amdgpu_mes_ctx_get_offs(ring, 266 AMDGPU_MES_CTX_COND_EXE_OFFS); 267 } else { 268 r = amdgpu_device_wb_get(adev, &ring->rptr_offs); 269 if (r) { 270 dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r); 271 return r; 272 } 273 274 r = amdgpu_device_wb_get(adev, &ring->wptr_offs); 275 if (r) { 276 dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r); 277 return r; 278 } 279 280 r = amdgpu_device_wb_get(adev, &ring->fence_offs); 281 if (r) { 282 dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r); 283 return r; 284 } 285 286 r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs); 287 if (r) { 288 dev_err(adev->dev, "(%d) ring trail_fence_offs wb alloc failed\n", r); 289 return r; 290 } 291 292 r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs); 293 if (r) { 294 dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r); 295 return r; 296 } 297 } 298 299 ring->fence_gpu_addr = 300 amdgpu_ring_get_gpu_addr(ring, ring->fence_offs); 301 ring->fence_cpu_addr = 302 amdgpu_ring_get_cpu_addr(ring, ring->fence_offs); 303 304 ring->rptr_gpu_addr = 305 amdgpu_ring_get_gpu_addr(ring, ring->rptr_offs); 306 ring->rptr_cpu_addr = 307 amdgpu_ring_get_cpu_addr(ring, ring->rptr_offs); 308 309 ring->wptr_gpu_addr = 310 amdgpu_ring_get_gpu_addr(ring, ring->wptr_offs); 311 ring->wptr_cpu_addr = 312 amdgpu_ring_get_cpu_addr(ring, ring->wptr_offs); 313 314 ring->trail_fence_gpu_addr = 315 amdgpu_ring_get_gpu_addr(ring, ring->trail_fence_offs); 316 ring->trail_fence_cpu_addr = 317 amdgpu_ring_get_cpu_addr(ring, ring->trail_fence_offs); 318 319 ring->cond_exe_gpu_addr = 320 amdgpu_ring_get_gpu_addr(ring, ring->cond_exe_offs); 321 ring->cond_exe_cpu_addr = 322 amdgpu_ring_get_cpu_addr(ring, ring->cond_exe_offs); 323 324 /* always set cond_exec_polling to CONTINUE */ 325 *ring->cond_exe_cpu_addr = 1; 326 327 if (ring->funcs->type != AMDGPU_RING_TYPE_CPER) { 328 r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type); 329 if (r) { 330 dev_err(adev->dev, "failed initializing fences (%d).\n", r); 331 return r; 332 } 333 334 max_ibs_dw = ring->funcs->emit_frame_size + 335 amdgpu_ring_max_ibs(ring->funcs->type) * ring->funcs->emit_ib_size; 336 max_ibs_dw = (max_ibs_dw + ring->funcs->align_mask) & ~ring->funcs->align_mask; 337 338 if (WARN_ON(max_ibs_dw > max_dw)) 339 max_dw = max_ibs_dw; 340 341 ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission); 342 } else { 343 ring->ring_size = roundup_pow_of_two(max_dw * 4); 344 ring->count_dw = (ring->ring_size - 4) >> 2; 345 /* ring buffer is empty now */ 346 ring->wptr = *ring->rptr_cpu_addr = 0; 347 } 348 349 ring->buf_mask = (ring->ring_size / 4) - 1; 350 ring->ptr_mask = ring->funcs->support_64bit_ptrs ? 351 0xffffffffffffffff : ring->buf_mask; 352 /* Initialize cached_rptr to 0 */ 353 ring->cached_rptr = 0; 354 355 /* Allocate ring buffer */ 356 if (ring->is_mes_queue) { 357 int offset = 0; 358 359 BUG_ON(ring->ring_size > PAGE_SIZE*4); 360 361 offset = amdgpu_mes_ctx_get_offs(ring, 362 AMDGPU_MES_CTX_RING_OFFS); 363 ring->gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset); 364 ring->ring = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset); 365 amdgpu_ring_clear_ring(ring); 366 367 } else if (ring->ring_obj == NULL) { 368 r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE, 369 AMDGPU_GEM_DOMAIN_GTT, 370 &ring->ring_obj, 371 &ring->gpu_addr, 372 (void **)&ring->ring); 373 if (r) { 374 dev_err(adev->dev, "(%d) ring create failed\n", r); 375 return r; 376 } 377 amdgpu_ring_clear_ring(ring); 378 } 379 380 ring->max_dw = max_dw; 381 ring->hw_prio = hw_prio; 382 383 if (!ring->no_scheduler && ring->funcs->type < AMDGPU_HW_IP_NUM) { 384 hw_ip = ring->funcs->type; 385 num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds; 386 adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] = 387 &ring->sched; 388 } 389 390 return 0; 391 } 392 393 /** 394 * amdgpu_ring_fini - tear down the driver ring struct. 395 * 396 * @ring: amdgpu_ring structure holding ring information 397 * 398 * Tear down the driver information for the selected ring (all asics). 399 */ 400 void amdgpu_ring_fini(struct amdgpu_ring *ring) 401 { 402 403 /* Not to finish a ring which is not initialized */ 404 if (!(ring->adev) || 405 (!ring->is_mes_queue && !(ring->adev->rings[ring->idx]))) 406 return; 407 408 ring->sched.ready = false; 409 410 if (!ring->is_mes_queue) { 411 amdgpu_device_wb_free(ring->adev, ring->rptr_offs); 412 amdgpu_device_wb_free(ring->adev, ring->wptr_offs); 413 414 amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs); 415 amdgpu_device_wb_free(ring->adev, ring->fence_offs); 416 417 amdgpu_bo_free_kernel(&ring->ring_obj, 418 &ring->gpu_addr, 419 (void **)&ring->ring); 420 } else { 421 kfree(ring->fence_drv.fences); 422 } 423 424 dma_fence_put(ring->vmid_wait); 425 ring->vmid_wait = NULL; 426 ring->me = 0; 427 428 if (!ring->is_mes_queue) 429 ring->adev->rings[ring->idx] = NULL; 430 } 431 432 /** 433 * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper 434 * 435 * @ring: ring to write to 436 * @reg0: register to write 437 * @reg1: register to wait on 438 * @ref: reference value to write/wait on 439 * @mask: mask to wait on 440 * 441 * Helper for rings that don't support write and wait in a 442 * single oneshot packet. 443 */ 444 void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring, 445 uint32_t reg0, uint32_t reg1, 446 uint32_t ref, uint32_t mask) 447 { 448 amdgpu_ring_emit_wreg(ring, reg0, ref); 449 amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask); 450 } 451 452 /** 453 * amdgpu_ring_soft_recovery - try to soft recover a ring lockup 454 * 455 * @ring: ring to try the recovery on 456 * @vmid: VMID we try to get going again 457 * @fence: timedout fence 458 * 459 * Tries to get a ring proceeding again when it is stuck. 460 */ 461 bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid, 462 struct dma_fence *fence) 463 { 464 unsigned long flags; 465 ktime_t deadline; 466 467 if (unlikely(ring->adev->debug_disable_soft_recovery)) 468 return false; 469 470 deadline = ktime_add_us(ktime_get(), 10000); 471 472 if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence) 473 return false; 474 475 spin_lock_irqsave(fence->lock, flags); 476 if (!dma_fence_is_signaled_locked(fence)) 477 dma_fence_set_error(fence, -ENODATA); 478 spin_unlock_irqrestore(fence->lock, flags); 479 480 atomic_inc(&ring->adev->gpu_reset_counter); 481 while (!dma_fence_is_signaled(fence) && 482 ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0) 483 ring->funcs->soft_recovery(ring, vmid); 484 485 return dma_fence_is_signaled(fence); 486 } 487 488 /* 489 * Debugfs info 490 */ 491 #if defined(CONFIG_DEBUG_FS) 492 493 /* Layout of file is 12 bytes consisting of 494 * - rptr 495 * - wptr 496 * - driver's copy of wptr 497 * 498 * followed by n-words of ring data 499 */ 500 static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf, 501 size_t size, loff_t *pos) 502 { 503 struct amdgpu_ring *ring = file_inode(f)->i_private; 504 uint32_t value, result, early[3]; 505 uint64_t p; 506 loff_t i; 507 int r; 508 509 if (*pos & 3 || size & 3) 510 return -EINVAL; 511 512 result = 0; 513 514 if (*pos < 12) { 515 if (ring->funcs->type == AMDGPU_RING_TYPE_CPER) 516 mutex_lock(&ring->adev->cper.ring_lock); 517 518 early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask; 519 early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask; 520 early[2] = ring->wptr & ring->buf_mask; 521 for (i = *pos / 4; i < 3 && size; i++) { 522 r = put_user(early[i], (uint32_t *)buf); 523 if (r) { 524 result = r; 525 goto out; 526 } 527 buf += 4; 528 result += 4; 529 size -= 4; 530 *pos += 4; 531 } 532 } 533 534 if (ring->funcs->type != AMDGPU_RING_TYPE_CPER) { 535 while (size) { 536 if (*pos >= (ring->ring_size + 12)) 537 return result; 538 539 value = ring->ring[(*pos - 12)/4]; 540 r = put_user(value, (uint32_t *)buf); 541 if (r) 542 return r; 543 buf += 4; 544 result += 4; 545 size -= 4; 546 *pos += 4; 547 } 548 } else { 549 p = early[0]; 550 if (early[0] <= early[1]) 551 size = (early[1] - early[0]); 552 else 553 size = ring->ring_size - (early[0] - early[1]); 554 555 while (size) { 556 if (p == early[1]) 557 goto out; 558 559 value = ring->ring[p]; 560 r = put_user(value, (uint32_t *)buf); 561 if (r) { 562 result = r; 563 goto out; 564 } 565 566 buf += 4; 567 result += 4; 568 size--; 569 p++; 570 p &= ring->ptr_mask; 571 } 572 } 573 574 out: 575 if (ring->funcs->type == AMDGPU_RING_TYPE_CPER) 576 mutex_unlock(&ring->adev->cper.ring_lock); 577 578 return result; 579 } 580 581 static ssize_t amdgpu_debugfs_virt_ring_read(struct file *f, char __user *buf, 582 size_t size, loff_t *pos) 583 { 584 struct amdgpu_ring *ring = file_inode(f)->i_private; 585 586 if (*pos & 3 || size & 3) 587 return -EINVAL; 588 589 if (ring->funcs->type == AMDGPU_RING_TYPE_CPER) 590 amdgpu_virt_req_ras_cper_dump(ring->adev, false); 591 592 return amdgpu_debugfs_ring_read(f, buf, size, pos); 593 } 594 595 static const struct file_operations amdgpu_debugfs_ring_fops = { 596 .owner = THIS_MODULE, 597 .read = amdgpu_debugfs_ring_read, 598 .llseek = default_llseek 599 }; 600 601 static const struct file_operations amdgpu_debugfs_virt_ring_fops = { 602 .owner = THIS_MODULE, 603 .read = amdgpu_debugfs_virt_ring_read, 604 .llseek = default_llseek 605 }; 606 607 static ssize_t amdgpu_debugfs_mqd_read(struct file *f, char __user *buf, 608 size_t size, loff_t *pos) 609 { 610 struct amdgpu_ring *ring = file_inode(f)->i_private; 611 ssize_t bytes = min_t(ssize_t, ring->mqd_size - *pos, size); 612 void *from = ((u8 *)ring->mqd_ptr) + *pos; 613 614 if (*pos > ring->mqd_size) 615 return 0; 616 617 if (copy_to_user(buf, from, bytes)) 618 return -EFAULT; 619 620 *pos += bytes; 621 return bytes; 622 } 623 624 static const struct file_operations amdgpu_debugfs_mqd_fops = { 625 .owner = THIS_MODULE, 626 .read = amdgpu_debugfs_mqd_read, 627 .llseek = default_llseek 628 }; 629 630 static int amdgpu_debugfs_ring_error(void *data, u64 val) 631 { 632 struct amdgpu_ring *ring = data; 633 634 amdgpu_fence_driver_set_error(ring, val); 635 return 0; 636 } 637 638 DEFINE_DEBUGFS_ATTRIBUTE_SIGNED(amdgpu_debugfs_error_fops, NULL, 639 amdgpu_debugfs_ring_error, "%lld\n"); 640 641 #endif 642 643 void amdgpu_debugfs_ring_init(struct amdgpu_device *adev, 644 struct amdgpu_ring *ring) 645 { 646 #if defined(CONFIG_DEBUG_FS) 647 struct drm_minor *minor = adev_to_drm(adev)->primary; 648 struct dentry *root = minor->debugfs_root; 649 char name[32]; 650 651 sprintf(name, "amdgpu_ring_%s", ring->name); 652 if (amdgpu_sriov_vf(adev)) 653 debugfs_create_file_size(name, S_IFREG | 0444, root, ring, 654 &amdgpu_debugfs_virt_ring_fops, 655 ring->ring_size + 12); 656 else 657 debugfs_create_file_size(name, S_IFREG | 0444, root, ring, 658 &amdgpu_debugfs_ring_fops, 659 ring->ring_size + 12); 660 661 if (ring->mqd_obj) { 662 sprintf(name, "amdgpu_mqd_%s", ring->name); 663 debugfs_create_file_size(name, S_IFREG | 0444, root, ring, 664 &amdgpu_debugfs_mqd_fops, 665 ring->mqd_size); 666 } 667 668 sprintf(name, "amdgpu_error_%s", ring->name); 669 debugfs_create_file(name, 0200, root, ring, 670 &amdgpu_debugfs_error_fops); 671 672 #endif 673 } 674 675 /** 676 * amdgpu_ring_test_helper - tests ring and set sched readiness status 677 * 678 * @ring: ring to try the recovery on 679 * 680 * Tests ring and set sched readiness status 681 * 682 * Returns 0 on success, error on failure. 683 */ 684 int amdgpu_ring_test_helper(struct amdgpu_ring *ring) 685 { 686 struct amdgpu_device *adev = ring->adev; 687 int r; 688 689 r = amdgpu_ring_test_ring(ring); 690 if (r) 691 DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n", 692 ring->name, r); 693 else 694 DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n", 695 ring->name); 696 697 ring->sched.ready = !r; 698 699 return r; 700 } 701 702 static void amdgpu_ring_to_mqd_prop(struct amdgpu_ring *ring, 703 struct amdgpu_mqd_prop *prop) 704 { 705 struct amdgpu_device *adev = ring->adev; 706 bool is_high_prio_compute = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE && 707 amdgpu_gfx_is_high_priority_compute_queue(adev, ring); 708 bool is_high_prio_gfx = ring->funcs->type == AMDGPU_RING_TYPE_GFX && 709 amdgpu_gfx_is_high_priority_graphics_queue(adev, ring); 710 711 memset(prop, 0, sizeof(*prop)); 712 713 prop->mqd_gpu_addr = ring->mqd_gpu_addr; 714 prop->hqd_base_gpu_addr = ring->gpu_addr; 715 prop->rptr_gpu_addr = ring->rptr_gpu_addr; 716 prop->wptr_gpu_addr = ring->wptr_gpu_addr; 717 prop->queue_size = ring->ring_size; 718 prop->eop_gpu_addr = ring->eop_gpu_addr; 719 prop->use_doorbell = ring->use_doorbell; 720 prop->doorbell_index = ring->doorbell_index; 721 722 /* map_queues packet doesn't need activate the queue, 723 * so only kiq need set this field. 724 */ 725 prop->hqd_active = ring->funcs->type == AMDGPU_RING_TYPE_KIQ; 726 727 prop->allow_tunneling = is_high_prio_compute; 728 if (is_high_prio_compute || is_high_prio_gfx) { 729 prop->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_HIGH; 730 prop->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM; 731 } 732 } 733 734 int amdgpu_ring_init_mqd(struct amdgpu_ring *ring) 735 { 736 struct amdgpu_device *adev = ring->adev; 737 struct amdgpu_mqd *mqd_mgr; 738 struct amdgpu_mqd_prop prop; 739 740 amdgpu_ring_to_mqd_prop(ring, &prop); 741 742 ring->wptr = 0; 743 744 if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ) 745 mqd_mgr = &adev->mqds[AMDGPU_HW_IP_COMPUTE]; 746 else 747 mqd_mgr = &adev->mqds[ring->funcs->type]; 748 749 return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop); 750 } 751 752 void amdgpu_ring_ib_begin(struct amdgpu_ring *ring) 753 { 754 if (ring->is_sw_ring) 755 amdgpu_sw_ring_ib_begin(ring); 756 } 757 758 void amdgpu_ring_ib_end(struct amdgpu_ring *ring) 759 { 760 if (ring->is_sw_ring) 761 amdgpu_sw_ring_ib_end(ring); 762 } 763 764 void amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring *ring) 765 { 766 if (ring->is_sw_ring) 767 amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CONTROL); 768 } 769 770 void amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring *ring) 771 { 772 if (ring->is_sw_ring) 773 amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CE); 774 } 775 776 void amdgpu_ring_ib_on_emit_de(struct amdgpu_ring *ring) 777 { 778 if (ring->is_sw_ring) 779 amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_DE); 780 } 781 782 bool amdgpu_ring_sched_ready(struct amdgpu_ring *ring) 783 { 784 if (!ring) 785 return false; 786 787 if (ring->no_scheduler || !drm_sched_wqueue_ready(&ring->sched)) 788 return false; 789 790 return true; 791 } 792