xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ring.c (revision 36ec807b627b4c0a0a382f0ae48eac7187d14b2b)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  *          Christian König
28  */
29 #include <linux/seq_file.h>
30 #include <linux/slab.h>
31 #include <linux/uaccess.h>
32 #include <linux/debugfs.h>
33 
34 #include <drm/amdgpu_drm.h>
35 #include "amdgpu.h"
36 #include "atom.h"
37 
38 /*
39  * Rings
40  * Most engines on the GPU are fed via ring buffers.  Ring
41  * buffers are areas of GPU accessible memory that the host
42  * writes commands into and the GPU reads commands out of.
43  * There is a rptr (read pointer) that determines where the
44  * GPU is currently reading, and a wptr (write pointer)
45  * which determines where the host has written.  When the
46  * pointers are equal, the ring is idle.  When the host
47  * writes commands to the ring buffer, it increments the
48  * wptr.  The GPU then starts fetching commands and executes
49  * them until the pointers are equal again.
50  */
51 
52 /**
53  * amdgpu_ring_max_ibs - Return max IBs that fit in a single submission.
54  *
55  * @type: ring type for which to return the limit.
56  */
57 unsigned int amdgpu_ring_max_ibs(enum amdgpu_ring_type type)
58 {
59 	switch (type) {
60 	case AMDGPU_RING_TYPE_GFX:
61 		/* Need to keep at least 192 on GFX7+ for old radv. */
62 		return 192;
63 	case AMDGPU_RING_TYPE_COMPUTE:
64 		return 125;
65 	case AMDGPU_RING_TYPE_VCN_JPEG:
66 		return 16;
67 	default:
68 		return 49;
69 	}
70 }
71 
72 /**
73  * amdgpu_ring_alloc - allocate space on the ring buffer
74  *
75  * @ring: amdgpu_ring structure holding ring information
76  * @ndw: number of dwords to allocate in the ring buffer
77  *
78  * Allocate @ndw dwords in the ring buffer (all asics).
79  * Returns 0 on success, error on failure.
80  */
81 int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned int ndw)
82 {
83 	/* Align requested size with padding so unlock_commit can
84 	 * pad safely */
85 	ndw = (ndw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
86 
87 	/* Make sure we aren't trying to allocate more space
88 	 * than the maximum for one submission
89 	 */
90 	if (WARN_ON_ONCE(ndw > ring->max_dw))
91 		return -ENOMEM;
92 
93 	ring->count_dw = ndw;
94 	ring->wptr_old = ring->wptr;
95 
96 	if (ring->funcs->begin_use)
97 		ring->funcs->begin_use(ring);
98 
99 	return 0;
100 }
101 
102 /** amdgpu_ring_insert_nop - insert NOP packets
103  *
104  * @ring: amdgpu_ring structure holding ring information
105  * @count: the number of NOP packets to insert
106  *
107  * This is the generic insert_nop function for rings except SDMA
108  */
109 void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
110 {
111 	int i;
112 
113 	for (i = 0; i < count; i++)
114 		amdgpu_ring_write(ring, ring->funcs->nop);
115 }
116 
117 /**
118  * amdgpu_ring_generic_pad_ib - pad IB with NOP packets
119  *
120  * @ring: amdgpu_ring structure holding ring information
121  * @ib: IB to add NOP packets to
122  *
123  * This is the generic pad_ib function for rings except SDMA
124  */
125 void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
126 {
127 	while (ib->length_dw & ring->funcs->align_mask)
128 		ib->ptr[ib->length_dw++] = ring->funcs->nop;
129 }
130 
131 /**
132  * amdgpu_ring_commit - tell the GPU to execute the new
133  * commands on the ring buffer
134  *
135  * @ring: amdgpu_ring structure holding ring information
136  *
137  * Update the wptr (write pointer) to tell the GPU to
138  * execute new commands on the ring buffer (all asics).
139  */
140 void amdgpu_ring_commit(struct amdgpu_ring *ring)
141 {
142 	uint32_t count;
143 
144 	/* We pad to match fetch size */
145 	count = ring->funcs->align_mask + 1 -
146 		(ring->wptr & ring->funcs->align_mask);
147 	count %= ring->funcs->align_mask + 1;
148 	ring->funcs->insert_nop(ring, count);
149 
150 	mb();
151 	amdgpu_ring_set_wptr(ring);
152 
153 	if (ring->funcs->end_use)
154 		ring->funcs->end_use(ring);
155 }
156 
157 /**
158  * amdgpu_ring_undo - reset the wptr
159  *
160  * @ring: amdgpu_ring structure holding ring information
161  *
162  * Reset the driver's copy of the wptr (all asics).
163  */
164 void amdgpu_ring_undo(struct amdgpu_ring *ring)
165 {
166 	ring->wptr = ring->wptr_old;
167 
168 	if (ring->funcs->end_use)
169 		ring->funcs->end_use(ring);
170 }
171 
172 #define amdgpu_ring_get_gpu_addr(ring, offset)				\
173 	(ring->is_mes_queue ?						\
174 	 (ring->mes_ctx->meta_data_gpu_addr + offset) :			\
175 	 (ring->adev->wb.gpu_addr + offset * 4))
176 
177 #define amdgpu_ring_get_cpu_addr(ring, offset)				\
178 	(ring->is_mes_queue ?						\
179 	 (void *)((uint8_t *)(ring->mes_ctx->meta_data_ptr) + offset) : \
180 	 (&ring->adev->wb.wb[offset]))
181 
182 /**
183  * amdgpu_ring_init - init driver ring struct.
184  *
185  * @adev: amdgpu_device pointer
186  * @ring: amdgpu_ring structure holding ring information
187  * @max_dw: maximum number of dw for ring alloc
188  * @irq_src: interrupt source to use for this ring
189  * @irq_type: interrupt type to use for this ring
190  * @hw_prio: ring priority (NORMAL/HIGH)
191  * @sched_score: optional score atomic shared with other schedulers
192  *
193  * Initialize the driver information for the selected ring (all asics).
194  * Returns 0 on success, error on failure.
195  */
196 int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
197 		     unsigned int max_dw, struct amdgpu_irq_src *irq_src,
198 		     unsigned int irq_type, unsigned int hw_prio,
199 		     atomic_t *sched_score)
200 {
201 	int r;
202 	int sched_hw_submission = amdgpu_sched_hw_submission;
203 	u32 *num_sched;
204 	u32 hw_ip;
205 	unsigned int max_ibs_dw;
206 
207 	/* Set the hw submission limit higher for KIQ because
208 	 * it's used for a number of gfx/compute tasks by both
209 	 * KFD and KGD which may have outstanding fences and
210 	 * it doesn't really use the gpu scheduler anyway;
211 	 * KIQ tasks get submitted directly to the ring.
212 	 */
213 	if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
214 		sched_hw_submission = max(sched_hw_submission, 256);
215 	if (ring->funcs->type == AMDGPU_RING_TYPE_MES)
216 		sched_hw_submission = 8;
217 	else if (ring == &adev->sdma.instance[0].page)
218 		sched_hw_submission = 256;
219 
220 	if (ring->adev == NULL) {
221 		if (adev->num_rings >= AMDGPU_MAX_RINGS)
222 			return -EINVAL;
223 
224 		ring->adev = adev;
225 		ring->num_hw_submission = sched_hw_submission;
226 		ring->sched_score = sched_score;
227 		ring->vmid_wait = dma_fence_get_stub();
228 
229 		if (!ring->is_mes_queue) {
230 			ring->idx = adev->num_rings++;
231 			adev->rings[ring->idx] = ring;
232 		}
233 
234 		r = amdgpu_fence_driver_init_ring(ring);
235 		if (r)
236 			return r;
237 	}
238 
239 	if (ring->is_mes_queue) {
240 		ring->rptr_offs = amdgpu_mes_ctx_get_offs(ring,
241 				AMDGPU_MES_CTX_RPTR_OFFS);
242 		ring->wptr_offs = amdgpu_mes_ctx_get_offs(ring,
243 				AMDGPU_MES_CTX_WPTR_OFFS);
244 		ring->fence_offs = amdgpu_mes_ctx_get_offs(ring,
245 				AMDGPU_MES_CTX_FENCE_OFFS);
246 		ring->trail_fence_offs = amdgpu_mes_ctx_get_offs(ring,
247 				AMDGPU_MES_CTX_TRAIL_FENCE_OFFS);
248 		ring->cond_exe_offs = amdgpu_mes_ctx_get_offs(ring,
249 				AMDGPU_MES_CTX_COND_EXE_OFFS);
250 	} else {
251 		r = amdgpu_device_wb_get(adev, &ring->rptr_offs);
252 		if (r) {
253 			dev_err(adev->dev, "(%d) ring rptr_offs wb alloc failed\n", r);
254 			return r;
255 		}
256 
257 		r = amdgpu_device_wb_get(adev, &ring->wptr_offs);
258 		if (r) {
259 			dev_err(adev->dev, "(%d) ring wptr_offs wb alloc failed\n", r);
260 			return r;
261 		}
262 
263 		r = amdgpu_device_wb_get(adev, &ring->fence_offs);
264 		if (r) {
265 			dev_err(adev->dev, "(%d) ring fence_offs wb alloc failed\n", r);
266 			return r;
267 		}
268 
269 		r = amdgpu_device_wb_get(adev, &ring->trail_fence_offs);
270 		if (r) {
271 			dev_err(adev->dev, "(%d) ring trail_fence_offs wb alloc failed\n", r);
272 			return r;
273 		}
274 
275 		r = amdgpu_device_wb_get(adev, &ring->cond_exe_offs);
276 		if (r) {
277 			dev_err(adev->dev, "(%d) ring cond_exec_polling wb alloc failed\n", r);
278 			return r;
279 		}
280 	}
281 
282 	ring->fence_gpu_addr =
283 		amdgpu_ring_get_gpu_addr(ring, ring->fence_offs);
284 	ring->fence_cpu_addr =
285 		amdgpu_ring_get_cpu_addr(ring, ring->fence_offs);
286 
287 	ring->rptr_gpu_addr =
288 		amdgpu_ring_get_gpu_addr(ring, ring->rptr_offs);
289 	ring->rptr_cpu_addr =
290 		amdgpu_ring_get_cpu_addr(ring, ring->rptr_offs);
291 
292 	ring->wptr_gpu_addr =
293 		amdgpu_ring_get_gpu_addr(ring, ring->wptr_offs);
294 	ring->wptr_cpu_addr =
295 		amdgpu_ring_get_cpu_addr(ring, ring->wptr_offs);
296 
297 	ring->trail_fence_gpu_addr =
298 		amdgpu_ring_get_gpu_addr(ring, ring->trail_fence_offs);
299 	ring->trail_fence_cpu_addr =
300 		amdgpu_ring_get_cpu_addr(ring, ring->trail_fence_offs);
301 
302 	ring->cond_exe_gpu_addr =
303 		amdgpu_ring_get_gpu_addr(ring, ring->cond_exe_offs);
304 	ring->cond_exe_cpu_addr =
305 		amdgpu_ring_get_cpu_addr(ring, ring->cond_exe_offs);
306 
307 	/* always set cond_exec_polling to CONTINUE */
308 	*ring->cond_exe_cpu_addr = 1;
309 
310 	r = amdgpu_fence_driver_start_ring(ring, irq_src, irq_type);
311 	if (r) {
312 		dev_err(adev->dev, "failed initializing fences (%d).\n", r);
313 		return r;
314 	}
315 
316 	max_ibs_dw = ring->funcs->emit_frame_size +
317 		     amdgpu_ring_max_ibs(ring->funcs->type) * ring->funcs->emit_ib_size;
318 	max_ibs_dw = (max_ibs_dw + ring->funcs->align_mask) & ~ring->funcs->align_mask;
319 
320 	if (WARN_ON(max_ibs_dw > max_dw))
321 		max_dw = max_ibs_dw;
322 
323 	ring->ring_size = roundup_pow_of_two(max_dw * 4 * sched_hw_submission);
324 
325 	ring->buf_mask = (ring->ring_size / 4) - 1;
326 	ring->ptr_mask = ring->funcs->support_64bit_ptrs ?
327 		0xffffffffffffffff : ring->buf_mask;
328 
329 	/* Allocate ring buffer */
330 	if (ring->is_mes_queue) {
331 		int offset = 0;
332 
333 		BUG_ON(ring->ring_size > PAGE_SIZE*4);
334 
335 		offset = amdgpu_mes_ctx_get_offs(ring,
336 					 AMDGPU_MES_CTX_RING_OFFS);
337 		ring->gpu_addr = amdgpu_mes_ctx_get_offs_gpu_addr(ring, offset);
338 		ring->ring = amdgpu_mes_ctx_get_offs_cpu_addr(ring, offset);
339 		amdgpu_ring_clear_ring(ring);
340 
341 	} else if (ring->ring_obj == NULL) {
342 		r = amdgpu_bo_create_kernel(adev, ring->ring_size + ring->funcs->extra_dw, PAGE_SIZE,
343 					    AMDGPU_GEM_DOMAIN_GTT,
344 					    &ring->ring_obj,
345 					    &ring->gpu_addr,
346 					    (void **)&ring->ring);
347 		if (r) {
348 			dev_err(adev->dev, "(%d) ring create failed\n", r);
349 			return r;
350 		}
351 		amdgpu_ring_clear_ring(ring);
352 	}
353 
354 	ring->max_dw = max_dw;
355 	ring->hw_prio = hw_prio;
356 
357 	if (!ring->no_scheduler && ring->funcs->type < AMDGPU_HW_IP_NUM) {
358 		hw_ip = ring->funcs->type;
359 		num_sched = &adev->gpu_sched[hw_ip][hw_prio].num_scheds;
360 		adev->gpu_sched[hw_ip][hw_prio].sched[(*num_sched)++] =
361 			&ring->sched;
362 	}
363 
364 	return 0;
365 }
366 
367 /**
368  * amdgpu_ring_fini - tear down the driver ring struct.
369  *
370  * @ring: amdgpu_ring structure holding ring information
371  *
372  * Tear down the driver information for the selected ring (all asics).
373  */
374 void amdgpu_ring_fini(struct amdgpu_ring *ring)
375 {
376 
377 	/* Not to finish a ring which is not initialized */
378 	if (!(ring->adev) ||
379 	    (!ring->is_mes_queue && !(ring->adev->rings[ring->idx])))
380 		return;
381 
382 	ring->sched.ready = false;
383 
384 	if (!ring->is_mes_queue) {
385 		amdgpu_device_wb_free(ring->adev, ring->rptr_offs);
386 		amdgpu_device_wb_free(ring->adev, ring->wptr_offs);
387 
388 		amdgpu_device_wb_free(ring->adev, ring->cond_exe_offs);
389 		amdgpu_device_wb_free(ring->adev, ring->fence_offs);
390 
391 		amdgpu_bo_free_kernel(&ring->ring_obj,
392 				      &ring->gpu_addr,
393 				      (void **)&ring->ring);
394 	} else {
395 		kfree(ring->fence_drv.fences);
396 	}
397 
398 	dma_fence_put(ring->vmid_wait);
399 	ring->vmid_wait = NULL;
400 	ring->me = 0;
401 
402 	if (!ring->is_mes_queue)
403 		ring->adev->rings[ring->idx] = NULL;
404 }
405 
406 /**
407  * amdgpu_ring_emit_reg_write_reg_wait_helper - ring helper
408  *
409  * @ring: ring to write to
410  * @reg0: register to write
411  * @reg1: register to wait on
412  * @ref: reference value to write/wait on
413  * @mask: mask to wait on
414  *
415  * Helper for rings that don't support write and wait in a
416  * single oneshot packet.
417  */
418 void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
419 						uint32_t reg0, uint32_t reg1,
420 						uint32_t ref, uint32_t mask)
421 {
422 	amdgpu_ring_emit_wreg(ring, reg0, ref);
423 	amdgpu_ring_emit_reg_wait(ring, reg1, mask, mask);
424 }
425 
426 /**
427  * amdgpu_ring_soft_recovery - try to soft recover a ring lockup
428  *
429  * @ring: ring to try the recovery on
430  * @vmid: VMID we try to get going again
431  * @fence: timedout fence
432  *
433  * Tries to get a ring proceeding again when it is stuck.
434  */
435 bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
436 			       struct dma_fence *fence)
437 {
438 	unsigned long flags;
439 	ktime_t deadline;
440 
441 	if (unlikely(ring->adev->debug_disable_soft_recovery))
442 		return false;
443 
444 	deadline = ktime_add_us(ktime_get(), 10000);
445 
446 	if (amdgpu_sriov_vf(ring->adev) || !ring->funcs->soft_recovery || !fence)
447 		return false;
448 
449 	spin_lock_irqsave(fence->lock, flags);
450 	if (!dma_fence_is_signaled_locked(fence))
451 		dma_fence_set_error(fence, -ENODATA);
452 	spin_unlock_irqrestore(fence->lock, flags);
453 
454 	atomic_inc(&ring->adev->gpu_reset_counter);
455 	while (!dma_fence_is_signaled(fence) &&
456 	       ktime_to_ns(ktime_sub(deadline, ktime_get())) > 0)
457 		ring->funcs->soft_recovery(ring, vmid);
458 
459 	return dma_fence_is_signaled(fence);
460 }
461 
462 /*
463  * Debugfs info
464  */
465 #if defined(CONFIG_DEBUG_FS)
466 
467 /* Layout of file is 12 bytes consisting of
468  * - rptr
469  * - wptr
470  * - driver's copy of wptr
471  *
472  * followed by n-words of ring data
473  */
474 static ssize_t amdgpu_debugfs_ring_read(struct file *f, char __user *buf,
475 					size_t size, loff_t *pos)
476 {
477 	struct amdgpu_ring *ring = file_inode(f)->i_private;
478 	uint32_t value, result, early[3];
479 	loff_t i;
480 	int r;
481 
482 	if (*pos & 3 || size & 3)
483 		return -EINVAL;
484 
485 	result = 0;
486 
487 	if (*pos < 12) {
488 		early[0] = amdgpu_ring_get_rptr(ring) & ring->buf_mask;
489 		early[1] = amdgpu_ring_get_wptr(ring) & ring->buf_mask;
490 		early[2] = ring->wptr & ring->buf_mask;
491 		for (i = *pos / 4; i < 3 && size; i++) {
492 			r = put_user(early[i], (uint32_t *)buf);
493 			if (r)
494 				return r;
495 			buf += 4;
496 			result += 4;
497 			size -= 4;
498 			*pos += 4;
499 		}
500 	}
501 
502 	while (size) {
503 		if (*pos >= (ring->ring_size + 12))
504 			return result;
505 
506 		value = ring->ring[(*pos - 12)/4];
507 		r = put_user(value, (uint32_t *)buf);
508 		if (r)
509 			return r;
510 		buf += 4;
511 		result += 4;
512 		size -= 4;
513 		*pos += 4;
514 	}
515 
516 	return result;
517 }
518 
519 static const struct file_operations amdgpu_debugfs_ring_fops = {
520 	.owner = THIS_MODULE,
521 	.read = amdgpu_debugfs_ring_read,
522 	.llseek = default_llseek
523 };
524 
525 static ssize_t amdgpu_debugfs_mqd_read(struct file *f, char __user *buf,
526 				       size_t size, loff_t *pos)
527 {
528 	struct amdgpu_ring *ring = file_inode(f)->i_private;
529 	volatile u32 *mqd;
530 	u32 *kbuf;
531 	int r, i;
532 	uint32_t value, result;
533 
534 	if (*pos & 3 || size & 3)
535 		return -EINVAL;
536 
537 	kbuf = kmalloc(ring->mqd_size, GFP_KERNEL);
538 	if (!kbuf)
539 		return -ENOMEM;
540 
541 	r = amdgpu_bo_reserve(ring->mqd_obj, false);
542 	if (unlikely(r != 0))
543 		goto err_free;
544 
545 	r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&mqd);
546 	if (r)
547 		goto err_unreserve;
548 
549 	/*
550 	 * Copy to local buffer to avoid put_user(), which might fault
551 	 * and acquire mmap_sem, under reservation_ww_class_mutex.
552 	 */
553 	for (i = 0; i < ring->mqd_size/sizeof(u32); i++)
554 		kbuf[i] = mqd[i];
555 
556 	amdgpu_bo_kunmap(ring->mqd_obj);
557 	amdgpu_bo_unreserve(ring->mqd_obj);
558 
559 	result = 0;
560 	while (size) {
561 		if (*pos >= ring->mqd_size)
562 			break;
563 
564 		value = kbuf[*pos/4];
565 		r = put_user(value, (uint32_t *)buf);
566 		if (r)
567 			goto err_free;
568 		buf += 4;
569 		result += 4;
570 		size -= 4;
571 		*pos += 4;
572 	}
573 
574 	kfree(kbuf);
575 	return result;
576 
577 err_unreserve:
578 	amdgpu_bo_unreserve(ring->mqd_obj);
579 err_free:
580 	kfree(kbuf);
581 	return r;
582 }
583 
584 static const struct file_operations amdgpu_debugfs_mqd_fops = {
585 	.owner = THIS_MODULE,
586 	.read = amdgpu_debugfs_mqd_read,
587 	.llseek = default_llseek
588 };
589 
590 static int amdgpu_debugfs_ring_error(void *data, u64 val)
591 {
592 	struct amdgpu_ring *ring = data;
593 
594 	amdgpu_fence_driver_set_error(ring, val);
595 	return 0;
596 }
597 
598 DEFINE_DEBUGFS_ATTRIBUTE_SIGNED(amdgpu_debugfs_error_fops, NULL,
599 				amdgpu_debugfs_ring_error, "%lld\n");
600 
601 #endif
602 
603 void amdgpu_debugfs_ring_init(struct amdgpu_device *adev,
604 			      struct amdgpu_ring *ring)
605 {
606 #if defined(CONFIG_DEBUG_FS)
607 	struct drm_minor *minor = adev_to_drm(adev)->primary;
608 	struct dentry *root = minor->debugfs_root;
609 	char name[32];
610 
611 	sprintf(name, "amdgpu_ring_%s", ring->name);
612 	debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
613 				 &amdgpu_debugfs_ring_fops,
614 				 ring->ring_size + 12);
615 
616 	if (ring->mqd_obj) {
617 		sprintf(name, "amdgpu_mqd_%s", ring->name);
618 		debugfs_create_file_size(name, S_IFREG | 0444, root, ring,
619 					 &amdgpu_debugfs_mqd_fops,
620 					 ring->mqd_size);
621 	}
622 
623 	sprintf(name, "amdgpu_error_%s", ring->name);
624 	debugfs_create_file(name, 0200, root, ring,
625 			    &amdgpu_debugfs_error_fops);
626 
627 #endif
628 }
629 
630 /**
631  * amdgpu_ring_test_helper - tests ring and set sched readiness status
632  *
633  * @ring: ring to try the recovery on
634  *
635  * Tests ring and set sched readiness status
636  *
637  * Returns 0 on success, error on failure.
638  */
639 int amdgpu_ring_test_helper(struct amdgpu_ring *ring)
640 {
641 	struct amdgpu_device *adev = ring->adev;
642 	int r;
643 
644 	r = amdgpu_ring_test_ring(ring);
645 	if (r)
646 		DRM_DEV_ERROR(adev->dev, "ring %s test failed (%d)\n",
647 			      ring->name, r);
648 	else
649 		DRM_DEV_DEBUG(adev->dev, "ring test on %s succeeded\n",
650 			      ring->name);
651 
652 	ring->sched.ready = !r;
653 
654 	return r;
655 }
656 
657 static void amdgpu_ring_to_mqd_prop(struct amdgpu_ring *ring,
658 				    struct amdgpu_mqd_prop *prop)
659 {
660 	struct amdgpu_device *adev = ring->adev;
661 	bool is_high_prio_compute = ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE &&
662 				    amdgpu_gfx_is_high_priority_compute_queue(adev, ring);
663 	bool is_high_prio_gfx = ring->funcs->type == AMDGPU_RING_TYPE_GFX &&
664 				amdgpu_gfx_is_high_priority_graphics_queue(adev, ring);
665 
666 	memset(prop, 0, sizeof(*prop));
667 
668 	prop->mqd_gpu_addr = ring->mqd_gpu_addr;
669 	prop->hqd_base_gpu_addr = ring->gpu_addr;
670 	prop->rptr_gpu_addr = ring->rptr_gpu_addr;
671 	prop->wptr_gpu_addr = ring->wptr_gpu_addr;
672 	prop->queue_size = ring->ring_size;
673 	prop->eop_gpu_addr = ring->eop_gpu_addr;
674 	prop->use_doorbell = ring->use_doorbell;
675 	prop->doorbell_index = ring->doorbell_index;
676 
677 	/* map_queues packet doesn't need activate the queue,
678 	 * so only kiq need set this field.
679 	 */
680 	prop->hqd_active = ring->funcs->type == AMDGPU_RING_TYPE_KIQ;
681 
682 	prop->allow_tunneling = is_high_prio_compute;
683 	if (is_high_prio_compute || is_high_prio_gfx) {
684 		prop->hqd_pipe_priority = AMDGPU_GFX_PIPE_PRIO_HIGH;
685 		prop->hqd_queue_priority = AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM;
686 	}
687 }
688 
689 int amdgpu_ring_init_mqd(struct amdgpu_ring *ring)
690 {
691 	struct amdgpu_device *adev = ring->adev;
692 	struct amdgpu_mqd *mqd_mgr;
693 	struct amdgpu_mqd_prop prop;
694 
695 	amdgpu_ring_to_mqd_prop(ring, &prop);
696 
697 	ring->wptr = 0;
698 
699 	if (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)
700 		mqd_mgr = &adev->mqds[AMDGPU_HW_IP_COMPUTE];
701 	else
702 		mqd_mgr = &adev->mqds[ring->funcs->type];
703 
704 	return mqd_mgr->init_mqd(adev, ring->mqd_ptr, &prop);
705 }
706 
707 void amdgpu_ring_ib_begin(struct amdgpu_ring *ring)
708 {
709 	if (ring->is_sw_ring)
710 		amdgpu_sw_ring_ib_begin(ring);
711 }
712 
713 void amdgpu_ring_ib_end(struct amdgpu_ring *ring)
714 {
715 	if (ring->is_sw_ring)
716 		amdgpu_sw_ring_ib_end(ring);
717 }
718 
719 void amdgpu_ring_ib_on_emit_cntl(struct amdgpu_ring *ring)
720 {
721 	if (ring->is_sw_ring)
722 		amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CONTROL);
723 }
724 
725 void amdgpu_ring_ib_on_emit_ce(struct amdgpu_ring *ring)
726 {
727 	if (ring->is_sw_ring)
728 		amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_CE);
729 }
730 
731 void amdgpu_ring_ib_on_emit_de(struct amdgpu_ring *ring)
732 {
733 	if (ring->is_sw_ring)
734 		amdgpu_sw_ring_ib_mark_offset(ring, AMDGPU_MUX_OFFSET_TYPE_DE);
735 }
736 
737 bool amdgpu_ring_sched_ready(struct amdgpu_ring *ring)
738 {
739 	if (!ring)
740 		return false;
741 
742 	if (ring->no_scheduler || !drm_sched_wqueue_ready(&ring->sched))
743 		return false;
744 
745 	return true;
746 }
747