xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_reset.c (revision a1ff5a7d78a036d6c2178ee5acd6ba4946243800)
1e071dce3SLijo Lazar /*
2e071dce3SLijo Lazar  * Copyright 2021 Advanced Micro Devices, Inc.
3e071dce3SLijo Lazar  *
4e071dce3SLijo Lazar  * Permission is hereby granted, free of charge, to any person obtaining a
5e071dce3SLijo Lazar  * copy of this software and associated documentation files (the "Software"),
6e071dce3SLijo Lazar  * to deal in the Software without restriction, including without limitation
7e071dce3SLijo Lazar  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8e071dce3SLijo Lazar  * and/or sell copies of the Software, and to permit persons to whom the
9e071dce3SLijo Lazar  * Software is furnished to do so, subject to the following conditions:
10e071dce3SLijo Lazar  *
11e071dce3SLijo Lazar  * The above copyright notice and this permission notice shall be included in
12e071dce3SLijo Lazar  * all copies or substantial portions of the Software.
13e071dce3SLijo Lazar  *
14e071dce3SLijo Lazar  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15e071dce3SLijo Lazar  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16e071dce3SLijo Lazar  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17e071dce3SLijo Lazar  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18e071dce3SLijo Lazar  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19e071dce3SLijo Lazar  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20e071dce3SLijo Lazar  * OTHER DEALINGS IN THE SOFTWARE.
21e071dce3SLijo Lazar  *
22e071dce3SLijo Lazar  */
23e071dce3SLijo Lazar 
24e071dce3SLijo Lazar #include "amdgpu_reset.h"
25e071dce3SLijo Lazar #include "aldebaran.h"
26672c0218SVictor Zhao #include "sienna_cichlid.h"
27230dd6bbSKenneth Feng #include "smu_v13_0_10.h"
28e071dce3SLijo Lazar 
amdgpu_reset_init(struct amdgpu_device * adev)29e071dce3SLijo Lazar int amdgpu_reset_init(struct amdgpu_device *adev)
30e071dce3SLijo Lazar {
31e071dce3SLijo Lazar 	int ret = 0;
32e071dce3SLijo Lazar 
334e8303cfSLijo Lazar 	switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
349e085647SLijo Lazar 	case IP_VERSION(13, 0, 2):
355cf16755SLijo Lazar 	case IP_VERSION(13, 0, 6):
36a6bcffa5SHawking Zhang 	case IP_VERSION(13, 0, 14):
37142600e8SLijo Lazar 		ret = aldebaran_reset_init(adev);
38142600e8SLijo Lazar 		break;
39672c0218SVictor Zhao 	case IP_VERSION(11, 0, 7):
40672c0218SVictor Zhao 		ret = sienna_cichlid_reset_init(adev);
41672c0218SVictor Zhao 		break;
42230dd6bbSKenneth Feng 	case IP_VERSION(13, 0, 10):
43230dd6bbSKenneth Feng 		ret = smu_v13_0_10_reset_init(adev);
44230dd6bbSKenneth Feng 		break;
45142600e8SLijo Lazar 	default:
46142600e8SLijo Lazar 		break;
47142600e8SLijo Lazar 	}
48142600e8SLijo Lazar 
49e071dce3SLijo Lazar 	return ret;
50e071dce3SLijo Lazar }
51e071dce3SLijo Lazar 
amdgpu_reset_fini(struct amdgpu_device * adev)52e071dce3SLijo Lazar int amdgpu_reset_fini(struct amdgpu_device *adev)
53e071dce3SLijo Lazar {
54e071dce3SLijo Lazar 	int ret = 0;
55e071dce3SLijo Lazar 
564e8303cfSLijo Lazar 	switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
579e085647SLijo Lazar 	case IP_VERSION(13, 0, 2):
585cf16755SLijo Lazar 	case IP_VERSION(13, 0, 6):
59a6bcffa5SHawking Zhang 	case IP_VERSION(13, 0, 14):
60142600e8SLijo Lazar 		ret = aldebaran_reset_fini(adev);
61142600e8SLijo Lazar 		break;
62672c0218SVictor Zhao 	case IP_VERSION(11, 0, 7):
63672c0218SVictor Zhao 		ret = sienna_cichlid_reset_fini(adev);
64672c0218SVictor Zhao 		break;
65230dd6bbSKenneth Feng 	case IP_VERSION(13, 0, 10):
66230dd6bbSKenneth Feng 		ret = smu_v13_0_10_reset_fini(adev);
67230dd6bbSKenneth Feng 		break;
68142600e8SLijo Lazar 	default:
69142600e8SLijo Lazar 		break;
70142600e8SLijo Lazar 	}
71142600e8SLijo Lazar 
72e071dce3SLijo Lazar 	return ret;
73e071dce3SLijo Lazar }
74e071dce3SLijo Lazar 
amdgpu_reset_prepare_hwcontext(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)75e071dce3SLijo Lazar int amdgpu_reset_prepare_hwcontext(struct amdgpu_device *adev,
76e071dce3SLijo Lazar 				   struct amdgpu_reset_context *reset_context)
77e071dce3SLijo Lazar {
78e071dce3SLijo Lazar 	struct amdgpu_reset_handler *reset_handler = NULL;
79e071dce3SLijo Lazar 
80e071dce3SLijo Lazar 	if (adev->reset_cntl && adev->reset_cntl->get_reset_handler)
81e071dce3SLijo Lazar 		reset_handler = adev->reset_cntl->get_reset_handler(
82e071dce3SLijo Lazar 			adev->reset_cntl, reset_context);
83e071dce3SLijo Lazar 	if (!reset_handler)
84b8920e1eSSrinivasan Shanmugam 		return -EOPNOTSUPP;
85e071dce3SLijo Lazar 
86e071dce3SLijo Lazar 	return reset_handler->prepare_hwcontext(adev->reset_cntl,
87e071dce3SLijo Lazar 						reset_context);
88e071dce3SLijo Lazar }
89e071dce3SLijo Lazar 
amdgpu_reset_perform_reset(struct amdgpu_device * adev,struct amdgpu_reset_context * reset_context)90e071dce3SLijo Lazar int amdgpu_reset_perform_reset(struct amdgpu_device *adev,
91e071dce3SLijo Lazar 			       struct amdgpu_reset_context *reset_context)
92e071dce3SLijo Lazar {
93e071dce3SLijo Lazar 	int ret;
94e071dce3SLijo Lazar 	struct amdgpu_reset_handler *reset_handler = NULL;
95e071dce3SLijo Lazar 
96e071dce3SLijo Lazar 	if (adev->reset_cntl)
97e071dce3SLijo Lazar 		reset_handler = adev->reset_cntl->get_reset_handler(
98e071dce3SLijo Lazar 			adev->reset_cntl, reset_context);
99e071dce3SLijo Lazar 	if (!reset_handler)
100b8920e1eSSrinivasan Shanmugam 		return -EOPNOTSUPP;
101e071dce3SLijo Lazar 
102e071dce3SLijo Lazar 	ret = reset_handler->perform_reset(adev->reset_cntl, reset_context);
103e071dce3SLijo Lazar 	if (ret)
104e071dce3SLijo Lazar 		return ret;
105e071dce3SLijo Lazar 
106e071dce3SLijo Lazar 	return reset_handler->restore_hwcontext(adev->reset_cntl,
107e071dce3SLijo Lazar 						reset_context);
108e071dce3SLijo Lazar }
109cfbb6b00SAndrey Grodzovsky 
110cfbb6b00SAndrey Grodzovsky 
amdgpu_reset_destroy_reset_domain(struct kref * ref)111cfbb6b00SAndrey Grodzovsky void amdgpu_reset_destroy_reset_domain(struct kref *ref)
112cfbb6b00SAndrey Grodzovsky {
113cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain *reset_domain = container_of(ref,
114cfbb6b00SAndrey Grodzovsky 								struct amdgpu_reset_domain,
115cfbb6b00SAndrey Grodzovsky 								refcount);
116cfbb6b00SAndrey Grodzovsky 	if (reset_domain->wq)
117cfbb6b00SAndrey Grodzovsky 		destroy_workqueue(reset_domain->wq);
118cfbb6b00SAndrey Grodzovsky 
119cfbb6b00SAndrey Grodzovsky 	kvfree(reset_domain);
120cfbb6b00SAndrey Grodzovsky }
121cfbb6b00SAndrey Grodzovsky 
amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,char * wq_name)122cfbb6b00SAndrey Grodzovsky struct amdgpu_reset_domain *amdgpu_reset_create_reset_domain(enum amdgpu_reset_domain_type type,
123cfbb6b00SAndrey Grodzovsky 							     char *wq_name)
124cfbb6b00SAndrey Grodzovsky {
125cfbb6b00SAndrey Grodzovsky 	struct amdgpu_reset_domain *reset_domain;
126cfbb6b00SAndrey Grodzovsky 
127cfbb6b00SAndrey Grodzovsky 	reset_domain = kvzalloc(sizeof(struct amdgpu_reset_domain), GFP_KERNEL);
128cfbb6b00SAndrey Grodzovsky 	if (!reset_domain) {
129cfbb6b00SAndrey Grodzovsky 		DRM_ERROR("Failed to allocate amdgpu_reset_domain!");
130cfbb6b00SAndrey Grodzovsky 		return NULL;
131cfbb6b00SAndrey Grodzovsky 	}
132cfbb6b00SAndrey Grodzovsky 
133cfbb6b00SAndrey Grodzovsky 	reset_domain->type = type;
134cfbb6b00SAndrey Grodzovsky 	kref_init(&reset_domain->refcount);
135cfbb6b00SAndrey Grodzovsky 
136cfbb6b00SAndrey Grodzovsky 	reset_domain->wq = create_singlethread_workqueue(wq_name);
137cfbb6b00SAndrey Grodzovsky 	if (!reset_domain->wq) {
138cfbb6b00SAndrey Grodzovsky 		DRM_ERROR("Failed to allocate wq for amdgpu_reset_domain!");
139cfbb6b00SAndrey Grodzovsky 		amdgpu_reset_put_reset_domain(reset_domain);
140cfbb6b00SAndrey Grodzovsky 		return NULL;
141cfbb6b00SAndrey Grodzovsky 
142cfbb6b00SAndrey Grodzovsky 	}
143cfbb6b00SAndrey Grodzovsky 
14489a7a870SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 0);
145ab9a0b1fSAndrey Grodzovsky 	atomic_set(&reset_domain->reset_res, 0);
146d0fb18b5SAndrey Grodzovsky 	init_rwsem(&reset_domain->sem);
147d0fb18b5SAndrey Grodzovsky 
148cfbb6b00SAndrey Grodzovsky 	return reset_domain;
149cfbb6b00SAndrey Grodzovsky }
150cfbb6b00SAndrey Grodzovsky 
amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain * reset_domain)1513675c2f2SAndrey Grodzovsky void amdgpu_device_lock_reset_domain(struct amdgpu_reset_domain *reset_domain)
152e923be99SAndrey Grodzovsky {
153e923be99SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 1);
154e923be99SAndrey Grodzovsky 	down_write(&reset_domain->sem);
155e923be99SAndrey Grodzovsky }
156e923be99SAndrey Grodzovsky 
157e923be99SAndrey Grodzovsky 
amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain * reset_domain)158e923be99SAndrey Grodzovsky void amdgpu_device_unlock_reset_domain(struct amdgpu_reset_domain *reset_domain)
159e923be99SAndrey Grodzovsky {
160e923be99SAndrey Grodzovsky 	atomic_set(&reset_domain->in_gpu_reset, 0);
161e923be99SAndrey Grodzovsky 	up_write(&reset_domain->sem);
162e923be99SAndrey Grodzovsky }
1632656e1ceSEric Huang 
amdgpu_reset_get_desc(struct amdgpu_reset_context * rst_ctxt,char * buf,size_t len)1642656e1ceSEric Huang void amdgpu_reset_get_desc(struct amdgpu_reset_context *rst_ctxt, char *buf,
1652656e1ceSEric Huang 			   size_t len)
1662656e1ceSEric Huang {
1672656e1ceSEric Huang 	if (!buf || !len)
1682656e1ceSEric Huang 		return;
1692656e1ceSEric Huang 
1702656e1ceSEric Huang 	switch (rst_ctxt->src) {
1712656e1ceSEric Huang 	case AMDGPU_RESET_SRC_JOB:
1722656e1ceSEric Huang 		if (rst_ctxt->job) {
173*7bed1df8SEric Huang 			snprintf(buf, len, "job hang on ring:%s",
174*7bed1df8SEric Huang 				 rst_ctxt->job->base.sched->name);
1752656e1ceSEric Huang 		} else {
1762656e1ceSEric Huang 			strscpy(buf, "job hang", len);
1772656e1ceSEric Huang 		}
1782656e1ceSEric Huang 		break;
1792656e1ceSEric Huang 	case AMDGPU_RESET_SRC_RAS:
1802656e1ceSEric Huang 		strscpy(buf, "RAS error", len);
1812656e1ceSEric Huang 		break;
1822656e1ceSEric Huang 	case AMDGPU_RESET_SRC_MES:
1832656e1ceSEric Huang 		strscpy(buf, "MES hang", len);
1842656e1ceSEric Huang 		break;
1852656e1ceSEric Huang 	case AMDGPU_RESET_SRC_HWS:
1862656e1ceSEric Huang 		strscpy(buf, "HWS hang", len);
1872656e1ceSEric Huang 		break;
1882656e1ceSEric Huang 	case AMDGPU_RESET_SRC_USER:
1892656e1ceSEric Huang 		strscpy(buf, "user trigger", len);
1902656e1ceSEric Huang 		break;
1912656e1ceSEric Huang 	default:
1922656e1ceSEric Huang 		strscpy(buf, "unknown", len);
1932656e1ceSEric Huang 	}
1942656e1ceSEric Huang }
195