xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ras.c (revision c435bce6af9b2a277662698875a689c389358f17)
1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/list_sort.h>
32 
33 #include "amdgpu.h"
34 #include "amdgpu_ras.h"
35 #include "amdgpu_atomfirmware.h"
36 #include "amdgpu_xgmi.h"
37 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
38 #include "nbio_v4_3.h"
39 #include "nbio_v7_9.h"
40 #include "atom.h"
41 #include "amdgpu_reset.h"
42 #include "amdgpu_psp.h"
43 
44 #ifdef CONFIG_X86_MCE_AMD
45 #include <asm/mce.h>
46 
47 static bool notifier_registered;
48 #endif
49 static const char *RAS_FS_NAME = "ras";
50 
51 const char *ras_error_string[] = {
52 	"none",
53 	"parity",
54 	"single_correctable",
55 	"multi_uncorrectable",
56 	"poison",
57 };
58 
59 const char *ras_block_string[] = {
60 	"umc",
61 	"sdma",
62 	"gfx",
63 	"mmhub",
64 	"athub",
65 	"pcie_bif",
66 	"hdp",
67 	"xgmi_wafl",
68 	"df",
69 	"smn",
70 	"sem",
71 	"mp0",
72 	"mp1",
73 	"fuse",
74 	"mca",
75 	"vcn",
76 	"jpeg",
77 	"ih",
78 	"mpio",
79 };
80 
81 const char *ras_mca_block_string[] = {
82 	"mca_mp0",
83 	"mca_mp1",
84 	"mca_mpio",
85 	"mca_iohc",
86 };
87 
88 struct amdgpu_ras_block_list {
89 	/* ras block link */
90 	struct list_head node;
91 
92 	struct amdgpu_ras_block_object *ras_obj;
93 };
94 
95 const char *get_ras_block_str(struct ras_common_if *ras_block)
96 {
97 	if (!ras_block)
98 		return "NULL";
99 
100 	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT ||
101 	    ras_block->block >= ARRAY_SIZE(ras_block_string))
102 		return "OUT OF RANGE";
103 
104 	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
105 		return ras_mca_block_string[ras_block->sub_block_index];
106 
107 	return ras_block_string[ras_block->block];
108 }
109 
110 #define ras_block_str(_BLOCK_) \
111 	(((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
112 
113 #define ras_err_str(i) (ras_error_string[ffs(i)])
114 
115 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
116 
117 /* inject address is 52 bits */
118 #define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)
119 
120 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
121 #define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
122 
123 #define MAX_UMC_POISON_POLLING_TIME_ASYNC  100  //ms
124 
125 enum amdgpu_ras_retire_page_reservation {
126 	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
127 	AMDGPU_RAS_RETIRE_PAGE_PENDING,
128 	AMDGPU_RAS_RETIRE_PAGE_FAULT,
129 };
130 
131 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
132 
133 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
134 				uint64_t addr);
135 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
136 				uint64_t addr);
137 #ifdef CONFIG_X86_MCE_AMD
138 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
139 struct mce_notifier_adev_list {
140 	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
141 	int num_gpu;
142 };
143 static struct mce_notifier_adev_list mce_adev_list;
144 #endif
145 
146 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
147 {
148 	if (adev && amdgpu_ras_get_context(adev))
149 		amdgpu_ras_get_context(adev)->error_query_ready = ready;
150 }
151 
152 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
153 {
154 	if (adev && amdgpu_ras_get_context(adev))
155 		return amdgpu_ras_get_context(adev)->error_query_ready;
156 
157 	return false;
158 }
159 
160 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
161 {
162 	struct ras_err_data err_data;
163 	struct eeprom_table_record err_rec;
164 	int ret;
165 
166 	if ((address >= adev->gmc.mc_vram_size) ||
167 	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
168 		dev_warn(adev->dev,
169 		         "RAS WARN: input address 0x%llx is invalid.\n",
170 		         address);
171 		return -EINVAL;
172 	}
173 
174 	if (amdgpu_ras_check_bad_page(adev, address)) {
175 		dev_warn(adev->dev,
176 			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
177 			 address);
178 		return 0;
179 	}
180 
181 	ret = amdgpu_ras_error_data_init(&err_data);
182 	if (ret)
183 		return ret;
184 
185 	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
186 	err_data.err_addr = &err_rec;
187 	amdgpu_umc_fill_error_record(&err_data, address, address, 0, 0);
188 
189 	if (amdgpu_bad_page_threshold != 0) {
190 		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
191 					 err_data.err_addr_cnt);
192 		amdgpu_ras_save_bad_pages(adev, NULL);
193 	}
194 
195 	amdgpu_ras_error_data_fini(&err_data);
196 
197 	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
198 	dev_warn(adev->dev, "Clear EEPROM:\n");
199 	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
200 
201 	return 0;
202 }
203 
204 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
205 					size_t size, loff_t *pos)
206 {
207 	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
208 	struct ras_query_if info = {
209 		.head = obj->head,
210 	};
211 	ssize_t s;
212 	char val[128];
213 
214 	if (amdgpu_ras_query_error_status(obj->adev, &info))
215 		return -EINVAL;
216 
217 	/* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
218 	if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
219 	    amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
220 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
221 			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
222 	}
223 
224 	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
225 			"ue", info.ue_count,
226 			"ce", info.ce_count);
227 	if (*pos >= s)
228 		return 0;
229 
230 	s -= *pos;
231 	s = min_t(u64, s, size);
232 
233 
234 	if (copy_to_user(buf, &val[*pos], s))
235 		return -EINVAL;
236 
237 	*pos += s;
238 
239 	return s;
240 }
241 
242 static const struct file_operations amdgpu_ras_debugfs_ops = {
243 	.owner = THIS_MODULE,
244 	.read = amdgpu_ras_debugfs_read,
245 	.write = NULL,
246 	.llseek = default_llseek
247 };
248 
249 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
250 {
251 	int i;
252 
253 	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
254 		*block_id = i;
255 		if (strcmp(name, ras_block_string[i]) == 0)
256 			return 0;
257 	}
258 	return -EINVAL;
259 }
260 
261 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
262 		const char __user *buf, size_t size,
263 		loff_t *pos, struct ras_debug_if *data)
264 {
265 	ssize_t s = min_t(u64, 64, size);
266 	char str[65];
267 	char block_name[33];
268 	char err[9] = "ue";
269 	int op = -1;
270 	int block_id;
271 	uint32_t sub_block;
272 	u64 address, value;
273 	/* default value is 0 if the mask is not set by user */
274 	u32 instance_mask = 0;
275 
276 	if (*pos)
277 		return -EINVAL;
278 	*pos = size;
279 
280 	memset(str, 0, sizeof(str));
281 	memset(data, 0, sizeof(*data));
282 
283 	if (copy_from_user(str, buf, s))
284 		return -EINVAL;
285 
286 	if (sscanf(str, "disable %32s", block_name) == 1)
287 		op = 0;
288 	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
289 		op = 1;
290 	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
291 		op = 2;
292 	else if (strstr(str, "retire_page") != NULL)
293 		op = 3;
294 	else if (str[0] && str[1] && str[2] && str[3])
295 		/* ascii string, but commands are not matched. */
296 		return -EINVAL;
297 
298 	if (op != -1) {
299 		if (op == 3) {
300 			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
301 			    sscanf(str, "%*s %llu", &address) != 1)
302 				return -EINVAL;
303 
304 			data->op = op;
305 			data->inject.address = address;
306 
307 			return 0;
308 		}
309 
310 		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
311 			return -EINVAL;
312 
313 		data->head.block = block_id;
314 		/* only ue, ce and poison errors are supported */
315 		if (!memcmp("ue", err, 2))
316 			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
317 		else if (!memcmp("ce", err, 2))
318 			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
319 		else if (!memcmp("poison", err, 6))
320 			data->head.type = AMDGPU_RAS_ERROR__POISON;
321 		else
322 			return -EINVAL;
323 
324 		data->op = op;
325 
326 		if (op == 2) {
327 			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx 0x%x",
328 				   &sub_block, &address, &value, &instance_mask) != 4 &&
329 			    sscanf(str, "%*s %*s %*s %u %llu %llu %u",
330 				   &sub_block, &address, &value, &instance_mask) != 4 &&
331 				sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
332 				   &sub_block, &address, &value) != 3 &&
333 			    sscanf(str, "%*s %*s %*s %u %llu %llu",
334 				   &sub_block, &address, &value) != 3)
335 				return -EINVAL;
336 			data->head.sub_block_index = sub_block;
337 			data->inject.address = address;
338 			data->inject.value = value;
339 			data->inject.instance_mask = instance_mask;
340 		}
341 	} else {
342 		if (size < sizeof(*data))
343 			return -EINVAL;
344 
345 		if (copy_from_user(data, buf, sizeof(*data)))
346 			return -EINVAL;
347 	}
348 
349 	return 0;
350 }
351 
352 static void amdgpu_ras_instance_mask_check(struct amdgpu_device *adev,
353 				struct ras_debug_if *data)
354 {
355 	int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1;
356 	uint32_t mask, inst_mask = data->inject.instance_mask;
357 
358 	/* no need to set instance mask if there is only one instance */
359 	if (num_xcc <= 1 && inst_mask) {
360 		data->inject.instance_mask = 0;
361 		dev_dbg(adev->dev,
362 			"RAS inject mask(0x%x) isn't supported and force it to 0.\n",
363 			inst_mask);
364 
365 		return;
366 	}
367 
368 	switch (data->head.block) {
369 	case AMDGPU_RAS_BLOCK__GFX:
370 		mask = GENMASK(num_xcc - 1, 0);
371 		break;
372 	case AMDGPU_RAS_BLOCK__SDMA:
373 		mask = GENMASK(adev->sdma.num_instances - 1, 0);
374 		break;
375 	case AMDGPU_RAS_BLOCK__VCN:
376 	case AMDGPU_RAS_BLOCK__JPEG:
377 		mask = GENMASK(adev->vcn.num_vcn_inst - 1, 0);
378 		break;
379 	default:
380 		mask = inst_mask;
381 		break;
382 	}
383 
384 	/* remove invalid bits in instance mask */
385 	data->inject.instance_mask &= mask;
386 	if (inst_mask != data->inject.instance_mask)
387 		dev_dbg(adev->dev,
388 			"Adjust RAS inject mask 0x%x to 0x%x\n",
389 			inst_mask, data->inject.instance_mask);
390 }
391 
392 /**
393  * DOC: AMDGPU RAS debugfs control interface
394  *
395  * The control interface accepts struct ras_debug_if which has two members.
396  *
397  * First member: ras_debug_if::head or ras_debug_if::inject.
398  *
399  * head is used to indicate which IP block will be under control.
400  *
401  * head has four members, they are block, type, sub_block_index, name.
402  * block: which IP will be under control.
403  * type: what kind of error will be enabled/disabled/injected.
404  * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
405  * name: the name of IP.
406  *
407  * inject has three more members than head, they are address, value and mask.
408  * As their names indicate, inject operation will write the
409  * value to the address.
410  *
411  * The second member: struct ras_debug_if::op.
412  * It has three kinds of operations.
413  *
414  * - 0: disable RAS on the block. Take ::head as its data.
415  * - 1: enable RAS on the block. Take ::head as its data.
416  * - 2: inject errors on the block. Take ::inject as its data.
417  *
418  * How to use the interface?
419  *
420  * In a program
421  *
422  * Copy the struct ras_debug_if in your code and initialize it.
423  * Write the struct to the control interface.
424  *
425  * From shell
426  *
427  * .. code-block:: bash
428  *
429  *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
430  *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
431  *	echo "inject  <block> <error> <sub-block> <address> <value> <mask>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
432  *
433  * Where N, is the card which you want to affect.
434  *
435  * "disable" requires only the block.
436  * "enable" requires the block and error type.
437  * "inject" requires the block, error type, address, and value.
438  *
439  * The block is one of: umc, sdma, gfx, etc.
440  *	see ras_block_string[] for details
441  *
442  * The error type is one of: ue, ce and poison where,
443  *	ue is multi-uncorrectable
444  *	ce is single-correctable
445  *	poison is poison
446  *
447  * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
448  * The address and value are hexadecimal numbers, leading 0x is optional.
449  * The mask means instance mask, is optional, default value is 0x1.
450  *
451  * For instance,
452  *
453  * .. code-block:: bash
454  *
455  *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
456  *	echo inject umc ce 0 0 0 3 > /sys/kernel/debug/dri/0/ras/ras_ctrl
457  *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
458  *
459  * How to check the result of the operation?
460  *
461  * To check disable/enable, see "ras" features at,
462  * /sys/class/drm/card[0/1/2...]/device/ras/features
463  *
464  * To check inject, see the corresponding error count at,
465  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
466  *
467  * .. note::
468  *	Operations are only allowed on blocks which are supported.
469  *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
470  *	to see which blocks support RAS on a particular asic.
471  *
472  */
473 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
474 					     const char __user *buf,
475 					     size_t size, loff_t *pos)
476 {
477 	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
478 	struct ras_debug_if data;
479 	int ret = 0;
480 
481 	if (!amdgpu_ras_get_error_query_ready(adev)) {
482 		dev_warn(adev->dev, "RAS WARN: error injection "
483 				"currently inaccessible\n");
484 		return size;
485 	}
486 
487 	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
488 	if (ret)
489 		return ret;
490 
491 	if (data.op == 3) {
492 		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
493 		if (!ret)
494 			return size;
495 		else
496 			return ret;
497 	}
498 
499 	if (!amdgpu_ras_is_supported(adev, data.head.block))
500 		return -EINVAL;
501 
502 	switch (data.op) {
503 	case 0:
504 		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
505 		break;
506 	case 1:
507 		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
508 		break;
509 	case 2:
510 		if ((data.inject.address >= adev->gmc.mc_vram_size &&
511 		    adev->gmc.mc_vram_size) ||
512 		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
513 			dev_warn(adev->dev, "RAS WARN: input address "
514 					"0x%llx is invalid.",
515 					data.inject.address);
516 			ret = -EINVAL;
517 			break;
518 		}
519 
520 		/* umc ce/ue error injection for a bad page is not allowed */
521 		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
522 		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
523 			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
524 				 "already been marked as bad!\n",
525 				 data.inject.address);
526 			break;
527 		}
528 
529 		amdgpu_ras_instance_mask_check(adev, &data);
530 
531 		/* data.inject.address is offset instead of absolute gpu address */
532 		ret = amdgpu_ras_error_inject(adev, &data.inject);
533 		break;
534 	default:
535 		ret = -EINVAL;
536 		break;
537 	}
538 
539 	if (ret)
540 		return ret;
541 
542 	return size;
543 }
544 
545 /**
546  * DOC: AMDGPU RAS debugfs EEPROM table reset interface
547  *
548  * Some boards contain an EEPROM which is used to persistently store a list of
549  * bad pages which experiences ECC errors in vram.  This interface provides
550  * a way to reset the EEPROM, e.g., after testing error injection.
551  *
552  * Usage:
553  *
554  * .. code-block:: bash
555  *
556  *	echo 1 > ../ras/ras_eeprom_reset
557  *
558  * will reset EEPROM table to 0 entries.
559  *
560  */
561 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
562 					       const char __user *buf,
563 					       size_t size, loff_t *pos)
564 {
565 	struct amdgpu_device *adev =
566 		(struct amdgpu_device *)file_inode(f)->i_private;
567 	int ret;
568 
569 	ret = amdgpu_ras_eeprom_reset_table(
570 		&(amdgpu_ras_get_context(adev)->eeprom_control));
571 
572 	if (!ret) {
573 		/* Something was written to EEPROM.
574 		 */
575 		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
576 		return size;
577 	} else {
578 		return ret;
579 	}
580 }
581 
582 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
583 	.owner = THIS_MODULE,
584 	.read = NULL,
585 	.write = amdgpu_ras_debugfs_ctrl_write,
586 	.llseek = default_llseek
587 };
588 
589 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
590 	.owner = THIS_MODULE,
591 	.read = NULL,
592 	.write = amdgpu_ras_debugfs_eeprom_write,
593 	.llseek = default_llseek
594 };
595 
596 /**
597  * DOC: AMDGPU RAS sysfs Error Count Interface
598  *
599  * It allows the user to read the error count for each IP block on the gpu through
600  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
601  *
602  * It outputs the multiple lines which report the uncorrected (ue) and corrected
603  * (ce) error counts.
604  *
605  * The format of one line is below,
606  *
607  * [ce|ue]: count
608  *
609  * Example:
610  *
611  * .. code-block:: bash
612  *
613  *	ue: 0
614  *	ce: 1
615  *
616  */
617 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
618 		struct device_attribute *attr, char *buf)
619 {
620 	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
621 	struct ras_query_if info = {
622 		.head = obj->head,
623 	};
624 
625 	if (!amdgpu_ras_get_error_query_ready(obj->adev))
626 		return sysfs_emit(buf, "Query currently inaccessible\n");
627 
628 	if (amdgpu_ras_query_error_status(obj->adev, &info))
629 		return -EINVAL;
630 
631 	if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
632 	    amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
633 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
634 			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
635 	}
636 
637 	if (info.head.block == AMDGPU_RAS_BLOCK__UMC)
638 		return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count,
639 				"ce", info.ce_count, "de", info.de_count);
640 	else
641 		return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
642 				"ce", info.ce_count);
643 }
644 
645 /* obj begin */
646 
647 #define get_obj(obj) do { (obj)->use++; } while (0)
648 #define alive_obj(obj) ((obj)->use)
649 
650 static inline void put_obj(struct ras_manager *obj)
651 {
652 	if (obj && (--obj->use == 0)) {
653 		list_del(&obj->node);
654 		amdgpu_ras_error_data_fini(&obj->err_data);
655 	}
656 
657 	if (obj && (obj->use < 0))
658 		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
659 }
660 
661 /* make one obj and return it. */
662 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
663 		struct ras_common_if *head)
664 {
665 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
666 	struct ras_manager *obj;
667 
668 	if (!adev->ras_enabled || !con)
669 		return NULL;
670 
671 	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
672 		return NULL;
673 
674 	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
675 		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
676 			return NULL;
677 
678 		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
679 	} else
680 		obj = &con->objs[head->block];
681 
682 	/* already exist. return obj? */
683 	if (alive_obj(obj))
684 		return NULL;
685 
686 	if (amdgpu_ras_error_data_init(&obj->err_data))
687 		return NULL;
688 
689 	obj->head = *head;
690 	obj->adev = adev;
691 	list_add(&obj->node, &con->head);
692 	get_obj(obj);
693 
694 	return obj;
695 }
696 
697 /* return an obj equal to head, or the first when head is NULL */
698 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
699 		struct ras_common_if *head)
700 {
701 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
702 	struct ras_manager *obj;
703 	int i;
704 
705 	if (!adev->ras_enabled || !con)
706 		return NULL;
707 
708 	if (head) {
709 		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
710 			return NULL;
711 
712 		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
713 			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
714 				return NULL;
715 
716 			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
717 		} else
718 			obj = &con->objs[head->block];
719 
720 		if (alive_obj(obj))
721 			return obj;
722 	} else {
723 		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
724 			obj = &con->objs[i];
725 			if (alive_obj(obj))
726 				return obj;
727 		}
728 	}
729 
730 	return NULL;
731 }
732 /* obj end */
733 
734 /* feature ctl begin */
735 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
736 					 struct ras_common_if *head)
737 {
738 	return adev->ras_hw_enabled & BIT(head->block);
739 }
740 
741 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
742 		struct ras_common_if *head)
743 {
744 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
745 
746 	return con->features & BIT(head->block);
747 }
748 
749 /*
750  * if obj is not created, then create one.
751  * set feature enable flag.
752  */
753 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
754 		struct ras_common_if *head, int enable)
755 {
756 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
757 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
758 
759 	/* If hardware does not support ras, then do not create obj.
760 	 * But if hardware support ras, we can create the obj.
761 	 * Ras framework checks con->hw_supported to see if it need do
762 	 * corresponding initialization.
763 	 * IP checks con->support to see if it need disable ras.
764 	 */
765 	if (!amdgpu_ras_is_feature_allowed(adev, head))
766 		return 0;
767 
768 	if (enable) {
769 		if (!obj) {
770 			obj = amdgpu_ras_create_obj(adev, head);
771 			if (!obj)
772 				return -EINVAL;
773 		} else {
774 			/* In case we create obj somewhere else */
775 			get_obj(obj);
776 		}
777 		con->features |= BIT(head->block);
778 	} else {
779 		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
780 			con->features &= ~BIT(head->block);
781 			put_obj(obj);
782 		}
783 	}
784 
785 	return 0;
786 }
787 
788 /* wrapper of psp_ras_enable_features */
789 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
790 		struct ras_common_if *head, bool enable)
791 {
792 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
793 	union ta_ras_cmd_input *info;
794 	int ret;
795 
796 	if (!con)
797 		return -EINVAL;
798 
799 	/* For non-gfx ip, do not enable ras feature if it is not allowed */
800 	/* For gfx ip, regardless of feature support status, */
801 	/* Force issue enable or disable ras feature commands */
802 	if (head->block != AMDGPU_RAS_BLOCK__GFX &&
803 	    !amdgpu_ras_is_feature_allowed(adev, head))
804 		return 0;
805 
806 	/* Only enable gfx ras feature from host side */
807 	if (head->block == AMDGPU_RAS_BLOCK__GFX &&
808 	    !amdgpu_sriov_vf(adev) &&
809 	    !amdgpu_ras_intr_triggered()) {
810 		info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
811 		if (!info)
812 			return -ENOMEM;
813 
814 		if (!enable) {
815 			info->disable_features = (struct ta_ras_disable_features_input) {
816 				.block_id =  amdgpu_ras_block_to_ta(head->block),
817 				.error_type = amdgpu_ras_error_to_ta(head->type),
818 			};
819 		} else {
820 			info->enable_features = (struct ta_ras_enable_features_input) {
821 				.block_id =  amdgpu_ras_block_to_ta(head->block),
822 				.error_type = amdgpu_ras_error_to_ta(head->type),
823 			};
824 		}
825 
826 		ret = psp_ras_enable_features(&adev->psp, info, enable);
827 		if (ret) {
828 			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
829 				enable ? "enable":"disable",
830 				get_ras_block_str(head),
831 				amdgpu_ras_is_poison_mode_supported(adev), ret);
832 			kfree(info);
833 			return ret;
834 		}
835 
836 		kfree(info);
837 	}
838 
839 	/* setup the obj */
840 	__amdgpu_ras_feature_enable(adev, head, enable);
841 
842 	return 0;
843 }
844 
845 /* Only used in device probe stage and called only once. */
846 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
847 		struct ras_common_if *head, bool enable)
848 {
849 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
850 	int ret;
851 
852 	if (!con)
853 		return -EINVAL;
854 
855 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
856 		if (enable) {
857 			/* There is no harm to issue a ras TA cmd regardless of
858 			 * the currecnt ras state.
859 			 * If current state == target state, it will do nothing
860 			 * But sometimes it requests driver to reset and repost
861 			 * with error code -EAGAIN.
862 			 */
863 			ret = amdgpu_ras_feature_enable(adev, head, 1);
864 			/* With old ras TA, we might fail to enable ras.
865 			 * Log it and just setup the object.
866 			 * TODO need remove this WA in the future.
867 			 */
868 			if (ret == -EINVAL) {
869 				ret = __amdgpu_ras_feature_enable(adev, head, 1);
870 				if (!ret)
871 					dev_info(adev->dev,
872 						"RAS INFO: %s setup object\n",
873 						get_ras_block_str(head));
874 			}
875 		} else {
876 			/* setup the object then issue a ras TA disable cmd.*/
877 			ret = __amdgpu_ras_feature_enable(adev, head, 1);
878 			if (ret)
879 				return ret;
880 
881 			/* gfx block ras dsiable cmd must send to ras-ta */
882 			if (head->block == AMDGPU_RAS_BLOCK__GFX)
883 				con->features |= BIT(head->block);
884 
885 			ret = amdgpu_ras_feature_enable(adev, head, 0);
886 
887 			/* clean gfx block ras features flag */
888 			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
889 				con->features &= ~BIT(head->block);
890 		}
891 	} else
892 		ret = amdgpu_ras_feature_enable(adev, head, enable);
893 
894 	return ret;
895 }
896 
897 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
898 		bool bypass)
899 {
900 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
901 	struct ras_manager *obj, *tmp;
902 
903 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
904 		/* bypass psp.
905 		 * aka just release the obj and corresponding flags
906 		 */
907 		if (bypass) {
908 			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
909 				break;
910 		} else {
911 			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
912 				break;
913 		}
914 	}
915 
916 	return con->features;
917 }
918 
919 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
920 		bool bypass)
921 {
922 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
923 	int i;
924 	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
925 
926 	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
927 		struct ras_common_if head = {
928 			.block = i,
929 			.type = default_ras_type,
930 			.sub_block_index = 0,
931 		};
932 
933 		if (i == AMDGPU_RAS_BLOCK__MCA)
934 			continue;
935 
936 		if (bypass) {
937 			/*
938 			 * bypass psp. vbios enable ras for us.
939 			 * so just create the obj
940 			 */
941 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
942 				break;
943 		} else {
944 			if (amdgpu_ras_feature_enable(adev, &head, 1))
945 				break;
946 		}
947 	}
948 
949 	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
950 		struct ras_common_if head = {
951 			.block = AMDGPU_RAS_BLOCK__MCA,
952 			.type = default_ras_type,
953 			.sub_block_index = i,
954 		};
955 
956 		if (bypass) {
957 			/*
958 			 * bypass psp. vbios enable ras for us.
959 			 * so just create the obj
960 			 */
961 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
962 				break;
963 		} else {
964 			if (amdgpu_ras_feature_enable(adev, &head, 1))
965 				break;
966 		}
967 	}
968 
969 	return con->features;
970 }
971 /* feature ctl end */
972 
973 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
974 		enum amdgpu_ras_block block)
975 {
976 	if (!block_obj)
977 		return -EINVAL;
978 
979 	if (block_obj->ras_comm.block == block)
980 		return 0;
981 
982 	return -EINVAL;
983 }
984 
985 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
986 					enum amdgpu_ras_block block, uint32_t sub_block_index)
987 {
988 	struct amdgpu_ras_block_list *node, *tmp;
989 	struct amdgpu_ras_block_object *obj;
990 
991 	if (block >= AMDGPU_RAS_BLOCK__LAST)
992 		return NULL;
993 
994 	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
995 		if (!node->ras_obj) {
996 			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
997 			continue;
998 		}
999 
1000 		obj = node->ras_obj;
1001 		if (obj->ras_block_match) {
1002 			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
1003 				return obj;
1004 		} else {
1005 			if (amdgpu_ras_block_match_default(obj, block) == 0)
1006 				return obj;
1007 		}
1008 	}
1009 
1010 	return NULL;
1011 }
1012 
1013 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
1014 {
1015 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1016 	int ret = 0;
1017 
1018 	/*
1019 	 * choosing right query method according to
1020 	 * whether smu support query error information
1021 	 */
1022 	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
1023 	if (ret == -EOPNOTSUPP) {
1024 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1025 			adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
1026 			adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
1027 
1028 		/* umc query_ras_error_address is also responsible for clearing
1029 		 * error status
1030 		 */
1031 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1032 		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
1033 			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
1034 	} else if (!ret) {
1035 		if (adev->umc.ras &&
1036 			adev->umc.ras->ecc_info_query_ras_error_count)
1037 			adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
1038 
1039 		if (adev->umc.ras &&
1040 			adev->umc.ras->ecc_info_query_ras_error_address)
1041 			adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
1042 	}
1043 }
1044 
1045 static void amdgpu_ras_error_print_error_data(struct amdgpu_device *adev,
1046 					      struct ras_manager *ras_mgr,
1047 					      struct ras_err_data *err_data,
1048 					      struct ras_query_context *qctx,
1049 					      const char *blk_name,
1050 					      bool is_ue,
1051 					      bool is_de)
1052 {
1053 	struct amdgpu_smuio_mcm_config_info *mcm_info;
1054 	struct ras_err_node *err_node;
1055 	struct ras_err_info *err_info;
1056 	u64 event_id = qctx->event_id;
1057 
1058 	if (is_ue) {
1059 		for_each_ras_error(err_node, err_data) {
1060 			err_info = &err_node->err_info;
1061 			mcm_info = &err_info->mcm_info;
1062 			if (err_info->ue_count) {
1063 				RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1064 					      "%lld new uncorrectable hardware errors detected in %s block\n",
1065 					      mcm_info->socket_id,
1066 					      mcm_info->die_id,
1067 					      err_info->ue_count,
1068 					      blk_name);
1069 			}
1070 		}
1071 
1072 		for_each_ras_error(err_node, &ras_mgr->err_data) {
1073 			err_info = &err_node->err_info;
1074 			mcm_info = &err_info->mcm_info;
1075 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1076 				      "%lld uncorrectable hardware errors detected in total in %s block\n",
1077 				      mcm_info->socket_id, mcm_info->die_id, err_info->ue_count, blk_name);
1078 		}
1079 
1080 	} else {
1081 		if (is_de) {
1082 			for_each_ras_error(err_node, err_data) {
1083 				err_info = &err_node->err_info;
1084 				mcm_info = &err_info->mcm_info;
1085 				if (err_info->de_count) {
1086 					RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1087 						      "%lld new deferred hardware errors detected in %s block\n",
1088 						      mcm_info->socket_id,
1089 						      mcm_info->die_id,
1090 						      err_info->de_count,
1091 						      blk_name);
1092 				}
1093 			}
1094 
1095 			for_each_ras_error(err_node, &ras_mgr->err_data) {
1096 				err_info = &err_node->err_info;
1097 				mcm_info = &err_info->mcm_info;
1098 				RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1099 					      "%lld deferred hardware errors detected in total in %s block\n",
1100 					      mcm_info->socket_id, mcm_info->die_id,
1101 					      err_info->de_count, blk_name);
1102 			}
1103 		} else {
1104 			for_each_ras_error(err_node, err_data) {
1105 				err_info = &err_node->err_info;
1106 				mcm_info = &err_info->mcm_info;
1107 				if (err_info->ce_count) {
1108 					RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1109 						      "%lld new correctable hardware errors detected in %s block\n",
1110 						      mcm_info->socket_id,
1111 						      mcm_info->die_id,
1112 						      err_info->ce_count,
1113 						      blk_name);
1114 				}
1115 			}
1116 
1117 			for_each_ras_error(err_node, &ras_mgr->err_data) {
1118 				err_info = &err_node->err_info;
1119 				mcm_info = &err_info->mcm_info;
1120 				RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1121 					      "%lld correctable hardware errors detected in total in %s block\n",
1122 					      mcm_info->socket_id, mcm_info->die_id,
1123 					      err_info->ce_count, blk_name);
1124 			}
1125 		}
1126 	}
1127 }
1128 
1129 static inline bool err_data_has_source_info(struct ras_err_data *data)
1130 {
1131 	return !list_empty(&data->err_node_list);
1132 }
1133 
1134 static void amdgpu_ras_error_generate_report(struct amdgpu_device *adev,
1135 					     struct ras_query_if *query_if,
1136 					     struct ras_err_data *err_data,
1137 					     struct ras_query_context *qctx)
1138 {
1139 	struct ras_manager *ras_mgr = amdgpu_ras_find_obj(adev, &query_if->head);
1140 	const char *blk_name = get_ras_block_str(&query_if->head);
1141 	u64 event_id = qctx->event_id;
1142 
1143 	if (err_data->ce_count) {
1144 		if (err_data_has_source_info(err_data)) {
1145 			amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1146 							  blk_name, false, false);
1147 		} else if (!adev->aid_mask &&
1148 			   adev->smuio.funcs &&
1149 			   adev->smuio.funcs->get_socket_id &&
1150 			   adev->smuio.funcs->get_die_id) {
1151 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1152 				      "%ld correctable hardware errors "
1153 				      "detected in %s block\n",
1154 				      adev->smuio.funcs->get_socket_id(adev),
1155 				      adev->smuio.funcs->get_die_id(adev),
1156 				      ras_mgr->err_data.ce_count,
1157 				      blk_name);
1158 		} else {
1159 			RAS_EVENT_LOG(adev, event_id, "%ld correctable hardware errors "
1160 				      "detected in %s block\n",
1161 				      ras_mgr->err_data.ce_count,
1162 				      blk_name);
1163 		}
1164 	}
1165 
1166 	if (err_data->ue_count) {
1167 		if (err_data_has_source_info(err_data)) {
1168 			amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1169 							  blk_name, true, false);
1170 		} else if (!adev->aid_mask &&
1171 			   adev->smuio.funcs &&
1172 			   adev->smuio.funcs->get_socket_id &&
1173 			   adev->smuio.funcs->get_die_id) {
1174 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1175 				      "%ld uncorrectable hardware errors "
1176 				      "detected in %s block\n",
1177 				      adev->smuio.funcs->get_socket_id(adev),
1178 				      adev->smuio.funcs->get_die_id(adev),
1179 				      ras_mgr->err_data.ue_count,
1180 				      blk_name);
1181 		} else {
1182 			RAS_EVENT_LOG(adev, event_id, "%ld uncorrectable hardware errors "
1183 				      "detected in %s block\n",
1184 				      ras_mgr->err_data.ue_count,
1185 				      blk_name);
1186 		}
1187 	}
1188 
1189 	if (err_data->de_count) {
1190 		if (err_data_has_source_info(err_data)) {
1191 			amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1192 							  blk_name, false, true);
1193 		} else if (!adev->aid_mask &&
1194 			   adev->smuio.funcs &&
1195 			   adev->smuio.funcs->get_socket_id &&
1196 			   adev->smuio.funcs->get_die_id) {
1197 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1198 				      "%ld deferred hardware errors "
1199 				      "detected in %s block\n",
1200 				      adev->smuio.funcs->get_socket_id(adev),
1201 				      adev->smuio.funcs->get_die_id(adev),
1202 				      ras_mgr->err_data.de_count,
1203 				      blk_name);
1204 		} else {
1205 			RAS_EVENT_LOG(adev, event_id, "%ld deferred hardware errors "
1206 				      "detected in %s block\n",
1207 				      ras_mgr->err_data.de_count,
1208 				      blk_name);
1209 		}
1210 	}
1211 }
1212 
1213 static void amdgpu_rasmgr_error_data_statistic_update(struct ras_manager *obj, struct ras_err_data *err_data)
1214 {
1215 	struct ras_err_node *err_node;
1216 	struct ras_err_info *err_info;
1217 
1218 	if (err_data_has_source_info(err_data)) {
1219 		for_each_ras_error(err_node, err_data) {
1220 			err_info = &err_node->err_info;
1221 			amdgpu_ras_error_statistic_de_count(&obj->err_data,
1222 					&err_info->mcm_info, NULL, err_info->de_count);
1223 			amdgpu_ras_error_statistic_ce_count(&obj->err_data,
1224 					&err_info->mcm_info, NULL, err_info->ce_count);
1225 			amdgpu_ras_error_statistic_ue_count(&obj->err_data,
1226 					&err_info->mcm_info, NULL, err_info->ue_count);
1227 		}
1228 	} else {
1229 		/* for legacy asic path which doesn't has error source info */
1230 		obj->err_data.ue_count += err_data->ue_count;
1231 		obj->err_data.ce_count += err_data->ce_count;
1232 		obj->err_data.de_count += err_data->de_count;
1233 	}
1234 }
1235 
1236 static struct ras_manager *get_ras_manager(struct amdgpu_device *adev, enum amdgpu_ras_block blk)
1237 {
1238 	struct ras_common_if head;
1239 
1240 	memset(&head, 0, sizeof(head));
1241 	head.block = blk;
1242 
1243 	return amdgpu_ras_find_obj(adev, &head);
1244 }
1245 
1246 int amdgpu_ras_bind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
1247 			const struct aca_info *aca_info, void *data)
1248 {
1249 	struct ras_manager *obj;
1250 
1251 	obj = get_ras_manager(adev, blk);
1252 	if (!obj)
1253 		return -EINVAL;
1254 
1255 	return amdgpu_aca_add_handle(adev, &obj->aca_handle, ras_block_str(blk), aca_info, data);
1256 }
1257 
1258 int amdgpu_ras_unbind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk)
1259 {
1260 	struct ras_manager *obj;
1261 
1262 	obj = get_ras_manager(adev, blk);
1263 	if (!obj)
1264 		return -EINVAL;
1265 
1266 	amdgpu_aca_remove_handle(&obj->aca_handle);
1267 
1268 	return 0;
1269 }
1270 
1271 static int amdgpu_aca_log_ras_error_data(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
1272 					 enum aca_error_type type, struct ras_err_data *err_data,
1273 					 struct ras_query_context *qctx)
1274 {
1275 	struct ras_manager *obj;
1276 
1277 	obj = get_ras_manager(adev, blk);
1278 	if (!obj)
1279 		return -EINVAL;
1280 
1281 	return amdgpu_aca_get_error_data(adev, &obj->aca_handle, type, err_data, qctx);
1282 }
1283 
1284 ssize_t amdgpu_ras_aca_sysfs_read(struct device *dev, struct device_attribute *attr,
1285 				  struct aca_handle *handle, char *buf, void *data)
1286 {
1287 	struct ras_manager *obj = container_of(handle, struct ras_manager, aca_handle);
1288 	struct ras_query_if info = {
1289 		.head = obj->head,
1290 	};
1291 
1292 	if (amdgpu_ras_query_error_status(obj->adev, &info))
1293 		return -EINVAL;
1294 
1295 	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count,
1296 			  "ce", info.ce_count, "de", info.ue_count);
1297 }
1298 
1299 static int amdgpu_ras_query_error_status_helper(struct amdgpu_device *adev,
1300 						struct ras_query_if *info,
1301 						struct ras_err_data *err_data,
1302 						struct ras_query_context *qctx,
1303 						unsigned int error_query_mode)
1304 {
1305 	enum amdgpu_ras_block blk = info ? info->head.block : AMDGPU_RAS_BLOCK_COUNT;
1306 	struct amdgpu_ras_block_object *block_obj = NULL;
1307 	int ret;
1308 
1309 	if (blk == AMDGPU_RAS_BLOCK_COUNT)
1310 		return -EINVAL;
1311 
1312 	if (error_query_mode == AMDGPU_RAS_INVALID_ERROR_QUERY)
1313 		return -EINVAL;
1314 
1315 	if (error_query_mode == AMDGPU_RAS_DIRECT_ERROR_QUERY) {
1316 		if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
1317 			amdgpu_ras_get_ecc_info(adev, err_data);
1318 		} else {
1319 			block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
1320 			if (!block_obj || !block_obj->hw_ops) {
1321 				dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1322 					     get_ras_block_str(&info->head));
1323 				return -EINVAL;
1324 			}
1325 
1326 			if (block_obj->hw_ops->query_ras_error_count)
1327 				block_obj->hw_ops->query_ras_error_count(adev, err_data);
1328 
1329 			if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
1330 			    (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
1331 			    (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
1332 				if (block_obj->hw_ops->query_ras_error_status)
1333 					block_obj->hw_ops->query_ras_error_status(adev);
1334 			}
1335 		}
1336 	} else {
1337 		if (amdgpu_aca_is_enabled(adev)) {
1338 			ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_UE, err_data, qctx);
1339 			if (ret)
1340 				return ret;
1341 
1342 			ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_CE, err_data, qctx);
1343 			if (ret)
1344 				return ret;
1345 
1346 			ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_DEFERRED, err_data, qctx);
1347 			if (ret)
1348 				return ret;
1349 		} else {
1350 			/* FIXME: add code to check return value later */
1351 			amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_UE, err_data, qctx);
1352 			amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_CE, err_data, qctx);
1353 		}
1354 	}
1355 
1356 	return 0;
1357 }
1358 
1359 /* query/inject/cure begin */
1360 int amdgpu_ras_query_error_status(struct amdgpu_device *adev, struct ras_query_if *info)
1361 {
1362 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1363 	struct ras_err_data err_data;
1364 	struct ras_query_context qctx;
1365 	unsigned int error_query_mode;
1366 	int ret;
1367 
1368 	if (!obj)
1369 		return -EINVAL;
1370 
1371 	ret = amdgpu_ras_error_data_init(&err_data);
1372 	if (ret)
1373 		return ret;
1374 
1375 	if (!amdgpu_ras_get_error_query_mode(adev, &error_query_mode))
1376 		return -EINVAL;
1377 
1378 	memset(&qctx, 0, sizeof(qctx));
1379 	qctx.event_id = amdgpu_ras_acquire_event_id(adev, amdgpu_ras_intr_triggered() ?
1380 						   RAS_EVENT_TYPE_ISR : RAS_EVENT_TYPE_INVALID);
1381 	ret = amdgpu_ras_query_error_status_helper(adev, info,
1382 						   &err_data,
1383 						   &qctx,
1384 						   error_query_mode);
1385 	if (ret)
1386 		goto out_fini_err_data;
1387 
1388 	amdgpu_rasmgr_error_data_statistic_update(obj, &err_data);
1389 
1390 	info->ue_count = obj->err_data.ue_count;
1391 	info->ce_count = obj->err_data.ce_count;
1392 	info->de_count = obj->err_data.de_count;
1393 
1394 	amdgpu_ras_error_generate_report(adev, info, &err_data, &qctx);
1395 
1396 out_fini_err_data:
1397 	amdgpu_ras_error_data_fini(&err_data);
1398 
1399 	return ret;
1400 }
1401 
1402 int amdgpu_ras_reset_error_count(struct amdgpu_device *adev,
1403 		enum amdgpu_ras_block block)
1404 {
1405 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1406 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1407 	const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
1408 	const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
1409 	struct amdgpu_hive_info *hive;
1410 	int hive_ras_recovery = 0;
1411 
1412 	if (!block_obj || !block_obj->hw_ops) {
1413 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1414 				ras_block_str(block));
1415 		return -EOPNOTSUPP;
1416 	}
1417 
1418 	if (!amdgpu_ras_is_supported(adev, block) ||
1419 	    !amdgpu_ras_get_aca_debug_mode(adev))
1420 		return -EOPNOTSUPP;
1421 
1422 	hive = amdgpu_get_xgmi_hive(adev);
1423 	if (hive) {
1424 		hive_ras_recovery = atomic_read(&hive->ras_recovery);
1425 		amdgpu_put_xgmi_hive(hive);
1426 	}
1427 
1428 	/* skip ras error reset in gpu reset */
1429 	if ((amdgpu_in_reset(adev) || atomic_read(&ras->in_recovery) ||
1430 	    hive_ras_recovery) &&
1431 	    ((smu_funcs && smu_funcs->set_debug_mode) ||
1432 	     (mca_funcs && mca_funcs->mca_set_debug_mode)))
1433 		return -EOPNOTSUPP;
1434 
1435 	if (block_obj->hw_ops->reset_ras_error_count)
1436 		block_obj->hw_ops->reset_ras_error_count(adev);
1437 
1438 	return 0;
1439 }
1440 
1441 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
1442 		enum amdgpu_ras_block block)
1443 {
1444 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1445 
1446 	if (amdgpu_ras_reset_error_count(adev, block) == -EOPNOTSUPP)
1447 		return 0;
1448 
1449 	if ((block == AMDGPU_RAS_BLOCK__GFX) ||
1450 	    (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1451 		if (block_obj->hw_ops->reset_ras_error_status)
1452 			block_obj->hw_ops->reset_ras_error_status(adev);
1453 	}
1454 
1455 	return 0;
1456 }
1457 
1458 /* wrapper of psp_ras_trigger_error */
1459 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
1460 		struct ras_inject_if *info)
1461 {
1462 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1463 	struct ta_ras_trigger_error_input block_info = {
1464 		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
1465 		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1466 		.sub_block_index = info->head.sub_block_index,
1467 		.address = info->address,
1468 		.value = info->value,
1469 	};
1470 	int ret = -EINVAL;
1471 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
1472 							info->head.block,
1473 							info->head.sub_block_index);
1474 
1475 	/* inject on guest isn't allowed, return success directly */
1476 	if (amdgpu_sriov_vf(adev))
1477 		return 0;
1478 
1479 	if (!obj)
1480 		return -EINVAL;
1481 
1482 	if (!block_obj || !block_obj->hw_ops)	{
1483 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1484 			     get_ras_block_str(&info->head));
1485 		return -EINVAL;
1486 	}
1487 
1488 	/* Calculate XGMI relative offset */
1489 	if (adev->gmc.xgmi.num_physical_nodes > 1 &&
1490 	    info->head.block != AMDGPU_RAS_BLOCK__GFX) {
1491 		block_info.address =
1492 			amdgpu_xgmi_get_relative_phy_addr(adev,
1493 							  block_info.address);
1494 	}
1495 
1496 	if (block_obj->hw_ops->ras_error_inject) {
1497 		if (info->head.block == AMDGPU_RAS_BLOCK__GFX)
1498 			ret = block_obj->hw_ops->ras_error_inject(adev, info, info->instance_mask);
1499 		else /* Special ras_error_inject is defined (e.g: xgmi) */
1500 			ret = block_obj->hw_ops->ras_error_inject(adev, &block_info,
1501 						info->instance_mask);
1502 	} else {
1503 		/* default path */
1504 		ret = psp_ras_trigger_error(&adev->psp, &block_info, info->instance_mask);
1505 	}
1506 
1507 	if (ret)
1508 		dev_err(adev->dev, "ras inject %s failed %d\n",
1509 			get_ras_block_str(&info->head), ret);
1510 
1511 	return ret;
1512 }
1513 
1514 /**
1515  * amdgpu_ras_query_error_count_helper -- Get error counter for specific IP
1516  * @adev: pointer to AMD GPU device
1517  * @ce_count: pointer to an integer to be set to the count of correctible errors.
1518  * @ue_count: pointer to an integer to be set to the count of uncorrectible errors.
1519  * @query_info: pointer to ras_query_if
1520  *
1521  * Return 0 for query success or do nothing, otherwise return an error
1522  * on failures
1523  */
1524 static int amdgpu_ras_query_error_count_helper(struct amdgpu_device *adev,
1525 					       unsigned long *ce_count,
1526 					       unsigned long *ue_count,
1527 					       struct ras_query_if *query_info)
1528 {
1529 	int ret;
1530 
1531 	if (!query_info)
1532 		/* do nothing if query_info is not specified */
1533 		return 0;
1534 
1535 	ret = amdgpu_ras_query_error_status(adev, query_info);
1536 	if (ret)
1537 		return ret;
1538 
1539 	*ce_count += query_info->ce_count;
1540 	*ue_count += query_info->ue_count;
1541 
1542 	/* some hardware/IP supports read to clear
1543 	 * no need to explictly reset the err status after the query call */
1544 	if (amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
1545 	    amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
1546 		if (amdgpu_ras_reset_error_status(adev, query_info->head.block))
1547 			dev_warn(adev->dev,
1548 				 "Failed to reset error counter and error status\n");
1549 	}
1550 
1551 	return 0;
1552 }
1553 
1554 /**
1555  * amdgpu_ras_query_error_count -- Get error counts of all IPs or specific IP
1556  * @adev: pointer to AMD GPU device
1557  * @ce_count: pointer to an integer to be set to the count of correctible errors.
1558  * @ue_count: pointer to an integer to be set to the count of uncorrectible
1559  * errors.
1560  * @query_info: pointer to ras_query_if if the query request is only for
1561  * specific ip block; if info is NULL, then the qurey request is for
1562  * all the ip blocks that support query ras error counters/status
1563  *
1564  * If set, @ce_count or @ue_count, count and return the corresponding
1565  * error counts in those integer pointers. Return 0 if the device
1566  * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1567  */
1568 int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1569 				 unsigned long *ce_count,
1570 				 unsigned long *ue_count,
1571 				 struct ras_query_if *query_info)
1572 {
1573 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1574 	struct ras_manager *obj;
1575 	unsigned long ce, ue;
1576 	int ret;
1577 
1578 	if (!adev->ras_enabled || !con)
1579 		return -EOPNOTSUPP;
1580 
1581 	/* Don't count since no reporting.
1582 	 */
1583 	if (!ce_count && !ue_count)
1584 		return 0;
1585 
1586 	ce = 0;
1587 	ue = 0;
1588 	if (!query_info) {
1589 		/* query all the ip blocks that support ras query interface */
1590 		list_for_each_entry(obj, &con->head, node) {
1591 			struct ras_query_if info = {
1592 				.head = obj->head,
1593 			};
1594 
1595 			ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, &info);
1596 		}
1597 	} else {
1598 		/* query specific ip block */
1599 		ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, query_info);
1600 	}
1601 
1602 	if (ret)
1603 		return ret;
1604 
1605 	if (ce_count)
1606 		*ce_count = ce;
1607 
1608 	if (ue_count)
1609 		*ue_count = ue;
1610 
1611 	return 0;
1612 }
1613 /* query/inject/cure end */
1614 
1615 
1616 /* sysfs begin */
1617 
1618 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1619 		struct ras_badpage **bps, unsigned int *count);
1620 
1621 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1622 {
1623 	switch (flags) {
1624 	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1625 		return "R";
1626 	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1627 		return "P";
1628 	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1629 	default:
1630 		return "F";
1631 	}
1632 }
1633 
1634 /**
1635  * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1636  *
1637  * It allows user to read the bad pages of vram on the gpu through
1638  * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1639  *
1640  * It outputs multiple lines, and each line stands for one gpu page.
1641  *
1642  * The format of one line is below,
1643  * gpu pfn : gpu page size : flags
1644  *
1645  * gpu pfn and gpu page size are printed in hex format.
1646  * flags can be one of below character,
1647  *
1648  * R: reserved, this gpu page is reserved and not able to use.
1649  *
1650  * P: pending for reserve, this gpu page is marked as bad, will be reserved
1651  * in next window of page_reserve.
1652  *
1653  * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1654  *
1655  * Examples:
1656  *
1657  * .. code-block:: bash
1658  *
1659  *	0x00000001 : 0x00001000 : R
1660  *	0x00000002 : 0x00001000 : P
1661  *
1662  */
1663 
1664 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1665 		struct kobject *kobj, struct bin_attribute *attr,
1666 		char *buf, loff_t ppos, size_t count)
1667 {
1668 	struct amdgpu_ras *con =
1669 		container_of(attr, struct amdgpu_ras, badpages_attr);
1670 	struct amdgpu_device *adev = con->adev;
1671 	const unsigned int element_size =
1672 		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1673 	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1674 	unsigned int end = div64_ul(ppos + count - 1, element_size);
1675 	ssize_t s = 0;
1676 	struct ras_badpage *bps = NULL;
1677 	unsigned int bps_count = 0;
1678 
1679 	memset(buf, 0, count);
1680 
1681 	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1682 		return 0;
1683 
1684 	for (; start < end && start < bps_count; start++)
1685 		s += scnprintf(&buf[s], element_size + 1,
1686 				"0x%08x : 0x%08x : %1s\n",
1687 				bps[start].bp,
1688 				bps[start].size,
1689 				amdgpu_ras_badpage_flags_str(bps[start].flags));
1690 
1691 	kfree(bps);
1692 
1693 	return s;
1694 }
1695 
1696 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1697 		struct device_attribute *attr, char *buf)
1698 {
1699 	struct amdgpu_ras *con =
1700 		container_of(attr, struct amdgpu_ras, features_attr);
1701 
1702 	return sysfs_emit(buf, "feature mask: 0x%x\n", con->features);
1703 }
1704 
1705 static ssize_t amdgpu_ras_sysfs_version_show(struct device *dev,
1706 		struct device_attribute *attr, char *buf)
1707 {
1708 	struct amdgpu_ras *con =
1709 		container_of(attr, struct amdgpu_ras, version_attr);
1710 	return sysfs_emit(buf, "table version: 0x%x\n", con->eeprom_control.tbl_hdr.version);
1711 }
1712 
1713 static ssize_t amdgpu_ras_sysfs_schema_show(struct device *dev,
1714 		struct device_attribute *attr, char *buf)
1715 {
1716 	struct amdgpu_ras *con =
1717 		container_of(attr, struct amdgpu_ras, schema_attr);
1718 	return sysfs_emit(buf, "schema: 0x%x\n", con->schema);
1719 }
1720 
1721 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1722 {
1723 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1724 
1725 	if (adev->dev->kobj.sd)
1726 		sysfs_remove_file_from_group(&adev->dev->kobj,
1727 				&con->badpages_attr.attr,
1728 				RAS_FS_NAME);
1729 }
1730 
1731 static int amdgpu_ras_sysfs_remove_dev_attr_node(struct amdgpu_device *adev)
1732 {
1733 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1734 	struct attribute *attrs[] = {
1735 		&con->features_attr.attr,
1736 		&con->version_attr.attr,
1737 		&con->schema_attr.attr,
1738 		NULL
1739 	};
1740 	struct attribute_group group = {
1741 		.name = RAS_FS_NAME,
1742 		.attrs = attrs,
1743 	};
1744 
1745 	if (adev->dev->kobj.sd)
1746 		sysfs_remove_group(&adev->dev->kobj, &group);
1747 
1748 	return 0;
1749 }
1750 
1751 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1752 		struct ras_common_if *head)
1753 {
1754 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1755 
1756 	if (!obj || obj->attr_inuse)
1757 		return -EINVAL;
1758 
1759 	get_obj(obj);
1760 
1761 	snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
1762 		"%s_err_count", head->name);
1763 
1764 	obj->sysfs_attr = (struct device_attribute){
1765 		.attr = {
1766 			.name = obj->fs_data.sysfs_name,
1767 			.mode = S_IRUGO,
1768 		},
1769 			.show = amdgpu_ras_sysfs_read,
1770 	};
1771 	sysfs_attr_init(&obj->sysfs_attr.attr);
1772 
1773 	if (sysfs_add_file_to_group(&adev->dev->kobj,
1774 				&obj->sysfs_attr.attr,
1775 				RAS_FS_NAME)) {
1776 		put_obj(obj);
1777 		return -EINVAL;
1778 	}
1779 
1780 	obj->attr_inuse = 1;
1781 
1782 	return 0;
1783 }
1784 
1785 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1786 		struct ras_common_if *head)
1787 {
1788 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1789 
1790 	if (!obj || !obj->attr_inuse)
1791 		return -EINVAL;
1792 
1793 	if (adev->dev->kobj.sd)
1794 		sysfs_remove_file_from_group(&adev->dev->kobj,
1795 				&obj->sysfs_attr.attr,
1796 				RAS_FS_NAME);
1797 	obj->attr_inuse = 0;
1798 	put_obj(obj);
1799 
1800 	return 0;
1801 }
1802 
1803 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1804 {
1805 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1806 	struct ras_manager *obj, *tmp;
1807 
1808 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1809 		amdgpu_ras_sysfs_remove(adev, &obj->head);
1810 	}
1811 
1812 	if (amdgpu_bad_page_threshold != 0)
1813 		amdgpu_ras_sysfs_remove_bad_page_node(adev);
1814 
1815 	amdgpu_ras_sysfs_remove_dev_attr_node(adev);
1816 
1817 	return 0;
1818 }
1819 /* sysfs end */
1820 
1821 /**
1822  * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1823  *
1824  * Normally when there is an uncorrectable error, the driver will reset
1825  * the GPU to recover.  However, in the event of an unrecoverable error,
1826  * the driver provides an interface to reboot the system automatically
1827  * in that event.
1828  *
1829  * The following file in debugfs provides that interface:
1830  * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1831  *
1832  * Usage:
1833  *
1834  * .. code-block:: bash
1835  *
1836  *	echo true > .../ras/auto_reboot
1837  *
1838  */
1839 /* debugfs begin */
1840 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1841 {
1842 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1843 	struct amdgpu_ras_eeprom_control *eeprom = &con->eeprom_control;
1844 	struct drm_minor  *minor = adev_to_drm(adev)->primary;
1845 	struct dentry     *dir;
1846 
1847 	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1848 	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1849 			    &amdgpu_ras_debugfs_ctrl_ops);
1850 	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1851 			    &amdgpu_ras_debugfs_eeprom_ops);
1852 	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1853 			   &con->bad_page_cnt_threshold);
1854 	debugfs_create_u32("ras_num_recs", 0444, dir, &eeprom->ras_num_recs);
1855 	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1856 	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1857 	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1858 			    &amdgpu_ras_debugfs_eeprom_size_ops);
1859 	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1860 						       S_IRUGO, dir, adev,
1861 						       &amdgpu_ras_debugfs_eeprom_table_ops);
1862 	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1863 
1864 	/*
1865 	 * After one uncorrectable error happens, usually GPU recovery will
1866 	 * be scheduled. But due to the known problem in GPU recovery failing
1867 	 * to bring GPU back, below interface provides one direct way to
1868 	 * user to reboot system automatically in such case within
1869 	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1870 	 * will never be called.
1871 	 */
1872 	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1873 
1874 	/*
1875 	 * User could set this not to clean up hardware's error count register
1876 	 * of RAS IPs during ras recovery.
1877 	 */
1878 	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1879 			    &con->disable_ras_err_cnt_harvest);
1880 	return dir;
1881 }
1882 
1883 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1884 				      struct ras_fs_if *head,
1885 				      struct dentry *dir)
1886 {
1887 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1888 
1889 	if (!obj || !dir)
1890 		return;
1891 
1892 	get_obj(obj);
1893 
1894 	memcpy(obj->fs_data.debugfs_name,
1895 			head->debugfs_name,
1896 			sizeof(obj->fs_data.debugfs_name));
1897 
1898 	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1899 			    obj, &amdgpu_ras_debugfs_ops);
1900 }
1901 
1902 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1903 {
1904 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1905 	struct dentry *dir;
1906 	struct ras_manager *obj;
1907 	struct ras_fs_if fs_info;
1908 
1909 	/*
1910 	 * it won't be called in resume path, no need to check
1911 	 * suspend and gpu reset status
1912 	 */
1913 	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1914 		return;
1915 
1916 	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1917 
1918 	list_for_each_entry(obj, &con->head, node) {
1919 		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1920 			(obj->attr_inuse == 1)) {
1921 			sprintf(fs_info.debugfs_name, "%s_err_inject",
1922 					get_ras_block_str(&obj->head));
1923 			fs_info.head = obj->head;
1924 			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1925 		}
1926 	}
1927 
1928 	if (amdgpu_aca_is_enabled(adev))
1929 		amdgpu_aca_smu_debugfs_init(adev, dir);
1930 	else
1931 		amdgpu_mca_smu_debugfs_init(adev, dir);
1932 }
1933 
1934 /* debugfs end */
1935 
1936 /* ras fs */
1937 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1938 		amdgpu_ras_sysfs_badpages_read, NULL, 0);
1939 static DEVICE_ATTR(features, S_IRUGO,
1940 		amdgpu_ras_sysfs_features_read, NULL);
1941 static DEVICE_ATTR(version, 0444,
1942 		amdgpu_ras_sysfs_version_show, NULL);
1943 static DEVICE_ATTR(schema, 0444,
1944 		amdgpu_ras_sysfs_schema_show, NULL);
1945 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1946 {
1947 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1948 	struct attribute_group group = {
1949 		.name = RAS_FS_NAME,
1950 	};
1951 	struct attribute *attrs[] = {
1952 		&con->features_attr.attr,
1953 		&con->version_attr.attr,
1954 		&con->schema_attr.attr,
1955 		NULL
1956 	};
1957 	struct bin_attribute *bin_attrs[] = {
1958 		NULL,
1959 		NULL,
1960 	};
1961 	int r;
1962 
1963 	group.attrs = attrs;
1964 
1965 	/* add features entry */
1966 	con->features_attr = dev_attr_features;
1967 	sysfs_attr_init(attrs[0]);
1968 
1969 	/* add version entry */
1970 	con->version_attr = dev_attr_version;
1971 	sysfs_attr_init(attrs[1]);
1972 
1973 	/* add schema entry */
1974 	con->schema_attr = dev_attr_schema;
1975 	sysfs_attr_init(attrs[2]);
1976 
1977 	if (amdgpu_bad_page_threshold != 0) {
1978 		/* add bad_page_features entry */
1979 		bin_attr_gpu_vram_bad_pages.private = NULL;
1980 		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1981 		bin_attrs[0] = &con->badpages_attr;
1982 		group.bin_attrs = bin_attrs;
1983 		sysfs_bin_attr_init(bin_attrs[0]);
1984 	}
1985 
1986 	r = sysfs_create_group(&adev->dev->kobj, &group);
1987 	if (r)
1988 		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1989 
1990 	return 0;
1991 }
1992 
1993 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1994 {
1995 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1996 	struct ras_manager *con_obj, *ip_obj, *tmp;
1997 
1998 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1999 		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
2000 			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
2001 			if (ip_obj)
2002 				put_obj(ip_obj);
2003 		}
2004 	}
2005 
2006 	amdgpu_ras_sysfs_remove_all(adev);
2007 	return 0;
2008 }
2009 /* ras fs end */
2010 
2011 /* ih begin */
2012 
2013 /* For the hardware that cannot enable bif ring for both ras_controller_irq
2014  * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
2015  * register to check whether the interrupt is triggered or not, and properly
2016  * ack the interrupt if it is there
2017  */
2018 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
2019 {
2020 	/* Fatal error events are handled on host side */
2021 	if (amdgpu_sriov_vf(adev))
2022 		return;
2023 
2024 	if (adev->nbio.ras &&
2025 	    adev->nbio.ras->handle_ras_controller_intr_no_bifring)
2026 		adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);
2027 
2028 	if (adev->nbio.ras &&
2029 	    adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
2030 		adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
2031 }
2032 
2033 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
2034 				struct amdgpu_iv_entry *entry)
2035 {
2036 	bool poison_stat = false;
2037 	struct amdgpu_device *adev = obj->adev;
2038 	struct amdgpu_ras_block_object *block_obj =
2039 		amdgpu_ras_get_ras_block(adev, obj->head.block, 0);
2040 
2041 	if (!block_obj)
2042 		return;
2043 
2044 	/* both query_poison_status and handle_poison_consumption are optional,
2045 	 * but at least one of them should be implemented if we need poison
2046 	 * consumption handler
2047 	 */
2048 	if (block_obj->hw_ops && block_obj->hw_ops->query_poison_status) {
2049 		poison_stat = block_obj->hw_ops->query_poison_status(adev);
2050 		if (!poison_stat) {
2051 			/* Not poison consumption interrupt, no need to handle it */
2052 			dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
2053 					block_obj->ras_comm.name);
2054 
2055 			return;
2056 		}
2057 	}
2058 
2059 	amdgpu_umc_poison_handler(adev, obj->head.block, 0);
2060 
2061 	if (block_obj->hw_ops && block_obj->hw_ops->handle_poison_consumption)
2062 		poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);
2063 
2064 	/* gpu reset is fallback for failed and default cases */
2065 	if (poison_stat) {
2066 		dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
2067 				block_obj->ras_comm.name);
2068 		amdgpu_ras_reset_gpu(adev);
2069 	} else {
2070 		amdgpu_gfx_poison_consumption_handler(adev, entry);
2071 	}
2072 }
2073 
2074 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
2075 				struct amdgpu_iv_entry *entry)
2076 {
2077 	dev_info(obj->adev->dev,
2078 		"Poison is created\n");
2079 }
2080 
2081 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
2082 				struct amdgpu_iv_entry *entry)
2083 {
2084 	struct ras_ih_data *data = &obj->ih_data;
2085 	struct ras_err_data err_data;
2086 	int ret;
2087 
2088 	if (!data->cb)
2089 		return;
2090 
2091 	ret = amdgpu_ras_error_data_init(&err_data);
2092 	if (ret)
2093 		return;
2094 
2095 	/* Let IP handle its data, maybe we need get the output
2096 	 * from the callback to update the error type/count, etc
2097 	 */
2098 	ret = data->cb(obj->adev, &err_data, entry);
2099 	/* ue will trigger an interrupt, and in that case
2100 	 * we need do a reset to recovery the whole system.
2101 	 * But leave IP do that recovery, here we just dispatch
2102 	 * the error.
2103 	 */
2104 	if (ret == AMDGPU_RAS_SUCCESS) {
2105 		/* these counts could be left as 0 if
2106 		 * some blocks do not count error number
2107 		 */
2108 		obj->err_data.ue_count += err_data.ue_count;
2109 		obj->err_data.ce_count += err_data.ce_count;
2110 		obj->err_data.de_count += err_data.de_count;
2111 	}
2112 
2113 	amdgpu_ras_error_data_fini(&err_data);
2114 }
2115 
2116 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
2117 {
2118 	struct ras_ih_data *data = &obj->ih_data;
2119 	struct amdgpu_iv_entry entry;
2120 
2121 	while (data->rptr != data->wptr) {
2122 		rmb();
2123 		memcpy(&entry, &data->ring[data->rptr],
2124 				data->element_size);
2125 
2126 		wmb();
2127 		data->rptr = (data->aligned_element_size +
2128 				data->rptr) % data->ring_size;
2129 
2130 		if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
2131 			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
2132 				amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
2133 			else
2134 				amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
2135 		} else {
2136 			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
2137 				amdgpu_ras_interrupt_umc_handler(obj, &entry);
2138 			else
2139 				dev_warn(obj->adev->dev,
2140 					"No RAS interrupt handler for non-UMC block with poison disabled.\n");
2141 		}
2142 	}
2143 }
2144 
2145 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
2146 {
2147 	struct ras_ih_data *data =
2148 		container_of(work, struct ras_ih_data, ih_work);
2149 	struct ras_manager *obj =
2150 		container_of(data, struct ras_manager, ih_data);
2151 
2152 	amdgpu_ras_interrupt_handler(obj);
2153 }
2154 
2155 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
2156 		struct ras_dispatch_if *info)
2157 {
2158 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
2159 	struct ras_ih_data *data = &obj->ih_data;
2160 
2161 	if (!obj)
2162 		return -EINVAL;
2163 
2164 	if (data->inuse == 0)
2165 		return 0;
2166 
2167 	/* Might be overflow... */
2168 	memcpy(&data->ring[data->wptr], info->entry,
2169 			data->element_size);
2170 
2171 	wmb();
2172 	data->wptr = (data->aligned_element_size +
2173 			data->wptr) % data->ring_size;
2174 
2175 	schedule_work(&data->ih_work);
2176 
2177 	return 0;
2178 }
2179 
2180 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
2181 		struct ras_common_if *head)
2182 {
2183 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
2184 	struct ras_ih_data *data;
2185 
2186 	if (!obj)
2187 		return -EINVAL;
2188 
2189 	data = &obj->ih_data;
2190 	if (data->inuse == 0)
2191 		return 0;
2192 
2193 	cancel_work_sync(&data->ih_work);
2194 
2195 	kfree(data->ring);
2196 	memset(data, 0, sizeof(*data));
2197 	put_obj(obj);
2198 
2199 	return 0;
2200 }
2201 
2202 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
2203 		struct ras_common_if *head)
2204 {
2205 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
2206 	struct ras_ih_data *data;
2207 	struct amdgpu_ras_block_object *ras_obj;
2208 
2209 	if (!obj) {
2210 		/* in case we registe the IH before enable ras feature */
2211 		obj = amdgpu_ras_create_obj(adev, head);
2212 		if (!obj)
2213 			return -EINVAL;
2214 	} else
2215 		get_obj(obj);
2216 
2217 	ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);
2218 
2219 	data = &obj->ih_data;
2220 	/* add the callback.etc */
2221 	*data = (struct ras_ih_data) {
2222 		.inuse = 0,
2223 		.cb = ras_obj->ras_cb,
2224 		.element_size = sizeof(struct amdgpu_iv_entry),
2225 		.rptr = 0,
2226 		.wptr = 0,
2227 	};
2228 
2229 	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
2230 
2231 	data->aligned_element_size = ALIGN(data->element_size, 8);
2232 	/* the ring can store 64 iv entries. */
2233 	data->ring_size = 64 * data->aligned_element_size;
2234 	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
2235 	if (!data->ring) {
2236 		put_obj(obj);
2237 		return -ENOMEM;
2238 	}
2239 
2240 	/* IH is ready */
2241 	data->inuse = 1;
2242 
2243 	return 0;
2244 }
2245 
2246 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
2247 {
2248 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2249 	struct ras_manager *obj, *tmp;
2250 
2251 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
2252 		amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
2253 	}
2254 
2255 	return 0;
2256 }
2257 /* ih end */
2258 
2259 /* traversal all IPs except NBIO to query error counter */
2260 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
2261 {
2262 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2263 	struct ras_manager *obj;
2264 
2265 	if (!adev->ras_enabled || !con)
2266 		return;
2267 
2268 	list_for_each_entry(obj, &con->head, node) {
2269 		struct ras_query_if info = {
2270 			.head = obj->head,
2271 		};
2272 
2273 		/*
2274 		 * PCIE_BIF IP has one different isr by ras controller
2275 		 * interrupt, the specific ras counter query will be
2276 		 * done in that isr. So skip such block from common
2277 		 * sync flood interrupt isr calling.
2278 		 */
2279 		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
2280 			continue;
2281 
2282 		/*
2283 		 * this is a workaround for aldebaran, skip send msg to
2284 		 * smu to get ecc_info table due to smu handle get ecc
2285 		 * info table failed temporarily.
2286 		 * should be removed until smu fix handle ecc_info table.
2287 		 */
2288 		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
2289 		    (amdgpu_ip_version(adev, MP1_HWIP, 0) ==
2290 		     IP_VERSION(13, 0, 2)))
2291 			continue;
2292 
2293 		amdgpu_ras_query_error_status(adev, &info);
2294 
2295 		if (amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2296 			    IP_VERSION(11, 0, 2) &&
2297 		    amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2298 			    IP_VERSION(11, 0, 4) &&
2299 		    amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2300 			    IP_VERSION(13, 0, 0)) {
2301 			if (amdgpu_ras_reset_error_status(adev, info.head.block))
2302 				dev_warn(adev->dev, "Failed to reset error counter and error status");
2303 		}
2304 	}
2305 }
2306 
2307 /* Parse RdRspStatus and WrRspStatus */
2308 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
2309 					  struct ras_query_if *info)
2310 {
2311 	struct amdgpu_ras_block_object *block_obj;
2312 	/*
2313 	 * Only two block need to query read/write
2314 	 * RspStatus at current state
2315 	 */
2316 	if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
2317 		(info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
2318 		return;
2319 
2320 	block_obj = amdgpu_ras_get_ras_block(adev,
2321 					info->head.block,
2322 					info->head.sub_block_index);
2323 
2324 	if (!block_obj || !block_obj->hw_ops) {
2325 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
2326 			     get_ras_block_str(&info->head));
2327 		return;
2328 	}
2329 
2330 	if (block_obj->hw_ops->query_ras_error_status)
2331 		block_obj->hw_ops->query_ras_error_status(adev);
2332 
2333 }
2334 
2335 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
2336 {
2337 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2338 	struct ras_manager *obj;
2339 
2340 	if (!adev->ras_enabled || !con)
2341 		return;
2342 
2343 	list_for_each_entry(obj, &con->head, node) {
2344 		struct ras_query_if info = {
2345 			.head = obj->head,
2346 		};
2347 
2348 		amdgpu_ras_error_status_query(adev, &info);
2349 	}
2350 }
2351 
2352 /* recovery begin */
2353 
2354 /* return 0 on success.
2355  * caller need free bps.
2356  */
2357 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
2358 		struct ras_badpage **bps, unsigned int *count)
2359 {
2360 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2361 	struct ras_err_handler_data *data;
2362 	int i = 0;
2363 	int ret = 0, status;
2364 
2365 	if (!con || !con->eh_data || !bps || !count)
2366 		return -EINVAL;
2367 
2368 	mutex_lock(&con->recovery_lock);
2369 	data = con->eh_data;
2370 	if (!data || data->count == 0) {
2371 		*bps = NULL;
2372 		ret = -EINVAL;
2373 		goto out;
2374 	}
2375 
2376 	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
2377 	if (!*bps) {
2378 		ret = -ENOMEM;
2379 		goto out;
2380 	}
2381 
2382 	for (; i < data->count; i++) {
2383 		(*bps)[i] = (struct ras_badpage){
2384 			.bp = data->bps[i].retired_page,
2385 			.size = AMDGPU_GPU_PAGE_SIZE,
2386 			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
2387 		};
2388 		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
2389 				data->bps[i].retired_page);
2390 		if (status == -EBUSY)
2391 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
2392 		else if (status == -ENOENT)
2393 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
2394 	}
2395 
2396 	*count = data->count;
2397 out:
2398 	mutex_unlock(&con->recovery_lock);
2399 	return ret;
2400 }
2401 
2402 static void amdgpu_ras_do_recovery(struct work_struct *work)
2403 {
2404 	struct amdgpu_ras *ras =
2405 		container_of(work, struct amdgpu_ras, recovery_work);
2406 	struct amdgpu_device *remote_adev = NULL;
2407 	struct amdgpu_device *adev = ras->adev;
2408 	struct list_head device_list, *device_list_handle =  NULL;
2409 	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2410 
2411 	if (hive)
2412 		atomic_set(&hive->ras_recovery, 1);
2413 	if (!ras->disable_ras_err_cnt_harvest) {
2414 
2415 		/* Build list of devices to query RAS related errors */
2416 		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
2417 			device_list_handle = &hive->device_list;
2418 		} else {
2419 			INIT_LIST_HEAD(&device_list);
2420 			list_add_tail(&adev->gmc.xgmi.head, &device_list);
2421 			device_list_handle = &device_list;
2422 		}
2423 
2424 		list_for_each_entry(remote_adev,
2425 				device_list_handle, gmc.xgmi.head) {
2426 			amdgpu_ras_query_err_status(remote_adev);
2427 			amdgpu_ras_log_on_err_counter(remote_adev);
2428 		}
2429 
2430 	}
2431 
2432 	if (amdgpu_device_should_recover_gpu(ras->adev)) {
2433 		struct amdgpu_reset_context reset_context;
2434 		memset(&reset_context, 0, sizeof(reset_context));
2435 
2436 		reset_context.method = AMD_RESET_METHOD_NONE;
2437 		reset_context.reset_req_dev = adev;
2438 
2439 		/* Perform full reset in fatal error mode */
2440 		if (!amdgpu_ras_is_poison_mode_supported(ras->adev))
2441 			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2442 		else {
2443 			clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2444 
2445 			if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE2_RESET) {
2446 				ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE2_RESET;
2447 				reset_context.method = AMD_RESET_METHOD_MODE2;
2448 			}
2449 
2450 			/* Fatal error occurs in poison mode, mode1 reset is used to
2451 			 * recover gpu.
2452 			 */
2453 			if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE1_RESET) {
2454 				ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE1_RESET;
2455 				set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2456 
2457 				/* For any RAS error that needs a full reset to
2458 				 * recover, set the fatal error status
2459 				 */
2460 				if (hive) {
2461 					list_for_each_entry(remote_adev,
2462 							    &hive->device_list,
2463 							    gmc.xgmi.head)
2464 						amdgpu_ras_set_fed(remote_adev,
2465 								   true);
2466 				} else {
2467 					amdgpu_ras_set_fed(adev, true);
2468 				}
2469 				psp_fatal_error_recovery_quirk(&adev->psp);
2470 			}
2471 		}
2472 
2473 		amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
2474 	}
2475 	atomic_set(&ras->in_recovery, 0);
2476 	if (hive) {
2477 		atomic_set(&hive->ras_recovery, 0);
2478 		amdgpu_put_xgmi_hive(hive);
2479 	}
2480 }
2481 
2482 /* alloc/realloc bps array */
2483 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
2484 		struct ras_err_handler_data *data, int pages)
2485 {
2486 	unsigned int old_space = data->count + data->space_left;
2487 	unsigned int new_space = old_space + pages;
2488 	unsigned int align_space = ALIGN(new_space, 512);
2489 	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
2490 
2491 	if (!bps) {
2492 		return -ENOMEM;
2493 	}
2494 
2495 	if (data->bps) {
2496 		memcpy(bps, data->bps,
2497 				data->count * sizeof(*data->bps));
2498 		kfree(data->bps);
2499 	}
2500 
2501 	data->bps = bps;
2502 	data->space_left += align_space - old_space;
2503 	return 0;
2504 }
2505 
2506 /* it deal with vram only. */
2507 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
2508 		struct eeprom_table_record *bps, int pages)
2509 {
2510 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2511 	struct ras_err_handler_data *data;
2512 	int ret = 0;
2513 	uint32_t i;
2514 
2515 	if (!con || !con->eh_data || !bps || pages <= 0)
2516 		return 0;
2517 
2518 	mutex_lock(&con->recovery_lock);
2519 	data = con->eh_data;
2520 	if (!data)
2521 		goto out;
2522 
2523 	for (i = 0; i < pages; i++) {
2524 		if (amdgpu_ras_check_bad_page_unlock(con,
2525 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2526 			continue;
2527 
2528 		if (!data->space_left &&
2529 			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2530 			ret = -ENOMEM;
2531 			goto out;
2532 		}
2533 
2534 		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2535 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
2536 			AMDGPU_GPU_PAGE_SIZE);
2537 
2538 		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
2539 		data->count++;
2540 		data->space_left--;
2541 	}
2542 out:
2543 	mutex_unlock(&con->recovery_lock);
2544 
2545 	return ret;
2546 }
2547 
2548 /*
2549  * write error record array to eeprom, the function should be
2550  * protected by recovery_lock
2551  * new_cnt: new added UE count, excluding reserved bad pages, can be NULL
2552  */
2553 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
2554 		unsigned long *new_cnt)
2555 {
2556 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2557 	struct ras_err_handler_data *data;
2558 	struct amdgpu_ras_eeprom_control *control;
2559 	int save_count;
2560 
2561 	if (!con || !con->eh_data) {
2562 		if (new_cnt)
2563 			*new_cnt = 0;
2564 
2565 		return 0;
2566 	}
2567 
2568 	mutex_lock(&con->recovery_lock);
2569 	control = &con->eeprom_control;
2570 	data = con->eh_data;
2571 	save_count = data->count - control->ras_num_recs;
2572 	mutex_unlock(&con->recovery_lock);
2573 
2574 	if (new_cnt)
2575 		*new_cnt = save_count / adev->umc.retire_unit;
2576 
2577 	/* only new entries are saved */
2578 	if (save_count > 0) {
2579 		if (amdgpu_ras_eeprom_append(control,
2580 					     &data->bps[control->ras_num_recs],
2581 					     save_count)) {
2582 			dev_err(adev->dev, "Failed to save EEPROM table data!");
2583 			return -EIO;
2584 		}
2585 
2586 		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
2587 	}
2588 
2589 	return 0;
2590 }
2591 
2592 /*
2593  * read error record array in eeprom and reserve enough space for
2594  * storing new bad pages
2595  */
2596 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
2597 {
2598 	struct amdgpu_ras_eeprom_control *control =
2599 		&adev->psp.ras_context.ras->eeprom_control;
2600 	struct eeprom_table_record *bps;
2601 	int ret;
2602 
2603 	/* no bad page record, skip eeprom access */
2604 	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2605 		return 0;
2606 
2607 	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
2608 	if (!bps)
2609 		return -ENOMEM;
2610 
2611 	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2612 	if (ret)
2613 		dev_err(adev->dev, "Failed to load EEPROM table records!");
2614 	else
2615 		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
2616 
2617 	kfree(bps);
2618 	return ret;
2619 }
2620 
2621 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
2622 				uint64_t addr)
2623 {
2624 	struct ras_err_handler_data *data = con->eh_data;
2625 	int i;
2626 
2627 	addr >>= AMDGPU_GPU_PAGE_SHIFT;
2628 	for (i = 0; i < data->count; i++)
2629 		if (addr == data->bps[i].retired_page)
2630 			return true;
2631 
2632 	return false;
2633 }
2634 
2635 /*
2636  * check if an address belongs to bad page
2637  *
2638  * Note: this check is only for umc block
2639  */
2640 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
2641 				uint64_t addr)
2642 {
2643 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2644 	bool ret = false;
2645 
2646 	if (!con || !con->eh_data)
2647 		return ret;
2648 
2649 	mutex_lock(&con->recovery_lock);
2650 	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2651 	mutex_unlock(&con->recovery_lock);
2652 	return ret;
2653 }
2654 
2655 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2656 					  uint32_t max_count)
2657 {
2658 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2659 
2660 	/*
2661 	 * Justification of value bad_page_cnt_threshold in ras structure
2662 	 *
2663 	 * Generally, 0 <= amdgpu_bad_page_threshold <= max record length
2664 	 * in eeprom or amdgpu_bad_page_threshold == -2, introduce two
2665 	 * scenarios accordingly.
2666 	 *
2667 	 * Bad page retirement enablement:
2668 	 *    - If amdgpu_bad_page_threshold = -2,
2669 	 *      bad_page_cnt_threshold = typical value by formula.
2670 	 *
2671 	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
2672 	 *      max record length in eeprom, use it directly.
2673 	 *
2674 	 * Bad page retirement disablement:
2675 	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
2676 	 *      functionality is disabled, and bad_page_cnt_threshold will
2677 	 *      take no effect.
2678 	 */
2679 
2680 	if (amdgpu_bad_page_threshold < 0) {
2681 		u64 val = adev->gmc.mc_vram_size;
2682 
2683 		do_div(val, RAS_BAD_PAGE_COVER);
2684 		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2685 						  max_count);
2686 	} else {
2687 		con->bad_page_cnt_threshold = min_t(int, max_count,
2688 						    amdgpu_bad_page_threshold);
2689 	}
2690 }
2691 
2692 static int amdgpu_ras_page_retirement_thread(void *param)
2693 {
2694 	struct amdgpu_device *adev = (struct amdgpu_device *)param;
2695 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2696 
2697 	while (!kthread_should_stop()) {
2698 
2699 		wait_event_interruptible(con->page_retirement_wq,
2700 				kthread_should_stop() ||
2701 				atomic_read(&con->page_retirement_req_cnt));
2702 
2703 		if (kthread_should_stop())
2704 			break;
2705 
2706 		dev_info(adev->dev, "Start processing page retirement. request:%d\n",
2707 			atomic_read(&con->page_retirement_req_cnt));
2708 
2709 		atomic_dec(&con->page_retirement_req_cnt);
2710 
2711 		amdgpu_umc_bad_page_polling_timeout(adev,
2712 				0, MAX_UMC_POISON_POLLING_TIME_ASYNC);
2713 	}
2714 
2715 	return 0;
2716 }
2717 
2718 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2719 {
2720 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2721 	struct ras_err_handler_data **data;
2722 	u32  max_eeprom_records_count = 0;
2723 	bool exc_err_limit = false;
2724 	int ret;
2725 
2726 	if (!con || amdgpu_sriov_vf(adev))
2727 		return 0;
2728 
2729 	/* Allow access to RAS EEPROM via debugfs, when the ASIC
2730 	 * supports RAS and debugfs is enabled, but when
2731 	 * adev->ras_enabled is unset, i.e. when "ras_enable"
2732 	 * module parameter is set to 0.
2733 	 */
2734 	con->adev = adev;
2735 
2736 	if (!adev->ras_enabled)
2737 		return 0;
2738 
2739 	data = &con->eh_data;
2740 	*data = kzalloc(sizeof(**data), GFP_KERNEL);
2741 	if (!*data) {
2742 		ret = -ENOMEM;
2743 		goto out;
2744 	}
2745 
2746 	mutex_init(&con->recovery_lock);
2747 	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
2748 	atomic_set(&con->in_recovery, 0);
2749 	con->eeprom_control.bad_channel_bitmap = 0;
2750 
2751 	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(&con->eeprom_control);
2752 	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2753 
2754 	/* Todo: During test the SMU might fail to read the eeprom through I2C
2755 	 * when the GPU is pending on XGMI reset during probe time
2756 	 * (Mostly after second bus reset), skip it now
2757 	 */
2758 	if (adev->gmc.xgmi.pending_reset)
2759 		return 0;
2760 	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
2761 	/*
2762 	 * This calling fails when exc_err_limit is true or
2763 	 * ret != 0.
2764 	 */
2765 	if (exc_err_limit || ret)
2766 		goto free;
2767 
2768 	if (con->eeprom_control.ras_num_recs) {
2769 		ret = amdgpu_ras_load_bad_pages(adev);
2770 		if (ret)
2771 			goto free;
2772 
2773 		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2774 
2775 		if (con->update_channel_flag == true) {
2776 			amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
2777 			con->update_channel_flag = false;
2778 		}
2779 	}
2780 
2781 	mutex_init(&con->page_retirement_lock);
2782 	init_waitqueue_head(&con->page_retirement_wq);
2783 	atomic_set(&con->page_retirement_req_cnt, 0);
2784 	con->page_retirement_thread =
2785 		kthread_run(amdgpu_ras_page_retirement_thread, adev, "umc_page_retirement");
2786 	if (IS_ERR(con->page_retirement_thread)) {
2787 		con->page_retirement_thread = NULL;
2788 		dev_warn(adev->dev, "Failed to create umc_page_retirement thread!!!\n");
2789 	}
2790 
2791 #ifdef CONFIG_X86_MCE_AMD
2792 	if ((adev->asic_type == CHIP_ALDEBARAN) &&
2793 	    (adev->gmc.xgmi.connected_to_cpu))
2794 		amdgpu_register_bad_pages_mca_notifier(adev);
2795 #endif
2796 	return 0;
2797 
2798 free:
2799 	kfree((*data)->bps);
2800 	kfree(*data);
2801 	con->eh_data = NULL;
2802 out:
2803 	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2804 
2805 	/*
2806 	 * Except error threshold exceeding case, other failure cases in this
2807 	 * function would not fail amdgpu driver init.
2808 	 */
2809 	if (!exc_err_limit)
2810 		ret = 0;
2811 	else
2812 		ret = -EINVAL;
2813 
2814 	return ret;
2815 }
2816 
2817 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2818 {
2819 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2820 	struct ras_err_handler_data *data = con->eh_data;
2821 
2822 	/* recovery_init failed to init it, fini is useless */
2823 	if (!data)
2824 		return 0;
2825 
2826 	if (con->page_retirement_thread)
2827 		kthread_stop(con->page_retirement_thread);
2828 
2829 	atomic_set(&con->page_retirement_req_cnt, 0);
2830 
2831 	cancel_work_sync(&con->recovery_work);
2832 
2833 	mutex_lock(&con->recovery_lock);
2834 	con->eh_data = NULL;
2835 	kfree(data->bps);
2836 	kfree(data);
2837 	mutex_unlock(&con->recovery_lock);
2838 
2839 	return 0;
2840 }
2841 /* recovery end */
2842 
2843 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2844 {
2845 	if (amdgpu_sriov_vf(adev)) {
2846 		switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
2847 		case IP_VERSION(13, 0, 2):
2848 		case IP_VERSION(13, 0, 6):
2849 			return true;
2850 		default:
2851 			return false;
2852 		}
2853 	}
2854 
2855 	if (adev->asic_type == CHIP_IP_DISCOVERY) {
2856 		switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
2857 		case IP_VERSION(13, 0, 0):
2858 		case IP_VERSION(13, 0, 6):
2859 		case IP_VERSION(13, 0, 10):
2860 			return true;
2861 		default:
2862 			return false;
2863 		}
2864 	}
2865 
2866 	return adev->asic_type == CHIP_VEGA10 ||
2867 		adev->asic_type == CHIP_VEGA20 ||
2868 		adev->asic_type == CHIP_ARCTURUS ||
2869 		adev->asic_type == CHIP_ALDEBARAN ||
2870 		adev->asic_type == CHIP_SIENNA_CICHLID;
2871 }
2872 
2873 /*
2874  * this is workaround for vega20 workstation sku,
2875  * force enable gfx ras, ignore vbios gfx ras flag
2876  * due to GC EDC can not write
2877  */
2878 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2879 {
2880 	struct atom_context *ctx = adev->mode_info.atom_context;
2881 
2882 	if (!ctx)
2883 		return;
2884 
2885 	if (strnstr(ctx->vbios_pn, "D16406",
2886 		    sizeof(ctx->vbios_pn)) ||
2887 		strnstr(ctx->vbios_pn, "D36002",
2888 			sizeof(ctx->vbios_pn)))
2889 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2890 }
2891 
2892 /* Query ras capablity via atomfirmware interface */
2893 static void amdgpu_ras_query_ras_capablity_from_vbios(struct amdgpu_device *adev)
2894 {
2895 	/* mem_ecc cap */
2896 	if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2897 		dev_info(adev->dev, "MEM ECC is active.\n");
2898 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2899 					 1 << AMDGPU_RAS_BLOCK__DF);
2900 	} else {
2901 		dev_info(adev->dev, "MEM ECC is not presented.\n");
2902 	}
2903 
2904 	/* sram_ecc cap */
2905 	if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2906 		dev_info(adev->dev, "SRAM ECC is active.\n");
2907 		if (!amdgpu_sriov_vf(adev))
2908 			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2909 						  1 << AMDGPU_RAS_BLOCK__DF);
2910 		else
2911 			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
2912 						 1 << AMDGPU_RAS_BLOCK__SDMA |
2913 						 1 << AMDGPU_RAS_BLOCK__GFX);
2914 
2915 		/*
2916 		 * VCN/JPEG RAS can be supported on both bare metal and
2917 		 * SRIOV environment
2918 		 */
2919 		if (amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(2, 6, 0) ||
2920 		    amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 0) ||
2921 		    amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 3))
2922 			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
2923 						 1 << AMDGPU_RAS_BLOCK__JPEG);
2924 		else
2925 			adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
2926 						  1 << AMDGPU_RAS_BLOCK__JPEG);
2927 
2928 		/*
2929 		 * XGMI RAS is not supported if xgmi num physical nodes
2930 		 * is zero
2931 		 */
2932 		if (!adev->gmc.xgmi.num_physical_nodes)
2933 			adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__XGMI_WAFL);
2934 	} else {
2935 		dev_info(adev->dev, "SRAM ECC is not presented.\n");
2936 	}
2937 }
2938 
2939 /* Query poison mode from umc/df IP callbacks */
2940 static void amdgpu_ras_query_poison_mode(struct amdgpu_device *adev)
2941 {
2942 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2943 	bool df_poison, umc_poison;
2944 
2945 	/* poison setting is useless on SRIOV guest */
2946 	if (amdgpu_sriov_vf(adev) || !con)
2947 		return;
2948 
2949 	/* Init poison supported flag, the default value is false */
2950 	if (adev->gmc.xgmi.connected_to_cpu ||
2951 	    adev->gmc.is_app_apu) {
2952 		/* enabled by default when GPU is connected to CPU */
2953 		con->poison_supported = true;
2954 	} else if (adev->df.funcs &&
2955 	    adev->df.funcs->query_ras_poison_mode &&
2956 	    adev->umc.ras &&
2957 	    adev->umc.ras->query_ras_poison_mode) {
2958 		df_poison =
2959 			adev->df.funcs->query_ras_poison_mode(adev);
2960 		umc_poison =
2961 			adev->umc.ras->query_ras_poison_mode(adev);
2962 
2963 		/* Only poison is set in both DF and UMC, we can support it */
2964 		if (df_poison && umc_poison)
2965 			con->poison_supported = true;
2966 		else if (df_poison != umc_poison)
2967 			dev_warn(adev->dev,
2968 				"Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
2969 				df_poison, umc_poison);
2970 	}
2971 }
2972 
2973 /*
2974  * check hardware's ras ability which will be saved in hw_supported.
2975  * if hardware does not support ras, we can skip some ras initializtion and
2976  * forbid some ras operations from IP.
2977  * if software itself, say boot parameter, limit the ras ability. We still
2978  * need allow IP do some limited operations, like disable. In such case,
2979  * we have to initialize ras as normal. but need check if operation is
2980  * allowed or not in each function.
2981  */
2982 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2983 {
2984 	adev->ras_hw_enabled = adev->ras_enabled = 0;
2985 
2986 	if (!amdgpu_ras_asic_supported(adev))
2987 		return;
2988 
2989 	/* query ras capability from psp */
2990 	if (amdgpu_psp_get_ras_capability(&adev->psp))
2991 		goto init_ras_enabled_flag;
2992 
2993 	/* query ras capablity from bios */
2994 	if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
2995 		amdgpu_ras_query_ras_capablity_from_vbios(adev);
2996 	} else {
2997 		/* driver only manages a few IP blocks RAS feature
2998 		 * when GPU is connected cpu through XGMI */
2999 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
3000 					   1 << AMDGPU_RAS_BLOCK__SDMA |
3001 					   1 << AMDGPU_RAS_BLOCK__MMHUB);
3002 	}
3003 
3004 	/* apply asic specific settings (vega20 only for now) */
3005 	amdgpu_ras_get_quirks(adev);
3006 
3007 	/* query poison mode from umc/df ip callback */
3008 	amdgpu_ras_query_poison_mode(adev);
3009 
3010 init_ras_enabled_flag:
3011 	/* hw_supported needs to be aligned with RAS block mask. */
3012 	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
3013 
3014 	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
3015 		adev->ras_hw_enabled & amdgpu_ras_mask;
3016 
3017 	/* aca is disabled by default */
3018 	adev->aca.is_enabled = false;
3019 }
3020 
3021 static void amdgpu_ras_counte_dw(struct work_struct *work)
3022 {
3023 	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
3024 					      ras_counte_delay_work.work);
3025 	struct amdgpu_device *adev = con->adev;
3026 	struct drm_device *dev = adev_to_drm(adev);
3027 	unsigned long ce_count, ue_count;
3028 	int res;
3029 
3030 	res = pm_runtime_get_sync(dev->dev);
3031 	if (res < 0)
3032 		goto Out;
3033 
3034 	/* Cache new values.
3035 	 */
3036 	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, NULL) == 0) {
3037 		atomic_set(&con->ras_ce_count, ce_count);
3038 		atomic_set(&con->ras_ue_count, ue_count);
3039 	}
3040 
3041 	pm_runtime_mark_last_busy(dev->dev);
3042 Out:
3043 	pm_runtime_put_autosuspend(dev->dev);
3044 }
3045 
3046 static int amdgpu_get_ras_schema(struct amdgpu_device *adev)
3047 {
3048 	return  amdgpu_ras_is_poison_mode_supported(adev) ? AMDGPU_RAS_ERROR__POISON : 0 |
3049 			AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE |
3050 			AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE |
3051 			AMDGPU_RAS_ERROR__PARITY;
3052 }
3053 
3054 static void ras_event_mgr_init(struct ras_event_manager *mgr)
3055 {
3056 	int i;
3057 
3058 	for (i = 0; i < ARRAY_SIZE(mgr->seqnos); i++)
3059 		atomic64_set(&mgr->seqnos[i], 0);
3060 }
3061 
3062 static void amdgpu_ras_event_mgr_init(struct amdgpu_device *adev)
3063 {
3064 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3065 	struct amdgpu_hive_info *hive;
3066 
3067 	if (!ras)
3068 		return;
3069 
3070 	hive = amdgpu_get_xgmi_hive(adev);
3071 	ras->event_mgr = hive ? &hive->event_mgr : &ras->__event_mgr;
3072 
3073 	/* init event manager with node 0 on xgmi system */
3074 	if (!amdgpu_in_reset(adev)) {
3075 		if (!hive || adev->gmc.xgmi.node_id == 0)
3076 			ras_event_mgr_init(ras->event_mgr);
3077 	}
3078 
3079 	if (hive)
3080 		amdgpu_put_xgmi_hive(hive);
3081 }
3082 
3083 int amdgpu_ras_init(struct amdgpu_device *adev)
3084 {
3085 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3086 	int r;
3087 
3088 	if (con)
3089 		return 0;
3090 
3091 	con = kzalloc(sizeof(*con) +
3092 			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
3093 			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
3094 			GFP_KERNEL);
3095 	if (!con)
3096 		return -ENOMEM;
3097 
3098 	con->adev = adev;
3099 	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
3100 	atomic_set(&con->ras_ce_count, 0);
3101 	atomic_set(&con->ras_ue_count, 0);
3102 
3103 	con->objs = (struct ras_manager *)(con + 1);
3104 
3105 	amdgpu_ras_set_context(adev, con);
3106 
3107 	amdgpu_ras_check_supported(adev);
3108 
3109 	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
3110 		/* set gfx block ras context feature for VEGA20 Gaming
3111 		 * send ras disable cmd to ras ta during ras late init.
3112 		 */
3113 		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
3114 			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
3115 
3116 			return 0;
3117 		}
3118 
3119 		r = 0;
3120 		goto release_con;
3121 	}
3122 
3123 	con->update_channel_flag = false;
3124 	con->features = 0;
3125 	con->schema = 0;
3126 	INIT_LIST_HEAD(&con->head);
3127 	/* Might need get this flag from vbios. */
3128 	con->flags = RAS_DEFAULT_FLAGS;
3129 
3130 	/* initialize nbio ras function ahead of any other
3131 	 * ras functions so hardware fatal error interrupt
3132 	 * can be enabled as early as possible */
3133 	switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) {
3134 	case IP_VERSION(7, 4, 0):
3135 	case IP_VERSION(7, 4, 1):
3136 	case IP_VERSION(7, 4, 4):
3137 		if (!adev->gmc.xgmi.connected_to_cpu)
3138 			adev->nbio.ras = &nbio_v7_4_ras;
3139 		break;
3140 	case IP_VERSION(4, 3, 0):
3141 		if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF))
3142 			/* unlike other generation of nbio ras,
3143 			 * nbio v4_3 only support fatal error interrupt
3144 			 * to inform software that DF is freezed due to
3145 			 * system fatal error event. driver should not
3146 			 * enable nbio ras in such case. Instead,
3147 			 * check DF RAS */
3148 			adev->nbio.ras = &nbio_v4_3_ras;
3149 		break;
3150 	case IP_VERSION(7, 9, 0):
3151 		if (!adev->gmc.is_app_apu)
3152 			adev->nbio.ras = &nbio_v7_9_ras;
3153 		break;
3154 	default:
3155 		/* nbio ras is not available */
3156 		break;
3157 	}
3158 
3159 	/* nbio ras block needs to be enabled ahead of other ras blocks
3160 	 * to handle fatal error */
3161 	r = amdgpu_nbio_ras_sw_init(adev);
3162 	if (r)
3163 		return r;
3164 
3165 	if (adev->nbio.ras &&
3166 	    adev->nbio.ras->init_ras_controller_interrupt) {
3167 		r = adev->nbio.ras->init_ras_controller_interrupt(adev);
3168 		if (r)
3169 			goto release_con;
3170 	}
3171 
3172 	if (adev->nbio.ras &&
3173 	    adev->nbio.ras->init_ras_err_event_athub_interrupt) {
3174 		r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
3175 		if (r)
3176 			goto release_con;
3177 	}
3178 
3179 	/* Packed socket_id to ras feature mask bits[31:29] */
3180 	if (adev->smuio.funcs &&
3181 	    adev->smuio.funcs->get_socket_id)
3182 		con->features |= ((adev->smuio.funcs->get_socket_id(adev)) <<
3183 					AMDGPU_RAS_FEATURES_SOCKETID_SHIFT);
3184 
3185 	/* Get RAS schema for particular SOC */
3186 	con->schema = amdgpu_get_ras_schema(adev);
3187 
3188 	if (amdgpu_ras_fs_init(adev)) {
3189 		r = -EINVAL;
3190 		goto release_con;
3191 	}
3192 
3193 	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
3194 		 "hardware ability[%x] ras_mask[%x]\n",
3195 		 adev->ras_hw_enabled, adev->ras_enabled);
3196 
3197 	return 0;
3198 release_con:
3199 	amdgpu_ras_set_context(adev, NULL);
3200 	kfree(con);
3201 
3202 	return r;
3203 }
3204 
3205 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
3206 {
3207 	if (adev->gmc.xgmi.connected_to_cpu ||
3208 	    adev->gmc.is_app_apu)
3209 		return 1;
3210 	return 0;
3211 }
3212 
3213 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
3214 					struct ras_common_if *ras_block)
3215 {
3216 	struct ras_query_if info = {
3217 		.head = *ras_block,
3218 	};
3219 
3220 	if (!amdgpu_persistent_edc_harvesting_supported(adev))
3221 		return 0;
3222 
3223 	if (amdgpu_ras_query_error_status(adev, &info) != 0)
3224 		DRM_WARN("RAS init harvest failure");
3225 
3226 	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
3227 		DRM_WARN("RAS init harvest reset failure");
3228 
3229 	return 0;
3230 }
3231 
3232 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
3233 {
3234        struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3235 
3236        if (!con)
3237                return false;
3238 
3239        return con->poison_supported;
3240 }
3241 
3242 /* helper function to handle common stuff in ip late init phase */
3243 int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
3244 			 struct ras_common_if *ras_block)
3245 {
3246 	struct amdgpu_ras_block_object *ras_obj = NULL;
3247 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3248 	struct ras_query_if *query_info;
3249 	unsigned long ue_count, ce_count;
3250 	int r;
3251 
3252 	/* disable RAS feature per IP block if it is not supported */
3253 	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
3254 		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
3255 		return 0;
3256 	}
3257 
3258 	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
3259 	if (r) {
3260 		if (adev->in_suspend || amdgpu_in_reset(adev)) {
3261 			/* in resume phase, if fail to enable ras,
3262 			 * clean up all ras fs nodes, and disable ras */
3263 			goto cleanup;
3264 		} else
3265 			return r;
3266 	}
3267 
3268 	/* check for errors on warm reset edc persisant supported ASIC */
3269 	amdgpu_persistent_edc_harvesting(adev, ras_block);
3270 
3271 	/* in resume phase, no need to create ras fs node */
3272 	if (adev->in_suspend || amdgpu_in_reset(adev))
3273 		return 0;
3274 
3275 	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
3276 	if (ras_obj->ras_cb || (ras_obj->hw_ops &&
3277 	    (ras_obj->hw_ops->query_poison_status ||
3278 	    ras_obj->hw_ops->handle_poison_consumption))) {
3279 		r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
3280 		if (r)
3281 			goto cleanup;
3282 	}
3283 
3284 	if (ras_obj->hw_ops &&
3285 	    (ras_obj->hw_ops->query_ras_error_count ||
3286 	     ras_obj->hw_ops->query_ras_error_status)) {
3287 		r = amdgpu_ras_sysfs_create(adev, ras_block);
3288 		if (r)
3289 			goto interrupt;
3290 
3291 		/* Those are the cached values at init.
3292 		 */
3293 		query_info = kzalloc(sizeof(*query_info), GFP_KERNEL);
3294 		if (!query_info)
3295 			return -ENOMEM;
3296 		memcpy(&query_info->head, ras_block, sizeof(struct ras_common_if));
3297 
3298 		if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, query_info) == 0) {
3299 			atomic_set(&con->ras_ce_count, ce_count);
3300 			atomic_set(&con->ras_ue_count, ue_count);
3301 		}
3302 
3303 		kfree(query_info);
3304 	}
3305 
3306 	return 0;
3307 
3308 interrupt:
3309 	if (ras_obj->ras_cb)
3310 		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
3311 cleanup:
3312 	amdgpu_ras_feature_enable(adev, ras_block, 0);
3313 	return r;
3314 }
3315 
3316 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
3317 			 struct ras_common_if *ras_block)
3318 {
3319 	return amdgpu_ras_block_late_init(adev, ras_block);
3320 }
3321 
3322 /* helper function to remove ras fs node and interrupt handler */
3323 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
3324 			  struct ras_common_if *ras_block)
3325 {
3326 	struct amdgpu_ras_block_object *ras_obj;
3327 	if (!ras_block)
3328 		return;
3329 
3330 	amdgpu_ras_sysfs_remove(adev, ras_block);
3331 
3332 	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
3333 	if (ras_obj->ras_cb)
3334 		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
3335 }
3336 
3337 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
3338 			  struct ras_common_if *ras_block)
3339 {
3340 	return amdgpu_ras_block_late_fini(adev, ras_block);
3341 }
3342 
3343 /* do some init work after IP late init as dependence.
3344  * and it runs in resume/gpu reset/booting up cases.
3345  */
3346 void amdgpu_ras_resume(struct amdgpu_device *adev)
3347 {
3348 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3349 	struct ras_manager *obj, *tmp;
3350 
3351 	if (!adev->ras_enabled || !con) {
3352 		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
3353 		amdgpu_release_ras_context(adev);
3354 
3355 		return;
3356 	}
3357 
3358 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
3359 		/* Set up all other IPs which are not implemented. There is a
3360 		 * tricky thing that IP's actual ras error type should be
3361 		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
3362 		 * ERROR_NONE make sense anyway.
3363 		 */
3364 		amdgpu_ras_enable_all_features(adev, 1);
3365 
3366 		/* We enable ras on all hw_supported block, but as boot
3367 		 * parameter might disable some of them and one or more IP has
3368 		 * not implemented yet. So we disable them on behalf.
3369 		 */
3370 		list_for_each_entry_safe(obj, tmp, &con->head, node) {
3371 			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
3372 				amdgpu_ras_feature_enable(adev, &obj->head, 0);
3373 				/* there should be no any reference. */
3374 				WARN_ON(alive_obj(obj));
3375 			}
3376 		}
3377 	}
3378 }
3379 
3380 void amdgpu_ras_suspend(struct amdgpu_device *adev)
3381 {
3382 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3383 
3384 	if (!adev->ras_enabled || !con)
3385 		return;
3386 
3387 	amdgpu_ras_disable_all_features(adev, 0);
3388 	/* Make sure all ras objects are disabled. */
3389 	if (AMDGPU_RAS_GET_FEATURES(con->features))
3390 		amdgpu_ras_disable_all_features(adev, 1);
3391 }
3392 
3393 int amdgpu_ras_late_init(struct amdgpu_device *adev)
3394 {
3395 	struct amdgpu_ras_block_list *node, *tmp;
3396 	struct amdgpu_ras_block_object *obj;
3397 	int r;
3398 
3399 	/* Guest side doesn't need init ras feature */
3400 	if (amdgpu_sriov_vf(adev))
3401 		return 0;
3402 
3403 	amdgpu_ras_event_mgr_init(adev);
3404 
3405 	if (amdgpu_aca_is_enabled(adev)) {
3406 		if (amdgpu_in_reset(adev))
3407 			r = amdgpu_aca_reset(adev);
3408 		 else
3409 			r = amdgpu_aca_init(adev);
3410 		if (r)
3411 			return r;
3412 
3413 		amdgpu_ras_set_aca_debug_mode(adev, false);
3414 	} else {
3415 		amdgpu_ras_set_mca_debug_mode(adev, false);
3416 	}
3417 
3418 	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
3419 		obj = node->ras_obj;
3420 		if (!obj) {
3421 			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
3422 			continue;
3423 		}
3424 
3425 		if (!amdgpu_ras_is_supported(adev, obj->ras_comm.block))
3426 			continue;
3427 
3428 		if (obj->ras_late_init) {
3429 			r = obj->ras_late_init(adev, &obj->ras_comm);
3430 			if (r) {
3431 				dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
3432 					obj->ras_comm.name, r);
3433 				return r;
3434 			}
3435 		} else
3436 			amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
3437 	}
3438 
3439 	return 0;
3440 }
3441 
3442 /* do some fini work before IP fini as dependence */
3443 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
3444 {
3445 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3446 
3447 	if (!adev->ras_enabled || !con)
3448 		return 0;
3449 
3450 
3451 	/* Need disable ras on all IPs here before ip [hw/sw]fini */
3452 	if (AMDGPU_RAS_GET_FEATURES(con->features))
3453 		amdgpu_ras_disable_all_features(adev, 0);
3454 	amdgpu_ras_recovery_fini(adev);
3455 	return 0;
3456 }
3457 
3458 int amdgpu_ras_fini(struct amdgpu_device *adev)
3459 {
3460 	struct amdgpu_ras_block_list *ras_node, *tmp;
3461 	struct amdgpu_ras_block_object *obj = NULL;
3462 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3463 
3464 	if (!adev->ras_enabled || !con)
3465 		return 0;
3466 
3467 	list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
3468 		if (ras_node->ras_obj) {
3469 			obj = ras_node->ras_obj;
3470 			if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
3471 			    obj->ras_fini)
3472 				obj->ras_fini(adev, &obj->ras_comm);
3473 			else
3474 				amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
3475 		}
3476 
3477 		/* Clear ras blocks from ras_list and free ras block list node */
3478 		list_del(&ras_node->node);
3479 		kfree(ras_node);
3480 	}
3481 
3482 	amdgpu_ras_fs_fini(adev);
3483 	amdgpu_ras_interrupt_remove_all(adev);
3484 
3485 	if (amdgpu_aca_is_enabled(adev))
3486 		amdgpu_aca_fini(adev);
3487 
3488 	WARN(AMDGPU_RAS_GET_FEATURES(con->features), "Feature mask is not cleared");
3489 
3490 	if (AMDGPU_RAS_GET_FEATURES(con->features))
3491 		amdgpu_ras_disable_all_features(adev, 0);
3492 
3493 	cancel_delayed_work_sync(&con->ras_counte_delay_work);
3494 
3495 	amdgpu_ras_set_context(adev, NULL);
3496 	kfree(con);
3497 
3498 	return 0;
3499 }
3500 
3501 bool amdgpu_ras_get_fed_status(struct amdgpu_device *adev)
3502 {
3503 	struct amdgpu_ras *ras;
3504 
3505 	ras = amdgpu_ras_get_context(adev);
3506 	if (!ras)
3507 		return false;
3508 
3509 	return atomic_read(&ras->fed);
3510 }
3511 
3512 void amdgpu_ras_set_fed(struct amdgpu_device *adev, bool status)
3513 {
3514 	struct amdgpu_ras *ras;
3515 
3516 	ras = amdgpu_ras_get_context(adev);
3517 	if (ras)
3518 		atomic_set(&ras->fed, !!status);
3519 }
3520 
3521 bool amdgpu_ras_event_id_is_valid(struct amdgpu_device *adev, u64 id)
3522 {
3523 	return !(id & BIT_ULL(63));
3524 }
3525 
3526 u64 amdgpu_ras_acquire_event_id(struct amdgpu_device *adev, enum ras_event_type type)
3527 {
3528 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3529 	u64 id;
3530 
3531 	switch (type) {
3532 	case RAS_EVENT_TYPE_ISR:
3533 		id = (u64)atomic64_read(&ras->event_mgr->seqnos[type]);
3534 		break;
3535 	case RAS_EVENT_TYPE_INVALID:
3536 	default:
3537 		id = BIT_ULL(63) | 0ULL;
3538 		break;
3539 	}
3540 
3541 	return id;
3542 }
3543 
3544 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
3545 {
3546 	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
3547 		struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3548 		u64 event_id = (u64)atomic64_inc_return(&ras->event_mgr->seqnos[RAS_EVENT_TYPE_ISR]);
3549 
3550 		RAS_EVENT_LOG(adev, event_id, "uncorrectable hardware error"
3551 			      "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
3552 
3553 		ras->gpu_reset_flags |= AMDGPU_RAS_GPU_RESET_MODE1_RESET;
3554 		amdgpu_ras_reset_gpu(adev);
3555 	}
3556 }
3557 
3558 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
3559 {
3560 	if (adev->asic_type == CHIP_VEGA20 &&
3561 	    adev->pm.fw_version <= 0x283400) {
3562 		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
3563 				amdgpu_ras_intr_triggered();
3564 	}
3565 
3566 	return false;
3567 }
3568 
3569 void amdgpu_release_ras_context(struct amdgpu_device *adev)
3570 {
3571 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3572 
3573 	if (!con)
3574 		return;
3575 
3576 	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
3577 		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
3578 		amdgpu_ras_set_context(adev, NULL);
3579 		kfree(con);
3580 	}
3581 }
3582 
3583 #ifdef CONFIG_X86_MCE_AMD
3584 static struct amdgpu_device *find_adev(uint32_t node_id)
3585 {
3586 	int i;
3587 	struct amdgpu_device *adev = NULL;
3588 
3589 	for (i = 0; i < mce_adev_list.num_gpu; i++) {
3590 		adev = mce_adev_list.devs[i];
3591 
3592 		if (adev && adev->gmc.xgmi.connected_to_cpu &&
3593 		    adev->gmc.xgmi.physical_node_id == node_id)
3594 			break;
3595 		adev = NULL;
3596 	}
3597 
3598 	return adev;
3599 }
3600 
3601 #define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
3602 #define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
3603 #define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
3604 #define GPU_ID_OFFSET		8
3605 
3606 static int amdgpu_bad_page_notifier(struct notifier_block *nb,
3607 				    unsigned long val, void *data)
3608 {
3609 	struct mce *m = (struct mce *)data;
3610 	struct amdgpu_device *adev = NULL;
3611 	uint32_t gpu_id = 0;
3612 	uint32_t umc_inst = 0, ch_inst = 0;
3613 
3614 	/*
3615 	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
3616 	 * and error occurred in DramECC (Extended error code = 0) then only
3617 	 * process the error, else bail out.
3618 	 */
3619 	if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
3620 		    (XEC(m->status, 0x3f) == 0x0)))
3621 		return NOTIFY_DONE;
3622 
3623 	/*
3624 	 * If it is correctable error, return.
3625 	 */
3626 	if (mce_is_correctable(m))
3627 		return NOTIFY_OK;
3628 
3629 	/*
3630 	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
3631 	 */
3632 	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;
3633 
3634 	adev = find_adev(gpu_id);
3635 	if (!adev) {
3636 		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
3637 								gpu_id);
3638 		return NOTIFY_DONE;
3639 	}
3640 
3641 	/*
3642 	 * If it is uncorrectable error, then find out UMC instance and
3643 	 * channel index.
3644 	 */
3645 	umc_inst = GET_UMC_INST(m->ipid);
3646 	ch_inst = GET_CHAN_INDEX(m->ipid);
3647 
3648 	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
3649 			     umc_inst, ch_inst);
3650 
3651 	if (!amdgpu_umc_page_retirement_mca(adev, m->addr, ch_inst, umc_inst))
3652 		return NOTIFY_OK;
3653 	else
3654 		return NOTIFY_DONE;
3655 }
3656 
3657 static struct notifier_block amdgpu_bad_page_nb = {
3658 	.notifier_call  = amdgpu_bad_page_notifier,
3659 	.priority       = MCE_PRIO_UC,
3660 };
3661 
3662 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
3663 {
3664 	/*
3665 	 * Add the adev to the mce_adev_list.
3666 	 * During mode2 reset, amdgpu device is temporarily
3667 	 * removed from the mgpu_info list which can cause
3668 	 * page retirement to fail.
3669 	 * Use this list instead of mgpu_info to find the amdgpu
3670 	 * device on which the UMC error was reported.
3671 	 */
3672 	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;
3673 
3674 	/*
3675 	 * Register the x86 notifier only once
3676 	 * with MCE subsystem.
3677 	 */
3678 	if (notifier_registered == false) {
3679 		mce_register_decode_chain(&amdgpu_bad_page_nb);
3680 		notifier_registered = true;
3681 	}
3682 }
3683 #endif
3684 
3685 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
3686 {
3687 	if (!adev)
3688 		return NULL;
3689 
3690 	return adev->psp.ras_context.ras;
3691 }
3692 
3693 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
3694 {
3695 	if (!adev)
3696 		return -EINVAL;
3697 
3698 	adev->psp.ras_context.ras = ras_con;
3699 	return 0;
3700 }
3701 
3702 /* check if ras is supported on block, say, sdma, gfx */
3703 int amdgpu_ras_is_supported(struct amdgpu_device *adev,
3704 		unsigned int block)
3705 {
3706 	int ret = 0;
3707 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3708 
3709 	if (block >= AMDGPU_RAS_BLOCK_COUNT)
3710 		return 0;
3711 
3712 	ret = ras && (adev->ras_enabled & (1 << block));
3713 
3714 	/* For the special asic with mem ecc enabled but sram ecc
3715 	 * not enabled, even if the ras block is not supported on
3716 	 * .ras_enabled, if the asic supports poison mode and the
3717 	 * ras block has ras configuration, it can be considered
3718 	 * that the ras block supports ras function.
3719 	 */
3720 	if (!ret &&
3721 	    (block == AMDGPU_RAS_BLOCK__GFX ||
3722 	     block == AMDGPU_RAS_BLOCK__SDMA ||
3723 	     block == AMDGPU_RAS_BLOCK__VCN ||
3724 	     block == AMDGPU_RAS_BLOCK__JPEG) &&
3725 		(amdgpu_ras_mask & (1 << block)) &&
3726 	    amdgpu_ras_is_poison_mode_supported(adev) &&
3727 	    amdgpu_ras_get_ras_block(adev, block, 0))
3728 		ret = 1;
3729 
3730 	return ret;
3731 }
3732 
3733 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
3734 {
3735 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3736 
3737 	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
3738 		amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
3739 	return 0;
3740 }
3741 
3742 int amdgpu_ras_set_mca_debug_mode(struct amdgpu_device *adev, bool enable)
3743 {
3744 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3745 	int ret = 0;
3746 
3747 	if (con) {
3748 		ret = amdgpu_mca_smu_set_debug_mode(adev, enable);
3749 		if (!ret)
3750 			con->is_aca_debug_mode = enable;
3751 	}
3752 
3753 	return ret;
3754 }
3755 
3756 int amdgpu_ras_set_aca_debug_mode(struct amdgpu_device *adev, bool enable)
3757 {
3758 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3759 	int ret = 0;
3760 
3761 	if (con) {
3762 		if (amdgpu_aca_is_enabled(adev))
3763 			ret = amdgpu_aca_smu_set_debug_mode(adev, enable);
3764 		else
3765 			ret = amdgpu_mca_smu_set_debug_mode(adev, enable);
3766 		if (!ret)
3767 			con->is_aca_debug_mode = enable;
3768 	}
3769 
3770 	return ret;
3771 }
3772 
3773 bool amdgpu_ras_get_aca_debug_mode(struct amdgpu_device *adev)
3774 {
3775 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3776 	const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
3777 	const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
3778 
3779 	if (!con)
3780 		return false;
3781 
3782 	if ((amdgpu_aca_is_enabled(adev) && smu_funcs && smu_funcs->set_debug_mode) ||
3783 	    (!amdgpu_aca_is_enabled(adev) && mca_funcs && mca_funcs->mca_set_debug_mode))
3784 		return con->is_aca_debug_mode;
3785 	else
3786 		return true;
3787 }
3788 
3789 bool amdgpu_ras_get_error_query_mode(struct amdgpu_device *adev,
3790 				     unsigned int *error_query_mode)
3791 {
3792 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3793 	const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
3794 	const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
3795 
3796 	if (!con) {
3797 		*error_query_mode = AMDGPU_RAS_INVALID_ERROR_QUERY;
3798 		return false;
3799 	}
3800 
3801 	if ((smu_funcs && smu_funcs->set_debug_mode) || (mca_funcs && mca_funcs->mca_set_debug_mode))
3802 		*error_query_mode =
3803 			(con->is_aca_debug_mode) ? AMDGPU_RAS_DIRECT_ERROR_QUERY : AMDGPU_RAS_FIRMWARE_ERROR_QUERY;
3804 	else
3805 		*error_query_mode = AMDGPU_RAS_DIRECT_ERROR_QUERY;
3806 
3807 	return true;
3808 }
3809 
3810 /* Register each ip ras block into amdgpu ras */
3811 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
3812 		struct amdgpu_ras_block_object *ras_block_obj)
3813 {
3814 	struct amdgpu_ras_block_list *ras_node;
3815 	if (!adev || !ras_block_obj)
3816 		return -EINVAL;
3817 
3818 	ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
3819 	if (!ras_node)
3820 		return -ENOMEM;
3821 
3822 	INIT_LIST_HEAD(&ras_node->node);
3823 	ras_node->ras_obj = ras_block_obj;
3824 	list_add_tail(&ras_node->node, &adev->ras_list);
3825 
3826 	return 0;
3827 }
3828 
3829 void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name)
3830 {
3831 	if (!err_type_name)
3832 		return;
3833 
3834 	switch (err_type) {
3835 	case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE:
3836 		sprintf(err_type_name, "correctable");
3837 		break;
3838 	case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE:
3839 		sprintf(err_type_name, "uncorrectable");
3840 		break;
3841 	default:
3842 		sprintf(err_type_name, "unknown");
3843 		break;
3844 	}
3845 }
3846 
3847 bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev,
3848 					 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
3849 					 uint32_t instance,
3850 					 uint32_t *memory_id)
3851 {
3852 	uint32_t err_status_lo_data, err_status_lo_offset;
3853 
3854 	if (!reg_entry)
3855 		return false;
3856 
3857 	err_status_lo_offset =
3858 		AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
3859 					    reg_entry->seg_lo, reg_entry->reg_lo);
3860 	err_status_lo_data = RREG32(err_status_lo_offset);
3861 
3862 	if ((reg_entry->flags & AMDGPU_RAS_ERR_STATUS_VALID) &&
3863 	    !REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, ERR_STATUS_VALID_FLAG))
3864 		return false;
3865 
3866 	*memory_id = REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, MEMORY_ID);
3867 
3868 	return true;
3869 }
3870 
3871 bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev,
3872 				       const struct amdgpu_ras_err_status_reg_entry *reg_entry,
3873 				       uint32_t instance,
3874 				       unsigned long *err_cnt)
3875 {
3876 	uint32_t err_status_hi_data, err_status_hi_offset;
3877 
3878 	if (!reg_entry)
3879 		return false;
3880 
3881 	err_status_hi_offset =
3882 		AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
3883 					    reg_entry->seg_hi, reg_entry->reg_hi);
3884 	err_status_hi_data = RREG32(err_status_hi_offset);
3885 
3886 	if ((reg_entry->flags & AMDGPU_RAS_ERR_INFO_VALID) &&
3887 	    !REG_GET_FIELD(err_status_hi_data, ERR_STATUS_HI, ERR_INFO_VALID_FLAG))
3888 		/* keep the check here in case we need to refer to the result later */
3889 		dev_dbg(adev->dev, "Invalid err_info field\n");
3890 
3891 	/* read err count */
3892 	*err_cnt = REG_GET_FIELD(err_status_hi_data, ERR_STATUS, ERR_CNT);
3893 
3894 	return true;
3895 }
3896 
3897 void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev,
3898 					   const struct amdgpu_ras_err_status_reg_entry *reg_list,
3899 					   uint32_t reg_list_size,
3900 					   const struct amdgpu_ras_memory_id_entry *mem_list,
3901 					   uint32_t mem_list_size,
3902 					   uint32_t instance,
3903 					   uint32_t err_type,
3904 					   unsigned long *err_count)
3905 {
3906 	uint32_t memory_id;
3907 	unsigned long err_cnt;
3908 	char err_type_name[16];
3909 	uint32_t i, j;
3910 
3911 	for (i = 0; i < reg_list_size; i++) {
3912 		/* query memory_id from err_status_lo */
3913 		if (!amdgpu_ras_inst_get_memory_id_field(adev, &reg_list[i],
3914 							 instance, &memory_id))
3915 			continue;
3916 
3917 		/* query err_cnt from err_status_hi */
3918 		if (!amdgpu_ras_inst_get_err_cnt_field(adev, &reg_list[i],
3919 						       instance, &err_cnt) ||
3920 		    !err_cnt)
3921 			continue;
3922 
3923 		*err_count += err_cnt;
3924 
3925 		/* log the errors */
3926 		amdgpu_ras_get_error_type_name(err_type, err_type_name);
3927 		if (!mem_list) {
3928 			/* memory_list is not supported */
3929 			dev_info(adev->dev,
3930 				 "%ld %s hardware errors detected in %s, instance: %d, memory_id: %d\n",
3931 				 err_cnt, err_type_name,
3932 				 reg_list[i].block_name,
3933 				 instance, memory_id);
3934 		} else {
3935 			for (j = 0; j < mem_list_size; j++) {
3936 				if (memory_id == mem_list[j].memory_id) {
3937 					dev_info(adev->dev,
3938 						 "%ld %s hardware errors detected in %s, instance: %d, memory block: %s\n",
3939 						 err_cnt, err_type_name,
3940 						 reg_list[i].block_name,
3941 						 instance, mem_list[j].name);
3942 					break;
3943 				}
3944 			}
3945 		}
3946 	}
3947 }
3948 
3949 void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev,
3950 					   const struct amdgpu_ras_err_status_reg_entry *reg_list,
3951 					   uint32_t reg_list_size,
3952 					   uint32_t instance)
3953 {
3954 	uint32_t err_status_lo_offset, err_status_hi_offset;
3955 	uint32_t i;
3956 
3957 	for (i = 0; i < reg_list_size; i++) {
3958 		err_status_lo_offset =
3959 			AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
3960 						    reg_list[i].seg_lo, reg_list[i].reg_lo);
3961 		err_status_hi_offset =
3962 			AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
3963 						    reg_list[i].seg_hi, reg_list[i].reg_hi);
3964 		WREG32(err_status_lo_offset, 0);
3965 		WREG32(err_status_hi_offset, 0);
3966 	}
3967 }
3968 
3969 int amdgpu_ras_error_data_init(struct ras_err_data *err_data)
3970 {
3971 	memset(err_data, 0, sizeof(*err_data));
3972 
3973 	INIT_LIST_HEAD(&err_data->err_node_list);
3974 
3975 	return 0;
3976 }
3977 
3978 static void amdgpu_ras_error_node_release(struct ras_err_node *err_node)
3979 {
3980 	if (!err_node)
3981 		return;
3982 
3983 	list_del(&err_node->node);
3984 	kvfree(err_node);
3985 }
3986 
3987 void amdgpu_ras_error_data_fini(struct ras_err_data *err_data)
3988 {
3989 	struct ras_err_node *err_node, *tmp;
3990 
3991 	list_for_each_entry_safe(err_node, tmp, &err_data->err_node_list, node)
3992 		amdgpu_ras_error_node_release(err_node);
3993 }
3994 
3995 static struct ras_err_node *amdgpu_ras_error_find_node_by_id(struct ras_err_data *err_data,
3996 							     struct amdgpu_smuio_mcm_config_info *mcm_info)
3997 {
3998 	struct ras_err_node *err_node;
3999 	struct amdgpu_smuio_mcm_config_info *ref_id;
4000 
4001 	if (!err_data || !mcm_info)
4002 		return NULL;
4003 
4004 	for_each_ras_error(err_node, err_data) {
4005 		ref_id = &err_node->err_info.mcm_info;
4006 
4007 		if (mcm_info->socket_id == ref_id->socket_id &&
4008 		    mcm_info->die_id == ref_id->die_id)
4009 			return err_node;
4010 	}
4011 
4012 	return NULL;
4013 }
4014 
4015 static struct ras_err_node *amdgpu_ras_error_node_new(void)
4016 {
4017 	struct ras_err_node *err_node;
4018 
4019 	err_node = kvzalloc(sizeof(*err_node), GFP_KERNEL);
4020 	if (!err_node)
4021 		return NULL;
4022 
4023 	INIT_LIST_HEAD(&err_node->node);
4024 
4025 	return err_node;
4026 }
4027 
4028 static int ras_err_info_cmp(void *priv, const struct list_head *a, const struct list_head *b)
4029 {
4030 	struct ras_err_node *nodea = container_of(a, struct ras_err_node, node);
4031 	struct ras_err_node *nodeb = container_of(b, struct ras_err_node, node);
4032 	struct amdgpu_smuio_mcm_config_info *infoa = &nodea->err_info.mcm_info;
4033 	struct amdgpu_smuio_mcm_config_info *infob = &nodeb->err_info.mcm_info;
4034 
4035 	if (unlikely(infoa->socket_id != infob->socket_id))
4036 		return infoa->socket_id - infob->socket_id;
4037 	else
4038 		return infoa->die_id - infob->die_id;
4039 
4040 	return 0;
4041 }
4042 
4043 static struct ras_err_info *amdgpu_ras_error_get_info(struct ras_err_data *err_data,
4044 				struct amdgpu_smuio_mcm_config_info *mcm_info)
4045 {
4046 	struct ras_err_node *err_node;
4047 
4048 	err_node = amdgpu_ras_error_find_node_by_id(err_data, mcm_info);
4049 	if (err_node)
4050 		return &err_node->err_info;
4051 
4052 	err_node = amdgpu_ras_error_node_new();
4053 	if (!err_node)
4054 		return NULL;
4055 
4056 	INIT_LIST_HEAD(&err_node->err_info.err_addr_list);
4057 
4058 	memcpy(&err_node->err_info.mcm_info, mcm_info, sizeof(*mcm_info));
4059 
4060 	err_data->err_list_count++;
4061 	list_add_tail(&err_node->node, &err_data->err_node_list);
4062 	list_sort(NULL, &err_data->err_node_list, ras_err_info_cmp);
4063 
4064 	return &err_node->err_info;
4065 }
4066 
4067 void amdgpu_ras_add_mca_err_addr(struct ras_err_info *err_info, struct ras_err_addr *err_addr)
4068 {
4069 	struct ras_err_addr *mca_err_addr;
4070 
4071 	mca_err_addr = kzalloc(sizeof(*mca_err_addr), GFP_KERNEL);
4072 	if (!mca_err_addr)
4073 		return;
4074 
4075 	INIT_LIST_HEAD(&mca_err_addr->node);
4076 
4077 	mca_err_addr->err_status = err_addr->err_status;
4078 	mca_err_addr->err_ipid = err_addr->err_ipid;
4079 	mca_err_addr->err_addr = err_addr->err_addr;
4080 
4081 	list_add_tail(&mca_err_addr->node, &err_info->err_addr_list);
4082 }
4083 
4084 void amdgpu_ras_del_mca_err_addr(struct ras_err_info *err_info, struct ras_err_addr *mca_err_addr)
4085 {
4086 	list_del(&mca_err_addr->node);
4087 	kfree(mca_err_addr);
4088 }
4089 
4090 int amdgpu_ras_error_statistic_ue_count(struct ras_err_data *err_data,
4091 		struct amdgpu_smuio_mcm_config_info *mcm_info,
4092 		struct ras_err_addr *err_addr, u64 count)
4093 {
4094 	struct ras_err_info *err_info;
4095 
4096 	if (!err_data || !mcm_info)
4097 		return -EINVAL;
4098 
4099 	if (!count)
4100 		return 0;
4101 
4102 	err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
4103 	if (!err_info)
4104 		return -EINVAL;
4105 
4106 	if (err_addr && err_addr->err_status)
4107 		amdgpu_ras_add_mca_err_addr(err_info, err_addr);
4108 
4109 	err_info->ue_count += count;
4110 	err_data->ue_count += count;
4111 
4112 	return 0;
4113 }
4114 
4115 int amdgpu_ras_error_statistic_ce_count(struct ras_err_data *err_data,
4116 		struct amdgpu_smuio_mcm_config_info *mcm_info,
4117 		struct ras_err_addr *err_addr, u64 count)
4118 {
4119 	struct ras_err_info *err_info;
4120 
4121 	if (!err_data || !mcm_info)
4122 		return -EINVAL;
4123 
4124 	if (!count)
4125 		return 0;
4126 
4127 	err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
4128 	if (!err_info)
4129 		return -EINVAL;
4130 
4131 	err_info->ce_count += count;
4132 	err_data->ce_count += count;
4133 
4134 	return 0;
4135 }
4136 
4137 int amdgpu_ras_error_statistic_de_count(struct ras_err_data *err_data,
4138 		struct amdgpu_smuio_mcm_config_info *mcm_info,
4139 		struct ras_err_addr *err_addr, u64 count)
4140 {
4141 	struct ras_err_info *err_info;
4142 
4143 	if (!err_data || !mcm_info)
4144 		return -EINVAL;
4145 
4146 	if (!count)
4147 		return 0;
4148 
4149 	err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
4150 	if (!err_info)
4151 		return -EINVAL;
4152 
4153 	if (err_addr && err_addr->err_status)
4154 		amdgpu_ras_add_mca_err_addr(err_info, err_addr);
4155 
4156 	err_info->de_count += count;
4157 	err_data->de_count += count;
4158 
4159 	return 0;
4160 }
4161 
4162 #define mmMP0_SMN_C2PMSG_92	0x1609C
4163 #define mmMP0_SMN_C2PMSG_126	0x160BE
4164 static void amdgpu_ras_boot_time_error_reporting(struct amdgpu_device *adev,
4165 						 u32 instance, u32 boot_error)
4166 {
4167 	u32 socket_id, aid_id, hbm_id;
4168 	u32 reg_data;
4169 	u64 reg_addr;
4170 
4171 	socket_id = AMDGPU_RAS_GPU_ERR_SOCKET_ID(boot_error);
4172 	aid_id = AMDGPU_RAS_GPU_ERR_AID_ID(boot_error);
4173 	hbm_id = AMDGPU_RAS_GPU_ERR_HBM_ID(boot_error);
4174 
4175 	/* The pattern for smn addressing in other SOC could be different from
4176 	 * the one for aqua_vanjaram. We should revisit the code if the pattern
4177 	 * is changed. In such case, replace the aqua_vanjaram implementation
4178 	 * with more common helper */
4179 	reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) +
4180 		   aqua_vanjaram_encode_ext_smn_addressing(instance);
4181 
4182 	reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
4183 	dev_err(adev->dev, "socket: %d, aid: %d, firmware boot failed, fw status is 0x%x\n",
4184 		socket_id, aid_id, reg_data);
4185 
4186 	if (AMDGPU_RAS_GPU_ERR_MEM_TRAINING(boot_error))
4187 		dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, memory training failed\n",
4188 			 socket_id, aid_id, hbm_id);
4189 
4190 	if (AMDGPU_RAS_GPU_ERR_FW_LOAD(boot_error))
4191 		dev_info(adev->dev, "socket: %d, aid: %d, firmware load failed at boot time\n",
4192 			 socket_id, aid_id);
4193 
4194 	if (AMDGPU_RAS_GPU_ERR_WAFL_LINK_TRAINING(boot_error))
4195 		dev_info(adev->dev, "socket: %d, aid: %d, wafl link training failed\n",
4196 			 socket_id, aid_id);
4197 
4198 	if (AMDGPU_RAS_GPU_ERR_XGMI_LINK_TRAINING(boot_error))
4199 		dev_info(adev->dev, "socket: %d, aid: %d, xgmi link training failed\n",
4200 			 socket_id, aid_id);
4201 
4202 	if (AMDGPU_RAS_GPU_ERR_USR_CP_LINK_TRAINING(boot_error))
4203 		dev_info(adev->dev, "socket: %d, aid: %d, usr cp link training failed\n",
4204 			 socket_id, aid_id);
4205 
4206 	if (AMDGPU_RAS_GPU_ERR_USR_DP_LINK_TRAINING(boot_error))
4207 		dev_info(adev->dev, "socket: %d, aid: %d, usr dp link training failed\n",
4208 			 socket_id, aid_id);
4209 
4210 	if (AMDGPU_RAS_GPU_ERR_HBM_MEM_TEST(boot_error))
4211 		dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, hbm memory test failed\n",
4212 			 socket_id, aid_id, hbm_id);
4213 
4214 	if (AMDGPU_RAS_GPU_ERR_HBM_BIST_TEST(boot_error))
4215 		dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, hbm bist test failed\n",
4216 			 socket_id, aid_id, hbm_id);
4217 }
4218 
4219 static int amdgpu_ras_wait_for_boot_complete(struct amdgpu_device *adev,
4220 					     u32 instance, u32 *boot_error)
4221 {
4222 	u32 reg_addr;
4223 	u32 reg_data;
4224 	int retry_loop;
4225 
4226 	reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) +
4227 		   aqua_vanjaram_encode_ext_smn_addressing(instance);
4228 
4229 	for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) {
4230 		reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
4231 		if ((reg_data & AMDGPU_RAS_BOOT_STATUS_MASK) == AMDGPU_RAS_BOOT_STEADY_STATUS) {
4232 			*boot_error = AMDGPU_RAS_BOOT_SUCEESS;
4233 			return 0;
4234 		}
4235 		msleep(1);
4236 	}
4237 
4238 	/* The pattern for smn addressing in other SOC could be different from
4239 	 * the one for aqua_vanjaram. We should revisit the code if the pattern
4240 	 * is changed. In such case, replace the aqua_vanjaram implementation
4241 	 * with more common helper */
4242 	reg_addr = (mmMP0_SMN_C2PMSG_126 << 2) +
4243 		   aqua_vanjaram_encode_ext_smn_addressing(instance);
4244 
4245 	for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) {
4246 		reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
4247 		if (AMDGPU_RAS_GPU_ERR_BOOT_STATUS(reg_data)) {
4248 			*boot_error = reg_data;
4249 			return 0;
4250 		}
4251 		msleep(1);
4252 	}
4253 
4254 	*boot_error = reg_data;
4255 	return -ETIME;
4256 }
4257 
4258 void amdgpu_ras_query_boot_status(struct amdgpu_device *adev, u32 num_instances)
4259 {
4260 	u32 boot_error = 0;
4261 	u32 i;
4262 
4263 	for (i = 0; i < num_instances; i++) {
4264 		if (amdgpu_ras_wait_for_boot_complete(adev, i, &boot_error))
4265 			amdgpu_ras_boot_time_error_reporting(adev, i, boot_error);
4266 	}
4267 }
4268