1 /* 2 * Copyright 2018 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/debugfs.h> 25 #include <linux/list.h> 26 #include <linux/module.h> 27 #include <linux/uaccess.h> 28 #include <linux/reboot.h> 29 #include <linux/syscalls.h> 30 #include <linux/pm_runtime.h> 31 #include <linux/list_sort.h> 32 33 #include "amdgpu.h" 34 #include "amdgpu_ras.h" 35 #include "amdgpu_atomfirmware.h" 36 #include "amdgpu_xgmi.h" 37 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h" 38 #include "nbio_v4_3.h" 39 #include "nbio_v7_9.h" 40 #include "atom.h" 41 #include "amdgpu_reset.h" 42 #include "amdgpu_psp.h" 43 44 #ifdef CONFIG_X86_MCE_AMD 45 #include <asm/mce.h> 46 47 static bool notifier_registered; 48 #endif 49 static const char *RAS_FS_NAME = "ras"; 50 51 const char *ras_error_string[] = { 52 "none", 53 "parity", 54 "single_correctable", 55 "multi_uncorrectable", 56 "poison", 57 }; 58 59 const char *ras_block_string[] = { 60 "umc", 61 "sdma", 62 "gfx", 63 "mmhub", 64 "athub", 65 "pcie_bif", 66 "hdp", 67 "xgmi_wafl", 68 "df", 69 "smn", 70 "sem", 71 "mp0", 72 "mp1", 73 "fuse", 74 "mca", 75 "vcn", 76 "jpeg", 77 "ih", 78 "mpio", 79 }; 80 81 const char *ras_mca_block_string[] = { 82 "mca_mp0", 83 "mca_mp1", 84 "mca_mpio", 85 "mca_iohc", 86 }; 87 88 struct amdgpu_ras_block_list { 89 /* ras block link */ 90 struct list_head node; 91 92 struct amdgpu_ras_block_object *ras_obj; 93 }; 94 95 const char *get_ras_block_str(struct ras_common_if *ras_block) 96 { 97 if (!ras_block) 98 return "NULL"; 99 100 if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT || 101 ras_block->block >= ARRAY_SIZE(ras_block_string)) 102 return "OUT OF RANGE"; 103 104 if (ras_block->block == AMDGPU_RAS_BLOCK__MCA) 105 return ras_mca_block_string[ras_block->sub_block_index]; 106 107 return ras_block_string[ras_block->block]; 108 } 109 110 #define ras_block_str(_BLOCK_) \ 111 (((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range") 112 113 #define ras_err_str(i) (ras_error_string[ffs(i)]) 114 115 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS) 116 117 /* inject address is 52 bits */ 118 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52) 119 120 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */ 121 #define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL) 122 123 #define MAX_UMC_POISON_POLLING_TIME_ASYNC 100 //ms 124 125 #define AMDGPU_RAS_RETIRE_PAGE_INTERVAL 100 //ms 126 127 enum amdgpu_ras_retire_page_reservation { 128 AMDGPU_RAS_RETIRE_PAGE_RESERVED, 129 AMDGPU_RAS_RETIRE_PAGE_PENDING, 130 AMDGPU_RAS_RETIRE_PAGE_FAULT, 131 }; 132 133 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0); 134 135 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con, 136 uint64_t addr); 137 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 138 uint64_t addr); 139 #ifdef CONFIG_X86_MCE_AMD 140 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev); 141 struct mce_notifier_adev_list { 142 struct amdgpu_device *devs[MAX_GPU_INSTANCE]; 143 int num_gpu; 144 }; 145 static struct mce_notifier_adev_list mce_adev_list; 146 #endif 147 148 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready) 149 { 150 if (adev && amdgpu_ras_get_context(adev)) 151 amdgpu_ras_get_context(adev)->error_query_ready = ready; 152 } 153 154 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev) 155 { 156 if (adev && amdgpu_ras_get_context(adev)) 157 return amdgpu_ras_get_context(adev)->error_query_ready; 158 159 return false; 160 } 161 162 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address) 163 { 164 struct ras_err_data err_data; 165 struct eeprom_table_record err_rec; 166 int ret; 167 168 if ((address >= adev->gmc.mc_vram_size) || 169 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 170 dev_warn(adev->dev, 171 "RAS WARN: input address 0x%llx is invalid.\n", 172 address); 173 return -EINVAL; 174 } 175 176 if (amdgpu_ras_check_bad_page(adev, address)) { 177 dev_warn(adev->dev, 178 "RAS WARN: 0x%llx has already been marked as bad page!\n", 179 address); 180 return 0; 181 } 182 183 ret = amdgpu_ras_error_data_init(&err_data); 184 if (ret) 185 return ret; 186 187 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record)); 188 err_data.err_addr = &err_rec; 189 amdgpu_umc_fill_error_record(&err_data, address, address, 0, 0); 190 191 if (amdgpu_bad_page_threshold != 0) { 192 amdgpu_ras_add_bad_pages(adev, err_data.err_addr, 193 err_data.err_addr_cnt); 194 amdgpu_ras_save_bad_pages(adev, NULL); 195 } 196 197 amdgpu_ras_error_data_fini(&err_data); 198 199 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n"); 200 dev_warn(adev->dev, "Clear EEPROM:\n"); 201 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n"); 202 203 return 0; 204 } 205 206 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf, 207 size_t size, loff_t *pos) 208 { 209 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private; 210 struct ras_query_if info = { 211 .head = obj->head, 212 }; 213 ssize_t s; 214 char val[128]; 215 216 if (amdgpu_ras_query_error_status(obj->adev, &info)) 217 return -EINVAL; 218 219 /* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */ 220 if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) && 221 amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) { 222 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block)) 223 dev_warn(obj->adev->dev, "Failed to reset error counter and error status"); 224 } 225 226 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n", 227 "ue", info.ue_count, 228 "ce", info.ce_count); 229 if (*pos >= s) 230 return 0; 231 232 s -= *pos; 233 s = min_t(u64, s, size); 234 235 236 if (copy_to_user(buf, &val[*pos], s)) 237 return -EINVAL; 238 239 *pos += s; 240 241 return s; 242 } 243 244 static const struct file_operations amdgpu_ras_debugfs_ops = { 245 .owner = THIS_MODULE, 246 .read = amdgpu_ras_debugfs_read, 247 .write = NULL, 248 .llseek = default_llseek 249 }; 250 251 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id) 252 { 253 int i; 254 255 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) { 256 *block_id = i; 257 if (strcmp(name, ras_block_string[i]) == 0) 258 return 0; 259 } 260 return -EINVAL; 261 } 262 263 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f, 264 const char __user *buf, size_t size, 265 loff_t *pos, struct ras_debug_if *data) 266 { 267 ssize_t s = min_t(u64, 64, size); 268 char str[65]; 269 char block_name[33]; 270 char err[9] = "ue"; 271 int op = -1; 272 int block_id; 273 uint32_t sub_block; 274 u64 address, value; 275 /* default value is 0 if the mask is not set by user */ 276 u32 instance_mask = 0; 277 278 if (*pos) 279 return -EINVAL; 280 *pos = size; 281 282 memset(str, 0, sizeof(str)); 283 memset(data, 0, sizeof(*data)); 284 285 if (copy_from_user(str, buf, s)) 286 return -EINVAL; 287 288 if (sscanf(str, "disable %32s", block_name) == 1) 289 op = 0; 290 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2) 291 op = 1; 292 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2) 293 op = 2; 294 else if (strstr(str, "retire_page") != NULL) 295 op = 3; 296 else if (str[0] && str[1] && str[2] && str[3]) 297 /* ascii string, but commands are not matched. */ 298 return -EINVAL; 299 300 if (op != -1) { 301 if (op == 3) { 302 if (sscanf(str, "%*s 0x%llx", &address) != 1 && 303 sscanf(str, "%*s %llu", &address) != 1) 304 return -EINVAL; 305 306 data->op = op; 307 data->inject.address = address; 308 309 return 0; 310 } 311 312 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id)) 313 return -EINVAL; 314 315 data->head.block = block_id; 316 /* only ue, ce and poison errors are supported */ 317 if (!memcmp("ue", err, 2)) 318 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 319 else if (!memcmp("ce", err, 2)) 320 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE; 321 else if (!memcmp("poison", err, 6)) 322 data->head.type = AMDGPU_RAS_ERROR__POISON; 323 else 324 return -EINVAL; 325 326 data->op = op; 327 328 if (op == 2) { 329 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx 0x%x", 330 &sub_block, &address, &value, &instance_mask) != 4 && 331 sscanf(str, "%*s %*s %*s %u %llu %llu %u", 332 &sub_block, &address, &value, &instance_mask) != 4 && 333 sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx", 334 &sub_block, &address, &value) != 3 && 335 sscanf(str, "%*s %*s %*s %u %llu %llu", 336 &sub_block, &address, &value) != 3) 337 return -EINVAL; 338 data->head.sub_block_index = sub_block; 339 data->inject.address = address; 340 data->inject.value = value; 341 data->inject.instance_mask = instance_mask; 342 } 343 } else { 344 if (size < sizeof(*data)) 345 return -EINVAL; 346 347 if (copy_from_user(data, buf, sizeof(*data))) 348 return -EINVAL; 349 } 350 351 return 0; 352 } 353 354 static void amdgpu_ras_instance_mask_check(struct amdgpu_device *adev, 355 struct ras_debug_if *data) 356 { 357 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1; 358 uint32_t mask, inst_mask = data->inject.instance_mask; 359 360 /* no need to set instance mask if there is only one instance */ 361 if (num_xcc <= 1 && inst_mask) { 362 data->inject.instance_mask = 0; 363 dev_dbg(adev->dev, 364 "RAS inject mask(0x%x) isn't supported and force it to 0.\n", 365 inst_mask); 366 367 return; 368 } 369 370 switch (data->head.block) { 371 case AMDGPU_RAS_BLOCK__GFX: 372 mask = GENMASK(num_xcc - 1, 0); 373 break; 374 case AMDGPU_RAS_BLOCK__SDMA: 375 mask = GENMASK(adev->sdma.num_instances - 1, 0); 376 break; 377 case AMDGPU_RAS_BLOCK__VCN: 378 case AMDGPU_RAS_BLOCK__JPEG: 379 mask = GENMASK(adev->vcn.num_vcn_inst - 1, 0); 380 break; 381 default: 382 mask = inst_mask; 383 break; 384 } 385 386 /* remove invalid bits in instance mask */ 387 data->inject.instance_mask &= mask; 388 if (inst_mask != data->inject.instance_mask) 389 dev_dbg(adev->dev, 390 "Adjust RAS inject mask 0x%x to 0x%x\n", 391 inst_mask, data->inject.instance_mask); 392 } 393 394 /** 395 * DOC: AMDGPU RAS debugfs control interface 396 * 397 * The control interface accepts struct ras_debug_if which has two members. 398 * 399 * First member: ras_debug_if::head or ras_debug_if::inject. 400 * 401 * head is used to indicate which IP block will be under control. 402 * 403 * head has four members, they are block, type, sub_block_index, name. 404 * block: which IP will be under control. 405 * type: what kind of error will be enabled/disabled/injected. 406 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA. 407 * name: the name of IP. 408 * 409 * inject has three more members than head, they are address, value and mask. 410 * As their names indicate, inject operation will write the 411 * value to the address. 412 * 413 * The second member: struct ras_debug_if::op. 414 * It has three kinds of operations. 415 * 416 * - 0: disable RAS on the block. Take ::head as its data. 417 * - 1: enable RAS on the block. Take ::head as its data. 418 * - 2: inject errors on the block. Take ::inject as its data. 419 * 420 * How to use the interface? 421 * 422 * In a program 423 * 424 * Copy the struct ras_debug_if in your code and initialize it. 425 * Write the struct to the control interface. 426 * 427 * From shell 428 * 429 * .. code-block:: bash 430 * 431 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 432 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 433 * echo "inject <block> <error> <sub-block> <address> <value> <mask>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 434 * 435 * Where N, is the card which you want to affect. 436 * 437 * "disable" requires only the block. 438 * "enable" requires the block and error type. 439 * "inject" requires the block, error type, address, and value. 440 * 441 * The block is one of: umc, sdma, gfx, etc. 442 * see ras_block_string[] for details 443 * 444 * The error type is one of: ue, ce and poison where, 445 * ue is multi-uncorrectable 446 * ce is single-correctable 447 * poison is poison 448 * 449 * The sub-block is a the sub-block index, pass 0 if there is no sub-block. 450 * The address and value are hexadecimal numbers, leading 0x is optional. 451 * The mask means instance mask, is optional, default value is 0x1. 452 * 453 * For instance, 454 * 455 * .. code-block:: bash 456 * 457 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 458 * echo inject umc ce 0 0 0 3 > /sys/kernel/debug/dri/0/ras/ras_ctrl 459 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl 460 * 461 * How to check the result of the operation? 462 * 463 * To check disable/enable, see "ras" features at, 464 * /sys/class/drm/card[0/1/2...]/device/ras/features 465 * 466 * To check inject, see the corresponding error count at, 467 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count 468 * 469 * .. note:: 470 * Operations are only allowed on blocks which are supported. 471 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask 472 * to see which blocks support RAS on a particular asic. 473 * 474 */ 475 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, 476 const char __user *buf, 477 size_t size, loff_t *pos) 478 { 479 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private; 480 struct ras_debug_if data; 481 int ret = 0; 482 483 if (!amdgpu_ras_get_error_query_ready(adev)) { 484 dev_warn(adev->dev, "RAS WARN: error injection " 485 "currently inaccessible\n"); 486 return size; 487 } 488 489 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data); 490 if (ret) 491 return ret; 492 493 if (data.op == 3) { 494 ret = amdgpu_reserve_page_direct(adev, data.inject.address); 495 if (!ret) 496 return size; 497 else 498 return ret; 499 } 500 501 if (!amdgpu_ras_is_supported(adev, data.head.block)) 502 return -EINVAL; 503 504 switch (data.op) { 505 case 0: 506 ret = amdgpu_ras_feature_enable(adev, &data.head, 0); 507 break; 508 case 1: 509 ret = amdgpu_ras_feature_enable(adev, &data.head, 1); 510 break; 511 case 2: 512 if ((data.inject.address >= adev->gmc.mc_vram_size && 513 adev->gmc.mc_vram_size) || 514 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 515 dev_warn(adev->dev, "RAS WARN: input address " 516 "0x%llx is invalid.", 517 data.inject.address); 518 ret = -EINVAL; 519 break; 520 } 521 522 /* umc ce/ue error injection for a bad page is not allowed */ 523 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) && 524 amdgpu_ras_check_bad_page(adev, data.inject.address)) { 525 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has " 526 "already been marked as bad!\n", 527 data.inject.address); 528 break; 529 } 530 531 amdgpu_ras_instance_mask_check(adev, &data); 532 533 /* data.inject.address is offset instead of absolute gpu address */ 534 ret = amdgpu_ras_error_inject(adev, &data.inject); 535 break; 536 default: 537 ret = -EINVAL; 538 break; 539 } 540 541 if (ret) 542 return ret; 543 544 return size; 545 } 546 547 /** 548 * DOC: AMDGPU RAS debugfs EEPROM table reset interface 549 * 550 * Some boards contain an EEPROM which is used to persistently store a list of 551 * bad pages which experiences ECC errors in vram. This interface provides 552 * a way to reset the EEPROM, e.g., after testing error injection. 553 * 554 * Usage: 555 * 556 * .. code-block:: bash 557 * 558 * echo 1 > ../ras/ras_eeprom_reset 559 * 560 * will reset EEPROM table to 0 entries. 561 * 562 */ 563 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, 564 const char __user *buf, 565 size_t size, loff_t *pos) 566 { 567 struct amdgpu_device *adev = 568 (struct amdgpu_device *)file_inode(f)->i_private; 569 int ret; 570 571 ret = amdgpu_ras_eeprom_reset_table( 572 &(amdgpu_ras_get_context(adev)->eeprom_control)); 573 574 if (!ret) { 575 /* Something was written to EEPROM. 576 */ 577 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS; 578 return size; 579 } else { 580 return ret; 581 } 582 } 583 584 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = { 585 .owner = THIS_MODULE, 586 .read = NULL, 587 .write = amdgpu_ras_debugfs_ctrl_write, 588 .llseek = default_llseek 589 }; 590 591 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = { 592 .owner = THIS_MODULE, 593 .read = NULL, 594 .write = amdgpu_ras_debugfs_eeprom_write, 595 .llseek = default_llseek 596 }; 597 598 /** 599 * DOC: AMDGPU RAS sysfs Error Count Interface 600 * 601 * It allows the user to read the error count for each IP block on the gpu through 602 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count 603 * 604 * It outputs the multiple lines which report the uncorrected (ue) and corrected 605 * (ce) error counts. 606 * 607 * The format of one line is below, 608 * 609 * [ce|ue]: count 610 * 611 * Example: 612 * 613 * .. code-block:: bash 614 * 615 * ue: 0 616 * ce: 1 617 * 618 */ 619 static ssize_t amdgpu_ras_sysfs_read(struct device *dev, 620 struct device_attribute *attr, char *buf) 621 { 622 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr); 623 struct ras_query_if info = { 624 .head = obj->head, 625 }; 626 627 if (!amdgpu_ras_get_error_query_ready(obj->adev)) 628 return sysfs_emit(buf, "Query currently inaccessible\n"); 629 630 if (amdgpu_ras_query_error_status(obj->adev, &info)) 631 return -EINVAL; 632 633 if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) && 634 amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) { 635 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block)) 636 dev_warn(obj->adev->dev, "Failed to reset error counter and error status"); 637 } 638 639 if (info.head.block == AMDGPU_RAS_BLOCK__UMC) 640 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count, 641 "ce", info.ce_count, "de", info.de_count); 642 else 643 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count, 644 "ce", info.ce_count); 645 } 646 647 /* obj begin */ 648 649 #define get_obj(obj) do { (obj)->use++; } while (0) 650 #define alive_obj(obj) ((obj)->use) 651 652 static inline void put_obj(struct ras_manager *obj) 653 { 654 if (obj && (--obj->use == 0)) { 655 list_del(&obj->node); 656 amdgpu_ras_error_data_fini(&obj->err_data); 657 } 658 659 if (obj && (obj->use < 0)) 660 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head)); 661 } 662 663 /* make one obj and return it. */ 664 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev, 665 struct ras_common_if *head) 666 { 667 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 668 struct ras_manager *obj; 669 670 if (!adev->ras_enabled || !con) 671 return NULL; 672 673 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 674 return NULL; 675 676 if (head->block == AMDGPU_RAS_BLOCK__MCA) { 677 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST) 678 return NULL; 679 680 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index]; 681 } else 682 obj = &con->objs[head->block]; 683 684 /* already exist. return obj? */ 685 if (alive_obj(obj)) 686 return NULL; 687 688 if (amdgpu_ras_error_data_init(&obj->err_data)) 689 return NULL; 690 691 obj->head = *head; 692 obj->adev = adev; 693 list_add(&obj->node, &con->head); 694 get_obj(obj); 695 696 return obj; 697 } 698 699 /* return an obj equal to head, or the first when head is NULL */ 700 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev, 701 struct ras_common_if *head) 702 { 703 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 704 struct ras_manager *obj; 705 int i; 706 707 if (!adev->ras_enabled || !con) 708 return NULL; 709 710 if (head) { 711 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 712 return NULL; 713 714 if (head->block == AMDGPU_RAS_BLOCK__MCA) { 715 if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST) 716 return NULL; 717 718 obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index]; 719 } else 720 obj = &con->objs[head->block]; 721 722 if (alive_obj(obj)) 723 return obj; 724 } else { 725 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) { 726 obj = &con->objs[i]; 727 if (alive_obj(obj)) 728 return obj; 729 } 730 } 731 732 return NULL; 733 } 734 /* obj end */ 735 736 /* feature ctl begin */ 737 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev, 738 struct ras_common_if *head) 739 { 740 return adev->ras_hw_enabled & BIT(head->block); 741 } 742 743 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev, 744 struct ras_common_if *head) 745 { 746 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 747 748 return con->features & BIT(head->block); 749 } 750 751 /* 752 * if obj is not created, then create one. 753 * set feature enable flag. 754 */ 755 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev, 756 struct ras_common_if *head, int enable) 757 { 758 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 759 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 760 761 /* If hardware does not support ras, then do not create obj. 762 * But if hardware support ras, we can create the obj. 763 * Ras framework checks con->hw_supported to see if it need do 764 * corresponding initialization. 765 * IP checks con->support to see if it need disable ras. 766 */ 767 if (!amdgpu_ras_is_feature_allowed(adev, head)) 768 return 0; 769 770 if (enable) { 771 if (!obj) { 772 obj = amdgpu_ras_create_obj(adev, head); 773 if (!obj) 774 return -EINVAL; 775 } else { 776 /* In case we create obj somewhere else */ 777 get_obj(obj); 778 } 779 con->features |= BIT(head->block); 780 } else { 781 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) { 782 con->features &= ~BIT(head->block); 783 put_obj(obj); 784 } 785 } 786 787 return 0; 788 } 789 790 /* wrapper of psp_ras_enable_features */ 791 int amdgpu_ras_feature_enable(struct amdgpu_device *adev, 792 struct ras_common_if *head, bool enable) 793 { 794 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 795 union ta_ras_cmd_input *info; 796 int ret; 797 798 if (!con) 799 return -EINVAL; 800 801 /* For non-gfx ip, do not enable ras feature if it is not allowed */ 802 /* For gfx ip, regardless of feature support status, */ 803 /* Force issue enable or disable ras feature commands */ 804 if (head->block != AMDGPU_RAS_BLOCK__GFX && 805 !amdgpu_ras_is_feature_allowed(adev, head)) 806 return 0; 807 808 /* Only enable gfx ras feature from host side */ 809 if (head->block == AMDGPU_RAS_BLOCK__GFX && 810 !amdgpu_sriov_vf(adev) && 811 !amdgpu_ras_intr_triggered()) { 812 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL); 813 if (!info) 814 return -ENOMEM; 815 816 if (!enable) { 817 info->disable_features = (struct ta_ras_disable_features_input) { 818 .block_id = amdgpu_ras_block_to_ta(head->block), 819 .error_type = amdgpu_ras_error_to_ta(head->type), 820 }; 821 } else { 822 info->enable_features = (struct ta_ras_enable_features_input) { 823 .block_id = amdgpu_ras_block_to_ta(head->block), 824 .error_type = amdgpu_ras_error_to_ta(head->type), 825 }; 826 } 827 828 ret = psp_ras_enable_features(&adev->psp, info, enable); 829 if (ret) { 830 dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n", 831 enable ? "enable":"disable", 832 get_ras_block_str(head), 833 amdgpu_ras_is_poison_mode_supported(adev), ret); 834 kfree(info); 835 return ret; 836 } 837 838 kfree(info); 839 } 840 841 /* setup the obj */ 842 __amdgpu_ras_feature_enable(adev, head, enable); 843 844 return 0; 845 } 846 847 /* Only used in device probe stage and called only once. */ 848 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev, 849 struct ras_common_if *head, bool enable) 850 { 851 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 852 int ret; 853 854 if (!con) 855 return -EINVAL; 856 857 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 858 if (enable) { 859 /* There is no harm to issue a ras TA cmd regardless of 860 * the currecnt ras state. 861 * If current state == target state, it will do nothing 862 * But sometimes it requests driver to reset and repost 863 * with error code -EAGAIN. 864 */ 865 ret = amdgpu_ras_feature_enable(adev, head, 1); 866 /* With old ras TA, we might fail to enable ras. 867 * Log it and just setup the object. 868 * TODO need remove this WA in the future. 869 */ 870 if (ret == -EINVAL) { 871 ret = __amdgpu_ras_feature_enable(adev, head, 1); 872 if (!ret) 873 dev_info(adev->dev, 874 "RAS INFO: %s setup object\n", 875 get_ras_block_str(head)); 876 } 877 } else { 878 /* setup the object then issue a ras TA disable cmd.*/ 879 ret = __amdgpu_ras_feature_enable(adev, head, 1); 880 if (ret) 881 return ret; 882 883 /* gfx block ras dsiable cmd must send to ras-ta */ 884 if (head->block == AMDGPU_RAS_BLOCK__GFX) 885 con->features |= BIT(head->block); 886 887 ret = amdgpu_ras_feature_enable(adev, head, 0); 888 889 /* clean gfx block ras features flag */ 890 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX) 891 con->features &= ~BIT(head->block); 892 } 893 } else 894 ret = amdgpu_ras_feature_enable(adev, head, enable); 895 896 return ret; 897 } 898 899 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev, 900 bool bypass) 901 { 902 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 903 struct ras_manager *obj, *tmp; 904 905 list_for_each_entry_safe(obj, tmp, &con->head, node) { 906 /* bypass psp. 907 * aka just release the obj and corresponding flags 908 */ 909 if (bypass) { 910 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0)) 911 break; 912 } else { 913 if (amdgpu_ras_feature_enable(adev, &obj->head, 0)) 914 break; 915 } 916 } 917 918 return con->features; 919 } 920 921 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev, 922 bool bypass) 923 { 924 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 925 int i; 926 const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE; 927 928 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) { 929 struct ras_common_if head = { 930 .block = i, 931 .type = default_ras_type, 932 .sub_block_index = 0, 933 }; 934 935 if (i == AMDGPU_RAS_BLOCK__MCA) 936 continue; 937 938 if (bypass) { 939 /* 940 * bypass psp. vbios enable ras for us. 941 * so just create the obj 942 */ 943 if (__amdgpu_ras_feature_enable(adev, &head, 1)) 944 break; 945 } else { 946 if (amdgpu_ras_feature_enable(adev, &head, 1)) 947 break; 948 } 949 } 950 951 for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) { 952 struct ras_common_if head = { 953 .block = AMDGPU_RAS_BLOCK__MCA, 954 .type = default_ras_type, 955 .sub_block_index = i, 956 }; 957 958 if (bypass) { 959 /* 960 * bypass psp. vbios enable ras for us. 961 * so just create the obj 962 */ 963 if (__amdgpu_ras_feature_enable(adev, &head, 1)) 964 break; 965 } else { 966 if (amdgpu_ras_feature_enable(adev, &head, 1)) 967 break; 968 } 969 } 970 971 return con->features; 972 } 973 /* feature ctl end */ 974 975 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj, 976 enum amdgpu_ras_block block) 977 { 978 if (!block_obj) 979 return -EINVAL; 980 981 if (block_obj->ras_comm.block == block) 982 return 0; 983 984 return -EINVAL; 985 } 986 987 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev, 988 enum amdgpu_ras_block block, uint32_t sub_block_index) 989 { 990 struct amdgpu_ras_block_list *node, *tmp; 991 struct amdgpu_ras_block_object *obj; 992 993 if (block >= AMDGPU_RAS_BLOCK__LAST) 994 return NULL; 995 996 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) { 997 if (!node->ras_obj) { 998 dev_warn(adev->dev, "Warning: abnormal ras list node.\n"); 999 continue; 1000 } 1001 1002 obj = node->ras_obj; 1003 if (obj->ras_block_match) { 1004 if (obj->ras_block_match(obj, block, sub_block_index) == 0) 1005 return obj; 1006 } else { 1007 if (amdgpu_ras_block_match_default(obj, block) == 0) 1008 return obj; 1009 } 1010 } 1011 1012 return NULL; 1013 } 1014 1015 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data) 1016 { 1017 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 1018 int ret = 0; 1019 1020 /* 1021 * choosing right query method according to 1022 * whether smu support query error information 1023 */ 1024 ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc)); 1025 if (ret == -EOPNOTSUPP) { 1026 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops && 1027 adev->umc.ras->ras_block.hw_ops->query_ras_error_count) 1028 adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data); 1029 1030 /* umc query_ras_error_address is also responsible for clearing 1031 * error status 1032 */ 1033 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops && 1034 adev->umc.ras->ras_block.hw_ops->query_ras_error_address) 1035 adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data); 1036 } else if (!ret) { 1037 if (adev->umc.ras && 1038 adev->umc.ras->ecc_info_query_ras_error_count) 1039 adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data); 1040 1041 if (adev->umc.ras && 1042 adev->umc.ras->ecc_info_query_ras_error_address) 1043 adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data); 1044 } 1045 } 1046 1047 static void amdgpu_ras_error_print_error_data(struct amdgpu_device *adev, 1048 struct ras_manager *ras_mgr, 1049 struct ras_err_data *err_data, 1050 struct ras_query_context *qctx, 1051 const char *blk_name, 1052 bool is_ue, 1053 bool is_de) 1054 { 1055 struct amdgpu_smuio_mcm_config_info *mcm_info; 1056 struct ras_err_node *err_node; 1057 struct ras_err_info *err_info; 1058 u64 event_id = qctx->event_id; 1059 1060 if (is_ue) { 1061 for_each_ras_error(err_node, err_data) { 1062 err_info = &err_node->err_info; 1063 mcm_info = &err_info->mcm_info; 1064 if (err_info->ue_count) { 1065 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, " 1066 "%lld new uncorrectable hardware errors detected in %s block\n", 1067 mcm_info->socket_id, 1068 mcm_info->die_id, 1069 err_info->ue_count, 1070 blk_name); 1071 } 1072 } 1073 1074 for_each_ras_error(err_node, &ras_mgr->err_data) { 1075 err_info = &err_node->err_info; 1076 mcm_info = &err_info->mcm_info; 1077 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, " 1078 "%lld uncorrectable hardware errors detected in total in %s block\n", 1079 mcm_info->socket_id, mcm_info->die_id, err_info->ue_count, blk_name); 1080 } 1081 1082 } else { 1083 if (is_de) { 1084 for_each_ras_error(err_node, err_data) { 1085 err_info = &err_node->err_info; 1086 mcm_info = &err_info->mcm_info; 1087 if (err_info->de_count) { 1088 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, " 1089 "%lld new deferred hardware errors detected in %s block\n", 1090 mcm_info->socket_id, 1091 mcm_info->die_id, 1092 err_info->de_count, 1093 blk_name); 1094 } 1095 } 1096 1097 for_each_ras_error(err_node, &ras_mgr->err_data) { 1098 err_info = &err_node->err_info; 1099 mcm_info = &err_info->mcm_info; 1100 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, " 1101 "%lld deferred hardware errors detected in total in %s block\n", 1102 mcm_info->socket_id, mcm_info->die_id, 1103 err_info->de_count, blk_name); 1104 } 1105 } else { 1106 for_each_ras_error(err_node, err_data) { 1107 err_info = &err_node->err_info; 1108 mcm_info = &err_info->mcm_info; 1109 if (err_info->ce_count) { 1110 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, " 1111 "%lld new correctable hardware errors detected in %s block\n", 1112 mcm_info->socket_id, 1113 mcm_info->die_id, 1114 err_info->ce_count, 1115 blk_name); 1116 } 1117 } 1118 1119 for_each_ras_error(err_node, &ras_mgr->err_data) { 1120 err_info = &err_node->err_info; 1121 mcm_info = &err_info->mcm_info; 1122 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, " 1123 "%lld correctable hardware errors detected in total in %s block\n", 1124 mcm_info->socket_id, mcm_info->die_id, 1125 err_info->ce_count, blk_name); 1126 } 1127 } 1128 } 1129 } 1130 1131 static inline bool err_data_has_source_info(struct ras_err_data *data) 1132 { 1133 return !list_empty(&data->err_node_list); 1134 } 1135 1136 static void amdgpu_ras_error_generate_report(struct amdgpu_device *adev, 1137 struct ras_query_if *query_if, 1138 struct ras_err_data *err_data, 1139 struct ras_query_context *qctx) 1140 { 1141 struct ras_manager *ras_mgr = amdgpu_ras_find_obj(adev, &query_if->head); 1142 const char *blk_name = get_ras_block_str(&query_if->head); 1143 u64 event_id = qctx->event_id; 1144 1145 if (err_data->ce_count) { 1146 if (err_data_has_source_info(err_data)) { 1147 amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx, 1148 blk_name, false, false); 1149 } else if (!adev->aid_mask && 1150 adev->smuio.funcs && 1151 adev->smuio.funcs->get_socket_id && 1152 adev->smuio.funcs->get_die_id) { 1153 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d " 1154 "%ld correctable hardware errors " 1155 "detected in %s block\n", 1156 adev->smuio.funcs->get_socket_id(adev), 1157 adev->smuio.funcs->get_die_id(adev), 1158 ras_mgr->err_data.ce_count, 1159 blk_name); 1160 } else { 1161 RAS_EVENT_LOG(adev, event_id, "%ld correctable hardware errors " 1162 "detected in %s block\n", 1163 ras_mgr->err_data.ce_count, 1164 blk_name); 1165 } 1166 } 1167 1168 if (err_data->ue_count) { 1169 if (err_data_has_source_info(err_data)) { 1170 amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx, 1171 blk_name, true, false); 1172 } else if (!adev->aid_mask && 1173 adev->smuio.funcs && 1174 adev->smuio.funcs->get_socket_id && 1175 adev->smuio.funcs->get_die_id) { 1176 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d " 1177 "%ld uncorrectable hardware errors " 1178 "detected in %s block\n", 1179 adev->smuio.funcs->get_socket_id(adev), 1180 adev->smuio.funcs->get_die_id(adev), 1181 ras_mgr->err_data.ue_count, 1182 blk_name); 1183 } else { 1184 RAS_EVENT_LOG(adev, event_id, "%ld uncorrectable hardware errors " 1185 "detected in %s block\n", 1186 ras_mgr->err_data.ue_count, 1187 blk_name); 1188 } 1189 } 1190 1191 if (err_data->de_count) { 1192 if (err_data_has_source_info(err_data)) { 1193 amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx, 1194 blk_name, false, true); 1195 } else if (!adev->aid_mask && 1196 adev->smuio.funcs && 1197 adev->smuio.funcs->get_socket_id && 1198 adev->smuio.funcs->get_die_id) { 1199 RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d " 1200 "%ld deferred hardware errors " 1201 "detected in %s block\n", 1202 adev->smuio.funcs->get_socket_id(adev), 1203 adev->smuio.funcs->get_die_id(adev), 1204 ras_mgr->err_data.de_count, 1205 blk_name); 1206 } else { 1207 RAS_EVENT_LOG(adev, event_id, "%ld deferred hardware errors " 1208 "detected in %s block\n", 1209 ras_mgr->err_data.de_count, 1210 blk_name); 1211 } 1212 } 1213 } 1214 1215 static void amdgpu_rasmgr_error_data_statistic_update(struct ras_manager *obj, struct ras_err_data *err_data) 1216 { 1217 struct ras_err_node *err_node; 1218 struct ras_err_info *err_info; 1219 1220 if (err_data_has_source_info(err_data)) { 1221 for_each_ras_error(err_node, err_data) { 1222 err_info = &err_node->err_info; 1223 amdgpu_ras_error_statistic_de_count(&obj->err_data, 1224 &err_info->mcm_info, NULL, err_info->de_count); 1225 amdgpu_ras_error_statistic_ce_count(&obj->err_data, 1226 &err_info->mcm_info, NULL, err_info->ce_count); 1227 amdgpu_ras_error_statistic_ue_count(&obj->err_data, 1228 &err_info->mcm_info, NULL, err_info->ue_count); 1229 } 1230 } else { 1231 /* for legacy asic path which doesn't has error source info */ 1232 obj->err_data.ue_count += err_data->ue_count; 1233 obj->err_data.ce_count += err_data->ce_count; 1234 obj->err_data.de_count += err_data->de_count; 1235 } 1236 } 1237 1238 static struct ras_manager *get_ras_manager(struct amdgpu_device *adev, enum amdgpu_ras_block blk) 1239 { 1240 struct ras_common_if head; 1241 1242 memset(&head, 0, sizeof(head)); 1243 head.block = blk; 1244 1245 return amdgpu_ras_find_obj(adev, &head); 1246 } 1247 1248 int amdgpu_ras_bind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk, 1249 const struct aca_info *aca_info, void *data) 1250 { 1251 struct ras_manager *obj; 1252 1253 /* in resume phase, no need to create aca fs node */ 1254 if (adev->in_suspend || amdgpu_in_reset(adev)) 1255 return 0; 1256 1257 obj = get_ras_manager(adev, blk); 1258 if (!obj) 1259 return -EINVAL; 1260 1261 return amdgpu_aca_add_handle(adev, &obj->aca_handle, ras_block_str(blk), aca_info, data); 1262 } 1263 1264 int amdgpu_ras_unbind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk) 1265 { 1266 struct ras_manager *obj; 1267 1268 obj = get_ras_manager(adev, blk); 1269 if (!obj) 1270 return -EINVAL; 1271 1272 amdgpu_aca_remove_handle(&obj->aca_handle); 1273 1274 return 0; 1275 } 1276 1277 static int amdgpu_aca_log_ras_error_data(struct amdgpu_device *adev, enum amdgpu_ras_block blk, 1278 enum aca_error_type type, struct ras_err_data *err_data, 1279 struct ras_query_context *qctx) 1280 { 1281 struct ras_manager *obj; 1282 1283 obj = get_ras_manager(adev, blk); 1284 if (!obj) 1285 return -EINVAL; 1286 1287 return amdgpu_aca_get_error_data(adev, &obj->aca_handle, type, err_data, qctx); 1288 } 1289 1290 ssize_t amdgpu_ras_aca_sysfs_read(struct device *dev, struct device_attribute *attr, 1291 struct aca_handle *handle, char *buf, void *data) 1292 { 1293 struct ras_manager *obj = container_of(handle, struct ras_manager, aca_handle); 1294 struct ras_query_if info = { 1295 .head = obj->head, 1296 }; 1297 1298 if (amdgpu_ras_query_error_status(obj->adev, &info)) 1299 return -EINVAL; 1300 1301 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count, 1302 "ce", info.ce_count, "de", info.ue_count); 1303 } 1304 1305 static int amdgpu_ras_query_error_status_helper(struct amdgpu_device *adev, 1306 struct ras_query_if *info, 1307 struct ras_err_data *err_data, 1308 struct ras_query_context *qctx, 1309 unsigned int error_query_mode) 1310 { 1311 enum amdgpu_ras_block blk = info ? info->head.block : AMDGPU_RAS_BLOCK_COUNT; 1312 struct amdgpu_ras_block_object *block_obj = NULL; 1313 int ret; 1314 1315 if (blk == AMDGPU_RAS_BLOCK_COUNT) 1316 return -EINVAL; 1317 1318 if (error_query_mode == AMDGPU_RAS_INVALID_ERROR_QUERY) 1319 return -EINVAL; 1320 1321 if (error_query_mode == AMDGPU_RAS_DIRECT_ERROR_QUERY) { 1322 if (info->head.block == AMDGPU_RAS_BLOCK__UMC) { 1323 amdgpu_ras_get_ecc_info(adev, err_data); 1324 } else { 1325 block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0); 1326 if (!block_obj || !block_obj->hw_ops) { 1327 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 1328 get_ras_block_str(&info->head)); 1329 return -EINVAL; 1330 } 1331 1332 if (block_obj->hw_ops->query_ras_error_count) 1333 block_obj->hw_ops->query_ras_error_count(adev, err_data); 1334 1335 if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) || 1336 (info->head.block == AMDGPU_RAS_BLOCK__GFX) || 1337 (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) { 1338 if (block_obj->hw_ops->query_ras_error_status) 1339 block_obj->hw_ops->query_ras_error_status(adev); 1340 } 1341 } 1342 } else { 1343 if (amdgpu_aca_is_enabled(adev)) { 1344 ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_UE, err_data, qctx); 1345 if (ret) 1346 return ret; 1347 1348 ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_CE, err_data, qctx); 1349 if (ret) 1350 return ret; 1351 1352 ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_DEFERRED, err_data, qctx); 1353 if (ret) 1354 return ret; 1355 } else { 1356 /* FIXME: add code to check return value later */ 1357 amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_UE, err_data, qctx); 1358 amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_CE, err_data, qctx); 1359 } 1360 } 1361 1362 return 0; 1363 } 1364 1365 /* query/inject/cure begin */ 1366 int amdgpu_ras_query_error_status(struct amdgpu_device *adev, struct ras_query_if *info) 1367 { 1368 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1369 struct ras_err_data err_data; 1370 struct ras_query_context qctx; 1371 unsigned int error_query_mode; 1372 int ret; 1373 1374 if (!obj) 1375 return -EINVAL; 1376 1377 ret = amdgpu_ras_error_data_init(&err_data); 1378 if (ret) 1379 return ret; 1380 1381 if (!amdgpu_ras_get_error_query_mode(adev, &error_query_mode)) 1382 return -EINVAL; 1383 1384 memset(&qctx, 0, sizeof(qctx)); 1385 qctx.event_id = amdgpu_ras_acquire_event_id(adev, amdgpu_ras_intr_triggered() ? 1386 RAS_EVENT_TYPE_ISR : RAS_EVENT_TYPE_INVALID); 1387 ret = amdgpu_ras_query_error_status_helper(adev, info, 1388 &err_data, 1389 &qctx, 1390 error_query_mode); 1391 if (ret) 1392 goto out_fini_err_data; 1393 1394 amdgpu_rasmgr_error_data_statistic_update(obj, &err_data); 1395 1396 info->ue_count = obj->err_data.ue_count; 1397 info->ce_count = obj->err_data.ce_count; 1398 info->de_count = obj->err_data.de_count; 1399 1400 amdgpu_ras_error_generate_report(adev, info, &err_data, &qctx); 1401 1402 out_fini_err_data: 1403 amdgpu_ras_error_data_fini(&err_data); 1404 1405 return ret; 1406 } 1407 1408 int amdgpu_ras_reset_error_count(struct amdgpu_device *adev, 1409 enum amdgpu_ras_block block) 1410 { 1411 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0); 1412 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 1413 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs; 1414 const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs; 1415 struct amdgpu_hive_info *hive; 1416 int hive_ras_recovery = 0; 1417 1418 if (!block_obj || !block_obj->hw_ops) { 1419 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 1420 ras_block_str(block)); 1421 return -EOPNOTSUPP; 1422 } 1423 1424 if (!amdgpu_ras_is_supported(adev, block) || 1425 !amdgpu_ras_get_aca_debug_mode(adev)) 1426 return -EOPNOTSUPP; 1427 1428 hive = amdgpu_get_xgmi_hive(adev); 1429 if (hive) { 1430 hive_ras_recovery = atomic_read(&hive->ras_recovery); 1431 amdgpu_put_xgmi_hive(hive); 1432 } 1433 1434 /* skip ras error reset in gpu reset */ 1435 if ((amdgpu_in_reset(adev) || atomic_read(&ras->in_recovery) || 1436 hive_ras_recovery) && 1437 ((smu_funcs && smu_funcs->set_debug_mode) || 1438 (mca_funcs && mca_funcs->mca_set_debug_mode))) 1439 return -EOPNOTSUPP; 1440 1441 if (block_obj->hw_ops->reset_ras_error_count) 1442 block_obj->hw_ops->reset_ras_error_count(adev); 1443 1444 return 0; 1445 } 1446 1447 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev, 1448 enum amdgpu_ras_block block) 1449 { 1450 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0); 1451 1452 if (amdgpu_ras_reset_error_count(adev, block) == -EOPNOTSUPP) 1453 return 0; 1454 1455 if ((block == AMDGPU_RAS_BLOCK__GFX) || 1456 (block == AMDGPU_RAS_BLOCK__MMHUB)) { 1457 if (block_obj->hw_ops->reset_ras_error_status) 1458 block_obj->hw_ops->reset_ras_error_status(adev); 1459 } 1460 1461 return 0; 1462 } 1463 1464 /* wrapper of psp_ras_trigger_error */ 1465 int amdgpu_ras_error_inject(struct amdgpu_device *adev, 1466 struct ras_inject_if *info) 1467 { 1468 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1469 struct ta_ras_trigger_error_input block_info = { 1470 .block_id = amdgpu_ras_block_to_ta(info->head.block), 1471 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type), 1472 .sub_block_index = info->head.sub_block_index, 1473 .address = info->address, 1474 .value = info->value, 1475 }; 1476 int ret = -EINVAL; 1477 struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, 1478 info->head.block, 1479 info->head.sub_block_index); 1480 1481 /* inject on guest isn't allowed, return success directly */ 1482 if (amdgpu_sriov_vf(adev)) 1483 return 0; 1484 1485 if (!obj) 1486 return -EINVAL; 1487 1488 if (!block_obj || !block_obj->hw_ops) { 1489 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 1490 get_ras_block_str(&info->head)); 1491 return -EINVAL; 1492 } 1493 1494 /* Calculate XGMI relative offset */ 1495 if (adev->gmc.xgmi.num_physical_nodes > 1 && 1496 info->head.block != AMDGPU_RAS_BLOCK__GFX) { 1497 block_info.address = 1498 amdgpu_xgmi_get_relative_phy_addr(adev, 1499 block_info.address); 1500 } 1501 1502 if (block_obj->hw_ops->ras_error_inject) { 1503 if (info->head.block == AMDGPU_RAS_BLOCK__GFX) 1504 ret = block_obj->hw_ops->ras_error_inject(adev, info, info->instance_mask); 1505 else /* Special ras_error_inject is defined (e.g: xgmi) */ 1506 ret = block_obj->hw_ops->ras_error_inject(adev, &block_info, 1507 info->instance_mask); 1508 } else { 1509 /* default path */ 1510 ret = psp_ras_trigger_error(&adev->psp, &block_info, info->instance_mask); 1511 } 1512 1513 if (ret) 1514 dev_err(adev->dev, "ras inject %s failed %d\n", 1515 get_ras_block_str(&info->head), ret); 1516 1517 return ret; 1518 } 1519 1520 /** 1521 * amdgpu_ras_query_error_count_helper -- Get error counter for specific IP 1522 * @adev: pointer to AMD GPU device 1523 * @ce_count: pointer to an integer to be set to the count of correctible errors. 1524 * @ue_count: pointer to an integer to be set to the count of uncorrectible errors. 1525 * @query_info: pointer to ras_query_if 1526 * 1527 * Return 0 for query success or do nothing, otherwise return an error 1528 * on failures 1529 */ 1530 static int amdgpu_ras_query_error_count_helper(struct amdgpu_device *adev, 1531 unsigned long *ce_count, 1532 unsigned long *ue_count, 1533 struct ras_query_if *query_info) 1534 { 1535 int ret; 1536 1537 if (!query_info) 1538 /* do nothing if query_info is not specified */ 1539 return 0; 1540 1541 ret = amdgpu_ras_query_error_status(adev, query_info); 1542 if (ret) 1543 return ret; 1544 1545 *ce_count += query_info->ce_count; 1546 *ue_count += query_info->ue_count; 1547 1548 /* some hardware/IP supports read to clear 1549 * no need to explictly reset the err status after the query call */ 1550 if (amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) && 1551 amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) { 1552 if (amdgpu_ras_reset_error_status(adev, query_info->head.block)) 1553 dev_warn(adev->dev, 1554 "Failed to reset error counter and error status\n"); 1555 } 1556 1557 return 0; 1558 } 1559 1560 /** 1561 * amdgpu_ras_query_error_count -- Get error counts of all IPs or specific IP 1562 * @adev: pointer to AMD GPU device 1563 * @ce_count: pointer to an integer to be set to the count of correctible errors. 1564 * @ue_count: pointer to an integer to be set to the count of uncorrectible 1565 * errors. 1566 * @query_info: pointer to ras_query_if if the query request is only for 1567 * specific ip block; if info is NULL, then the qurey request is for 1568 * all the ip blocks that support query ras error counters/status 1569 * 1570 * If set, @ce_count or @ue_count, count and return the corresponding 1571 * error counts in those integer pointers. Return 0 if the device 1572 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS. 1573 */ 1574 int amdgpu_ras_query_error_count(struct amdgpu_device *adev, 1575 unsigned long *ce_count, 1576 unsigned long *ue_count, 1577 struct ras_query_if *query_info) 1578 { 1579 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1580 struct ras_manager *obj; 1581 unsigned long ce, ue; 1582 int ret; 1583 1584 if (!adev->ras_enabled || !con) 1585 return -EOPNOTSUPP; 1586 1587 /* Don't count since no reporting. 1588 */ 1589 if (!ce_count && !ue_count) 1590 return 0; 1591 1592 ce = 0; 1593 ue = 0; 1594 if (!query_info) { 1595 /* query all the ip blocks that support ras query interface */ 1596 list_for_each_entry(obj, &con->head, node) { 1597 struct ras_query_if info = { 1598 .head = obj->head, 1599 }; 1600 1601 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, &info); 1602 } 1603 } else { 1604 /* query specific ip block */ 1605 ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, query_info); 1606 } 1607 1608 if (ret) 1609 return ret; 1610 1611 if (ce_count) 1612 *ce_count = ce; 1613 1614 if (ue_count) 1615 *ue_count = ue; 1616 1617 return 0; 1618 } 1619 /* query/inject/cure end */ 1620 1621 1622 /* sysfs begin */ 1623 1624 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 1625 struct ras_badpage **bps, unsigned int *count); 1626 1627 static char *amdgpu_ras_badpage_flags_str(unsigned int flags) 1628 { 1629 switch (flags) { 1630 case AMDGPU_RAS_RETIRE_PAGE_RESERVED: 1631 return "R"; 1632 case AMDGPU_RAS_RETIRE_PAGE_PENDING: 1633 return "P"; 1634 case AMDGPU_RAS_RETIRE_PAGE_FAULT: 1635 default: 1636 return "F"; 1637 } 1638 } 1639 1640 /** 1641 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface 1642 * 1643 * It allows user to read the bad pages of vram on the gpu through 1644 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages 1645 * 1646 * It outputs multiple lines, and each line stands for one gpu page. 1647 * 1648 * The format of one line is below, 1649 * gpu pfn : gpu page size : flags 1650 * 1651 * gpu pfn and gpu page size are printed in hex format. 1652 * flags can be one of below character, 1653 * 1654 * R: reserved, this gpu page is reserved and not able to use. 1655 * 1656 * P: pending for reserve, this gpu page is marked as bad, will be reserved 1657 * in next window of page_reserve. 1658 * 1659 * F: unable to reserve. this gpu page can't be reserved due to some reasons. 1660 * 1661 * Examples: 1662 * 1663 * .. code-block:: bash 1664 * 1665 * 0x00000001 : 0x00001000 : R 1666 * 0x00000002 : 0x00001000 : P 1667 * 1668 */ 1669 1670 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f, 1671 struct kobject *kobj, struct bin_attribute *attr, 1672 char *buf, loff_t ppos, size_t count) 1673 { 1674 struct amdgpu_ras *con = 1675 container_of(attr, struct amdgpu_ras, badpages_attr); 1676 struct amdgpu_device *adev = con->adev; 1677 const unsigned int element_size = 1678 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1; 1679 unsigned int start = div64_ul(ppos + element_size - 1, element_size); 1680 unsigned int end = div64_ul(ppos + count - 1, element_size); 1681 ssize_t s = 0; 1682 struct ras_badpage *bps = NULL; 1683 unsigned int bps_count = 0; 1684 1685 memset(buf, 0, count); 1686 1687 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count)) 1688 return 0; 1689 1690 for (; start < end && start < bps_count; start++) 1691 s += scnprintf(&buf[s], element_size + 1, 1692 "0x%08x : 0x%08x : %1s\n", 1693 bps[start].bp, 1694 bps[start].size, 1695 amdgpu_ras_badpage_flags_str(bps[start].flags)); 1696 1697 kfree(bps); 1698 1699 return s; 1700 } 1701 1702 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev, 1703 struct device_attribute *attr, char *buf) 1704 { 1705 struct amdgpu_ras *con = 1706 container_of(attr, struct amdgpu_ras, features_attr); 1707 1708 return sysfs_emit(buf, "feature mask: 0x%x\n", con->features); 1709 } 1710 1711 static ssize_t amdgpu_ras_sysfs_version_show(struct device *dev, 1712 struct device_attribute *attr, char *buf) 1713 { 1714 struct amdgpu_ras *con = 1715 container_of(attr, struct amdgpu_ras, version_attr); 1716 return sysfs_emit(buf, "table version: 0x%x\n", con->eeprom_control.tbl_hdr.version); 1717 } 1718 1719 static ssize_t amdgpu_ras_sysfs_schema_show(struct device *dev, 1720 struct device_attribute *attr, char *buf) 1721 { 1722 struct amdgpu_ras *con = 1723 container_of(attr, struct amdgpu_ras, schema_attr); 1724 return sysfs_emit(buf, "schema: 0x%x\n", con->schema); 1725 } 1726 1727 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev) 1728 { 1729 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1730 1731 if (adev->dev->kobj.sd) 1732 sysfs_remove_file_from_group(&adev->dev->kobj, 1733 &con->badpages_attr.attr, 1734 RAS_FS_NAME); 1735 } 1736 1737 static int amdgpu_ras_sysfs_remove_dev_attr_node(struct amdgpu_device *adev) 1738 { 1739 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1740 struct attribute *attrs[] = { 1741 &con->features_attr.attr, 1742 &con->version_attr.attr, 1743 &con->schema_attr.attr, 1744 NULL 1745 }; 1746 struct attribute_group group = { 1747 .name = RAS_FS_NAME, 1748 .attrs = attrs, 1749 }; 1750 1751 if (adev->dev->kobj.sd) 1752 sysfs_remove_group(&adev->dev->kobj, &group); 1753 1754 return 0; 1755 } 1756 1757 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev, 1758 struct ras_common_if *head) 1759 { 1760 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1761 1762 if (!obj || obj->attr_inuse) 1763 return -EINVAL; 1764 1765 get_obj(obj); 1766 1767 snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name), 1768 "%s_err_count", head->name); 1769 1770 obj->sysfs_attr = (struct device_attribute){ 1771 .attr = { 1772 .name = obj->fs_data.sysfs_name, 1773 .mode = S_IRUGO, 1774 }, 1775 .show = amdgpu_ras_sysfs_read, 1776 }; 1777 sysfs_attr_init(&obj->sysfs_attr.attr); 1778 1779 if (sysfs_add_file_to_group(&adev->dev->kobj, 1780 &obj->sysfs_attr.attr, 1781 RAS_FS_NAME)) { 1782 put_obj(obj); 1783 return -EINVAL; 1784 } 1785 1786 obj->attr_inuse = 1; 1787 1788 return 0; 1789 } 1790 1791 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev, 1792 struct ras_common_if *head) 1793 { 1794 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1795 1796 if (!obj || !obj->attr_inuse) 1797 return -EINVAL; 1798 1799 if (adev->dev->kobj.sd) 1800 sysfs_remove_file_from_group(&adev->dev->kobj, 1801 &obj->sysfs_attr.attr, 1802 RAS_FS_NAME); 1803 obj->attr_inuse = 0; 1804 put_obj(obj); 1805 1806 return 0; 1807 } 1808 1809 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev) 1810 { 1811 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1812 struct ras_manager *obj, *tmp; 1813 1814 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1815 amdgpu_ras_sysfs_remove(adev, &obj->head); 1816 } 1817 1818 if (amdgpu_bad_page_threshold != 0) 1819 amdgpu_ras_sysfs_remove_bad_page_node(adev); 1820 1821 amdgpu_ras_sysfs_remove_dev_attr_node(adev); 1822 1823 return 0; 1824 } 1825 /* sysfs end */ 1826 1827 /** 1828 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors 1829 * 1830 * Normally when there is an uncorrectable error, the driver will reset 1831 * the GPU to recover. However, in the event of an unrecoverable error, 1832 * the driver provides an interface to reboot the system automatically 1833 * in that event. 1834 * 1835 * The following file in debugfs provides that interface: 1836 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot 1837 * 1838 * Usage: 1839 * 1840 * .. code-block:: bash 1841 * 1842 * echo true > .../ras/auto_reboot 1843 * 1844 */ 1845 /* debugfs begin */ 1846 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev) 1847 { 1848 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1849 struct amdgpu_ras_eeprom_control *eeprom = &con->eeprom_control; 1850 struct drm_minor *minor = adev_to_drm(adev)->primary; 1851 struct dentry *dir; 1852 1853 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root); 1854 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev, 1855 &amdgpu_ras_debugfs_ctrl_ops); 1856 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev, 1857 &amdgpu_ras_debugfs_eeprom_ops); 1858 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir, 1859 &con->bad_page_cnt_threshold); 1860 debugfs_create_u32("ras_num_recs", 0444, dir, &eeprom->ras_num_recs); 1861 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled); 1862 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled); 1863 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev, 1864 &amdgpu_ras_debugfs_eeprom_size_ops); 1865 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table", 1866 S_IRUGO, dir, adev, 1867 &amdgpu_ras_debugfs_eeprom_table_ops); 1868 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control); 1869 1870 /* 1871 * After one uncorrectable error happens, usually GPU recovery will 1872 * be scheduled. But due to the known problem in GPU recovery failing 1873 * to bring GPU back, below interface provides one direct way to 1874 * user to reboot system automatically in such case within 1875 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine 1876 * will never be called. 1877 */ 1878 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot); 1879 1880 /* 1881 * User could set this not to clean up hardware's error count register 1882 * of RAS IPs during ras recovery. 1883 */ 1884 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir, 1885 &con->disable_ras_err_cnt_harvest); 1886 return dir; 1887 } 1888 1889 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev, 1890 struct ras_fs_if *head, 1891 struct dentry *dir) 1892 { 1893 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head); 1894 1895 if (!obj || !dir) 1896 return; 1897 1898 get_obj(obj); 1899 1900 memcpy(obj->fs_data.debugfs_name, 1901 head->debugfs_name, 1902 sizeof(obj->fs_data.debugfs_name)); 1903 1904 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir, 1905 obj, &amdgpu_ras_debugfs_ops); 1906 } 1907 1908 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev) 1909 { 1910 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1911 struct dentry *dir; 1912 struct ras_manager *obj; 1913 struct ras_fs_if fs_info; 1914 1915 /* 1916 * it won't be called in resume path, no need to check 1917 * suspend and gpu reset status 1918 */ 1919 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con) 1920 return; 1921 1922 dir = amdgpu_ras_debugfs_create_ctrl_node(adev); 1923 1924 list_for_each_entry(obj, &con->head, node) { 1925 if (amdgpu_ras_is_supported(adev, obj->head.block) && 1926 (obj->attr_inuse == 1)) { 1927 sprintf(fs_info.debugfs_name, "%s_err_inject", 1928 get_ras_block_str(&obj->head)); 1929 fs_info.head = obj->head; 1930 amdgpu_ras_debugfs_create(adev, &fs_info, dir); 1931 } 1932 } 1933 1934 if (amdgpu_aca_is_enabled(adev)) 1935 amdgpu_aca_smu_debugfs_init(adev, dir); 1936 else 1937 amdgpu_mca_smu_debugfs_init(adev, dir); 1938 } 1939 1940 /* debugfs end */ 1941 1942 /* ras fs */ 1943 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO, 1944 amdgpu_ras_sysfs_badpages_read, NULL, 0); 1945 static DEVICE_ATTR(features, S_IRUGO, 1946 amdgpu_ras_sysfs_features_read, NULL); 1947 static DEVICE_ATTR(version, 0444, 1948 amdgpu_ras_sysfs_version_show, NULL); 1949 static DEVICE_ATTR(schema, 0444, 1950 amdgpu_ras_sysfs_schema_show, NULL); 1951 static int amdgpu_ras_fs_init(struct amdgpu_device *adev) 1952 { 1953 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1954 struct attribute_group group = { 1955 .name = RAS_FS_NAME, 1956 }; 1957 struct attribute *attrs[] = { 1958 &con->features_attr.attr, 1959 &con->version_attr.attr, 1960 &con->schema_attr.attr, 1961 NULL 1962 }; 1963 struct bin_attribute *bin_attrs[] = { 1964 NULL, 1965 NULL, 1966 }; 1967 int r; 1968 1969 group.attrs = attrs; 1970 1971 /* add features entry */ 1972 con->features_attr = dev_attr_features; 1973 sysfs_attr_init(attrs[0]); 1974 1975 /* add version entry */ 1976 con->version_attr = dev_attr_version; 1977 sysfs_attr_init(attrs[1]); 1978 1979 /* add schema entry */ 1980 con->schema_attr = dev_attr_schema; 1981 sysfs_attr_init(attrs[2]); 1982 1983 if (amdgpu_bad_page_threshold != 0) { 1984 /* add bad_page_features entry */ 1985 bin_attr_gpu_vram_bad_pages.private = NULL; 1986 con->badpages_attr = bin_attr_gpu_vram_bad_pages; 1987 bin_attrs[0] = &con->badpages_attr; 1988 group.bin_attrs = bin_attrs; 1989 sysfs_bin_attr_init(bin_attrs[0]); 1990 } 1991 1992 r = sysfs_create_group(&adev->dev->kobj, &group); 1993 if (r) 1994 dev_err(adev->dev, "Failed to create RAS sysfs group!"); 1995 1996 return 0; 1997 } 1998 1999 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev) 2000 { 2001 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2002 struct ras_manager *con_obj, *ip_obj, *tmp; 2003 2004 if (IS_ENABLED(CONFIG_DEBUG_FS)) { 2005 list_for_each_entry_safe(con_obj, tmp, &con->head, node) { 2006 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head); 2007 if (ip_obj) 2008 put_obj(ip_obj); 2009 } 2010 } 2011 2012 amdgpu_ras_sysfs_remove_all(adev); 2013 return 0; 2014 } 2015 /* ras fs end */ 2016 2017 /* ih begin */ 2018 2019 /* For the hardware that cannot enable bif ring for both ras_controller_irq 2020 * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status 2021 * register to check whether the interrupt is triggered or not, and properly 2022 * ack the interrupt if it is there 2023 */ 2024 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev) 2025 { 2026 /* Fatal error events are handled on host side */ 2027 if (amdgpu_sriov_vf(adev)) 2028 return; 2029 2030 if (adev->nbio.ras && 2031 adev->nbio.ras->handle_ras_controller_intr_no_bifring) 2032 adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev); 2033 2034 if (adev->nbio.ras && 2035 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring) 2036 adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev); 2037 } 2038 2039 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj, 2040 struct amdgpu_iv_entry *entry) 2041 { 2042 bool poison_stat = false; 2043 struct amdgpu_device *adev = obj->adev; 2044 struct amdgpu_ras_block_object *block_obj = 2045 amdgpu_ras_get_ras_block(adev, obj->head.block, 0); 2046 2047 if (!block_obj) 2048 return; 2049 2050 /* both query_poison_status and handle_poison_consumption are optional, 2051 * but at least one of them should be implemented if we need poison 2052 * consumption handler 2053 */ 2054 if (block_obj->hw_ops && block_obj->hw_ops->query_poison_status) { 2055 poison_stat = block_obj->hw_ops->query_poison_status(adev); 2056 if (!poison_stat) { 2057 /* Not poison consumption interrupt, no need to handle it */ 2058 dev_info(adev->dev, "No RAS poison status in %s poison IH.\n", 2059 block_obj->ras_comm.name); 2060 2061 return; 2062 } 2063 } 2064 2065 amdgpu_umc_poison_handler(adev, obj->head.block, 0); 2066 2067 if (block_obj->hw_ops && block_obj->hw_ops->handle_poison_consumption) 2068 poison_stat = block_obj->hw_ops->handle_poison_consumption(adev); 2069 2070 /* gpu reset is fallback for failed and default cases */ 2071 if (poison_stat) { 2072 dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n", 2073 block_obj->ras_comm.name); 2074 amdgpu_ras_reset_gpu(adev); 2075 } else { 2076 amdgpu_gfx_poison_consumption_handler(adev, entry); 2077 } 2078 } 2079 2080 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj, 2081 struct amdgpu_iv_entry *entry) 2082 { 2083 dev_info(obj->adev->dev, 2084 "Poison is created\n"); 2085 2086 if (amdgpu_ip_version(obj->adev, UMC_HWIP, 0) >= IP_VERSION(12, 0, 0)) { 2087 struct amdgpu_ras *con = amdgpu_ras_get_context(obj->adev); 2088 2089 amdgpu_ras_put_poison_req(obj->adev, 2090 AMDGPU_RAS_BLOCK__UMC, 0, NULL, NULL, false); 2091 2092 atomic_inc(&con->page_retirement_req_cnt); 2093 2094 wake_up(&con->page_retirement_wq); 2095 } 2096 } 2097 2098 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj, 2099 struct amdgpu_iv_entry *entry) 2100 { 2101 struct ras_ih_data *data = &obj->ih_data; 2102 struct ras_err_data err_data; 2103 int ret; 2104 2105 if (!data->cb) 2106 return; 2107 2108 ret = amdgpu_ras_error_data_init(&err_data); 2109 if (ret) 2110 return; 2111 2112 /* Let IP handle its data, maybe we need get the output 2113 * from the callback to update the error type/count, etc 2114 */ 2115 ret = data->cb(obj->adev, &err_data, entry); 2116 /* ue will trigger an interrupt, and in that case 2117 * we need do a reset to recovery the whole system. 2118 * But leave IP do that recovery, here we just dispatch 2119 * the error. 2120 */ 2121 if (ret == AMDGPU_RAS_SUCCESS) { 2122 /* these counts could be left as 0 if 2123 * some blocks do not count error number 2124 */ 2125 obj->err_data.ue_count += err_data.ue_count; 2126 obj->err_data.ce_count += err_data.ce_count; 2127 obj->err_data.de_count += err_data.de_count; 2128 } 2129 2130 amdgpu_ras_error_data_fini(&err_data); 2131 } 2132 2133 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj) 2134 { 2135 struct ras_ih_data *data = &obj->ih_data; 2136 struct amdgpu_iv_entry entry; 2137 2138 while (data->rptr != data->wptr) { 2139 rmb(); 2140 memcpy(&entry, &data->ring[data->rptr], 2141 data->element_size); 2142 2143 wmb(); 2144 data->rptr = (data->aligned_element_size + 2145 data->rptr) % data->ring_size; 2146 2147 if (amdgpu_ras_is_poison_mode_supported(obj->adev)) { 2148 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC) 2149 amdgpu_ras_interrupt_poison_creation_handler(obj, &entry); 2150 else 2151 amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry); 2152 } else { 2153 if (obj->head.block == AMDGPU_RAS_BLOCK__UMC) 2154 amdgpu_ras_interrupt_umc_handler(obj, &entry); 2155 else 2156 dev_warn(obj->adev->dev, 2157 "No RAS interrupt handler for non-UMC block with poison disabled.\n"); 2158 } 2159 } 2160 } 2161 2162 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work) 2163 { 2164 struct ras_ih_data *data = 2165 container_of(work, struct ras_ih_data, ih_work); 2166 struct ras_manager *obj = 2167 container_of(data, struct ras_manager, ih_data); 2168 2169 amdgpu_ras_interrupt_handler(obj); 2170 } 2171 2172 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev, 2173 struct ras_dispatch_if *info) 2174 { 2175 struct ras_manager *obj; 2176 struct ras_ih_data *data; 2177 2178 obj = amdgpu_ras_find_obj(adev, &info->head); 2179 if (!obj) 2180 return -EINVAL; 2181 2182 data = &obj->ih_data; 2183 2184 if (data->inuse == 0) 2185 return 0; 2186 2187 /* Might be overflow... */ 2188 memcpy(&data->ring[data->wptr], info->entry, 2189 data->element_size); 2190 2191 wmb(); 2192 data->wptr = (data->aligned_element_size + 2193 data->wptr) % data->ring_size; 2194 2195 schedule_work(&data->ih_work); 2196 2197 return 0; 2198 } 2199 2200 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev, 2201 struct ras_common_if *head) 2202 { 2203 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 2204 struct ras_ih_data *data; 2205 2206 if (!obj) 2207 return -EINVAL; 2208 2209 data = &obj->ih_data; 2210 if (data->inuse == 0) 2211 return 0; 2212 2213 cancel_work_sync(&data->ih_work); 2214 2215 kfree(data->ring); 2216 memset(data, 0, sizeof(*data)); 2217 put_obj(obj); 2218 2219 return 0; 2220 } 2221 2222 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev, 2223 struct ras_common_if *head) 2224 { 2225 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 2226 struct ras_ih_data *data; 2227 struct amdgpu_ras_block_object *ras_obj; 2228 2229 if (!obj) { 2230 /* in case we registe the IH before enable ras feature */ 2231 obj = amdgpu_ras_create_obj(adev, head); 2232 if (!obj) 2233 return -EINVAL; 2234 } else 2235 get_obj(obj); 2236 2237 ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm); 2238 2239 data = &obj->ih_data; 2240 /* add the callback.etc */ 2241 *data = (struct ras_ih_data) { 2242 .inuse = 0, 2243 .cb = ras_obj->ras_cb, 2244 .element_size = sizeof(struct amdgpu_iv_entry), 2245 .rptr = 0, 2246 .wptr = 0, 2247 }; 2248 2249 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler); 2250 2251 data->aligned_element_size = ALIGN(data->element_size, 8); 2252 /* the ring can store 64 iv entries. */ 2253 data->ring_size = 64 * data->aligned_element_size; 2254 data->ring = kmalloc(data->ring_size, GFP_KERNEL); 2255 if (!data->ring) { 2256 put_obj(obj); 2257 return -ENOMEM; 2258 } 2259 2260 /* IH is ready */ 2261 data->inuse = 1; 2262 2263 return 0; 2264 } 2265 2266 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev) 2267 { 2268 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2269 struct ras_manager *obj, *tmp; 2270 2271 list_for_each_entry_safe(obj, tmp, &con->head, node) { 2272 amdgpu_ras_interrupt_remove_handler(adev, &obj->head); 2273 } 2274 2275 return 0; 2276 } 2277 /* ih end */ 2278 2279 /* traversal all IPs except NBIO to query error counter */ 2280 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev) 2281 { 2282 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2283 struct ras_manager *obj; 2284 2285 if (!adev->ras_enabled || !con) 2286 return; 2287 2288 list_for_each_entry(obj, &con->head, node) { 2289 struct ras_query_if info = { 2290 .head = obj->head, 2291 }; 2292 2293 /* 2294 * PCIE_BIF IP has one different isr by ras controller 2295 * interrupt, the specific ras counter query will be 2296 * done in that isr. So skip such block from common 2297 * sync flood interrupt isr calling. 2298 */ 2299 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF) 2300 continue; 2301 2302 /* 2303 * this is a workaround for aldebaran, skip send msg to 2304 * smu to get ecc_info table due to smu handle get ecc 2305 * info table failed temporarily. 2306 * should be removed until smu fix handle ecc_info table. 2307 */ 2308 if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) && 2309 (amdgpu_ip_version(adev, MP1_HWIP, 0) == 2310 IP_VERSION(13, 0, 2))) 2311 continue; 2312 2313 amdgpu_ras_query_error_status(adev, &info); 2314 2315 if (amdgpu_ip_version(adev, MP0_HWIP, 0) != 2316 IP_VERSION(11, 0, 2) && 2317 amdgpu_ip_version(adev, MP0_HWIP, 0) != 2318 IP_VERSION(11, 0, 4) && 2319 amdgpu_ip_version(adev, MP0_HWIP, 0) != 2320 IP_VERSION(13, 0, 0)) { 2321 if (amdgpu_ras_reset_error_status(adev, info.head.block)) 2322 dev_warn(adev->dev, "Failed to reset error counter and error status"); 2323 } 2324 } 2325 } 2326 2327 /* Parse RdRspStatus and WrRspStatus */ 2328 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev, 2329 struct ras_query_if *info) 2330 { 2331 struct amdgpu_ras_block_object *block_obj; 2332 /* 2333 * Only two block need to query read/write 2334 * RspStatus at current state 2335 */ 2336 if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) && 2337 (info->head.block != AMDGPU_RAS_BLOCK__MMHUB)) 2338 return; 2339 2340 block_obj = amdgpu_ras_get_ras_block(adev, 2341 info->head.block, 2342 info->head.sub_block_index); 2343 2344 if (!block_obj || !block_obj->hw_ops) { 2345 dev_dbg_once(adev->dev, "%s doesn't config RAS function\n", 2346 get_ras_block_str(&info->head)); 2347 return; 2348 } 2349 2350 if (block_obj->hw_ops->query_ras_error_status) 2351 block_obj->hw_ops->query_ras_error_status(adev); 2352 2353 } 2354 2355 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev) 2356 { 2357 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2358 struct ras_manager *obj; 2359 2360 if (!adev->ras_enabled || !con) 2361 return; 2362 2363 list_for_each_entry(obj, &con->head, node) { 2364 struct ras_query_if info = { 2365 .head = obj->head, 2366 }; 2367 2368 amdgpu_ras_error_status_query(adev, &info); 2369 } 2370 } 2371 2372 /* recovery begin */ 2373 2374 /* return 0 on success. 2375 * caller need free bps. 2376 */ 2377 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 2378 struct ras_badpage **bps, unsigned int *count) 2379 { 2380 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2381 struct ras_err_handler_data *data; 2382 int i = 0; 2383 int ret = 0, status; 2384 2385 if (!con || !con->eh_data || !bps || !count) 2386 return -EINVAL; 2387 2388 mutex_lock(&con->recovery_lock); 2389 data = con->eh_data; 2390 if (!data || data->count == 0) { 2391 *bps = NULL; 2392 ret = -EINVAL; 2393 goto out; 2394 } 2395 2396 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL); 2397 if (!*bps) { 2398 ret = -ENOMEM; 2399 goto out; 2400 } 2401 2402 for (; i < data->count; i++) { 2403 (*bps)[i] = (struct ras_badpage){ 2404 .bp = data->bps[i].retired_page, 2405 .size = AMDGPU_GPU_PAGE_SIZE, 2406 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED, 2407 }; 2408 status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr, 2409 data->bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT); 2410 if (status == -EBUSY) 2411 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING; 2412 else if (status == -ENOENT) 2413 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT; 2414 } 2415 2416 *count = data->count; 2417 out: 2418 mutex_unlock(&con->recovery_lock); 2419 return ret; 2420 } 2421 2422 static void amdgpu_ras_set_fed_all(struct amdgpu_device *adev, 2423 struct amdgpu_hive_info *hive, bool status) 2424 { 2425 struct amdgpu_device *tmp_adev; 2426 2427 if (hive) { 2428 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 2429 amdgpu_ras_set_fed(tmp_adev, status); 2430 } else { 2431 amdgpu_ras_set_fed(adev, status); 2432 } 2433 } 2434 2435 static void amdgpu_ras_do_recovery(struct work_struct *work) 2436 { 2437 struct amdgpu_ras *ras = 2438 container_of(work, struct amdgpu_ras, recovery_work); 2439 struct amdgpu_device *remote_adev = NULL; 2440 struct amdgpu_device *adev = ras->adev; 2441 struct list_head device_list, *device_list_handle = NULL; 2442 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 2443 2444 if (hive) { 2445 atomic_set(&hive->ras_recovery, 1); 2446 2447 /* If any device which is part of the hive received RAS fatal 2448 * error interrupt, set fatal error status on all. This 2449 * condition will need a recovery, and flag will be cleared 2450 * as part of recovery. 2451 */ 2452 list_for_each_entry(remote_adev, &hive->device_list, 2453 gmc.xgmi.head) 2454 if (amdgpu_ras_get_fed_status(remote_adev)) { 2455 amdgpu_ras_set_fed_all(adev, hive, true); 2456 break; 2457 } 2458 } 2459 if (!ras->disable_ras_err_cnt_harvest) { 2460 2461 /* Build list of devices to query RAS related errors */ 2462 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) { 2463 device_list_handle = &hive->device_list; 2464 } else { 2465 INIT_LIST_HEAD(&device_list); 2466 list_add_tail(&adev->gmc.xgmi.head, &device_list); 2467 device_list_handle = &device_list; 2468 } 2469 2470 list_for_each_entry(remote_adev, 2471 device_list_handle, gmc.xgmi.head) { 2472 amdgpu_ras_query_err_status(remote_adev); 2473 amdgpu_ras_log_on_err_counter(remote_adev); 2474 } 2475 2476 } 2477 2478 if (amdgpu_device_should_recover_gpu(ras->adev)) { 2479 struct amdgpu_reset_context reset_context; 2480 memset(&reset_context, 0, sizeof(reset_context)); 2481 2482 reset_context.method = AMD_RESET_METHOD_NONE; 2483 reset_context.reset_req_dev = adev; 2484 2485 /* Perform full reset in fatal error mode */ 2486 if (!amdgpu_ras_is_poison_mode_supported(ras->adev)) 2487 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 2488 else { 2489 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 2490 2491 if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE2_RESET) { 2492 ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE2_RESET; 2493 reset_context.method = AMD_RESET_METHOD_MODE2; 2494 } 2495 2496 /* Fatal error occurs in poison mode, mode1 reset is used to 2497 * recover gpu. 2498 */ 2499 if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE1_RESET) { 2500 ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE1_RESET; 2501 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 2502 2503 psp_fatal_error_recovery_quirk(&adev->psp); 2504 } 2505 } 2506 2507 amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context); 2508 } 2509 atomic_set(&ras->in_recovery, 0); 2510 if (hive) { 2511 atomic_set(&hive->ras_recovery, 0); 2512 amdgpu_put_xgmi_hive(hive); 2513 } 2514 } 2515 2516 /* alloc/realloc bps array */ 2517 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev, 2518 struct ras_err_handler_data *data, int pages) 2519 { 2520 unsigned int old_space = data->count + data->space_left; 2521 unsigned int new_space = old_space + pages; 2522 unsigned int align_space = ALIGN(new_space, 512); 2523 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL); 2524 2525 if (!bps) { 2526 return -ENOMEM; 2527 } 2528 2529 if (data->bps) { 2530 memcpy(bps, data->bps, 2531 data->count * sizeof(*data->bps)); 2532 kfree(data->bps); 2533 } 2534 2535 data->bps = bps; 2536 data->space_left += align_space - old_space; 2537 return 0; 2538 } 2539 2540 /* it deal with vram only. */ 2541 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev, 2542 struct eeprom_table_record *bps, int pages) 2543 { 2544 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2545 struct ras_err_handler_data *data; 2546 int ret = 0; 2547 uint32_t i; 2548 2549 if (!con || !con->eh_data || !bps || pages <= 0) 2550 return 0; 2551 2552 mutex_lock(&con->recovery_lock); 2553 data = con->eh_data; 2554 if (!data) 2555 goto out; 2556 2557 for (i = 0; i < pages; i++) { 2558 if (amdgpu_ras_check_bad_page_unlock(con, 2559 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT)) 2560 continue; 2561 2562 if (!data->space_left && 2563 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) { 2564 ret = -ENOMEM; 2565 goto out; 2566 } 2567 2568 amdgpu_ras_reserve_page(adev, bps[i].retired_page); 2569 2570 memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps)); 2571 data->count++; 2572 data->space_left--; 2573 } 2574 out: 2575 mutex_unlock(&con->recovery_lock); 2576 2577 return ret; 2578 } 2579 2580 /* 2581 * write error record array to eeprom, the function should be 2582 * protected by recovery_lock 2583 * new_cnt: new added UE count, excluding reserved bad pages, can be NULL 2584 */ 2585 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev, 2586 unsigned long *new_cnt) 2587 { 2588 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2589 struct ras_err_handler_data *data; 2590 struct amdgpu_ras_eeprom_control *control; 2591 int save_count; 2592 2593 if (!con || !con->eh_data) { 2594 if (new_cnt) 2595 *new_cnt = 0; 2596 2597 return 0; 2598 } 2599 2600 mutex_lock(&con->recovery_lock); 2601 control = &con->eeprom_control; 2602 data = con->eh_data; 2603 save_count = data->count - control->ras_num_recs; 2604 mutex_unlock(&con->recovery_lock); 2605 2606 if (new_cnt) 2607 *new_cnt = save_count / adev->umc.retire_unit; 2608 2609 /* only new entries are saved */ 2610 if (save_count > 0) { 2611 if (amdgpu_ras_eeprom_append(control, 2612 &data->bps[control->ras_num_recs], 2613 save_count)) { 2614 dev_err(adev->dev, "Failed to save EEPROM table data!"); 2615 return -EIO; 2616 } 2617 2618 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count); 2619 } 2620 2621 return 0; 2622 } 2623 2624 /* 2625 * read error record array in eeprom and reserve enough space for 2626 * storing new bad pages 2627 */ 2628 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev) 2629 { 2630 struct amdgpu_ras_eeprom_control *control = 2631 &adev->psp.ras_context.ras->eeprom_control; 2632 struct eeprom_table_record *bps; 2633 int ret; 2634 2635 /* no bad page record, skip eeprom access */ 2636 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0) 2637 return 0; 2638 2639 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL); 2640 if (!bps) 2641 return -ENOMEM; 2642 2643 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs); 2644 if (ret) 2645 dev_err(adev->dev, "Failed to load EEPROM table records!"); 2646 else 2647 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs); 2648 2649 kfree(bps); 2650 return ret; 2651 } 2652 2653 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con, 2654 uint64_t addr) 2655 { 2656 struct ras_err_handler_data *data = con->eh_data; 2657 int i; 2658 2659 addr >>= AMDGPU_GPU_PAGE_SHIFT; 2660 for (i = 0; i < data->count; i++) 2661 if (addr == data->bps[i].retired_page) 2662 return true; 2663 2664 return false; 2665 } 2666 2667 /* 2668 * check if an address belongs to bad page 2669 * 2670 * Note: this check is only for umc block 2671 */ 2672 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 2673 uint64_t addr) 2674 { 2675 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2676 bool ret = false; 2677 2678 if (!con || !con->eh_data) 2679 return ret; 2680 2681 mutex_lock(&con->recovery_lock); 2682 ret = amdgpu_ras_check_bad_page_unlock(con, addr); 2683 mutex_unlock(&con->recovery_lock); 2684 return ret; 2685 } 2686 2687 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev, 2688 uint32_t max_count) 2689 { 2690 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2691 2692 /* 2693 * Justification of value bad_page_cnt_threshold in ras structure 2694 * 2695 * Generally, 0 <= amdgpu_bad_page_threshold <= max record length 2696 * in eeprom or amdgpu_bad_page_threshold == -2, introduce two 2697 * scenarios accordingly. 2698 * 2699 * Bad page retirement enablement: 2700 * - If amdgpu_bad_page_threshold = -2, 2701 * bad_page_cnt_threshold = typical value by formula. 2702 * 2703 * - When the value from user is 0 < amdgpu_bad_page_threshold < 2704 * max record length in eeprom, use it directly. 2705 * 2706 * Bad page retirement disablement: 2707 * - If amdgpu_bad_page_threshold = 0, bad page retirement 2708 * functionality is disabled, and bad_page_cnt_threshold will 2709 * take no effect. 2710 */ 2711 2712 if (amdgpu_bad_page_threshold < 0) { 2713 u64 val = adev->gmc.mc_vram_size; 2714 2715 do_div(val, RAS_BAD_PAGE_COVER); 2716 con->bad_page_cnt_threshold = min(lower_32_bits(val), 2717 max_count); 2718 } else { 2719 con->bad_page_cnt_threshold = min_t(int, max_count, 2720 amdgpu_bad_page_threshold); 2721 } 2722 } 2723 2724 int amdgpu_ras_put_poison_req(struct amdgpu_device *adev, 2725 enum amdgpu_ras_block block, uint16_t pasid, 2726 pasid_notify pasid_fn, void *data, uint32_t reset) 2727 { 2728 int ret = 0; 2729 struct ras_poison_msg poison_msg; 2730 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2731 2732 memset(&poison_msg, 0, sizeof(poison_msg)); 2733 poison_msg.block = block; 2734 poison_msg.pasid = pasid; 2735 poison_msg.reset = reset; 2736 poison_msg.pasid_fn = pasid_fn; 2737 poison_msg.data = data; 2738 2739 ret = kfifo_put(&con->poison_fifo, poison_msg); 2740 if (!ret) { 2741 dev_err(adev->dev, "Poison message fifo is full!\n"); 2742 return -ENOSPC; 2743 } 2744 2745 return 0; 2746 } 2747 2748 static int amdgpu_ras_get_poison_req(struct amdgpu_device *adev, 2749 struct ras_poison_msg *poison_msg) 2750 { 2751 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2752 2753 return kfifo_get(&con->poison_fifo, poison_msg); 2754 } 2755 2756 static void amdgpu_ras_ecc_log_init(struct ras_ecc_log_info *ecc_log) 2757 { 2758 mutex_init(&ecc_log->lock); 2759 2760 /* Set any value as siphash key */ 2761 memset(&ecc_log->ecc_key, 0xad, sizeof(ecc_log->ecc_key)); 2762 2763 INIT_RADIX_TREE(&ecc_log->de_page_tree, GFP_KERNEL); 2764 ecc_log->de_updated = false; 2765 } 2766 2767 static void amdgpu_ras_ecc_log_fini(struct ras_ecc_log_info *ecc_log) 2768 { 2769 struct radix_tree_iter iter; 2770 void __rcu **slot; 2771 struct ras_ecc_err *ecc_err; 2772 2773 mutex_lock(&ecc_log->lock); 2774 radix_tree_for_each_slot(slot, &ecc_log->de_page_tree, &iter, 0) { 2775 ecc_err = radix_tree_deref_slot(slot); 2776 kfree(ecc_err->err_pages.pfn); 2777 kfree(ecc_err); 2778 radix_tree_iter_delete(&ecc_log->de_page_tree, &iter, slot); 2779 } 2780 mutex_unlock(&ecc_log->lock); 2781 2782 mutex_destroy(&ecc_log->lock); 2783 ecc_log->de_updated = false; 2784 } 2785 2786 static void amdgpu_ras_do_page_retirement(struct work_struct *work) 2787 { 2788 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras, 2789 page_retirement_dwork.work); 2790 struct amdgpu_device *adev = con->adev; 2791 struct ras_err_data err_data; 2792 2793 if (amdgpu_in_reset(adev) || atomic_read(&con->in_recovery)) 2794 return; 2795 2796 amdgpu_ras_error_data_init(&err_data); 2797 2798 amdgpu_umc_handle_bad_pages(adev, &err_data); 2799 2800 amdgpu_ras_error_data_fini(&err_data); 2801 2802 mutex_lock(&con->umc_ecc_log.lock); 2803 if (radix_tree_tagged(&con->umc_ecc_log.de_page_tree, 2804 UMC_ECC_NEW_DETECTED_TAG)) 2805 schedule_delayed_work(&con->page_retirement_dwork, 2806 msecs_to_jiffies(AMDGPU_RAS_RETIRE_PAGE_INTERVAL)); 2807 mutex_unlock(&con->umc_ecc_log.lock); 2808 } 2809 2810 static void amdgpu_ras_poison_creation_handler(struct amdgpu_device *adev, 2811 uint32_t timeout_ms) 2812 { 2813 int ret = 0; 2814 struct ras_ecc_log_info *ecc_log; 2815 struct ras_query_if info; 2816 uint32_t timeout = timeout_ms; 2817 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 2818 2819 memset(&info, 0, sizeof(info)); 2820 info.head.block = AMDGPU_RAS_BLOCK__UMC; 2821 2822 ecc_log = &ras->umc_ecc_log; 2823 ecc_log->de_updated = false; 2824 do { 2825 ret = amdgpu_ras_query_error_status(adev, &info); 2826 if (ret) { 2827 dev_err(adev->dev, "Failed to query ras error! ret:%d\n", ret); 2828 return; 2829 } 2830 2831 if (timeout && !ecc_log->de_updated) { 2832 msleep(1); 2833 timeout--; 2834 } 2835 } while (timeout && !ecc_log->de_updated); 2836 2837 if (timeout_ms && !timeout) { 2838 dev_warn(adev->dev, "Can't find deferred error\n"); 2839 return; 2840 } 2841 2842 if (!ret) 2843 schedule_delayed_work(&ras->page_retirement_dwork, 0); 2844 } 2845 2846 static int amdgpu_ras_poison_consumption_handler(struct amdgpu_device *adev, 2847 struct ras_poison_msg *poison_msg) 2848 { 2849 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2850 uint32_t reset = poison_msg->reset; 2851 uint16_t pasid = poison_msg->pasid; 2852 2853 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev); 2854 2855 if (poison_msg->pasid_fn) 2856 poison_msg->pasid_fn(adev, pasid, poison_msg->data); 2857 2858 if (reset) { 2859 flush_delayed_work(&con->page_retirement_dwork); 2860 2861 con->gpu_reset_flags |= reset; 2862 amdgpu_ras_reset_gpu(adev); 2863 } 2864 2865 return 0; 2866 } 2867 2868 static int amdgpu_ras_page_retirement_thread(void *param) 2869 { 2870 struct amdgpu_device *adev = (struct amdgpu_device *)param; 2871 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2872 struct ras_poison_msg poison_msg; 2873 enum amdgpu_ras_block ras_block; 2874 bool poison_creation_is_handled = false; 2875 2876 while (!kthread_should_stop()) { 2877 2878 wait_event_interruptible(con->page_retirement_wq, 2879 kthread_should_stop() || 2880 atomic_read(&con->page_retirement_req_cnt)); 2881 2882 if (kthread_should_stop()) 2883 break; 2884 2885 atomic_dec(&con->page_retirement_req_cnt); 2886 2887 if (!amdgpu_ras_get_poison_req(adev, &poison_msg)) 2888 continue; 2889 2890 ras_block = poison_msg.block; 2891 2892 dev_dbg(adev->dev, "Start processing ras block %s(%d)\n", 2893 ras_block_str(ras_block), ras_block); 2894 2895 if (ras_block == AMDGPU_RAS_BLOCK__UMC) { 2896 amdgpu_ras_poison_creation_handler(adev, 2897 MAX_UMC_POISON_POLLING_TIME_ASYNC); 2898 poison_creation_is_handled = true; 2899 } else { 2900 /* poison_creation_is_handled: 2901 * false: no poison creation interrupt, but it has poison 2902 * consumption interrupt. 2903 * true: It has poison creation interrupt at the beginning, 2904 * but it has no poison creation interrupt later. 2905 */ 2906 amdgpu_ras_poison_creation_handler(adev, 2907 poison_creation_is_handled ? 2908 0 : MAX_UMC_POISON_POLLING_TIME_ASYNC); 2909 2910 amdgpu_ras_poison_consumption_handler(adev, &poison_msg); 2911 poison_creation_is_handled = false; 2912 } 2913 } 2914 2915 return 0; 2916 } 2917 2918 int amdgpu_ras_recovery_init(struct amdgpu_device *adev) 2919 { 2920 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2921 struct ras_err_handler_data **data; 2922 u32 max_eeprom_records_count = 0; 2923 bool exc_err_limit = false; 2924 int ret; 2925 2926 if (!con || amdgpu_sriov_vf(adev)) 2927 return 0; 2928 2929 /* Allow access to RAS EEPROM via debugfs, when the ASIC 2930 * supports RAS and debugfs is enabled, but when 2931 * adev->ras_enabled is unset, i.e. when "ras_enable" 2932 * module parameter is set to 0. 2933 */ 2934 con->adev = adev; 2935 2936 if (!adev->ras_enabled) 2937 return 0; 2938 2939 data = &con->eh_data; 2940 *data = kzalloc(sizeof(**data), GFP_KERNEL); 2941 if (!*data) { 2942 ret = -ENOMEM; 2943 goto out; 2944 } 2945 2946 mutex_init(&con->recovery_lock); 2947 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery); 2948 atomic_set(&con->in_recovery, 0); 2949 con->eeprom_control.bad_channel_bitmap = 0; 2950 2951 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(&con->eeprom_control); 2952 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count); 2953 2954 /* Todo: During test the SMU might fail to read the eeprom through I2C 2955 * when the GPU is pending on XGMI reset during probe time 2956 * (Mostly after second bus reset), skip it now 2957 */ 2958 if (adev->gmc.xgmi.pending_reset) 2959 return 0; 2960 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit); 2961 /* 2962 * This calling fails when exc_err_limit is true or 2963 * ret != 0. 2964 */ 2965 if (exc_err_limit || ret) 2966 goto free; 2967 2968 if (con->eeprom_control.ras_num_recs) { 2969 ret = amdgpu_ras_load_bad_pages(adev); 2970 if (ret) 2971 goto free; 2972 2973 amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs); 2974 2975 if (con->update_channel_flag == true) { 2976 amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap); 2977 con->update_channel_flag = false; 2978 } 2979 } 2980 2981 mutex_init(&con->page_rsv_lock); 2982 INIT_KFIFO(con->poison_fifo); 2983 mutex_init(&con->page_retirement_lock); 2984 init_waitqueue_head(&con->page_retirement_wq); 2985 atomic_set(&con->page_retirement_req_cnt, 0); 2986 con->page_retirement_thread = 2987 kthread_run(amdgpu_ras_page_retirement_thread, adev, "umc_page_retirement"); 2988 if (IS_ERR(con->page_retirement_thread)) { 2989 con->page_retirement_thread = NULL; 2990 dev_warn(adev->dev, "Failed to create umc_page_retirement thread!!!\n"); 2991 } 2992 2993 INIT_DELAYED_WORK(&con->page_retirement_dwork, amdgpu_ras_do_page_retirement); 2994 amdgpu_ras_ecc_log_init(&con->umc_ecc_log); 2995 #ifdef CONFIG_X86_MCE_AMD 2996 if ((adev->asic_type == CHIP_ALDEBARAN) && 2997 (adev->gmc.xgmi.connected_to_cpu)) 2998 amdgpu_register_bad_pages_mca_notifier(adev); 2999 #endif 3000 return 0; 3001 3002 free: 3003 kfree((*data)->bps); 3004 kfree(*data); 3005 con->eh_data = NULL; 3006 out: 3007 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret); 3008 3009 /* 3010 * Except error threshold exceeding case, other failure cases in this 3011 * function would not fail amdgpu driver init. 3012 */ 3013 if (!exc_err_limit) 3014 ret = 0; 3015 else 3016 ret = -EINVAL; 3017 3018 return ret; 3019 } 3020 3021 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev) 3022 { 3023 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3024 struct ras_err_handler_data *data = con->eh_data; 3025 3026 /* recovery_init failed to init it, fini is useless */ 3027 if (!data) 3028 return 0; 3029 3030 if (con->page_retirement_thread) 3031 kthread_stop(con->page_retirement_thread); 3032 3033 atomic_set(&con->page_retirement_req_cnt, 0); 3034 3035 mutex_destroy(&con->page_rsv_lock); 3036 3037 cancel_work_sync(&con->recovery_work); 3038 3039 cancel_delayed_work_sync(&con->page_retirement_dwork); 3040 3041 amdgpu_ras_ecc_log_fini(&con->umc_ecc_log); 3042 3043 mutex_lock(&con->recovery_lock); 3044 con->eh_data = NULL; 3045 kfree(data->bps); 3046 kfree(data); 3047 mutex_unlock(&con->recovery_lock); 3048 3049 return 0; 3050 } 3051 /* recovery end */ 3052 3053 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev) 3054 { 3055 if (amdgpu_sriov_vf(adev)) { 3056 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) { 3057 case IP_VERSION(13, 0, 2): 3058 case IP_VERSION(13, 0, 6): 3059 case IP_VERSION(13, 0, 14): 3060 return true; 3061 default: 3062 return false; 3063 } 3064 } 3065 3066 if (adev->asic_type == CHIP_IP_DISCOVERY) { 3067 switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) { 3068 case IP_VERSION(13, 0, 0): 3069 case IP_VERSION(13, 0, 6): 3070 case IP_VERSION(13, 0, 10): 3071 case IP_VERSION(13, 0, 14): 3072 return true; 3073 default: 3074 return false; 3075 } 3076 } 3077 3078 return adev->asic_type == CHIP_VEGA10 || 3079 adev->asic_type == CHIP_VEGA20 || 3080 adev->asic_type == CHIP_ARCTURUS || 3081 adev->asic_type == CHIP_ALDEBARAN || 3082 adev->asic_type == CHIP_SIENNA_CICHLID; 3083 } 3084 3085 /* 3086 * this is workaround for vega20 workstation sku, 3087 * force enable gfx ras, ignore vbios gfx ras flag 3088 * due to GC EDC can not write 3089 */ 3090 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev) 3091 { 3092 struct atom_context *ctx = adev->mode_info.atom_context; 3093 3094 if (!ctx) 3095 return; 3096 3097 if (strnstr(ctx->vbios_pn, "D16406", 3098 sizeof(ctx->vbios_pn)) || 3099 strnstr(ctx->vbios_pn, "D36002", 3100 sizeof(ctx->vbios_pn))) 3101 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX); 3102 } 3103 3104 /* Query ras capablity via atomfirmware interface */ 3105 static void amdgpu_ras_query_ras_capablity_from_vbios(struct amdgpu_device *adev) 3106 { 3107 /* mem_ecc cap */ 3108 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) { 3109 dev_info(adev->dev, "MEM ECC is active.\n"); 3110 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC | 3111 1 << AMDGPU_RAS_BLOCK__DF); 3112 } else { 3113 dev_info(adev->dev, "MEM ECC is not presented.\n"); 3114 } 3115 3116 /* sram_ecc cap */ 3117 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) { 3118 dev_info(adev->dev, "SRAM ECC is active.\n"); 3119 if (!amdgpu_sriov_vf(adev)) 3120 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC | 3121 1 << AMDGPU_RAS_BLOCK__DF); 3122 else 3123 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF | 3124 1 << AMDGPU_RAS_BLOCK__SDMA | 3125 1 << AMDGPU_RAS_BLOCK__GFX); 3126 3127 /* 3128 * VCN/JPEG RAS can be supported on both bare metal and 3129 * SRIOV environment 3130 */ 3131 if (amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(2, 6, 0) || 3132 amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 0) || 3133 amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 3)) 3134 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN | 3135 1 << AMDGPU_RAS_BLOCK__JPEG); 3136 else 3137 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN | 3138 1 << AMDGPU_RAS_BLOCK__JPEG); 3139 3140 /* 3141 * XGMI RAS is not supported if xgmi num physical nodes 3142 * is zero 3143 */ 3144 if (!adev->gmc.xgmi.num_physical_nodes) 3145 adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__XGMI_WAFL); 3146 } else { 3147 dev_info(adev->dev, "SRAM ECC is not presented.\n"); 3148 } 3149 } 3150 3151 /* Query poison mode from umc/df IP callbacks */ 3152 static void amdgpu_ras_query_poison_mode(struct amdgpu_device *adev) 3153 { 3154 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3155 bool df_poison, umc_poison; 3156 3157 /* poison setting is useless on SRIOV guest */ 3158 if (amdgpu_sriov_vf(adev) || !con) 3159 return; 3160 3161 /* Init poison supported flag, the default value is false */ 3162 if (adev->gmc.xgmi.connected_to_cpu || 3163 adev->gmc.is_app_apu) { 3164 /* enabled by default when GPU is connected to CPU */ 3165 con->poison_supported = true; 3166 } else if (adev->df.funcs && 3167 adev->df.funcs->query_ras_poison_mode && 3168 adev->umc.ras && 3169 adev->umc.ras->query_ras_poison_mode) { 3170 df_poison = 3171 adev->df.funcs->query_ras_poison_mode(adev); 3172 umc_poison = 3173 adev->umc.ras->query_ras_poison_mode(adev); 3174 3175 /* Only poison is set in both DF and UMC, we can support it */ 3176 if (df_poison && umc_poison) 3177 con->poison_supported = true; 3178 else if (df_poison != umc_poison) 3179 dev_warn(adev->dev, 3180 "Poison setting is inconsistent in DF/UMC(%d:%d)!\n", 3181 df_poison, umc_poison); 3182 } 3183 } 3184 3185 /* 3186 * check hardware's ras ability which will be saved in hw_supported. 3187 * if hardware does not support ras, we can skip some ras initializtion and 3188 * forbid some ras operations from IP. 3189 * if software itself, say boot parameter, limit the ras ability. We still 3190 * need allow IP do some limited operations, like disable. In such case, 3191 * we have to initialize ras as normal. but need check if operation is 3192 * allowed or not in each function. 3193 */ 3194 static void amdgpu_ras_check_supported(struct amdgpu_device *adev) 3195 { 3196 adev->ras_hw_enabled = adev->ras_enabled = 0; 3197 3198 if (!amdgpu_ras_asic_supported(adev)) 3199 return; 3200 3201 /* query ras capability from psp */ 3202 if (amdgpu_psp_get_ras_capability(&adev->psp)) 3203 goto init_ras_enabled_flag; 3204 3205 /* query ras capablity from bios */ 3206 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 3207 amdgpu_ras_query_ras_capablity_from_vbios(adev); 3208 } else { 3209 /* driver only manages a few IP blocks RAS feature 3210 * when GPU is connected cpu through XGMI */ 3211 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX | 3212 1 << AMDGPU_RAS_BLOCK__SDMA | 3213 1 << AMDGPU_RAS_BLOCK__MMHUB); 3214 } 3215 3216 /* apply asic specific settings (vega20 only for now) */ 3217 amdgpu_ras_get_quirks(adev); 3218 3219 /* query poison mode from umc/df ip callback */ 3220 amdgpu_ras_query_poison_mode(adev); 3221 3222 init_ras_enabled_flag: 3223 /* hw_supported needs to be aligned with RAS block mask. */ 3224 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK; 3225 3226 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 : 3227 adev->ras_hw_enabled & amdgpu_ras_mask; 3228 3229 /* aca is disabled by default */ 3230 adev->aca.is_enabled = false; 3231 } 3232 3233 static void amdgpu_ras_counte_dw(struct work_struct *work) 3234 { 3235 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras, 3236 ras_counte_delay_work.work); 3237 struct amdgpu_device *adev = con->adev; 3238 struct drm_device *dev = adev_to_drm(adev); 3239 unsigned long ce_count, ue_count; 3240 int res; 3241 3242 res = pm_runtime_get_sync(dev->dev); 3243 if (res < 0) 3244 goto Out; 3245 3246 /* Cache new values. 3247 */ 3248 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, NULL) == 0) { 3249 atomic_set(&con->ras_ce_count, ce_count); 3250 atomic_set(&con->ras_ue_count, ue_count); 3251 } 3252 3253 pm_runtime_mark_last_busy(dev->dev); 3254 Out: 3255 pm_runtime_put_autosuspend(dev->dev); 3256 } 3257 3258 static int amdgpu_get_ras_schema(struct amdgpu_device *adev) 3259 { 3260 return amdgpu_ras_is_poison_mode_supported(adev) ? AMDGPU_RAS_ERROR__POISON : 0 | 3261 AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE | 3262 AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE | 3263 AMDGPU_RAS_ERROR__PARITY; 3264 } 3265 3266 static void ras_event_mgr_init(struct ras_event_manager *mgr) 3267 { 3268 int i; 3269 3270 for (i = 0; i < ARRAY_SIZE(mgr->seqnos); i++) 3271 atomic64_set(&mgr->seqnos[i], 0); 3272 } 3273 3274 static void amdgpu_ras_event_mgr_init(struct amdgpu_device *adev) 3275 { 3276 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 3277 struct amdgpu_hive_info *hive; 3278 3279 if (!ras) 3280 return; 3281 3282 hive = amdgpu_get_xgmi_hive(adev); 3283 ras->event_mgr = hive ? &hive->event_mgr : &ras->__event_mgr; 3284 3285 /* init event manager with node 0 on xgmi system */ 3286 if (!amdgpu_in_reset(adev)) { 3287 if (!hive || adev->gmc.xgmi.node_id == 0) 3288 ras_event_mgr_init(ras->event_mgr); 3289 } 3290 3291 if (hive) 3292 amdgpu_put_xgmi_hive(hive); 3293 } 3294 3295 int amdgpu_ras_init(struct amdgpu_device *adev) 3296 { 3297 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3298 int r; 3299 3300 if (con) 3301 return 0; 3302 3303 con = kzalloc(sizeof(*con) + 3304 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT + 3305 sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT, 3306 GFP_KERNEL); 3307 if (!con) 3308 return -ENOMEM; 3309 3310 con->adev = adev; 3311 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw); 3312 atomic_set(&con->ras_ce_count, 0); 3313 atomic_set(&con->ras_ue_count, 0); 3314 3315 con->objs = (struct ras_manager *)(con + 1); 3316 3317 amdgpu_ras_set_context(adev, con); 3318 3319 amdgpu_ras_check_supported(adev); 3320 3321 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) { 3322 /* set gfx block ras context feature for VEGA20 Gaming 3323 * send ras disable cmd to ras ta during ras late init. 3324 */ 3325 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) { 3326 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX); 3327 3328 return 0; 3329 } 3330 3331 r = 0; 3332 goto release_con; 3333 } 3334 3335 con->update_channel_flag = false; 3336 con->features = 0; 3337 con->schema = 0; 3338 INIT_LIST_HEAD(&con->head); 3339 /* Might need get this flag from vbios. */ 3340 con->flags = RAS_DEFAULT_FLAGS; 3341 3342 /* initialize nbio ras function ahead of any other 3343 * ras functions so hardware fatal error interrupt 3344 * can be enabled as early as possible */ 3345 switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) { 3346 case IP_VERSION(7, 4, 0): 3347 case IP_VERSION(7, 4, 1): 3348 case IP_VERSION(7, 4, 4): 3349 if (!adev->gmc.xgmi.connected_to_cpu) 3350 adev->nbio.ras = &nbio_v7_4_ras; 3351 break; 3352 case IP_VERSION(4, 3, 0): 3353 if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF)) 3354 /* unlike other generation of nbio ras, 3355 * nbio v4_3 only support fatal error interrupt 3356 * to inform software that DF is freezed due to 3357 * system fatal error event. driver should not 3358 * enable nbio ras in such case. Instead, 3359 * check DF RAS */ 3360 adev->nbio.ras = &nbio_v4_3_ras; 3361 break; 3362 case IP_VERSION(7, 9, 0): 3363 if (!adev->gmc.is_app_apu) 3364 adev->nbio.ras = &nbio_v7_9_ras; 3365 break; 3366 default: 3367 /* nbio ras is not available */ 3368 break; 3369 } 3370 3371 /* nbio ras block needs to be enabled ahead of other ras blocks 3372 * to handle fatal error */ 3373 r = amdgpu_nbio_ras_sw_init(adev); 3374 if (r) 3375 return r; 3376 3377 if (adev->nbio.ras && 3378 adev->nbio.ras->init_ras_controller_interrupt) { 3379 r = adev->nbio.ras->init_ras_controller_interrupt(adev); 3380 if (r) 3381 goto release_con; 3382 } 3383 3384 if (adev->nbio.ras && 3385 adev->nbio.ras->init_ras_err_event_athub_interrupt) { 3386 r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev); 3387 if (r) 3388 goto release_con; 3389 } 3390 3391 /* Packed socket_id to ras feature mask bits[31:29] */ 3392 if (adev->smuio.funcs && 3393 adev->smuio.funcs->get_socket_id) 3394 con->features |= ((adev->smuio.funcs->get_socket_id(adev)) << 3395 AMDGPU_RAS_FEATURES_SOCKETID_SHIFT); 3396 3397 /* Get RAS schema for particular SOC */ 3398 con->schema = amdgpu_get_ras_schema(adev); 3399 3400 if (amdgpu_ras_fs_init(adev)) { 3401 r = -EINVAL; 3402 goto release_con; 3403 } 3404 3405 dev_info(adev->dev, "RAS INFO: ras initialized successfully, " 3406 "hardware ability[%x] ras_mask[%x]\n", 3407 adev->ras_hw_enabled, adev->ras_enabled); 3408 3409 return 0; 3410 release_con: 3411 amdgpu_ras_set_context(adev, NULL); 3412 kfree(con); 3413 3414 return r; 3415 } 3416 3417 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev) 3418 { 3419 if (adev->gmc.xgmi.connected_to_cpu || 3420 adev->gmc.is_app_apu) 3421 return 1; 3422 return 0; 3423 } 3424 3425 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev, 3426 struct ras_common_if *ras_block) 3427 { 3428 struct ras_query_if info = { 3429 .head = *ras_block, 3430 }; 3431 3432 if (!amdgpu_persistent_edc_harvesting_supported(adev)) 3433 return 0; 3434 3435 if (amdgpu_ras_query_error_status(adev, &info) != 0) 3436 DRM_WARN("RAS init harvest failure"); 3437 3438 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0) 3439 DRM_WARN("RAS init harvest reset failure"); 3440 3441 return 0; 3442 } 3443 3444 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev) 3445 { 3446 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3447 3448 if (!con) 3449 return false; 3450 3451 return con->poison_supported; 3452 } 3453 3454 /* helper function to handle common stuff in ip late init phase */ 3455 int amdgpu_ras_block_late_init(struct amdgpu_device *adev, 3456 struct ras_common_if *ras_block) 3457 { 3458 struct amdgpu_ras_block_object *ras_obj = NULL; 3459 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3460 struct ras_query_if *query_info; 3461 unsigned long ue_count, ce_count; 3462 int r; 3463 3464 /* disable RAS feature per IP block if it is not supported */ 3465 if (!amdgpu_ras_is_supported(adev, ras_block->block)) { 3466 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0); 3467 return 0; 3468 } 3469 3470 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1); 3471 if (r) { 3472 if (adev->in_suspend || amdgpu_in_reset(adev)) { 3473 /* in resume phase, if fail to enable ras, 3474 * clean up all ras fs nodes, and disable ras */ 3475 goto cleanup; 3476 } else 3477 return r; 3478 } 3479 3480 /* check for errors on warm reset edc persisant supported ASIC */ 3481 amdgpu_persistent_edc_harvesting(adev, ras_block); 3482 3483 /* in resume phase, no need to create ras fs node */ 3484 if (adev->in_suspend || amdgpu_in_reset(adev)) 3485 return 0; 3486 3487 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm); 3488 if (ras_obj->ras_cb || (ras_obj->hw_ops && 3489 (ras_obj->hw_ops->query_poison_status || 3490 ras_obj->hw_ops->handle_poison_consumption))) { 3491 r = amdgpu_ras_interrupt_add_handler(adev, ras_block); 3492 if (r) 3493 goto cleanup; 3494 } 3495 3496 if (ras_obj->hw_ops && 3497 (ras_obj->hw_ops->query_ras_error_count || 3498 ras_obj->hw_ops->query_ras_error_status)) { 3499 r = amdgpu_ras_sysfs_create(adev, ras_block); 3500 if (r) 3501 goto interrupt; 3502 3503 /* Those are the cached values at init. 3504 */ 3505 query_info = kzalloc(sizeof(*query_info), GFP_KERNEL); 3506 if (!query_info) 3507 return -ENOMEM; 3508 memcpy(&query_info->head, ras_block, sizeof(struct ras_common_if)); 3509 3510 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, query_info) == 0) { 3511 atomic_set(&con->ras_ce_count, ce_count); 3512 atomic_set(&con->ras_ue_count, ue_count); 3513 } 3514 3515 kfree(query_info); 3516 } 3517 3518 return 0; 3519 3520 interrupt: 3521 if (ras_obj->ras_cb) 3522 amdgpu_ras_interrupt_remove_handler(adev, ras_block); 3523 cleanup: 3524 amdgpu_ras_feature_enable(adev, ras_block, 0); 3525 return r; 3526 } 3527 3528 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev, 3529 struct ras_common_if *ras_block) 3530 { 3531 return amdgpu_ras_block_late_init(adev, ras_block); 3532 } 3533 3534 /* helper function to remove ras fs node and interrupt handler */ 3535 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev, 3536 struct ras_common_if *ras_block) 3537 { 3538 struct amdgpu_ras_block_object *ras_obj; 3539 if (!ras_block) 3540 return; 3541 3542 amdgpu_ras_sysfs_remove(adev, ras_block); 3543 3544 ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm); 3545 if (ras_obj->ras_cb) 3546 amdgpu_ras_interrupt_remove_handler(adev, ras_block); 3547 } 3548 3549 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev, 3550 struct ras_common_if *ras_block) 3551 { 3552 return amdgpu_ras_block_late_fini(adev, ras_block); 3553 } 3554 3555 /* do some init work after IP late init as dependence. 3556 * and it runs in resume/gpu reset/booting up cases. 3557 */ 3558 void amdgpu_ras_resume(struct amdgpu_device *adev) 3559 { 3560 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3561 struct ras_manager *obj, *tmp; 3562 3563 if (!adev->ras_enabled || !con) { 3564 /* clean ras context for VEGA20 Gaming after send ras disable cmd */ 3565 amdgpu_release_ras_context(adev); 3566 3567 return; 3568 } 3569 3570 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 3571 /* Set up all other IPs which are not implemented. There is a 3572 * tricky thing that IP's actual ras error type should be 3573 * MULTI_UNCORRECTABLE, but as driver does not handle it, so 3574 * ERROR_NONE make sense anyway. 3575 */ 3576 amdgpu_ras_enable_all_features(adev, 1); 3577 3578 /* We enable ras on all hw_supported block, but as boot 3579 * parameter might disable some of them and one or more IP has 3580 * not implemented yet. So we disable them on behalf. 3581 */ 3582 list_for_each_entry_safe(obj, tmp, &con->head, node) { 3583 if (!amdgpu_ras_is_supported(adev, obj->head.block)) { 3584 amdgpu_ras_feature_enable(adev, &obj->head, 0); 3585 /* there should be no any reference. */ 3586 WARN_ON(alive_obj(obj)); 3587 } 3588 } 3589 } 3590 } 3591 3592 void amdgpu_ras_suspend(struct amdgpu_device *adev) 3593 { 3594 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3595 3596 if (!adev->ras_enabled || !con) 3597 return; 3598 3599 amdgpu_ras_disable_all_features(adev, 0); 3600 /* Make sure all ras objects are disabled. */ 3601 if (AMDGPU_RAS_GET_FEATURES(con->features)) 3602 amdgpu_ras_disable_all_features(adev, 1); 3603 } 3604 3605 int amdgpu_ras_late_init(struct amdgpu_device *adev) 3606 { 3607 struct amdgpu_ras_block_list *node, *tmp; 3608 struct amdgpu_ras_block_object *obj; 3609 int r; 3610 3611 amdgpu_ras_event_mgr_init(adev); 3612 3613 if (amdgpu_aca_is_enabled(adev)) { 3614 if (!amdgpu_in_reset(adev)) { 3615 r = amdgpu_aca_init(adev); 3616 if (r) 3617 return r; 3618 } 3619 3620 if (!amdgpu_sriov_vf(adev)) 3621 amdgpu_ras_set_aca_debug_mode(adev, false); 3622 } else { 3623 if (amdgpu_in_reset(adev)) 3624 r = amdgpu_mca_reset(adev); 3625 else 3626 r = amdgpu_mca_init(adev); 3627 if (r) 3628 return r; 3629 3630 if (!amdgpu_sriov_vf(adev)) 3631 amdgpu_ras_set_mca_debug_mode(adev, false); 3632 } 3633 3634 /* Guest side doesn't need init ras feature */ 3635 if (amdgpu_sriov_vf(adev)) 3636 return 0; 3637 3638 list_for_each_entry_safe(node, tmp, &adev->ras_list, node) { 3639 obj = node->ras_obj; 3640 if (!obj) { 3641 dev_warn(adev->dev, "Warning: abnormal ras list node.\n"); 3642 continue; 3643 } 3644 3645 if (!amdgpu_ras_is_supported(adev, obj->ras_comm.block)) 3646 continue; 3647 3648 if (obj->ras_late_init) { 3649 r = obj->ras_late_init(adev, &obj->ras_comm); 3650 if (r) { 3651 dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n", 3652 obj->ras_comm.name, r); 3653 return r; 3654 } 3655 } else 3656 amdgpu_ras_block_late_init_default(adev, &obj->ras_comm); 3657 } 3658 3659 return 0; 3660 } 3661 3662 /* do some fini work before IP fini as dependence */ 3663 int amdgpu_ras_pre_fini(struct amdgpu_device *adev) 3664 { 3665 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3666 3667 if (!adev->ras_enabled || !con) 3668 return 0; 3669 3670 3671 /* Need disable ras on all IPs here before ip [hw/sw]fini */ 3672 if (AMDGPU_RAS_GET_FEATURES(con->features)) 3673 amdgpu_ras_disable_all_features(adev, 0); 3674 amdgpu_ras_recovery_fini(adev); 3675 return 0; 3676 } 3677 3678 int amdgpu_ras_fini(struct amdgpu_device *adev) 3679 { 3680 struct amdgpu_ras_block_list *ras_node, *tmp; 3681 struct amdgpu_ras_block_object *obj = NULL; 3682 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3683 3684 if (!adev->ras_enabled || !con) 3685 return 0; 3686 3687 list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) { 3688 if (ras_node->ras_obj) { 3689 obj = ras_node->ras_obj; 3690 if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) && 3691 obj->ras_fini) 3692 obj->ras_fini(adev, &obj->ras_comm); 3693 else 3694 amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm); 3695 } 3696 3697 /* Clear ras blocks from ras_list and free ras block list node */ 3698 list_del(&ras_node->node); 3699 kfree(ras_node); 3700 } 3701 3702 amdgpu_ras_fs_fini(adev); 3703 amdgpu_ras_interrupt_remove_all(adev); 3704 3705 if (amdgpu_aca_is_enabled(adev)) 3706 amdgpu_aca_fini(adev); 3707 else 3708 amdgpu_mca_fini(adev); 3709 3710 WARN(AMDGPU_RAS_GET_FEATURES(con->features), "Feature mask is not cleared"); 3711 3712 if (AMDGPU_RAS_GET_FEATURES(con->features)) 3713 amdgpu_ras_disable_all_features(adev, 0); 3714 3715 cancel_delayed_work_sync(&con->ras_counte_delay_work); 3716 3717 amdgpu_ras_set_context(adev, NULL); 3718 kfree(con); 3719 3720 return 0; 3721 } 3722 3723 bool amdgpu_ras_get_fed_status(struct amdgpu_device *adev) 3724 { 3725 struct amdgpu_ras *ras; 3726 3727 ras = amdgpu_ras_get_context(adev); 3728 if (!ras) 3729 return false; 3730 3731 return atomic_read(&ras->fed); 3732 } 3733 3734 void amdgpu_ras_set_fed(struct amdgpu_device *adev, bool status) 3735 { 3736 struct amdgpu_ras *ras; 3737 3738 ras = amdgpu_ras_get_context(adev); 3739 if (ras) 3740 atomic_set(&ras->fed, !!status); 3741 } 3742 3743 bool amdgpu_ras_event_id_is_valid(struct amdgpu_device *adev, u64 id) 3744 { 3745 return !(id & BIT_ULL(63)); 3746 } 3747 3748 u64 amdgpu_ras_acquire_event_id(struct amdgpu_device *adev, enum ras_event_type type) 3749 { 3750 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 3751 u64 id; 3752 3753 switch (type) { 3754 case RAS_EVENT_TYPE_ISR: 3755 id = (u64)atomic64_read(&ras->event_mgr->seqnos[type]); 3756 break; 3757 case RAS_EVENT_TYPE_INVALID: 3758 default: 3759 id = BIT_ULL(63) | 0ULL; 3760 break; 3761 } 3762 3763 return id; 3764 } 3765 3766 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev) 3767 { 3768 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) { 3769 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 3770 u64 event_id = (u64)atomic64_inc_return(&ras->event_mgr->seqnos[RAS_EVENT_TYPE_ISR]); 3771 3772 RAS_EVENT_LOG(adev, event_id, "uncorrectable hardware error" 3773 "(ERREVENT_ATHUB_INTERRUPT) detected!\n"); 3774 3775 amdgpu_ras_set_fed(adev, true); 3776 ras->gpu_reset_flags |= AMDGPU_RAS_GPU_RESET_MODE1_RESET; 3777 amdgpu_ras_reset_gpu(adev); 3778 } 3779 } 3780 3781 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev) 3782 { 3783 if (adev->asic_type == CHIP_VEGA20 && 3784 adev->pm.fw_version <= 0x283400) { 3785 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) && 3786 amdgpu_ras_intr_triggered(); 3787 } 3788 3789 return false; 3790 } 3791 3792 void amdgpu_release_ras_context(struct amdgpu_device *adev) 3793 { 3794 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3795 3796 if (!con) 3797 return; 3798 3799 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) { 3800 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX); 3801 amdgpu_ras_set_context(adev, NULL); 3802 kfree(con); 3803 } 3804 } 3805 3806 #ifdef CONFIG_X86_MCE_AMD 3807 static struct amdgpu_device *find_adev(uint32_t node_id) 3808 { 3809 int i; 3810 struct amdgpu_device *adev = NULL; 3811 3812 for (i = 0; i < mce_adev_list.num_gpu; i++) { 3813 adev = mce_adev_list.devs[i]; 3814 3815 if (adev && adev->gmc.xgmi.connected_to_cpu && 3816 adev->gmc.xgmi.physical_node_id == node_id) 3817 break; 3818 adev = NULL; 3819 } 3820 3821 return adev; 3822 } 3823 3824 #define GET_MCA_IPID_GPUID(m) (((m) >> 44) & 0xF) 3825 #define GET_UMC_INST(m) (((m) >> 21) & 0x7) 3826 #define GET_CHAN_INDEX(m) ((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4)) 3827 #define GPU_ID_OFFSET 8 3828 3829 static int amdgpu_bad_page_notifier(struct notifier_block *nb, 3830 unsigned long val, void *data) 3831 { 3832 struct mce *m = (struct mce *)data; 3833 struct amdgpu_device *adev = NULL; 3834 uint32_t gpu_id = 0; 3835 uint32_t umc_inst = 0, ch_inst = 0; 3836 3837 /* 3838 * If the error was generated in UMC_V2, which belongs to GPU UMCs, 3839 * and error occurred in DramECC (Extended error code = 0) then only 3840 * process the error, else bail out. 3841 */ 3842 if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) && 3843 (XEC(m->status, 0x3f) == 0x0))) 3844 return NOTIFY_DONE; 3845 3846 /* 3847 * If it is correctable error, return. 3848 */ 3849 if (mce_is_correctable(m)) 3850 return NOTIFY_OK; 3851 3852 /* 3853 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register. 3854 */ 3855 gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET; 3856 3857 adev = find_adev(gpu_id); 3858 if (!adev) { 3859 DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__, 3860 gpu_id); 3861 return NOTIFY_DONE; 3862 } 3863 3864 /* 3865 * If it is uncorrectable error, then find out UMC instance and 3866 * channel index. 3867 */ 3868 umc_inst = GET_UMC_INST(m->ipid); 3869 ch_inst = GET_CHAN_INDEX(m->ipid); 3870 3871 dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d", 3872 umc_inst, ch_inst); 3873 3874 if (!amdgpu_umc_page_retirement_mca(adev, m->addr, ch_inst, umc_inst)) 3875 return NOTIFY_OK; 3876 else 3877 return NOTIFY_DONE; 3878 } 3879 3880 static struct notifier_block amdgpu_bad_page_nb = { 3881 .notifier_call = amdgpu_bad_page_notifier, 3882 .priority = MCE_PRIO_UC, 3883 }; 3884 3885 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev) 3886 { 3887 /* 3888 * Add the adev to the mce_adev_list. 3889 * During mode2 reset, amdgpu device is temporarily 3890 * removed from the mgpu_info list which can cause 3891 * page retirement to fail. 3892 * Use this list instead of mgpu_info to find the amdgpu 3893 * device on which the UMC error was reported. 3894 */ 3895 mce_adev_list.devs[mce_adev_list.num_gpu++] = adev; 3896 3897 /* 3898 * Register the x86 notifier only once 3899 * with MCE subsystem. 3900 */ 3901 if (notifier_registered == false) { 3902 mce_register_decode_chain(&amdgpu_bad_page_nb); 3903 notifier_registered = true; 3904 } 3905 } 3906 #endif 3907 3908 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev) 3909 { 3910 if (!adev) 3911 return NULL; 3912 3913 return adev->psp.ras_context.ras; 3914 } 3915 3916 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con) 3917 { 3918 if (!adev) 3919 return -EINVAL; 3920 3921 adev->psp.ras_context.ras = ras_con; 3922 return 0; 3923 } 3924 3925 /* check if ras is supported on block, say, sdma, gfx */ 3926 int amdgpu_ras_is_supported(struct amdgpu_device *adev, 3927 unsigned int block) 3928 { 3929 int ret = 0; 3930 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 3931 3932 if (block >= AMDGPU_RAS_BLOCK_COUNT) 3933 return 0; 3934 3935 ret = ras && (adev->ras_enabled & (1 << block)); 3936 3937 /* For the special asic with mem ecc enabled but sram ecc 3938 * not enabled, even if the ras block is not supported on 3939 * .ras_enabled, if the asic supports poison mode and the 3940 * ras block has ras configuration, it can be considered 3941 * that the ras block supports ras function. 3942 */ 3943 if (!ret && 3944 (block == AMDGPU_RAS_BLOCK__GFX || 3945 block == AMDGPU_RAS_BLOCK__SDMA || 3946 block == AMDGPU_RAS_BLOCK__VCN || 3947 block == AMDGPU_RAS_BLOCK__JPEG) && 3948 (amdgpu_ras_mask & (1 << block)) && 3949 amdgpu_ras_is_poison_mode_supported(adev) && 3950 amdgpu_ras_get_ras_block(adev, block, 0)) 3951 ret = 1; 3952 3953 return ret; 3954 } 3955 3956 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev) 3957 { 3958 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 3959 3960 if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0) 3961 amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work); 3962 return 0; 3963 } 3964 3965 int amdgpu_ras_set_mca_debug_mode(struct amdgpu_device *adev, bool enable) 3966 { 3967 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3968 int ret = 0; 3969 3970 if (con) { 3971 ret = amdgpu_mca_smu_set_debug_mode(adev, enable); 3972 if (!ret) 3973 con->is_aca_debug_mode = enable; 3974 } 3975 3976 return ret; 3977 } 3978 3979 int amdgpu_ras_set_aca_debug_mode(struct amdgpu_device *adev, bool enable) 3980 { 3981 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3982 int ret = 0; 3983 3984 if (con) { 3985 if (amdgpu_aca_is_enabled(adev)) 3986 ret = amdgpu_aca_smu_set_debug_mode(adev, enable); 3987 else 3988 ret = amdgpu_mca_smu_set_debug_mode(adev, enable); 3989 if (!ret) 3990 con->is_aca_debug_mode = enable; 3991 } 3992 3993 return ret; 3994 } 3995 3996 bool amdgpu_ras_get_aca_debug_mode(struct amdgpu_device *adev) 3997 { 3998 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 3999 const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs; 4000 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs; 4001 4002 if (!con) 4003 return false; 4004 4005 if ((amdgpu_aca_is_enabled(adev) && smu_funcs && smu_funcs->set_debug_mode) || 4006 (!amdgpu_aca_is_enabled(adev) && mca_funcs && mca_funcs->mca_set_debug_mode)) 4007 return con->is_aca_debug_mode; 4008 else 4009 return true; 4010 } 4011 4012 bool amdgpu_ras_get_error_query_mode(struct amdgpu_device *adev, 4013 unsigned int *error_query_mode) 4014 { 4015 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 4016 const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs; 4017 const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs; 4018 4019 if (!con) { 4020 *error_query_mode = AMDGPU_RAS_INVALID_ERROR_QUERY; 4021 return false; 4022 } 4023 4024 if ((smu_funcs && smu_funcs->set_debug_mode) || (mca_funcs && mca_funcs->mca_set_debug_mode)) 4025 *error_query_mode = 4026 (con->is_aca_debug_mode) ? AMDGPU_RAS_DIRECT_ERROR_QUERY : AMDGPU_RAS_FIRMWARE_ERROR_QUERY; 4027 else 4028 *error_query_mode = AMDGPU_RAS_DIRECT_ERROR_QUERY; 4029 4030 return true; 4031 } 4032 4033 /* Register each ip ras block into amdgpu ras */ 4034 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev, 4035 struct amdgpu_ras_block_object *ras_block_obj) 4036 { 4037 struct amdgpu_ras_block_list *ras_node; 4038 if (!adev || !ras_block_obj) 4039 return -EINVAL; 4040 4041 ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL); 4042 if (!ras_node) 4043 return -ENOMEM; 4044 4045 INIT_LIST_HEAD(&ras_node->node); 4046 ras_node->ras_obj = ras_block_obj; 4047 list_add_tail(&ras_node->node, &adev->ras_list); 4048 4049 return 0; 4050 } 4051 4052 void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name) 4053 { 4054 if (!err_type_name) 4055 return; 4056 4057 switch (err_type) { 4058 case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE: 4059 sprintf(err_type_name, "correctable"); 4060 break; 4061 case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE: 4062 sprintf(err_type_name, "uncorrectable"); 4063 break; 4064 default: 4065 sprintf(err_type_name, "unknown"); 4066 break; 4067 } 4068 } 4069 4070 bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev, 4071 const struct amdgpu_ras_err_status_reg_entry *reg_entry, 4072 uint32_t instance, 4073 uint32_t *memory_id) 4074 { 4075 uint32_t err_status_lo_data, err_status_lo_offset; 4076 4077 if (!reg_entry) 4078 return false; 4079 4080 err_status_lo_offset = 4081 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance, 4082 reg_entry->seg_lo, reg_entry->reg_lo); 4083 err_status_lo_data = RREG32(err_status_lo_offset); 4084 4085 if ((reg_entry->flags & AMDGPU_RAS_ERR_STATUS_VALID) && 4086 !REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, ERR_STATUS_VALID_FLAG)) 4087 return false; 4088 4089 *memory_id = REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, MEMORY_ID); 4090 4091 return true; 4092 } 4093 4094 bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev, 4095 const struct amdgpu_ras_err_status_reg_entry *reg_entry, 4096 uint32_t instance, 4097 unsigned long *err_cnt) 4098 { 4099 uint32_t err_status_hi_data, err_status_hi_offset; 4100 4101 if (!reg_entry) 4102 return false; 4103 4104 err_status_hi_offset = 4105 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance, 4106 reg_entry->seg_hi, reg_entry->reg_hi); 4107 err_status_hi_data = RREG32(err_status_hi_offset); 4108 4109 if ((reg_entry->flags & AMDGPU_RAS_ERR_INFO_VALID) && 4110 !REG_GET_FIELD(err_status_hi_data, ERR_STATUS_HI, ERR_INFO_VALID_FLAG)) 4111 /* keep the check here in case we need to refer to the result later */ 4112 dev_dbg(adev->dev, "Invalid err_info field\n"); 4113 4114 /* read err count */ 4115 *err_cnt = REG_GET_FIELD(err_status_hi_data, ERR_STATUS, ERR_CNT); 4116 4117 return true; 4118 } 4119 4120 void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev, 4121 const struct amdgpu_ras_err_status_reg_entry *reg_list, 4122 uint32_t reg_list_size, 4123 const struct amdgpu_ras_memory_id_entry *mem_list, 4124 uint32_t mem_list_size, 4125 uint32_t instance, 4126 uint32_t err_type, 4127 unsigned long *err_count) 4128 { 4129 uint32_t memory_id; 4130 unsigned long err_cnt; 4131 char err_type_name[16]; 4132 uint32_t i, j; 4133 4134 for (i = 0; i < reg_list_size; i++) { 4135 /* query memory_id from err_status_lo */ 4136 if (!amdgpu_ras_inst_get_memory_id_field(adev, ®_list[i], 4137 instance, &memory_id)) 4138 continue; 4139 4140 /* query err_cnt from err_status_hi */ 4141 if (!amdgpu_ras_inst_get_err_cnt_field(adev, ®_list[i], 4142 instance, &err_cnt) || 4143 !err_cnt) 4144 continue; 4145 4146 *err_count += err_cnt; 4147 4148 /* log the errors */ 4149 amdgpu_ras_get_error_type_name(err_type, err_type_name); 4150 if (!mem_list) { 4151 /* memory_list is not supported */ 4152 dev_info(adev->dev, 4153 "%ld %s hardware errors detected in %s, instance: %d, memory_id: %d\n", 4154 err_cnt, err_type_name, 4155 reg_list[i].block_name, 4156 instance, memory_id); 4157 } else { 4158 for (j = 0; j < mem_list_size; j++) { 4159 if (memory_id == mem_list[j].memory_id) { 4160 dev_info(adev->dev, 4161 "%ld %s hardware errors detected in %s, instance: %d, memory block: %s\n", 4162 err_cnt, err_type_name, 4163 reg_list[i].block_name, 4164 instance, mem_list[j].name); 4165 break; 4166 } 4167 } 4168 } 4169 } 4170 } 4171 4172 void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev, 4173 const struct amdgpu_ras_err_status_reg_entry *reg_list, 4174 uint32_t reg_list_size, 4175 uint32_t instance) 4176 { 4177 uint32_t err_status_lo_offset, err_status_hi_offset; 4178 uint32_t i; 4179 4180 for (i = 0; i < reg_list_size; i++) { 4181 err_status_lo_offset = 4182 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance, 4183 reg_list[i].seg_lo, reg_list[i].reg_lo); 4184 err_status_hi_offset = 4185 AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance, 4186 reg_list[i].seg_hi, reg_list[i].reg_hi); 4187 WREG32(err_status_lo_offset, 0); 4188 WREG32(err_status_hi_offset, 0); 4189 } 4190 } 4191 4192 int amdgpu_ras_error_data_init(struct ras_err_data *err_data) 4193 { 4194 memset(err_data, 0, sizeof(*err_data)); 4195 4196 INIT_LIST_HEAD(&err_data->err_node_list); 4197 4198 return 0; 4199 } 4200 4201 static void amdgpu_ras_error_node_release(struct ras_err_node *err_node) 4202 { 4203 if (!err_node) 4204 return; 4205 4206 list_del(&err_node->node); 4207 kvfree(err_node); 4208 } 4209 4210 void amdgpu_ras_error_data_fini(struct ras_err_data *err_data) 4211 { 4212 struct ras_err_node *err_node, *tmp; 4213 4214 list_for_each_entry_safe(err_node, tmp, &err_data->err_node_list, node) 4215 amdgpu_ras_error_node_release(err_node); 4216 } 4217 4218 static struct ras_err_node *amdgpu_ras_error_find_node_by_id(struct ras_err_data *err_data, 4219 struct amdgpu_smuio_mcm_config_info *mcm_info) 4220 { 4221 struct ras_err_node *err_node; 4222 struct amdgpu_smuio_mcm_config_info *ref_id; 4223 4224 if (!err_data || !mcm_info) 4225 return NULL; 4226 4227 for_each_ras_error(err_node, err_data) { 4228 ref_id = &err_node->err_info.mcm_info; 4229 4230 if (mcm_info->socket_id == ref_id->socket_id && 4231 mcm_info->die_id == ref_id->die_id) 4232 return err_node; 4233 } 4234 4235 return NULL; 4236 } 4237 4238 static struct ras_err_node *amdgpu_ras_error_node_new(void) 4239 { 4240 struct ras_err_node *err_node; 4241 4242 err_node = kvzalloc(sizeof(*err_node), GFP_KERNEL); 4243 if (!err_node) 4244 return NULL; 4245 4246 INIT_LIST_HEAD(&err_node->node); 4247 4248 return err_node; 4249 } 4250 4251 static int ras_err_info_cmp(void *priv, const struct list_head *a, const struct list_head *b) 4252 { 4253 struct ras_err_node *nodea = container_of(a, struct ras_err_node, node); 4254 struct ras_err_node *nodeb = container_of(b, struct ras_err_node, node); 4255 struct amdgpu_smuio_mcm_config_info *infoa = &nodea->err_info.mcm_info; 4256 struct amdgpu_smuio_mcm_config_info *infob = &nodeb->err_info.mcm_info; 4257 4258 if (unlikely(infoa->socket_id != infob->socket_id)) 4259 return infoa->socket_id - infob->socket_id; 4260 else 4261 return infoa->die_id - infob->die_id; 4262 4263 return 0; 4264 } 4265 4266 static struct ras_err_info *amdgpu_ras_error_get_info(struct ras_err_data *err_data, 4267 struct amdgpu_smuio_mcm_config_info *mcm_info) 4268 { 4269 struct ras_err_node *err_node; 4270 4271 err_node = amdgpu_ras_error_find_node_by_id(err_data, mcm_info); 4272 if (err_node) 4273 return &err_node->err_info; 4274 4275 err_node = amdgpu_ras_error_node_new(); 4276 if (!err_node) 4277 return NULL; 4278 4279 INIT_LIST_HEAD(&err_node->err_info.err_addr_list); 4280 4281 memcpy(&err_node->err_info.mcm_info, mcm_info, sizeof(*mcm_info)); 4282 4283 err_data->err_list_count++; 4284 list_add_tail(&err_node->node, &err_data->err_node_list); 4285 list_sort(NULL, &err_data->err_node_list, ras_err_info_cmp); 4286 4287 return &err_node->err_info; 4288 } 4289 4290 void amdgpu_ras_add_mca_err_addr(struct ras_err_info *err_info, struct ras_err_addr *err_addr) 4291 { 4292 /* This function will be retired. */ 4293 return; 4294 } 4295 4296 void amdgpu_ras_del_mca_err_addr(struct ras_err_info *err_info, struct ras_err_addr *mca_err_addr) 4297 { 4298 list_del(&mca_err_addr->node); 4299 kfree(mca_err_addr); 4300 } 4301 4302 int amdgpu_ras_error_statistic_ue_count(struct ras_err_data *err_data, 4303 struct amdgpu_smuio_mcm_config_info *mcm_info, 4304 struct ras_err_addr *err_addr, u64 count) 4305 { 4306 struct ras_err_info *err_info; 4307 4308 if (!err_data || !mcm_info) 4309 return -EINVAL; 4310 4311 if (!count) 4312 return 0; 4313 4314 err_info = amdgpu_ras_error_get_info(err_data, mcm_info); 4315 if (!err_info) 4316 return -EINVAL; 4317 4318 if (err_addr && err_addr->err_status) 4319 amdgpu_ras_add_mca_err_addr(err_info, err_addr); 4320 4321 err_info->ue_count += count; 4322 err_data->ue_count += count; 4323 4324 return 0; 4325 } 4326 4327 int amdgpu_ras_error_statistic_ce_count(struct ras_err_data *err_data, 4328 struct amdgpu_smuio_mcm_config_info *mcm_info, 4329 struct ras_err_addr *err_addr, u64 count) 4330 { 4331 struct ras_err_info *err_info; 4332 4333 if (!err_data || !mcm_info) 4334 return -EINVAL; 4335 4336 if (!count) 4337 return 0; 4338 4339 err_info = amdgpu_ras_error_get_info(err_data, mcm_info); 4340 if (!err_info) 4341 return -EINVAL; 4342 4343 err_info->ce_count += count; 4344 err_data->ce_count += count; 4345 4346 return 0; 4347 } 4348 4349 int amdgpu_ras_error_statistic_de_count(struct ras_err_data *err_data, 4350 struct amdgpu_smuio_mcm_config_info *mcm_info, 4351 struct ras_err_addr *err_addr, u64 count) 4352 { 4353 struct ras_err_info *err_info; 4354 4355 if (!err_data || !mcm_info) 4356 return -EINVAL; 4357 4358 if (!count) 4359 return 0; 4360 4361 err_info = amdgpu_ras_error_get_info(err_data, mcm_info); 4362 if (!err_info) 4363 return -EINVAL; 4364 4365 if (err_addr && err_addr->err_status) 4366 amdgpu_ras_add_mca_err_addr(err_info, err_addr); 4367 4368 err_info->de_count += count; 4369 err_data->de_count += count; 4370 4371 return 0; 4372 } 4373 4374 #define mmMP0_SMN_C2PMSG_92 0x1609C 4375 #define mmMP0_SMN_C2PMSG_126 0x160BE 4376 static void amdgpu_ras_boot_time_error_reporting(struct amdgpu_device *adev, 4377 u32 instance, u32 boot_error) 4378 { 4379 u32 socket_id, aid_id, hbm_id; 4380 u32 reg_data; 4381 u64 reg_addr; 4382 4383 socket_id = AMDGPU_RAS_GPU_ERR_SOCKET_ID(boot_error); 4384 aid_id = AMDGPU_RAS_GPU_ERR_AID_ID(boot_error); 4385 hbm_id = AMDGPU_RAS_GPU_ERR_HBM_ID(boot_error); 4386 4387 /* The pattern for smn addressing in other SOC could be different from 4388 * the one for aqua_vanjaram. We should revisit the code if the pattern 4389 * is changed. In such case, replace the aqua_vanjaram implementation 4390 * with more common helper */ 4391 reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) + 4392 aqua_vanjaram_encode_ext_smn_addressing(instance); 4393 4394 reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr); 4395 dev_err(adev->dev, "socket: %d, aid: %d, firmware boot failed, fw status is 0x%x\n", 4396 socket_id, aid_id, reg_data); 4397 4398 if (AMDGPU_RAS_GPU_ERR_MEM_TRAINING(boot_error)) 4399 dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, memory training failed\n", 4400 socket_id, aid_id, hbm_id); 4401 4402 if (AMDGPU_RAS_GPU_ERR_FW_LOAD(boot_error)) 4403 dev_info(adev->dev, "socket: %d, aid: %d, firmware load failed at boot time\n", 4404 socket_id, aid_id); 4405 4406 if (AMDGPU_RAS_GPU_ERR_WAFL_LINK_TRAINING(boot_error)) 4407 dev_info(adev->dev, "socket: %d, aid: %d, wafl link training failed\n", 4408 socket_id, aid_id); 4409 4410 if (AMDGPU_RAS_GPU_ERR_XGMI_LINK_TRAINING(boot_error)) 4411 dev_info(adev->dev, "socket: %d, aid: %d, xgmi link training failed\n", 4412 socket_id, aid_id); 4413 4414 if (AMDGPU_RAS_GPU_ERR_USR_CP_LINK_TRAINING(boot_error)) 4415 dev_info(adev->dev, "socket: %d, aid: %d, usr cp link training failed\n", 4416 socket_id, aid_id); 4417 4418 if (AMDGPU_RAS_GPU_ERR_USR_DP_LINK_TRAINING(boot_error)) 4419 dev_info(adev->dev, "socket: %d, aid: %d, usr dp link training failed\n", 4420 socket_id, aid_id); 4421 4422 if (AMDGPU_RAS_GPU_ERR_HBM_MEM_TEST(boot_error)) 4423 dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, hbm memory test failed\n", 4424 socket_id, aid_id, hbm_id); 4425 4426 if (AMDGPU_RAS_GPU_ERR_HBM_BIST_TEST(boot_error)) 4427 dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, hbm bist test failed\n", 4428 socket_id, aid_id, hbm_id); 4429 } 4430 4431 static int amdgpu_ras_wait_for_boot_complete(struct amdgpu_device *adev, 4432 u32 instance, u32 *boot_error) 4433 { 4434 u32 reg_addr; 4435 u32 reg_data; 4436 int retry_loop; 4437 4438 reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) + 4439 aqua_vanjaram_encode_ext_smn_addressing(instance); 4440 4441 for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) { 4442 reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr); 4443 if ((reg_data & AMDGPU_RAS_BOOT_STATUS_MASK) == AMDGPU_RAS_BOOT_STEADY_STATUS) { 4444 *boot_error = AMDGPU_RAS_BOOT_SUCEESS; 4445 return 0; 4446 } 4447 msleep(1); 4448 } 4449 4450 /* The pattern for smn addressing in other SOC could be different from 4451 * the one for aqua_vanjaram. We should revisit the code if the pattern 4452 * is changed. In such case, replace the aqua_vanjaram implementation 4453 * with more common helper */ 4454 reg_addr = (mmMP0_SMN_C2PMSG_126 << 2) + 4455 aqua_vanjaram_encode_ext_smn_addressing(instance); 4456 4457 for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) { 4458 reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr); 4459 if (AMDGPU_RAS_GPU_ERR_BOOT_STATUS(reg_data)) { 4460 *boot_error = reg_data; 4461 return 0; 4462 } 4463 msleep(1); 4464 } 4465 4466 *boot_error = reg_data; 4467 return -ETIME; 4468 } 4469 4470 void amdgpu_ras_query_boot_status(struct amdgpu_device *adev, u32 num_instances) 4471 { 4472 u32 boot_error = 0; 4473 u32 i; 4474 4475 for (i = 0; i < num_instances; i++) { 4476 if (amdgpu_ras_wait_for_boot_complete(adev, i, &boot_error)) 4477 amdgpu_ras_boot_time_error_reporting(adev, i, boot_error); 4478 } 4479 } 4480 4481 int amdgpu_ras_reserve_page(struct amdgpu_device *adev, uint64_t pfn) 4482 { 4483 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 4484 struct amdgpu_vram_mgr *mgr = &adev->mman.vram_mgr; 4485 uint64_t start = pfn << AMDGPU_GPU_PAGE_SHIFT; 4486 int ret = 0; 4487 4488 mutex_lock(&con->page_rsv_lock); 4489 ret = amdgpu_vram_mgr_query_page_status(mgr, start); 4490 if (ret == -ENOENT) 4491 ret = amdgpu_vram_mgr_reserve_range(mgr, start, AMDGPU_GPU_PAGE_SIZE); 4492 mutex_unlock(&con->page_rsv_lock); 4493 4494 return ret; 4495 } 4496 4497 void amdgpu_ras_event_log_print(struct amdgpu_device *adev, u64 event_id, 4498 const char *fmt, ...) 4499 { 4500 struct va_format vaf; 4501 va_list args; 4502 4503 va_start(args, fmt); 4504 vaf.fmt = fmt; 4505 vaf.va = &args; 4506 4507 if (amdgpu_ras_event_id_is_valid(adev, event_id)) 4508 dev_printk(KERN_INFO, adev->dev, "{%llu}%pV", event_id, &vaf); 4509 else 4510 dev_printk(KERN_INFO, adev->dev, "%pV", &vaf); 4511 4512 va_end(args); 4513 } 4514