1 /* 2 * Copyright 2018 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/debugfs.h> 25 #include <linux/list.h> 26 #include <linux/module.h> 27 #include <linux/uaccess.h> 28 #include <linux/reboot.h> 29 #include <linux/syscalls.h> 30 #include <linux/pm_runtime.h> 31 32 #include "amdgpu.h" 33 #include "amdgpu_ras.h" 34 #include "amdgpu_atomfirmware.h" 35 #include "amdgpu_xgmi.h" 36 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h" 37 #include "atom.h" 38 39 static const char *RAS_FS_NAME = "ras"; 40 41 const char *ras_error_string[] = { 42 "none", 43 "parity", 44 "single_correctable", 45 "multi_uncorrectable", 46 "poison", 47 }; 48 49 const char *ras_block_string[] = { 50 "umc", 51 "sdma", 52 "gfx", 53 "mmhub", 54 "athub", 55 "pcie_bif", 56 "hdp", 57 "xgmi_wafl", 58 "df", 59 "smn", 60 "sem", 61 "mp0", 62 "mp1", 63 "fuse", 64 "mpio", 65 }; 66 67 #define ras_err_str(i) (ras_error_string[ffs(i)]) 68 69 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS) 70 71 /* inject address is 52 bits */ 72 #define RAS_UMC_INJECT_ADDR_LIMIT (0x1ULL << 52) 73 74 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */ 75 #define RAS_BAD_PAGE_COVER (100 * 1024 * 1024ULL) 76 77 enum amdgpu_ras_retire_page_reservation { 78 AMDGPU_RAS_RETIRE_PAGE_RESERVED, 79 AMDGPU_RAS_RETIRE_PAGE_PENDING, 80 AMDGPU_RAS_RETIRE_PAGE_FAULT, 81 }; 82 83 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0); 84 85 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con, 86 uint64_t addr); 87 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 88 uint64_t addr); 89 90 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready) 91 { 92 if (adev && amdgpu_ras_get_context(adev)) 93 amdgpu_ras_get_context(adev)->error_query_ready = ready; 94 } 95 96 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev) 97 { 98 if (adev && amdgpu_ras_get_context(adev)) 99 return amdgpu_ras_get_context(adev)->error_query_ready; 100 101 return false; 102 } 103 104 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address) 105 { 106 struct ras_err_data err_data = {0, 0, 0, NULL}; 107 struct eeprom_table_record err_rec; 108 109 if ((address >= adev->gmc.mc_vram_size) || 110 (address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 111 dev_warn(adev->dev, 112 "RAS WARN: input address 0x%llx is invalid.\n", 113 address); 114 return -EINVAL; 115 } 116 117 if (amdgpu_ras_check_bad_page(adev, address)) { 118 dev_warn(adev->dev, 119 "RAS WARN: 0x%llx has already been marked as bad page!\n", 120 address); 121 return 0; 122 } 123 124 memset(&err_rec, 0x0, sizeof(struct eeprom_table_record)); 125 126 err_rec.address = address; 127 err_rec.retired_page = address >> AMDGPU_GPU_PAGE_SHIFT; 128 err_rec.ts = (uint64_t)ktime_get_real_seconds(); 129 err_rec.err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE; 130 131 err_data.err_addr = &err_rec; 132 err_data.err_addr_cnt = 1; 133 134 if (amdgpu_bad_page_threshold != 0) { 135 amdgpu_ras_add_bad_pages(adev, err_data.err_addr, 136 err_data.err_addr_cnt); 137 amdgpu_ras_save_bad_pages(adev); 138 } 139 140 dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n"); 141 dev_warn(adev->dev, "Clear EEPROM:\n"); 142 dev_warn(adev->dev, " echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n"); 143 144 return 0; 145 } 146 147 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf, 148 size_t size, loff_t *pos) 149 { 150 struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private; 151 struct ras_query_if info = { 152 .head = obj->head, 153 }; 154 ssize_t s; 155 char val[128]; 156 157 if (amdgpu_ras_query_error_status(obj->adev, &info)) 158 return -EINVAL; 159 160 s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n", 161 "ue", info.ue_count, 162 "ce", info.ce_count); 163 if (*pos >= s) 164 return 0; 165 166 s -= *pos; 167 s = min_t(u64, s, size); 168 169 170 if (copy_to_user(buf, &val[*pos], s)) 171 return -EINVAL; 172 173 *pos += s; 174 175 return s; 176 } 177 178 static const struct file_operations amdgpu_ras_debugfs_ops = { 179 .owner = THIS_MODULE, 180 .read = amdgpu_ras_debugfs_read, 181 .write = NULL, 182 .llseek = default_llseek 183 }; 184 185 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id) 186 { 187 int i; 188 189 for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) { 190 *block_id = i; 191 if (strcmp(name, ras_block_str(i)) == 0) 192 return 0; 193 } 194 return -EINVAL; 195 } 196 197 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f, 198 const char __user *buf, size_t size, 199 loff_t *pos, struct ras_debug_if *data) 200 { 201 ssize_t s = min_t(u64, 64, size); 202 char str[65]; 203 char block_name[33]; 204 char err[9] = "ue"; 205 int op = -1; 206 int block_id; 207 uint32_t sub_block; 208 u64 address, value; 209 210 if (*pos) 211 return -EINVAL; 212 *pos = size; 213 214 memset(str, 0, sizeof(str)); 215 memset(data, 0, sizeof(*data)); 216 217 if (copy_from_user(str, buf, s)) 218 return -EINVAL; 219 220 if (sscanf(str, "disable %32s", block_name) == 1) 221 op = 0; 222 else if (sscanf(str, "enable %32s %8s", block_name, err) == 2) 223 op = 1; 224 else if (sscanf(str, "inject %32s %8s", block_name, err) == 2) 225 op = 2; 226 else if (strstr(str, "retire_page") != NULL) 227 op = 3; 228 else if (str[0] && str[1] && str[2] && str[3]) 229 /* ascii string, but commands are not matched. */ 230 return -EINVAL; 231 232 if (op != -1) { 233 if (op == 3) { 234 if (sscanf(str, "%*s 0x%llx", &address) != 1 && 235 sscanf(str, "%*s %llu", &address) != 1) 236 return -EINVAL; 237 238 data->op = op; 239 data->inject.address = address; 240 241 return 0; 242 } 243 244 if (amdgpu_ras_find_block_id_by_name(block_name, &block_id)) 245 return -EINVAL; 246 247 data->head.block = block_id; 248 /* only ue and ce errors are supported */ 249 if (!memcmp("ue", err, 2)) 250 data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 251 else if (!memcmp("ce", err, 2)) 252 data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE; 253 else 254 return -EINVAL; 255 256 data->op = op; 257 258 if (op == 2) { 259 if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx", 260 &sub_block, &address, &value) != 3 && 261 sscanf(str, "%*s %*s %*s %u %llu %llu", 262 &sub_block, &address, &value) != 3) 263 return -EINVAL; 264 data->head.sub_block_index = sub_block; 265 data->inject.address = address; 266 data->inject.value = value; 267 } 268 } else { 269 if (size < sizeof(*data)) 270 return -EINVAL; 271 272 if (copy_from_user(data, buf, sizeof(*data))) 273 return -EINVAL; 274 } 275 276 return 0; 277 } 278 279 /** 280 * DOC: AMDGPU RAS debugfs control interface 281 * 282 * The control interface accepts struct ras_debug_if which has two members. 283 * 284 * First member: ras_debug_if::head or ras_debug_if::inject. 285 * 286 * head is used to indicate which IP block will be under control. 287 * 288 * head has four members, they are block, type, sub_block_index, name. 289 * block: which IP will be under control. 290 * type: what kind of error will be enabled/disabled/injected. 291 * sub_block_index: some IPs have subcomponets. say, GFX, sDMA. 292 * name: the name of IP. 293 * 294 * inject has two more members than head, they are address, value. 295 * As their names indicate, inject operation will write the 296 * value to the address. 297 * 298 * The second member: struct ras_debug_if::op. 299 * It has three kinds of operations. 300 * 301 * - 0: disable RAS on the block. Take ::head as its data. 302 * - 1: enable RAS on the block. Take ::head as its data. 303 * - 2: inject errors on the block. Take ::inject as its data. 304 * 305 * How to use the interface? 306 * 307 * In a program 308 * 309 * Copy the struct ras_debug_if in your code and initialize it. 310 * Write the struct to the control interface. 311 * 312 * From shell 313 * 314 * .. code-block:: bash 315 * 316 * echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 317 * echo "enable <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 318 * echo "inject <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl 319 * 320 * Where N, is the card which you want to affect. 321 * 322 * "disable" requires only the block. 323 * "enable" requires the block and error type. 324 * "inject" requires the block, error type, address, and value. 325 * 326 * The block is one of: umc, sdma, gfx, etc. 327 * see ras_block_string[] for details 328 * 329 * The error type is one of: ue, ce, where, 330 * ue is multi-uncorrectable 331 * ce is single-correctable 332 * 333 * The sub-block is a the sub-block index, pass 0 if there is no sub-block. 334 * The address and value are hexadecimal numbers, leading 0x is optional. 335 * 336 * For instance, 337 * 338 * .. code-block:: bash 339 * 340 * echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 341 * echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl 342 * echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl 343 * 344 * How to check the result of the operation? 345 * 346 * To check disable/enable, see "ras" features at, 347 * /sys/class/drm/card[0/1/2...]/device/ras/features 348 * 349 * To check inject, see the corresponding error count at, 350 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count 351 * 352 * .. note:: 353 * Operations are only allowed on blocks which are supported. 354 * Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask 355 * to see which blocks support RAS on a particular asic. 356 * 357 */ 358 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f, 359 const char __user *buf, 360 size_t size, loff_t *pos) 361 { 362 struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private; 363 struct ras_debug_if data; 364 int ret = 0; 365 366 if (!amdgpu_ras_get_error_query_ready(adev)) { 367 dev_warn(adev->dev, "RAS WARN: error injection " 368 "currently inaccessible\n"); 369 return size; 370 } 371 372 ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data); 373 if (ret) 374 return ret; 375 376 if (data.op == 3) { 377 ret = amdgpu_reserve_page_direct(adev, data.inject.address); 378 if (!ret) 379 return size; 380 else 381 return ret; 382 } 383 384 if (!amdgpu_ras_is_supported(adev, data.head.block)) 385 return -EINVAL; 386 387 switch (data.op) { 388 case 0: 389 ret = amdgpu_ras_feature_enable(adev, &data.head, 0); 390 break; 391 case 1: 392 ret = amdgpu_ras_feature_enable(adev, &data.head, 1); 393 break; 394 case 2: 395 if ((data.inject.address >= adev->gmc.mc_vram_size) || 396 (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) { 397 dev_warn(adev->dev, "RAS WARN: input address " 398 "0x%llx is invalid.", 399 data.inject.address); 400 ret = -EINVAL; 401 break; 402 } 403 404 /* umc ce/ue error injection for a bad page is not allowed */ 405 if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) && 406 amdgpu_ras_check_bad_page(adev, data.inject.address)) { 407 dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has " 408 "already been marked as bad!\n", 409 data.inject.address); 410 break; 411 } 412 413 /* data.inject.address is offset instead of absolute gpu address */ 414 ret = amdgpu_ras_error_inject(adev, &data.inject); 415 break; 416 default: 417 ret = -EINVAL; 418 break; 419 } 420 421 if (ret) 422 return -EINVAL; 423 424 return size; 425 } 426 427 /** 428 * DOC: AMDGPU RAS debugfs EEPROM table reset interface 429 * 430 * Some boards contain an EEPROM which is used to persistently store a list of 431 * bad pages which experiences ECC errors in vram. This interface provides 432 * a way to reset the EEPROM, e.g., after testing error injection. 433 * 434 * Usage: 435 * 436 * .. code-block:: bash 437 * 438 * echo 1 > ../ras/ras_eeprom_reset 439 * 440 * will reset EEPROM table to 0 entries. 441 * 442 */ 443 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f, 444 const char __user *buf, 445 size_t size, loff_t *pos) 446 { 447 struct amdgpu_device *adev = 448 (struct amdgpu_device *)file_inode(f)->i_private; 449 int ret; 450 451 ret = amdgpu_ras_eeprom_reset_table( 452 &(amdgpu_ras_get_context(adev)->eeprom_control)); 453 454 if (!ret) { 455 /* Something was written to EEPROM. 456 */ 457 amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS; 458 return size; 459 } else { 460 return ret; 461 } 462 } 463 464 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = { 465 .owner = THIS_MODULE, 466 .read = NULL, 467 .write = amdgpu_ras_debugfs_ctrl_write, 468 .llseek = default_llseek 469 }; 470 471 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = { 472 .owner = THIS_MODULE, 473 .read = NULL, 474 .write = amdgpu_ras_debugfs_eeprom_write, 475 .llseek = default_llseek 476 }; 477 478 /** 479 * DOC: AMDGPU RAS sysfs Error Count Interface 480 * 481 * It allows the user to read the error count for each IP block on the gpu through 482 * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count 483 * 484 * It outputs the multiple lines which report the uncorrected (ue) and corrected 485 * (ce) error counts. 486 * 487 * The format of one line is below, 488 * 489 * [ce|ue]: count 490 * 491 * Example: 492 * 493 * .. code-block:: bash 494 * 495 * ue: 0 496 * ce: 1 497 * 498 */ 499 static ssize_t amdgpu_ras_sysfs_read(struct device *dev, 500 struct device_attribute *attr, char *buf) 501 { 502 struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr); 503 struct ras_query_if info = { 504 .head = obj->head, 505 }; 506 507 if (!amdgpu_ras_get_error_query_ready(obj->adev)) 508 return sysfs_emit(buf, "Query currently inaccessible\n"); 509 510 if (amdgpu_ras_query_error_status(obj->adev, &info)) 511 return -EINVAL; 512 513 514 if (obj->adev->asic_type == CHIP_ALDEBARAN) { 515 if (amdgpu_ras_reset_error_status(obj->adev, info.head.block)) 516 DRM_WARN("Failed to reset error counter and error status"); 517 } 518 519 return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count, 520 "ce", info.ce_count); 521 } 522 523 /* obj begin */ 524 525 #define get_obj(obj) do { (obj)->use++; } while (0) 526 #define alive_obj(obj) ((obj)->use) 527 528 static inline void put_obj(struct ras_manager *obj) 529 { 530 if (obj && (--obj->use == 0)) 531 list_del(&obj->node); 532 if (obj && (obj->use < 0)) 533 DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", ras_block_str(obj->head.block)); 534 } 535 536 /* make one obj and return it. */ 537 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev, 538 struct ras_common_if *head) 539 { 540 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 541 struct ras_manager *obj; 542 543 if (!adev->ras_enabled || !con) 544 return NULL; 545 546 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 547 return NULL; 548 549 obj = &con->objs[head->block]; 550 /* already exist. return obj? */ 551 if (alive_obj(obj)) 552 return NULL; 553 554 obj->head = *head; 555 obj->adev = adev; 556 list_add(&obj->node, &con->head); 557 get_obj(obj); 558 559 return obj; 560 } 561 562 /* return an obj equal to head, or the first when head is NULL */ 563 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev, 564 struct ras_common_if *head) 565 { 566 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 567 struct ras_manager *obj; 568 int i; 569 570 if (!adev->ras_enabled || !con) 571 return NULL; 572 573 if (head) { 574 if (head->block >= AMDGPU_RAS_BLOCK_COUNT) 575 return NULL; 576 577 obj = &con->objs[head->block]; 578 579 if (alive_obj(obj)) { 580 WARN_ON(head->block != obj->head.block); 581 return obj; 582 } 583 } else { 584 for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) { 585 obj = &con->objs[i]; 586 if (alive_obj(obj)) { 587 WARN_ON(i != obj->head.block); 588 return obj; 589 } 590 } 591 } 592 593 return NULL; 594 } 595 /* obj end */ 596 597 /* feature ctl begin */ 598 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev, 599 struct ras_common_if *head) 600 { 601 return adev->ras_hw_enabled & BIT(head->block); 602 } 603 604 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev, 605 struct ras_common_if *head) 606 { 607 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 608 609 return con->features & BIT(head->block); 610 } 611 612 /* 613 * if obj is not created, then create one. 614 * set feature enable flag. 615 */ 616 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev, 617 struct ras_common_if *head, int enable) 618 { 619 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 620 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 621 622 /* If hardware does not support ras, then do not create obj. 623 * But if hardware support ras, we can create the obj. 624 * Ras framework checks con->hw_supported to see if it need do 625 * corresponding initialization. 626 * IP checks con->support to see if it need disable ras. 627 */ 628 if (!amdgpu_ras_is_feature_allowed(adev, head)) 629 return 0; 630 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) 631 return 0; 632 633 if (enable) { 634 if (!obj) { 635 obj = amdgpu_ras_create_obj(adev, head); 636 if (!obj) 637 return -EINVAL; 638 } else { 639 /* In case we create obj somewhere else */ 640 get_obj(obj); 641 } 642 con->features |= BIT(head->block); 643 } else { 644 if (obj && amdgpu_ras_is_feature_enabled(adev, head)) { 645 con->features &= ~BIT(head->block); 646 put_obj(obj); 647 } 648 } 649 650 return 0; 651 } 652 653 /* wrapper of psp_ras_enable_features */ 654 int amdgpu_ras_feature_enable(struct amdgpu_device *adev, 655 struct ras_common_if *head, bool enable) 656 { 657 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 658 union ta_ras_cmd_input *info; 659 int ret; 660 661 if (!con) 662 return -EINVAL; 663 664 info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL); 665 if (!info) 666 return -ENOMEM; 667 668 if (!enable) { 669 info->disable_features = (struct ta_ras_disable_features_input) { 670 .block_id = amdgpu_ras_block_to_ta(head->block), 671 .error_type = amdgpu_ras_error_to_ta(head->type), 672 }; 673 } else { 674 info->enable_features = (struct ta_ras_enable_features_input) { 675 .block_id = amdgpu_ras_block_to_ta(head->block), 676 .error_type = amdgpu_ras_error_to_ta(head->type), 677 }; 678 } 679 680 /* Do not enable if it is not allowed. */ 681 WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head)); 682 /* Are we alerady in that state we are going to set? */ 683 if (!(!!enable ^ !!amdgpu_ras_is_feature_enabled(adev, head))) { 684 ret = 0; 685 goto out; 686 } 687 688 if (!amdgpu_ras_intr_triggered()) { 689 ret = psp_ras_enable_features(&adev->psp, info, enable); 690 if (ret) { 691 dev_err(adev->dev, "ras %s %s failed %d\n", 692 enable ? "enable":"disable", 693 ras_block_str(head->block), 694 ret); 695 goto out; 696 } 697 } 698 699 /* setup the obj */ 700 __amdgpu_ras_feature_enable(adev, head, enable); 701 ret = 0; 702 out: 703 kfree(info); 704 return ret; 705 } 706 707 /* Only used in device probe stage and called only once. */ 708 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev, 709 struct ras_common_if *head, bool enable) 710 { 711 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 712 int ret; 713 714 if (!con) 715 return -EINVAL; 716 717 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 718 if (enable) { 719 /* There is no harm to issue a ras TA cmd regardless of 720 * the currecnt ras state. 721 * If current state == target state, it will do nothing 722 * But sometimes it requests driver to reset and repost 723 * with error code -EAGAIN. 724 */ 725 ret = amdgpu_ras_feature_enable(adev, head, 1); 726 /* With old ras TA, we might fail to enable ras. 727 * Log it and just setup the object. 728 * TODO need remove this WA in the future. 729 */ 730 if (ret == -EINVAL) { 731 ret = __amdgpu_ras_feature_enable(adev, head, 1); 732 if (!ret) 733 dev_info(adev->dev, 734 "RAS INFO: %s setup object\n", 735 ras_block_str(head->block)); 736 } 737 } else { 738 /* setup the object then issue a ras TA disable cmd.*/ 739 ret = __amdgpu_ras_feature_enable(adev, head, 1); 740 if (ret) 741 return ret; 742 743 /* gfx block ras dsiable cmd must send to ras-ta */ 744 if (head->block == AMDGPU_RAS_BLOCK__GFX) 745 con->features |= BIT(head->block); 746 747 ret = amdgpu_ras_feature_enable(adev, head, 0); 748 749 /* clean gfx block ras features flag */ 750 if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX) 751 con->features &= ~BIT(head->block); 752 } 753 } else 754 ret = amdgpu_ras_feature_enable(adev, head, enable); 755 756 return ret; 757 } 758 759 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev, 760 bool bypass) 761 { 762 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 763 struct ras_manager *obj, *tmp; 764 765 list_for_each_entry_safe(obj, tmp, &con->head, node) { 766 /* bypass psp. 767 * aka just release the obj and corresponding flags 768 */ 769 if (bypass) { 770 if (__amdgpu_ras_feature_enable(adev, &obj->head, 0)) 771 break; 772 } else { 773 if (amdgpu_ras_feature_enable(adev, &obj->head, 0)) 774 break; 775 } 776 } 777 778 return con->features; 779 } 780 781 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev, 782 bool bypass) 783 { 784 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 785 int ras_block_count = AMDGPU_RAS_BLOCK_COUNT; 786 int i; 787 const enum amdgpu_ras_error_type default_ras_type = 788 AMDGPU_RAS_ERROR__NONE; 789 790 for (i = 0; i < ras_block_count; i++) { 791 struct ras_common_if head = { 792 .block = i, 793 .type = default_ras_type, 794 .sub_block_index = 0, 795 }; 796 if (bypass) { 797 /* 798 * bypass psp. vbios enable ras for us. 799 * so just create the obj 800 */ 801 if (__amdgpu_ras_feature_enable(adev, &head, 1)) 802 break; 803 } else { 804 if (amdgpu_ras_feature_enable(adev, &head, 1)) 805 break; 806 } 807 } 808 809 return con->features; 810 } 811 /* feature ctl end */ 812 813 /* query/inject/cure begin */ 814 int amdgpu_ras_query_error_status(struct amdgpu_device *adev, 815 struct ras_query_if *info) 816 { 817 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 818 struct ras_err_data err_data = {0, 0, 0, NULL}; 819 int i; 820 821 if (!obj) 822 return -EINVAL; 823 824 switch (info->head.block) { 825 case AMDGPU_RAS_BLOCK__UMC: 826 if (adev->umc.ras_funcs && 827 adev->umc.ras_funcs->query_ras_error_count) 828 adev->umc.ras_funcs->query_ras_error_count(adev, &err_data); 829 /* umc query_ras_error_address is also responsible for clearing 830 * error status 831 */ 832 if (adev->umc.ras_funcs && 833 adev->umc.ras_funcs->query_ras_error_address) 834 adev->umc.ras_funcs->query_ras_error_address(adev, &err_data); 835 break; 836 case AMDGPU_RAS_BLOCK__SDMA: 837 if (adev->sdma.funcs->query_ras_error_count) { 838 for (i = 0; i < adev->sdma.num_instances; i++) 839 adev->sdma.funcs->query_ras_error_count(adev, i, 840 &err_data); 841 } 842 break; 843 case AMDGPU_RAS_BLOCK__GFX: 844 if (adev->gfx.ras_funcs && 845 adev->gfx.ras_funcs->query_ras_error_count) 846 adev->gfx.ras_funcs->query_ras_error_count(adev, &err_data); 847 848 if (adev->gfx.ras_funcs && 849 adev->gfx.ras_funcs->query_ras_error_status) 850 adev->gfx.ras_funcs->query_ras_error_status(adev); 851 break; 852 case AMDGPU_RAS_BLOCK__MMHUB: 853 if (adev->mmhub.ras_funcs && 854 adev->mmhub.ras_funcs->query_ras_error_count) 855 adev->mmhub.ras_funcs->query_ras_error_count(adev, &err_data); 856 857 if (adev->mmhub.ras_funcs && 858 adev->mmhub.ras_funcs->query_ras_error_status) 859 adev->mmhub.ras_funcs->query_ras_error_status(adev); 860 break; 861 case AMDGPU_RAS_BLOCK__PCIE_BIF: 862 if (adev->nbio.ras_funcs && 863 adev->nbio.ras_funcs->query_ras_error_count) 864 adev->nbio.ras_funcs->query_ras_error_count(adev, &err_data); 865 break; 866 case AMDGPU_RAS_BLOCK__XGMI_WAFL: 867 if (adev->gmc.xgmi.ras_funcs && 868 adev->gmc.xgmi.ras_funcs->query_ras_error_count) 869 adev->gmc.xgmi.ras_funcs->query_ras_error_count(adev, &err_data); 870 break; 871 case AMDGPU_RAS_BLOCK__HDP: 872 if (adev->hdp.ras_funcs && 873 adev->hdp.ras_funcs->query_ras_error_count) 874 adev->hdp.ras_funcs->query_ras_error_count(adev, &err_data); 875 break; 876 default: 877 break; 878 } 879 880 obj->err_data.ue_count += err_data.ue_count; 881 obj->err_data.ce_count += err_data.ce_count; 882 883 info->ue_count = obj->err_data.ue_count; 884 info->ce_count = obj->err_data.ce_count; 885 886 if (err_data.ce_count) { 887 if (adev->smuio.funcs && 888 adev->smuio.funcs->get_socket_id && 889 adev->smuio.funcs->get_die_id) { 890 dev_info(adev->dev, "socket: %d, die: %d " 891 "%ld correctable hardware errors " 892 "detected in %s block, no user " 893 "action is needed.\n", 894 adev->smuio.funcs->get_socket_id(adev), 895 adev->smuio.funcs->get_die_id(adev), 896 obj->err_data.ce_count, 897 ras_block_str(info->head.block)); 898 } else { 899 dev_info(adev->dev, "%ld correctable hardware errors " 900 "detected in %s block, no user " 901 "action is needed.\n", 902 obj->err_data.ce_count, 903 ras_block_str(info->head.block)); 904 } 905 } 906 if (err_data.ue_count) { 907 if (adev->smuio.funcs && 908 adev->smuio.funcs->get_socket_id && 909 adev->smuio.funcs->get_die_id) { 910 dev_info(adev->dev, "socket: %d, die: %d " 911 "%ld uncorrectable hardware errors " 912 "detected in %s block\n", 913 adev->smuio.funcs->get_socket_id(adev), 914 adev->smuio.funcs->get_die_id(adev), 915 obj->err_data.ue_count, 916 ras_block_str(info->head.block)); 917 } else { 918 dev_info(adev->dev, "%ld uncorrectable hardware errors " 919 "detected in %s block\n", 920 obj->err_data.ue_count, 921 ras_block_str(info->head.block)); 922 } 923 } 924 925 return 0; 926 } 927 928 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev, 929 enum amdgpu_ras_block block) 930 { 931 if (!amdgpu_ras_is_supported(adev, block)) 932 return -EINVAL; 933 934 switch (block) { 935 case AMDGPU_RAS_BLOCK__GFX: 936 if (adev->gfx.ras_funcs && 937 adev->gfx.ras_funcs->reset_ras_error_count) 938 adev->gfx.ras_funcs->reset_ras_error_count(adev); 939 940 if (adev->gfx.ras_funcs && 941 adev->gfx.ras_funcs->reset_ras_error_status) 942 adev->gfx.ras_funcs->reset_ras_error_status(adev); 943 break; 944 case AMDGPU_RAS_BLOCK__MMHUB: 945 if (adev->mmhub.ras_funcs && 946 adev->mmhub.ras_funcs->reset_ras_error_count) 947 adev->mmhub.ras_funcs->reset_ras_error_count(adev); 948 949 if (adev->mmhub.ras_funcs && 950 adev->mmhub.ras_funcs->reset_ras_error_status) 951 adev->mmhub.ras_funcs->reset_ras_error_status(adev); 952 break; 953 case AMDGPU_RAS_BLOCK__SDMA: 954 if (adev->sdma.funcs->reset_ras_error_count) 955 adev->sdma.funcs->reset_ras_error_count(adev); 956 break; 957 case AMDGPU_RAS_BLOCK__HDP: 958 if (adev->hdp.ras_funcs && 959 adev->hdp.ras_funcs->reset_ras_error_count) 960 adev->hdp.ras_funcs->reset_ras_error_count(adev); 961 break; 962 default: 963 break; 964 } 965 966 return 0; 967 } 968 969 /* Trigger XGMI/WAFL error */ 970 static int amdgpu_ras_error_inject_xgmi(struct amdgpu_device *adev, 971 struct ta_ras_trigger_error_input *block_info) 972 { 973 int ret; 974 975 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW)) 976 dev_warn(adev->dev, "Failed to disallow df cstate"); 977 978 if (amdgpu_dpm_allow_xgmi_power_down(adev, false)) 979 dev_warn(adev->dev, "Failed to disallow XGMI power down"); 980 981 ret = psp_ras_trigger_error(&adev->psp, block_info); 982 983 if (amdgpu_ras_intr_triggered()) 984 return ret; 985 986 if (amdgpu_dpm_allow_xgmi_power_down(adev, true)) 987 dev_warn(adev->dev, "Failed to allow XGMI power down"); 988 989 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_ALLOW)) 990 dev_warn(adev->dev, "Failed to allow df cstate"); 991 992 return ret; 993 } 994 995 /* wrapper of psp_ras_trigger_error */ 996 int amdgpu_ras_error_inject(struct amdgpu_device *adev, 997 struct ras_inject_if *info) 998 { 999 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1000 struct ta_ras_trigger_error_input block_info = { 1001 .block_id = amdgpu_ras_block_to_ta(info->head.block), 1002 .inject_error_type = amdgpu_ras_error_to_ta(info->head.type), 1003 .sub_block_index = info->head.sub_block_index, 1004 .address = info->address, 1005 .value = info->value, 1006 }; 1007 int ret = 0; 1008 1009 if (!obj) 1010 return -EINVAL; 1011 1012 /* Calculate XGMI relative offset */ 1013 if (adev->gmc.xgmi.num_physical_nodes > 1) { 1014 block_info.address = 1015 amdgpu_xgmi_get_relative_phy_addr(adev, 1016 block_info.address); 1017 } 1018 1019 switch (info->head.block) { 1020 case AMDGPU_RAS_BLOCK__GFX: 1021 if (adev->gfx.ras_funcs && 1022 adev->gfx.ras_funcs->ras_error_inject) 1023 ret = adev->gfx.ras_funcs->ras_error_inject(adev, info); 1024 else 1025 ret = -EINVAL; 1026 break; 1027 case AMDGPU_RAS_BLOCK__UMC: 1028 case AMDGPU_RAS_BLOCK__SDMA: 1029 case AMDGPU_RAS_BLOCK__MMHUB: 1030 case AMDGPU_RAS_BLOCK__PCIE_BIF: 1031 case AMDGPU_RAS_BLOCK__MP0: 1032 case AMDGPU_RAS_BLOCK__MP1: 1033 case AMDGPU_RAS_BLOCK__MPIO: 1034 ret = psp_ras_trigger_error(&adev->psp, &block_info); 1035 break; 1036 case AMDGPU_RAS_BLOCK__XGMI_WAFL: 1037 ret = amdgpu_ras_error_inject_xgmi(adev, &block_info); 1038 break; 1039 default: 1040 dev_info(adev->dev, "%s error injection is not supported yet\n", 1041 ras_block_str(info->head.block)); 1042 ret = -EINVAL; 1043 } 1044 1045 if (ret) 1046 dev_err(adev->dev, "ras inject %s failed %d\n", 1047 ras_block_str(info->head.block), ret); 1048 1049 return ret; 1050 } 1051 1052 /** 1053 * amdgpu_ras_query_error_count -- Get error counts of all IPs 1054 * adev: pointer to AMD GPU device 1055 * ce_count: pointer to an integer to be set to the count of correctible errors. 1056 * ue_count: pointer to an integer to be set to the count of uncorrectible 1057 * errors. 1058 * 1059 * If set, @ce_count or @ue_count, count and return the corresponding 1060 * error counts in those integer pointers. Return 0 if the device 1061 * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS. 1062 */ 1063 int amdgpu_ras_query_error_count(struct amdgpu_device *adev, 1064 unsigned long *ce_count, 1065 unsigned long *ue_count) 1066 { 1067 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1068 struct ras_manager *obj; 1069 unsigned long ce, ue; 1070 1071 if (!adev->ras_enabled || !con) 1072 return -EOPNOTSUPP; 1073 1074 /* Don't count since no reporting. 1075 */ 1076 if (!ce_count && !ue_count) 1077 return 0; 1078 1079 ce = 0; 1080 ue = 0; 1081 list_for_each_entry(obj, &con->head, node) { 1082 struct ras_query_if info = { 1083 .head = obj->head, 1084 }; 1085 int res; 1086 1087 res = amdgpu_ras_query_error_status(adev, &info); 1088 if (res) 1089 return res; 1090 1091 ce += info.ce_count; 1092 ue += info.ue_count; 1093 } 1094 1095 if (ce_count) 1096 *ce_count = ce; 1097 1098 if (ue_count) 1099 *ue_count = ue; 1100 1101 return 0; 1102 } 1103 /* query/inject/cure end */ 1104 1105 1106 /* sysfs begin */ 1107 1108 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 1109 struct ras_badpage **bps, unsigned int *count); 1110 1111 static char *amdgpu_ras_badpage_flags_str(unsigned int flags) 1112 { 1113 switch (flags) { 1114 case AMDGPU_RAS_RETIRE_PAGE_RESERVED: 1115 return "R"; 1116 case AMDGPU_RAS_RETIRE_PAGE_PENDING: 1117 return "P"; 1118 case AMDGPU_RAS_RETIRE_PAGE_FAULT: 1119 default: 1120 return "F"; 1121 } 1122 } 1123 1124 /** 1125 * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface 1126 * 1127 * It allows user to read the bad pages of vram on the gpu through 1128 * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages 1129 * 1130 * It outputs multiple lines, and each line stands for one gpu page. 1131 * 1132 * The format of one line is below, 1133 * gpu pfn : gpu page size : flags 1134 * 1135 * gpu pfn and gpu page size are printed in hex format. 1136 * flags can be one of below character, 1137 * 1138 * R: reserved, this gpu page is reserved and not able to use. 1139 * 1140 * P: pending for reserve, this gpu page is marked as bad, will be reserved 1141 * in next window of page_reserve. 1142 * 1143 * F: unable to reserve. this gpu page can't be reserved due to some reasons. 1144 * 1145 * Examples: 1146 * 1147 * .. code-block:: bash 1148 * 1149 * 0x00000001 : 0x00001000 : R 1150 * 0x00000002 : 0x00001000 : P 1151 * 1152 */ 1153 1154 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f, 1155 struct kobject *kobj, struct bin_attribute *attr, 1156 char *buf, loff_t ppos, size_t count) 1157 { 1158 struct amdgpu_ras *con = 1159 container_of(attr, struct amdgpu_ras, badpages_attr); 1160 struct amdgpu_device *adev = con->adev; 1161 const unsigned int element_size = 1162 sizeof("0xabcdabcd : 0x12345678 : R\n") - 1; 1163 unsigned int start = div64_ul(ppos + element_size - 1, element_size); 1164 unsigned int end = div64_ul(ppos + count - 1, element_size); 1165 ssize_t s = 0; 1166 struct ras_badpage *bps = NULL; 1167 unsigned int bps_count = 0; 1168 1169 memset(buf, 0, count); 1170 1171 if (amdgpu_ras_badpages_read(adev, &bps, &bps_count)) 1172 return 0; 1173 1174 for (; start < end && start < bps_count; start++) 1175 s += scnprintf(&buf[s], element_size + 1, 1176 "0x%08x : 0x%08x : %1s\n", 1177 bps[start].bp, 1178 bps[start].size, 1179 amdgpu_ras_badpage_flags_str(bps[start].flags)); 1180 1181 kfree(bps); 1182 1183 return s; 1184 } 1185 1186 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev, 1187 struct device_attribute *attr, char *buf) 1188 { 1189 struct amdgpu_ras *con = 1190 container_of(attr, struct amdgpu_ras, features_attr); 1191 1192 return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features); 1193 } 1194 1195 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev) 1196 { 1197 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1198 1199 sysfs_remove_file_from_group(&adev->dev->kobj, 1200 &con->badpages_attr.attr, 1201 RAS_FS_NAME); 1202 } 1203 1204 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev) 1205 { 1206 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1207 struct attribute *attrs[] = { 1208 &con->features_attr.attr, 1209 NULL 1210 }; 1211 struct attribute_group group = { 1212 .name = RAS_FS_NAME, 1213 .attrs = attrs, 1214 }; 1215 1216 sysfs_remove_group(&adev->dev->kobj, &group); 1217 1218 return 0; 1219 } 1220 1221 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev, 1222 struct ras_fs_if *head) 1223 { 1224 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head); 1225 1226 if (!obj || obj->attr_inuse) 1227 return -EINVAL; 1228 1229 get_obj(obj); 1230 1231 memcpy(obj->fs_data.sysfs_name, 1232 head->sysfs_name, 1233 sizeof(obj->fs_data.sysfs_name)); 1234 1235 obj->sysfs_attr = (struct device_attribute){ 1236 .attr = { 1237 .name = obj->fs_data.sysfs_name, 1238 .mode = S_IRUGO, 1239 }, 1240 .show = amdgpu_ras_sysfs_read, 1241 }; 1242 sysfs_attr_init(&obj->sysfs_attr.attr); 1243 1244 if (sysfs_add_file_to_group(&adev->dev->kobj, 1245 &obj->sysfs_attr.attr, 1246 RAS_FS_NAME)) { 1247 put_obj(obj); 1248 return -EINVAL; 1249 } 1250 1251 obj->attr_inuse = 1; 1252 1253 return 0; 1254 } 1255 1256 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev, 1257 struct ras_common_if *head) 1258 { 1259 struct ras_manager *obj = amdgpu_ras_find_obj(adev, head); 1260 1261 if (!obj || !obj->attr_inuse) 1262 return -EINVAL; 1263 1264 sysfs_remove_file_from_group(&adev->dev->kobj, 1265 &obj->sysfs_attr.attr, 1266 RAS_FS_NAME); 1267 obj->attr_inuse = 0; 1268 put_obj(obj); 1269 1270 return 0; 1271 } 1272 1273 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev) 1274 { 1275 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1276 struct ras_manager *obj, *tmp; 1277 1278 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1279 amdgpu_ras_sysfs_remove(adev, &obj->head); 1280 } 1281 1282 if (amdgpu_bad_page_threshold != 0) 1283 amdgpu_ras_sysfs_remove_bad_page_node(adev); 1284 1285 amdgpu_ras_sysfs_remove_feature_node(adev); 1286 1287 return 0; 1288 } 1289 /* sysfs end */ 1290 1291 /** 1292 * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors 1293 * 1294 * Normally when there is an uncorrectable error, the driver will reset 1295 * the GPU to recover. However, in the event of an unrecoverable error, 1296 * the driver provides an interface to reboot the system automatically 1297 * in that event. 1298 * 1299 * The following file in debugfs provides that interface: 1300 * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot 1301 * 1302 * Usage: 1303 * 1304 * .. code-block:: bash 1305 * 1306 * echo true > .../ras/auto_reboot 1307 * 1308 */ 1309 /* debugfs begin */ 1310 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev) 1311 { 1312 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1313 struct drm_minor *minor = adev_to_drm(adev)->primary; 1314 struct dentry *dir; 1315 1316 dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root); 1317 debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev, 1318 &amdgpu_ras_debugfs_ctrl_ops); 1319 debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev, 1320 &amdgpu_ras_debugfs_eeprom_ops); 1321 debugfs_create_u32("bad_page_cnt_threshold", 0444, dir, 1322 &con->bad_page_cnt_threshold); 1323 debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled); 1324 debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled); 1325 debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev, 1326 &amdgpu_ras_debugfs_eeprom_size_ops); 1327 con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table", 1328 S_IRUGO, dir, adev, 1329 &amdgpu_ras_debugfs_eeprom_table_ops); 1330 amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control); 1331 1332 /* 1333 * After one uncorrectable error happens, usually GPU recovery will 1334 * be scheduled. But due to the known problem in GPU recovery failing 1335 * to bring GPU back, below interface provides one direct way to 1336 * user to reboot system automatically in such case within 1337 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine 1338 * will never be called. 1339 */ 1340 debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot); 1341 1342 /* 1343 * User could set this not to clean up hardware's error count register 1344 * of RAS IPs during ras recovery. 1345 */ 1346 debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir, 1347 &con->disable_ras_err_cnt_harvest); 1348 return dir; 1349 } 1350 1351 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev, 1352 struct ras_fs_if *head, 1353 struct dentry *dir) 1354 { 1355 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head); 1356 1357 if (!obj || !dir) 1358 return; 1359 1360 get_obj(obj); 1361 1362 memcpy(obj->fs_data.debugfs_name, 1363 head->debugfs_name, 1364 sizeof(obj->fs_data.debugfs_name)); 1365 1366 debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir, 1367 obj, &amdgpu_ras_debugfs_ops); 1368 } 1369 1370 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev) 1371 { 1372 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1373 struct dentry *dir; 1374 struct ras_manager *obj; 1375 struct ras_fs_if fs_info; 1376 1377 /* 1378 * it won't be called in resume path, no need to check 1379 * suspend and gpu reset status 1380 */ 1381 if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con) 1382 return; 1383 1384 dir = amdgpu_ras_debugfs_create_ctrl_node(adev); 1385 1386 list_for_each_entry(obj, &con->head, node) { 1387 if (amdgpu_ras_is_supported(adev, obj->head.block) && 1388 (obj->attr_inuse == 1)) { 1389 sprintf(fs_info.debugfs_name, "%s_err_inject", 1390 ras_block_str(obj->head.block)); 1391 fs_info.head = obj->head; 1392 amdgpu_ras_debugfs_create(adev, &fs_info, dir); 1393 } 1394 } 1395 } 1396 1397 /* debugfs end */ 1398 1399 /* ras fs */ 1400 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO, 1401 amdgpu_ras_sysfs_badpages_read, NULL, 0); 1402 static DEVICE_ATTR(features, S_IRUGO, 1403 amdgpu_ras_sysfs_features_read, NULL); 1404 static int amdgpu_ras_fs_init(struct amdgpu_device *adev) 1405 { 1406 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1407 struct attribute_group group = { 1408 .name = RAS_FS_NAME, 1409 }; 1410 struct attribute *attrs[] = { 1411 &con->features_attr.attr, 1412 NULL 1413 }; 1414 struct bin_attribute *bin_attrs[] = { 1415 NULL, 1416 NULL, 1417 }; 1418 int r; 1419 1420 /* add features entry */ 1421 con->features_attr = dev_attr_features; 1422 group.attrs = attrs; 1423 sysfs_attr_init(attrs[0]); 1424 1425 if (amdgpu_bad_page_threshold != 0) { 1426 /* add bad_page_features entry */ 1427 bin_attr_gpu_vram_bad_pages.private = NULL; 1428 con->badpages_attr = bin_attr_gpu_vram_bad_pages; 1429 bin_attrs[0] = &con->badpages_attr; 1430 group.bin_attrs = bin_attrs; 1431 sysfs_bin_attr_init(bin_attrs[0]); 1432 } 1433 1434 r = sysfs_create_group(&adev->dev->kobj, &group); 1435 if (r) 1436 dev_err(adev->dev, "Failed to create RAS sysfs group!"); 1437 1438 return 0; 1439 } 1440 1441 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev) 1442 { 1443 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1444 struct ras_manager *con_obj, *ip_obj, *tmp; 1445 1446 if (IS_ENABLED(CONFIG_DEBUG_FS)) { 1447 list_for_each_entry_safe(con_obj, tmp, &con->head, node) { 1448 ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head); 1449 if (ip_obj) 1450 put_obj(ip_obj); 1451 } 1452 } 1453 1454 amdgpu_ras_sysfs_remove_all(adev); 1455 return 0; 1456 } 1457 /* ras fs end */ 1458 1459 /* ih begin */ 1460 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj) 1461 { 1462 struct ras_ih_data *data = &obj->ih_data; 1463 struct amdgpu_iv_entry entry; 1464 int ret; 1465 struct ras_err_data err_data = {0, 0, 0, NULL}; 1466 1467 while (data->rptr != data->wptr) { 1468 rmb(); 1469 memcpy(&entry, &data->ring[data->rptr], 1470 data->element_size); 1471 1472 wmb(); 1473 data->rptr = (data->aligned_element_size + 1474 data->rptr) % data->ring_size; 1475 1476 /* Let IP handle its data, maybe we need get the output 1477 * from the callback to udpate the error type/count, etc 1478 */ 1479 if (data->cb) { 1480 ret = data->cb(obj->adev, &err_data, &entry); 1481 /* ue will trigger an interrupt, and in that case 1482 * we need do a reset to recovery the whole system. 1483 * But leave IP do that recovery, here we just dispatch 1484 * the error. 1485 */ 1486 if (ret == AMDGPU_RAS_SUCCESS) { 1487 /* these counts could be left as 0 if 1488 * some blocks do not count error number 1489 */ 1490 obj->err_data.ue_count += err_data.ue_count; 1491 obj->err_data.ce_count += err_data.ce_count; 1492 } 1493 } 1494 } 1495 } 1496 1497 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work) 1498 { 1499 struct ras_ih_data *data = 1500 container_of(work, struct ras_ih_data, ih_work); 1501 struct ras_manager *obj = 1502 container_of(data, struct ras_manager, ih_data); 1503 1504 amdgpu_ras_interrupt_handler(obj); 1505 } 1506 1507 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev, 1508 struct ras_dispatch_if *info) 1509 { 1510 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1511 struct ras_ih_data *data = &obj->ih_data; 1512 1513 if (!obj) 1514 return -EINVAL; 1515 1516 if (data->inuse == 0) 1517 return 0; 1518 1519 /* Might be overflow... */ 1520 memcpy(&data->ring[data->wptr], info->entry, 1521 data->element_size); 1522 1523 wmb(); 1524 data->wptr = (data->aligned_element_size + 1525 data->wptr) % data->ring_size; 1526 1527 schedule_work(&data->ih_work); 1528 1529 return 0; 1530 } 1531 1532 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev, 1533 struct ras_ih_if *info) 1534 { 1535 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1536 struct ras_ih_data *data; 1537 1538 if (!obj) 1539 return -EINVAL; 1540 1541 data = &obj->ih_data; 1542 if (data->inuse == 0) 1543 return 0; 1544 1545 cancel_work_sync(&data->ih_work); 1546 1547 kfree(data->ring); 1548 memset(data, 0, sizeof(*data)); 1549 put_obj(obj); 1550 1551 return 0; 1552 } 1553 1554 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev, 1555 struct ras_ih_if *info) 1556 { 1557 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head); 1558 struct ras_ih_data *data; 1559 1560 if (!obj) { 1561 /* in case we registe the IH before enable ras feature */ 1562 obj = amdgpu_ras_create_obj(adev, &info->head); 1563 if (!obj) 1564 return -EINVAL; 1565 } else 1566 get_obj(obj); 1567 1568 data = &obj->ih_data; 1569 /* add the callback.etc */ 1570 *data = (struct ras_ih_data) { 1571 .inuse = 0, 1572 .cb = info->cb, 1573 .element_size = sizeof(struct amdgpu_iv_entry), 1574 .rptr = 0, 1575 .wptr = 0, 1576 }; 1577 1578 INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler); 1579 1580 data->aligned_element_size = ALIGN(data->element_size, 8); 1581 /* the ring can store 64 iv entries. */ 1582 data->ring_size = 64 * data->aligned_element_size; 1583 data->ring = kmalloc(data->ring_size, GFP_KERNEL); 1584 if (!data->ring) { 1585 put_obj(obj); 1586 return -ENOMEM; 1587 } 1588 1589 /* IH is ready */ 1590 data->inuse = 1; 1591 1592 return 0; 1593 } 1594 1595 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev) 1596 { 1597 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1598 struct ras_manager *obj, *tmp; 1599 1600 list_for_each_entry_safe(obj, tmp, &con->head, node) { 1601 struct ras_ih_if info = { 1602 .head = obj->head, 1603 }; 1604 amdgpu_ras_interrupt_remove_handler(adev, &info); 1605 } 1606 1607 return 0; 1608 } 1609 /* ih end */ 1610 1611 /* traversal all IPs except NBIO to query error counter */ 1612 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev) 1613 { 1614 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1615 struct ras_manager *obj; 1616 1617 if (!adev->ras_enabled || !con) 1618 return; 1619 1620 list_for_each_entry(obj, &con->head, node) { 1621 struct ras_query_if info = { 1622 .head = obj->head, 1623 }; 1624 1625 /* 1626 * PCIE_BIF IP has one different isr by ras controller 1627 * interrupt, the specific ras counter query will be 1628 * done in that isr. So skip such block from common 1629 * sync flood interrupt isr calling. 1630 */ 1631 if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF) 1632 continue; 1633 1634 amdgpu_ras_query_error_status(adev, &info); 1635 } 1636 } 1637 1638 /* Parse RdRspStatus and WrRspStatus */ 1639 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev, 1640 struct ras_query_if *info) 1641 { 1642 /* 1643 * Only two block need to query read/write 1644 * RspStatus at current state 1645 */ 1646 switch (info->head.block) { 1647 case AMDGPU_RAS_BLOCK__GFX: 1648 if (adev->gfx.ras_funcs && 1649 adev->gfx.ras_funcs->query_ras_error_status) 1650 adev->gfx.ras_funcs->query_ras_error_status(adev); 1651 break; 1652 case AMDGPU_RAS_BLOCK__MMHUB: 1653 if (adev->mmhub.ras_funcs && 1654 adev->mmhub.ras_funcs->query_ras_error_status) 1655 adev->mmhub.ras_funcs->query_ras_error_status(adev); 1656 break; 1657 default: 1658 break; 1659 } 1660 } 1661 1662 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev) 1663 { 1664 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1665 struct ras_manager *obj; 1666 1667 if (!adev->ras_enabled || !con) 1668 return; 1669 1670 list_for_each_entry(obj, &con->head, node) { 1671 struct ras_query_if info = { 1672 .head = obj->head, 1673 }; 1674 1675 amdgpu_ras_error_status_query(adev, &info); 1676 } 1677 } 1678 1679 /* recovery begin */ 1680 1681 /* return 0 on success. 1682 * caller need free bps. 1683 */ 1684 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev, 1685 struct ras_badpage **bps, unsigned int *count) 1686 { 1687 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1688 struct ras_err_handler_data *data; 1689 int i = 0; 1690 int ret = 0, status; 1691 1692 if (!con || !con->eh_data || !bps || !count) 1693 return -EINVAL; 1694 1695 mutex_lock(&con->recovery_lock); 1696 data = con->eh_data; 1697 if (!data || data->count == 0) { 1698 *bps = NULL; 1699 ret = -EINVAL; 1700 goto out; 1701 } 1702 1703 *bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL); 1704 if (!*bps) { 1705 ret = -ENOMEM; 1706 goto out; 1707 } 1708 1709 for (; i < data->count; i++) { 1710 (*bps)[i] = (struct ras_badpage){ 1711 .bp = data->bps[i].retired_page, 1712 .size = AMDGPU_GPU_PAGE_SIZE, 1713 .flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED, 1714 }; 1715 status = amdgpu_vram_mgr_query_page_status( 1716 ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM), 1717 data->bps[i].retired_page); 1718 if (status == -EBUSY) 1719 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING; 1720 else if (status == -ENOENT) 1721 (*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT; 1722 } 1723 1724 *count = data->count; 1725 out: 1726 mutex_unlock(&con->recovery_lock); 1727 return ret; 1728 } 1729 1730 static void amdgpu_ras_do_recovery(struct work_struct *work) 1731 { 1732 struct amdgpu_ras *ras = 1733 container_of(work, struct amdgpu_ras, recovery_work); 1734 struct amdgpu_device *remote_adev = NULL; 1735 struct amdgpu_device *adev = ras->adev; 1736 struct list_head device_list, *device_list_handle = NULL; 1737 1738 if (!ras->disable_ras_err_cnt_harvest) { 1739 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 1740 1741 /* Build list of devices to query RAS related errors */ 1742 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) { 1743 device_list_handle = &hive->device_list; 1744 } else { 1745 INIT_LIST_HEAD(&device_list); 1746 list_add_tail(&adev->gmc.xgmi.head, &device_list); 1747 device_list_handle = &device_list; 1748 } 1749 1750 list_for_each_entry(remote_adev, 1751 device_list_handle, gmc.xgmi.head) { 1752 amdgpu_ras_query_err_status(remote_adev); 1753 amdgpu_ras_log_on_err_counter(remote_adev); 1754 } 1755 1756 amdgpu_put_xgmi_hive(hive); 1757 } 1758 1759 if (amdgpu_device_should_recover_gpu(ras->adev)) 1760 amdgpu_device_gpu_recover(ras->adev, NULL); 1761 atomic_set(&ras->in_recovery, 0); 1762 } 1763 1764 /* alloc/realloc bps array */ 1765 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev, 1766 struct ras_err_handler_data *data, int pages) 1767 { 1768 unsigned int old_space = data->count + data->space_left; 1769 unsigned int new_space = old_space + pages; 1770 unsigned int align_space = ALIGN(new_space, 512); 1771 void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL); 1772 1773 if (!bps) { 1774 kfree(bps); 1775 return -ENOMEM; 1776 } 1777 1778 if (data->bps) { 1779 memcpy(bps, data->bps, 1780 data->count * sizeof(*data->bps)); 1781 kfree(data->bps); 1782 } 1783 1784 data->bps = bps; 1785 data->space_left += align_space - old_space; 1786 return 0; 1787 } 1788 1789 /* it deal with vram only. */ 1790 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev, 1791 struct eeprom_table_record *bps, int pages) 1792 { 1793 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1794 struct ras_err_handler_data *data; 1795 int ret = 0; 1796 uint32_t i; 1797 1798 if (!con || !con->eh_data || !bps || pages <= 0) 1799 return 0; 1800 1801 mutex_lock(&con->recovery_lock); 1802 data = con->eh_data; 1803 if (!data) 1804 goto out; 1805 1806 for (i = 0; i < pages; i++) { 1807 if (amdgpu_ras_check_bad_page_unlock(con, 1808 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT)) 1809 continue; 1810 1811 if (!data->space_left && 1812 amdgpu_ras_realloc_eh_data_space(adev, data, 256)) { 1813 ret = -ENOMEM; 1814 goto out; 1815 } 1816 1817 amdgpu_vram_mgr_reserve_range( 1818 ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM), 1819 bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT, 1820 AMDGPU_GPU_PAGE_SIZE); 1821 1822 memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps)); 1823 data->count++; 1824 data->space_left--; 1825 } 1826 out: 1827 mutex_unlock(&con->recovery_lock); 1828 1829 return ret; 1830 } 1831 1832 /* 1833 * write error record array to eeprom, the function should be 1834 * protected by recovery_lock 1835 */ 1836 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev) 1837 { 1838 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1839 struct ras_err_handler_data *data; 1840 struct amdgpu_ras_eeprom_control *control; 1841 int save_count; 1842 1843 if (!con || !con->eh_data) 1844 return 0; 1845 1846 control = &con->eeprom_control; 1847 data = con->eh_data; 1848 save_count = data->count - control->ras_num_recs; 1849 /* only new entries are saved */ 1850 if (save_count > 0) { 1851 if (amdgpu_ras_eeprom_append(control, 1852 &data->bps[control->ras_num_recs], 1853 save_count)) { 1854 dev_err(adev->dev, "Failed to save EEPROM table data!"); 1855 return -EIO; 1856 } 1857 1858 dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count); 1859 } 1860 1861 return 0; 1862 } 1863 1864 /* 1865 * read error record array in eeprom and reserve enough space for 1866 * storing new bad pages 1867 */ 1868 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev) 1869 { 1870 struct amdgpu_ras_eeprom_control *control = 1871 &adev->psp.ras_context.ras->eeprom_control; 1872 struct eeprom_table_record *bps; 1873 int ret; 1874 1875 /* no bad page record, skip eeprom access */ 1876 if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0) 1877 return 0; 1878 1879 bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL); 1880 if (!bps) 1881 return -ENOMEM; 1882 1883 ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs); 1884 if (ret) 1885 dev_err(adev->dev, "Failed to load EEPROM table records!"); 1886 else 1887 ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs); 1888 1889 kfree(bps); 1890 return ret; 1891 } 1892 1893 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con, 1894 uint64_t addr) 1895 { 1896 struct ras_err_handler_data *data = con->eh_data; 1897 int i; 1898 1899 addr >>= AMDGPU_GPU_PAGE_SHIFT; 1900 for (i = 0; i < data->count; i++) 1901 if (addr == data->bps[i].retired_page) 1902 return true; 1903 1904 return false; 1905 } 1906 1907 /* 1908 * check if an address belongs to bad page 1909 * 1910 * Note: this check is only for umc block 1911 */ 1912 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev, 1913 uint64_t addr) 1914 { 1915 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1916 bool ret = false; 1917 1918 if (!con || !con->eh_data) 1919 return ret; 1920 1921 mutex_lock(&con->recovery_lock); 1922 ret = amdgpu_ras_check_bad_page_unlock(con, addr); 1923 mutex_unlock(&con->recovery_lock); 1924 return ret; 1925 } 1926 1927 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev, 1928 uint32_t max_count) 1929 { 1930 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1931 1932 /* 1933 * Justification of value bad_page_cnt_threshold in ras structure 1934 * 1935 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length 1936 * in eeprom, and introduce two scenarios accordingly. 1937 * 1938 * Bad page retirement enablement: 1939 * - If amdgpu_bad_page_threshold = -1, 1940 * bad_page_cnt_threshold = typical value by formula. 1941 * 1942 * - When the value from user is 0 < amdgpu_bad_page_threshold < 1943 * max record length in eeprom, use it directly. 1944 * 1945 * Bad page retirement disablement: 1946 * - If amdgpu_bad_page_threshold = 0, bad page retirement 1947 * functionality is disabled, and bad_page_cnt_threshold will 1948 * take no effect. 1949 */ 1950 1951 if (amdgpu_bad_page_threshold < 0) { 1952 u64 val = adev->gmc.mc_vram_size; 1953 1954 do_div(val, RAS_BAD_PAGE_COVER); 1955 con->bad_page_cnt_threshold = min(lower_32_bits(val), 1956 max_count); 1957 } else { 1958 con->bad_page_cnt_threshold = min_t(int, max_count, 1959 amdgpu_bad_page_threshold); 1960 } 1961 } 1962 1963 int amdgpu_ras_recovery_init(struct amdgpu_device *adev) 1964 { 1965 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1966 struct ras_err_handler_data **data; 1967 u32 max_eeprom_records_count = 0; 1968 bool exc_err_limit = false; 1969 int ret; 1970 1971 if (!con) 1972 return 0; 1973 1974 /* Allow access to RAS EEPROM via debugfs, when the ASIC 1975 * supports RAS and debugfs is enabled, but when 1976 * adev->ras_enabled is unset, i.e. when "ras_enable" 1977 * module parameter is set to 0. 1978 */ 1979 con->adev = adev; 1980 1981 if (!adev->ras_enabled) 1982 return 0; 1983 1984 data = &con->eh_data; 1985 *data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO); 1986 if (!*data) { 1987 ret = -ENOMEM; 1988 goto out; 1989 } 1990 1991 mutex_init(&con->recovery_lock); 1992 INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery); 1993 atomic_set(&con->in_recovery, 0); 1994 1995 max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(); 1996 amdgpu_ras_validate_threshold(adev, max_eeprom_records_count); 1997 1998 /* Todo: During test the SMU might fail to read the eeprom through I2C 1999 * when the GPU is pending on XGMI reset during probe time 2000 * (Mostly after second bus reset), skip it now 2001 */ 2002 if (adev->gmc.xgmi.pending_reset) 2003 return 0; 2004 ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit); 2005 /* 2006 * This calling fails when exc_err_limit is true or 2007 * ret != 0. 2008 */ 2009 if (exc_err_limit || ret) 2010 goto free; 2011 2012 if (con->eeprom_control.ras_num_recs) { 2013 ret = amdgpu_ras_load_bad_pages(adev); 2014 if (ret) 2015 goto free; 2016 2017 if (adev->smu.ppt_funcs && adev->smu.ppt_funcs->send_hbm_bad_pages_num) 2018 adev->smu.ppt_funcs->send_hbm_bad_pages_num(&adev->smu, con->eeprom_control.ras_num_recs); 2019 } 2020 2021 return 0; 2022 2023 free: 2024 kfree((*data)->bps); 2025 kfree(*data); 2026 con->eh_data = NULL; 2027 out: 2028 dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret); 2029 2030 /* 2031 * Except error threshold exceeding case, other failure cases in this 2032 * function would not fail amdgpu driver init. 2033 */ 2034 if (!exc_err_limit) 2035 ret = 0; 2036 else 2037 ret = -EINVAL; 2038 2039 return ret; 2040 } 2041 2042 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev) 2043 { 2044 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2045 struct ras_err_handler_data *data = con->eh_data; 2046 2047 /* recovery_init failed to init it, fini is useless */ 2048 if (!data) 2049 return 0; 2050 2051 cancel_work_sync(&con->recovery_work); 2052 2053 mutex_lock(&con->recovery_lock); 2054 con->eh_data = NULL; 2055 kfree(data->bps); 2056 kfree(data); 2057 mutex_unlock(&con->recovery_lock); 2058 2059 return 0; 2060 } 2061 /* recovery end */ 2062 2063 /* return 0 if ras will reset gpu and repost.*/ 2064 int amdgpu_ras_request_reset_on_boot(struct amdgpu_device *adev, 2065 unsigned int block) 2066 { 2067 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 2068 2069 if (!ras) 2070 return -EINVAL; 2071 2072 ras->flags |= AMDGPU_RAS_FLAG_INIT_NEED_RESET; 2073 return 0; 2074 } 2075 2076 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev) 2077 { 2078 return adev->asic_type == CHIP_VEGA10 || 2079 adev->asic_type == CHIP_VEGA20 || 2080 adev->asic_type == CHIP_ARCTURUS || 2081 adev->asic_type == CHIP_ALDEBARAN || 2082 adev->asic_type == CHIP_SIENNA_CICHLID; 2083 } 2084 2085 /* 2086 * this is workaround for vega20 workstation sku, 2087 * force enable gfx ras, ignore vbios gfx ras flag 2088 * due to GC EDC can not write 2089 */ 2090 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev) 2091 { 2092 struct atom_context *ctx = adev->mode_info.atom_context; 2093 2094 if (!ctx) 2095 return; 2096 2097 if (strnstr(ctx->vbios_version, "D16406", 2098 sizeof(ctx->vbios_version)) || 2099 strnstr(ctx->vbios_version, "D36002", 2100 sizeof(ctx->vbios_version))) 2101 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX); 2102 } 2103 2104 /* 2105 * check hardware's ras ability which will be saved in hw_supported. 2106 * if hardware does not support ras, we can skip some ras initializtion and 2107 * forbid some ras operations from IP. 2108 * if software itself, say boot parameter, limit the ras ability. We still 2109 * need allow IP do some limited operations, like disable. In such case, 2110 * we have to initialize ras as normal. but need check if operation is 2111 * allowed or not in each function. 2112 */ 2113 static void amdgpu_ras_check_supported(struct amdgpu_device *adev) 2114 { 2115 adev->ras_hw_enabled = adev->ras_enabled = 0; 2116 2117 if (amdgpu_sriov_vf(adev) || !adev->is_atom_fw || 2118 !amdgpu_ras_asic_supported(adev)) 2119 return; 2120 2121 if (!adev->gmc.xgmi.connected_to_cpu) { 2122 if (amdgpu_atomfirmware_mem_ecc_supported(adev)) { 2123 dev_info(adev->dev, "MEM ECC is active.\n"); 2124 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC | 2125 1 << AMDGPU_RAS_BLOCK__DF); 2126 } else { 2127 dev_info(adev->dev, "MEM ECC is not presented.\n"); 2128 } 2129 2130 if (amdgpu_atomfirmware_sram_ecc_supported(adev)) { 2131 dev_info(adev->dev, "SRAM ECC is active.\n"); 2132 adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC | 2133 1 << AMDGPU_RAS_BLOCK__DF); 2134 } else { 2135 dev_info(adev->dev, "SRAM ECC is not presented.\n"); 2136 } 2137 } else { 2138 /* driver only manages a few IP blocks RAS feature 2139 * when GPU is connected cpu through XGMI */ 2140 adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX | 2141 1 << AMDGPU_RAS_BLOCK__SDMA | 2142 1 << AMDGPU_RAS_BLOCK__MMHUB); 2143 } 2144 2145 amdgpu_ras_get_quirks(adev); 2146 2147 /* hw_supported needs to be aligned with RAS block mask. */ 2148 adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK; 2149 2150 adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 : 2151 adev->ras_hw_enabled & amdgpu_ras_mask; 2152 } 2153 2154 static void amdgpu_ras_counte_dw(struct work_struct *work) 2155 { 2156 struct amdgpu_ras *con = container_of(work, struct amdgpu_ras, 2157 ras_counte_delay_work.work); 2158 struct amdgpu_device *adev = con->adev; 2159 struct drm_device *dev = adev_to_drm(adev); 2160 unsigned long ce_count, ue_count; 2161 int res; 2162 2163 res = pm_runtime_get_sync(dev->dev); 2164 if (res < 0) 2165 goto Out; 2166 2167 /* Cache new values. 2168 */ 2169 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) { 2170 atomic_set(&con->ras_ce_count, ce_count); 2171 atomic_set(&con->ras_ue_count, ue_count); 2172 } 2173 2174 pm_runtime_mark_last_busy(dev->dev); 2175 Out: 2176 pm_runtime_put_autosuspend(dev->dev); 2177 } 2178 2179 int amdgpu_ras_init(struct amdgpu_device *adev) 2180 { 2181 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2182 int r; 2183 2184 if (con) 2185 return 0; 2186 2187 con = kmalloc(sizeof(struct amdgpu_ras) + 2188 sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT, 2189 GFP_KERNEL|__GFP_ZERO); 2190 if (!con) 2191 return -ENOMEM; 2192 2193 con->adev = adev; 2194 INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw); 2195 atomic_set(&con->ras_ce_count, 0); 2196 atomic_set(&con->ras_ue_count, 0); 2197 2198 con->objs = (struct ras_manager *)(con + 1); 2199 2200 amdgpu_ras_set_context(adev, con); 2201 2202 amdgpu_ras_check_supported(adev); 2203 2204 if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) { 2205 /* set gfx block ras context feature for VEGA20 Gaming 2206 * send ras disable cmd to ras ta during ras late init. 2207 */ 2208 if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) { 2209 con->features |= BIT(AMDGPU_RAS_BLOCK__GFX); 2210 2211 return 0; 2212 } 2213 2214 r = 0; 2215 goto release_con; 2216 } 2217 2218 con->features = 0; 2219 INIT_LIST_HEAD(&con->head); 2220 /* Might need get this flag from vbios. */ 2221 con->flags = RAS_DEFAULT_FLAGS; 2222 2223 /* initialize nbio ras function ahead of any other 2224 * ras functions so hardware fatal error interrupt 2225 * can be enabled as early as possible */ 2226 switch (adev->asic_type) { 2227 case CHIP_VEGA20: 2228 case CHIP_ARCTURUS: 2229 case CHIP_ALDEBARAN: 2230 if (!adev->gmc.xgmi.connected_to_cpu) 2231 adev->nbio.ras_funcs = &nbio_v7_4_ras_funcs; 2232 break; 2233 default: 2234 /* nbio ras is not available */ 2235 break; 2236 } 2237 2238 if (adev->nbio.ras_funcs && 2239 adev->nbio.ras_funcs->init_ras_controller_interrupt) { 2240 r = adev->nbio.ras_funcs->init_ras_controller_interrupt(adev); 2241 if (r) 2242 goto release_con; 2243 } 2244 2245 if (adev->nbio.ras_funcs && 2246 adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt) { 2247 r = adev->nbio.ras_funcs->init_ras_err_event_athub_interrupt(adev); 2248 if (r) 2249 goto release_con; 2250 } 2251 2252 if (amdgpu_ras_fs_init(adev)) { 2253 r = -EINVAL; 2254 goto release_con; 2255 } 2256 2257 dev_info(adev->dev, "RAS INFO: ras initialized successfully, " 2258 "hardware ability[%x] ras_mask[%x]\n", 2259 adev->ras_hw_enabled, adev->ras_enabled); 2260 2261 return 0; 2262 release_con: 2263 amdgpu_ras_set_context(adev, NULL); 2264 kfree(con); 2265 2266 return r; 2267 } 2268 2269 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev) 2270 { 2271 if (adev->gmc.xgmi.connected_to_cpu) 2272 return 1; 2273 return 0; 2274 } 2275 2276 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev, 2277 struct ras_common_if *ras_block) 2278 { 2279 struct ras_query_if info = { 2280 .head = *ras_block, 2281 }; 2282 2283 if (!amdgpu_persistent_edc_harvesting_supported(adev)) 2284 return 0; 2285 2286 if (amdgpu_ras_query_error_status(adev, &info) != 0) 2287 DRM_WARN("RAS init harvest failure"); 2288 2289 if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0) 2290 DRM_WARN("RAS init harvest reset failure"); 2291 2292 return 0; 2293 } 2294 2295 /* helper function to handle common stuff in ip late init phase */ 2296 int amdgpu_ras_late_init(struct amdgpu_device *adev, 2297 struct ras_common_if *ras_block, 2298 struct ras_fs_if *fs_info, 2299 struct ras_ih_if *ih_info) 2300 { 2301 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2302 unsigned long ue_count, ce_count; 2303 int r; 2304 2305 /* disable RAS feature per IP block if it is not supported */ 2306 if (!amdgpu_ras_is_supported(adev, ras_block->block)) { 2307 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0); 2308 return 0; 2309 } 2310 2311 r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1); 2312 if (r) { 2313 if (r == -EAGAIN) { 2314 /* request gpu reset. will run again */ 2315 amdgpu_ras_request_reset_on_boot(adev, 2316 ras_block->block); 2317 return 0; 2318 } else if (adev->in_suspend || amdgpu_in_reset(adev)) { 2319 /* in resume phase, if fail to enable ras, 2320 * clean up all ras fs nodes, and disable ras */ 2321 goto cleanup; 2322 } else 2323 return r; 2324 } 2325 2326 /* check for errors on warm reset edc persisant supported ASIC */ 2327 amdgpu_persistent_edc_harvesting(adev, ras_block); 2328 2329 /* in resume phase, no need to create ras fs node */ 2330 if (adev->in_suspend || amdgpu_in_reset(adev)) 2331 return 0; 2332 2333 if (ih_info->cb) { 2334 r = amdgpu_ras_interrupt_add_handler(adev, ih_info); 2335 if (r) 2336 goto interrupt; 2337 } 2338 2339 r = amdgpu_ras_sysfs_create(adev, fs_info); 2340 if (r) 2341 goto sysfs; 2342 2343 /* Those are the cached values at init. 2344 */ 2345 if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) { 2346 atomic_set(&con->ras_ce_count, ce_count); 2347 atomic_set(&con->ras_ue_count, ue_count); 2348 } 2349 2350 return 0; 2351 cleanup: 2352 amdgpu_ras_sysfs_remove(adev, ras_block); 2353 sysfs: 2354 if (ih_info->cb) 2355 amdgpu_ras_interrupt_remove_handler(adev, ih_info); 2356 interrupt: 2357 amdgpu_ras_feature_enable(adev, ras_block, 0); 2358 return r; 2359 } 2360 2361 /* helper function to remove ras fs node and interrupt handler */ 2362 void amdgpu_ras_late_fini(struct amdgpu_device *adev, 2363 struct ras_common_if *ras_block, 2364 struct ras_ih_if *ih_info) 2365 { 2366 if (!ras_block || !ih_info) 2367 return; 2368 2369 amdgpu_ras_sysfs_remove(adev, ras_block); 2370 if (ih_info->cb) 2371 amdgpu_ras_interrupt_remove_handler(adev, ih_info); 2372 amdgpu_ras_feature_enable(adev, ras_block, 0); 2373 } 2374 2375 /* do some init work after IP late init as dependence. 2376 * and it runs in resume/gpu reset/booting up cases. 2377 */ 2378 void amdgpu_ras_resume(struct amdgpu_device *adev) 2379 { 2380 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2381 struct ras_manager *obj, *tmp; 2382 2383 if (!adev->ras_enabled || !con) { 2384 /* clean ras context for VEGA20 Gaming after send ras disable cmd */ 2385 amdgpu_release_ras_context(adev); 2386 2387 return; 2388 } 2389 2390 if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) { 2391 /* Set up all other IPs which are not implemented. There is a 2392 * tricky thing that IP's actual ras error type should be 2393 * MULTI_UNCORRECTABLE, but as driver does not handle it, so 2394 * ERROR_NONE make sense anyway. 2395 */ 2396 amdgpu_ras_enable_all_features(adev, 1); 2397 2398 /* We enable ras on all hw_supported block, but as boot 2399 * parameter might disable some of them and one or more IP has 2400 * not implemented yet. So we disable them on behalf. 2401 */ 2402 list_for_each_entry_safe(obj, tmp, &con->head, node) { 2403 if (!amdgpu_ras_is_supported(adev, obj->head.block)) { 2404 amdgpu_ras_feature_enable(adev, &obj->head, 0); 2405 /* there should be no any reference. */ 2406 WARN_ON(alive_obj(obj)); 2407 } 2408 } 2409 } 2410 2411 if (con->flags & AMDGPU_RAS_FLAG_INIT_NEED_RESET) { 2412 con->flags &= ~AMDGPU_RAS_FLAG_INIT_NEED_RESET; 2413 /* setup ras obj state as disabled. 2414 * for init_by_vbios case. 2415 * if we want to enable ras, just enable it in a normal way. 2416 * If we want do disable it, need setup ras obj as enabled, 2417 * then issue another TA disable cmd. 2418 * See feature_enable_on_boot 2419 */ 2420 amdgpu_ras_disable_all_features(adev, 1); 2421 amdgpu_ras_reset_gpu(adev); 2422 } 2423 } 2424 2425 void amdgpu_ras_suspend(struct amdgpu_device *adev) 2426 { 2427 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2428 2429 if (!adev->ras_enabled || !con) 2430 return; 2431 2432 amdgpu_ras_disable_all_features(adev, 0); 2433 /* Make sure all ras objects are disabled. */ 2434 if (con->features) 2435 amdgpu_ras_disable_all_features(adev, 1); 2436 } 2437 2438 /* do some fini work before IP fini as dependence */ 2439 int amdgpu_ras_pre_fini(struct amdgpu_device *adev) 2440 { 2441 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2442 2443 if (!adev->ras_enabled || !con) 2444 return 0; 2445 2446 2447 /* Need disable ras on all IPs here before ip [hw/sw]fini */ 2448 amdgpu_ras_disable_all_features(adev, 0); 2449 amdgpu_ras_recovery_fini(adev); 2450 return 0; 2451 } 2452 2453 int amdgpu_ras_fini(struct amdgpu_device *adev) 2454 { 2455 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2456 2457 if (!adev->ras_enabled || !con) 2458 return 0; 2459 2460 amdgpu_ras_fs_fini(adev); 2461 amdgpu_ras_interrupt_remove_all(adev); 2462 2463 WARN(con->features, "Feature mask is not cleared"); 2464 2465 if (con->features) 2466 amdgpu_ras_disable_all_features(adev, 1); 2467 2468 cancel_delayed_work_sync(&con->ras_counte_delay_work); 2469 2470 amdgpu_ras_set_context(adev, NULL); 2471 kfree(con); 2472 2473 return 0; 2474 } 2475 2476 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev) 2477 { 2478 amdgpu_ras_check_supported(adev); 2479 if (!adev->ras_hw_enabled) 2480 return; 2481 2482 if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) { 2483 dev_info(adev->dev, "uncorrectable hardware error" 2484 "(ERREVENT_ATHUB_INTERRUPT) detected!\n"); 2485 2486 amdgpu_ras_reset_gpu(adev); 2487 } 2488 } 2489 2490 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev) 2491 { 2492 if (adev->asic_type == CHIP_VEGA20 && 2493 adev->pm.fw_version <= 0x283400) { 2494 return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) && 2495 amdgpu_ras_intr_triggered(); 2496 } 2497 2498 return false; 2499 } 2500 2501 void amdgpu_release_ras_context(struct amdgpu_device *adev) 2502 { 2503 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 2504 2505 if (!con) 2506 return; 2507 2508 if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) { 2509 con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX); 2510 amdgpu_ras_set_context(adev, NULL); 2511 kfree(con); 2512 } 2513 } 2514