xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ras.c (revision b3372fa74d2a7f840bea706607ee2224dfd24039)
1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
31 
32 #include "amdgpu.h"
33 #include "amdgpu_ras.h"
34 #include "amdgpu_atomfirmware.h"
35 #include "amdgpu_xgmi.h"
36 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
37 #include "atom.h"
38 #include "amdgpu_reset.h"
39 #include "umc_v6_7.h"
40 
41 #ifdef CONFIG_X86_MCE_AMD
42 #include <asm/mce.h>
43 
44 static bool notifier_registered;
45 #endif
46 static const char *RAS_FS_NAME = "ras";
47 
48 const char *ras_error_string[] = {
49 	"none",
50 	"parity",
51 	"single_correctable",
52 	"multi_uncorrectable",
53 	"poison",
54 };
55 
56 const char *ras_block_string[] = {
57 	"umc",
58 	"sdma",
59 	"gfx",
60 	"mmhub",
61 	"athub",
62 	"pcie_bif",
63 	"hdp",
64 	"xgmi_wafl",
65 	"df",
66 	"smn",
67 	"sem",
68 	"mp0",
69 	"mp1",
70 	"fuse",
71 	"mca",
72 	"vcn",
73 	"jpeg",
74 };
75 
76 const char *ras_mca_block_string[] = {
77 	"mca_mp0",
78 	"mca_mp1",
79 	"mca_mpio",
80 	"mca_iohc",
81 };
82 
83 struct amdgpu_ras_block_list {
84 	/* ras block link */
85 	struct list_head node;
86 
87 	struct amdgpu_ras_block_object *ras_obj;
88 };
89 
90 const char *get_ras_block_str(struct ras_common_if *ras_block)
91 {
92 	if (!ras_block)
93 		return "NULL";
94 
95 	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT)
96 		return "OUT OF RANGE";
97 
98 	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
99 		return ras_mca_block_string[ras_block->sub_block_index];
100 
101 	return ras_block_string[ras_block->block];
102 }
103 
104 #define ras_block_str(_BLOCK_) \
105 	(((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
106 
107 #define ras_err_str(i) (ras_error_string[ffs(i)])
108 
109 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
110 
111 /* inject address is 52 bits */
112 #define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)
113 
114 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
115 #define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
116 
117 enum amdgpu_ras_retire_page_reservation {
118 	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
119 	AMDGPU_RAS_RETIRE_PAGE_PENDING,
120 	AMDGPU_RAS_RETIRE_PAGE_FAULT,
121 };
122 
123 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
124 
125 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
126 				uint64_t addr);
127 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
128 				uint64_t addr);
129 #ifdef CONFIG_X86_MCE_AMD
130 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
131 struct mce_notifier_adev_list {
132 	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
133 	int num_gpu;
134 };
135 static struct mce_notifier_adev_list mce_adev_list;
136 #endif
137 
138 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
139 {
140 	if (adev && amdgpu_ras_get_context(adev))
141 		amdgpu_ras_get_context(adev)->error_query_ready = ready;
142 }
143 
144 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
145 {
146 	if (adev && amdgpu_ras_get_context(adev))
147 		return amdgpu_ras_get_context(adev)->error_query_ready;
148 
149 	return false;
150 }
151 
152 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
153 {
154 	struct ras_err_data err_data = {0, 0, 0, NULL};
155 	struct eeprom_table_record err_rec;
156 
157 	if ((address >= adev->gmc.mc_vram_size) ||
158 	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
159 		dev_warn(adev->dev,
160 		         "RAS WARN: input address 0x%llx is invalid.\n",
161 		         address);
162 		return -EINVAL;
163 	}
164 
165 	if (amdgpu_ras_check_bad_page(adev, address)) {
166 		dev_warn(adev->dev,
167 			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
168 			 address);
169 		return 0;
170 	}
171 
172 	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
173 	err_data.err_addr = &err_rec;
174 	amdgpu_umc_fill_error_record(&err_data, address,
175 			(address >> AMDGPU_GPU_PAGE_SHIFT), 0, 0);
176 
177 	if (amdgpu_bad_page_threshold != 0) {
178 		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
179 					 err_data.err_addr_cnt);
180 		amdgpu_ras_save_bad_pages(adev);
181 	}
182 
183 	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
184 	dev_warn(adev->dev, "Clear EEPROM:\n");
185 	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
186 
187 	return 0;
188 }
189 
190 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
191 					size_t size, loff_t *pos)
192 {
193 	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
194 	struct ras_query_if info = {
195 		.head = obj->head,
196 	};
197 	ssize_t s;
198 	char val[128];
199 
200 	if (amdgpu_ras_query_error_status(obj->adev, &info))
201 		return -EINVAL;
202 
203 	/* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
204 	if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
205 	    obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
206 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
207 			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
208 	}
209 
210 	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
211 			"ue", info.ue_count,
212 			"ce", info.ce_count);
213 	if (*pos >= s)
214 		return 0;
215 
216 	s -= *pos;
217 	s = min_t(u64, s, size);
218 
219 
220 	if (copy_to_user(buf, &val[*pos], s))
221 		return -EINVAL;
222 
223 	*pos += s;
224 
225 	return s;
226 }
227 
228 static const struct file_operations amdgpu_ras_debugfs_ops = {
229 	.owner = THIS_MODULE,
230 	.read = amdgpu_ras_debugfs_read,
231 	.write = NULL,
232 	.llseek = default_llseek
233 };
234 
235 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
236 {
237 	int i;
238 
239 	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
240 		*block_id = i;
241 		if (strcmp(name, ras_block_string[i]) == 0)
242 			return 0;
243 	}
244 	return -EINVAL;
245 }
246 
247 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
248 		const char __user *buf, size_t size,
249 		loff_t *pos, struct ras_debug_if *data)
250 {
251 	ssize_t s = min_t(u64, 64, size);
252 	char str[65];
253 	char block_name[33];
254 	char err[9] = "ue";
255 	int op = -1;
256 	int block_id;
257 	uint32_t sub_block;
258 	u64 address, value;
259 
260 	if (*pos)
261 		return -EINVAL;
262 	*pos = size;
263 
264 	memset(str, 0, sizeof(str));
265 	memset(data, 0, sizeof(*data));
266 
267 	if (copy_from_user(str, buf, s))
268 		return -EINVAL;
269 
270 	if (sscanf(str, "disable %32s", block_name) == 1)
271 		op = 0;
272 	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
273 		op = 1;
274 	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
275 		op = 2;
276 	else if (strstr(str, "retire_page") != NULL)
277 		op = 3;
278 	else if (str[0] && str[1] && str[2] && str[3])
279 		/* ascii string, but commands are not matched. */
280 		return -EINVAL;
281 
282 	if (op != -1) {
283 		if (op == 3) {
284 			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
285 			    sscanf(str, "%*s %llu", &address) != 1)
286 				return -EINVAL;
287 
288 			data->op = op;
289 			data->inject.address = address;
290 
291 			return 0;
292 		}
293 
294 		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
295 			return -EINVAL;
296 
297 		data->head.block = block_id;
298 		/* only ue and ce errors are supported */
299 		if (!memcmp("ue", err, 2))
300 			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
301 		else if (!memcmp("ce", err, 2))
302 			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
303 		else
304 			return -EINVAL;
305 
306 		data->op = op;
307 
308 		if (op == 2) {
309 			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
310 				   &sub_block, &address, &value) != 3 &&
311 			    sscanf(str, "%*s %*s %*s %u %llu %llu",
312 				   &sub_block, &address, &value) != 3)
313 				return -EINVAL;
314 			data->head.sub_block_index = sub_block;
315 			data->inject.address = address;
316 			data->inject.value = value;
317 		}
318 	} else {
319 		if (size < sizeof(*data))
320 			return -EINVAL;
321 
322 		if (copy_from_user(data, buf, sizeof(*data)))
323 			return -EINVAL;
324 	}
325 
326 	return 0;
327 }
328 
329 /**
330  * DOC: AMDGPU RAS debugfs control interface
331  *
332  * The control interface accepts struct ras_debug_if which has two members.
333  *
334  * First member: ras_debug_if::head or ras_debug_if::inject.
335  *
336  * head is used to indicate which IP block will be under control.
337  *
338  * head has four members, they are block, type, sub_block_index, name.
339  * block: which IP will be under control.
340  * type: what kind of error will be enabled/disabled/injected.
341  * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
342  * name: the name of IP.
343  *
344  * inject has two more members than head, they are address, value.
345  * As their names indicate, inject operation will write the
346  * value to the address.
347  *
348  * The second member: struct ras_debug_if::op.
349  * It has three kinds of operations.
350  *
351  * - 0: disable RAS on the block. Take ::head as its data.
352  * - 1: enable RAS on the block. Take ::head as its data.
353  * - 2: inject errors on the block. Take ::inject as its data.
354  *
355  * How to use the interface?
356  *
357  * In a program
358  *
359  * Copy the struct ras_debug_if in your code and initialize it.
360  * Write the struct to the control interface.
361  *
362  * From shell
363  *
364  * .. code-block:: bash
365  *
366  *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
367  *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
368  *	echo "inject  <block> <error> <sub-block> <address> <value> > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
369  *
370  * Where N, is the card which you want to affect.
371  *
372  * "disable" requires only the block.
373  * "enable" requires the block and error type.
374  * "inject" requires the block, error type, address, and value.
375  *
376  * The block is one of: umc, sdma, gfx, etc.
377  *	see ras_block_string[] for details
378  *
379  * The error type is one of: ue, ce, where,
380  *	ue is multi-uncorrectable
381  *	ce is single-correctable
382  *
383  * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
384  * The address and value are hexadecimal numbers, leading 0x is optional.
385  *
386  * For instance,
387  *
388  * .. code-block:: bash
389  *
390  *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
391  *	echo inject umc ce 0 0 0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
392  *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
393  *
394  * How to check the result of the operation?
395  *
396  * To check disable/enable, see "ras" features at,
397  * /sys/class/drm/card[0/1/2...]/device/ras/features
398  *
399  * To check inject, see the corresponding error count at,
400  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
401  *
402  * .. note::
403  *	Operations are only allowed on blocks which are supported.
404  *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
405  *	to see which blocks support RAS on a particular asic.
406  *
407  */
408 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
409 					     const char __user *buf,
410 					     size_t size, loff_t *pos)
411 {
412 	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
413 	struct ras_debug_if data;
414 	int ret = 0;
415 
416 	if (!amdgpu_ras_get_error_query_ready(adev)) {
417 		dev_warn(adev->dev, "RAS WARN: error injection "
418 				"currently inaccessible\n");
419 		return size;
420 	}
421 
422 	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
423 	if (ret)
424 		return ret;
425 
426 	if (data.op == 3) {
427 		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
428 		if (!ret)
429 			return size;
430 		else
431 			return ret;
432 	}
433 
434 	if (!amdgpu_ras_is_supported(adev, data.head.block))
435 		return -EINVAL;
436 
437 	switch (data.op) {
438 	case 0:
439 		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
440 		break;
441 	case 1:
442 		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
443 		break;
444 	case 2:
445 		if ((data.inject.address >= adev->gmc.mc_vram_size) ||
446 		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
447 			dev_warn(adev->dev, "RAS WARN: input address "
448 					"0x%llx is invalid.",
449 					data.inject.address);
450 			ret = -EINVAL;
451 			break;
452 		}
453 
454 		/* umc ce/ue error injection for a bad page is not allowed */
455 		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
456 		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
457 			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
458 				 "already been marked as bad!\n",
459 				 data.inject.address);
460 			break;
461 		}
462 
463 		/* data.inject.address is offset instead of absolute gpu address */
464 		ret = amdgpu_ras_error_inject(adev, &data.inject);
465 		break;
466 	default:
467 		ret = -EINVAL;
468 		break;
469 	}
470 
471 	if (ret)
472 		return ret;
473 
474 	return size;
475 }
476 
477 /**
478  * DOC: AMDGPU RAS debugfs EEPROM table reset interface
479  *
480  * Some boards contain an EEPROM which is used to persistently store a list of
481  * bad pages which experiences ECC errors in vram.  This interface provides
482  * a way to reset the EEPROM, e.g., after testing error injection.
483  *
484  * Usage:
485  *
486  * .. code-block:: bash
487  *
488  *	echo 1 > ../ras/ras_eeprom_reset
489  *
490  * will reset EEPROM table to 0 entries.
491  *
492  */
493 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
494 					       const char __user *buf,
495 					       size_t size, loff_t *pos)
496 {
497 	struct amdgpu_device *adev =
498 		(struct amdgpu_device *)file_inode(f)->i_private;
499 	int ret;
500 
501 	ret = amdgpu_ras_eeprom_reset_table(
502 		&(amdgpu_ras_get_context(adev)->eeprom_control));
503 
504 	if (!ret) {
505 		/* Something was written to EEPROM.
506 		 */
507 		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
508 		return size;
509 	} else {
510 		return ret;
511 	}
512 }
513 
514 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
515 	.owner = THIS_MODULE,
516 	.read = NULL,
517 	.write = amdgpu_ras_debugfs_ctrl_write,
518 	.llseek = default_llseek
519 };
520 
521 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
522 	.owner = THIS_MODULE,
523 	.read = NULL,
524 	.write = amdgpu_ras_debugfs_eeprom_write,
525 	.llseek = default_llseek
526 };
527 
528 /**
529  * DOC: AMDGPU RAS sysfs Error Count Interface
530  *
531  * It allows the user to read the error count for each IP block on the gpu through
532  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
533  *
534  * It outputs the multiple lines which report the uncorrected (ue) and corrected
535  * (ce) error counts.
536  *
537  * The format of one line is below,
538  *
539  * [ce|ue]: count
540  *
541  * Example:
542  *
543  * .. code-block:: bash
544  *
545  *	ue: 0
546  *	ce: 1
547  *
548  */
549 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
550 		struct device_attribute *attr, char *buf)
551 {
552 	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
553 	struct ras_query_if info = {
554 		.head = obj->head,
555 	};
556 
557 	if (!amdgpu_ras_get_error_query_ready(obj->adev))
558 		return sysfs_emit(buf, "Query currently inaccessible\n");
559 
560 	if (amdgpu_ras_query_error_status(obj->adev, &info))
561 		return -EINVAL;
562 
563 	if (obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
564 	    obj->adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
565 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
566 			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
567 	}
568 
569 	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
570 			  "ce", info.ce_count);
571 }
572 
573 /* obj begin */
574 
575 #define get_obj(obj) do { (obj)->use++; } while (0)
576 #define alive_obj(obj) ((obj)->use)
577 
578 static inline void put_obj(struct ras_manager *obj)
579 {
580 	if (obj && (--obj->use == 0))
581 		list_del(&obj->node);
582 	if (obj && (obj->use < 0))
583 		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
584 }
585 
586 /* make one obj and return it. */
587 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
588 		struct ras_common_if *head)
589 {
590 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
591 	struct ras_manager *obj;
592 
593 	if (!adev->ras_enabled || !con)
594 		return NULL;
595 
596 	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
597 		return NULL;
598 
599 	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
600 		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
601 			return NULL;
602 
603 		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
604 	} else
605 		obj = &con->objs[head->block];
606 
607 	/* already exist. return obj? */
608 	if (alive_obj(obj))
609 		return NULL;
610 
611 	obj->head = *head;
612 	obj->adev = adev;
613 	list_add(&obj->node, &con->head);
614 	get_obj(obj);
615 
616 	return obj;
617 }
618 
619 /* return an obj equal to head, or the first when head is NULL */
620 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
621 		struct ras_common_if *head)
622 {
623 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
624 	struct ras_manager *obj;
625 	int i;
626 
627 	if (!adev->ras_enabled || !con)
628 		return NULL;
629 
630 	if (head) {
631 		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
632 			return NULL;
633 
634 		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
635 			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
636 				return NULL;
637 
638 			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
639 		} else
640 			obj = &con->objs[head->block];
641 
642 		if (alive_obj(obj))
643 			return obj;
644 	} else {
645 		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
646 			obj = &con->objs[i];
647 			if (alive_obj(obj))
648 				return obj;
649 		}
650 	}
651 
652 	return NULL;
653 }
654 /* obj end */
655 
656 /* feature ctl begin */
657 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
658 					 struct ras_common_if *head)
659 {
660 	return adev->ras_hw_enabled & BIT(head->block);
661 }
662 
663 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
664 		struct ras_common_if *head)
665 {
666 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
667 
668 	return con->features & BIT(head->block);
669 }
670 
671 /*
672  * if obj is not created, then create one.
673  * set feature enable flag.
674  */
675 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
676 		struct ras_common_if *head, int enable)
677 {
678 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
679 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
680 
681 	/* If hardware does not support ras, then do not create obj.
682 	 * But if hardware support ras, we can create the obj.
683 	 * Ras framework checks con->hw_supported to see if it need do
684 	 * corresponding initialization.
685 	 * IP checks con->support to see if it need disable ras.
686 	 */
687 	if (!amdgpu_ras_is_feature_allowed(adev, head))
688 		return 0;
689 
690 	if (enable) {
691 		if (!obj) {
692 			obj = amdgpu_ras_create_obj(adev, head);
693 			if (!obj)
694 				return -EINVAL;
695 		} else {
696 			/* In case we create obj somewhere else */
697 			get_obj(obj);
698 		}
699 		con->features |= BIT(head->block);
700 	} else {
701 		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
702 			con->features &= ~BIT(head->block);
703 			put_obj(obj);
704 		}
705 	}
706 
707 	return 0;
708 }
709 
710 /* wrapper of psp_ras_enable_features */
711 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
712 		struct ras_common_if *head, bool enable)
713 {
714 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
715 	union ta_ras_cmd_input *info;
716 	int ret;
717 
718 	if (!con)
719 		return -EINVAL;
720 
721 	if (head->block == AMDGPU_RAS_BLOCK__GFX) {
722 		info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
723 		if (!info)
724 			return -ENOMEM;
725 
726 		if (!enable) {
727 			info->disable_features = (struct ta_ras_disable_features_input) {
728 				.block_id =  amdgpu_ras_block_to_ta(head->block),
729 				.error_type = amdgpu_ras_error_to_ta(head->type),
730 			};
731 		} else {
732 			info->enable_features = (struct ta_ras_enable_features_input) {
733 				.block_id =  amdgpu_ras_block_to_ta(head->block),
734 				.error_type = amdgpu_ras_error_to_ta(head->type),
735 			};
736 		}
737 	}
738 
739 	/* Do not enable if it is not allowed. */
740 	WARN_ON(enable && !amdgpu_ras_is_feature_allowed(adev, head));
741 
742 	/* Only enable ras feature operation handle on host side */
743 	if (head->block == AMDGPU_RAS_BLOCK__GFX &&
744 		!amdgpu_sriov_vf(adev) &&
745 		!amdgpu_ras_intr_triggered()) {
746 		ret = psp_ras_enable_features(&adev->psp, info, enable);
747 		if (ret) {
748 			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
749 				enable ? "enable":"disable",
750 				get_ras_block_str(head),
751 				amdgpu_ras_is_poison_mode_supported(adev), ret);
752 			goto out;
753 		}
754 	}
755 
756 	/* setup the obj */
757 	__amdgpu_ras_feature_enable(adev, head, enable);
758 	ret = 0;
759 out:
760 	if (head->block == AMDGPU_RAS_BLOCK__GFX)
761 		kfree(info);
762 	return ret;
763 }
764 
765 /* Only used in device probe stage and called only once. */
766 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
767 		struct ras_common_if *head, bool enable)
768 {
769 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
770 	int ret;
771 
772 	if (!con)
773 		return -EINVAL;
774 
775 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
776 		if (enable) {
777 			/* There is no harm to issue a ras TA cmd regardless of
778 			 * the currecnt ras state.
779 			 * If current state == target state, it will do nothing
780 			 * But sometimes it requests driver to reset and repost
781 			 * with error code -EAGAIN.
782 			 */
783 			ret = amdgpu_ras_feature_enable(adev, head, 1);
784 			/* With old ras TA, we might fail to enable ras.
785 			 * Log it and just setup the object.
786 			 * TODO need remove this WA in the future.
787 			 */
788 			if (ret == -EINVAL) {
789 				ret = __amdgpu_ras_feature_enable(adev, head, 1);
790 				if (!ret)
791 					dev_info(adev->dev,
792 						"RAS INFO: %s setup object\n",
793 						get_ras_block_str(head));
794 			}
795 		} else {
796 			/* setup the object then issue a ras TA disable cmd.*/
797 			ret = __amdgpu_ras_feature_enable(adev, head, 1);
798 			if (ret)
799 				return ret;
800 
801 			/* gfx block ras dsiable cmd must send to ras-ta */
802 			if (head->block == AMDGPU_RAS_BLOCK__GFX)
803 				con->features |= BIT(head->block);
804 
805 			ret = amdgpu_ras_feature_enable(adev, head, 0);
806 
807 			/* clean gfx block ras features flag */
808 			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
809 				con->features &= ~BIT(head->block);
810 		}
811 	} else
812 		ret = amdgpu_ras_feature_enable(adev, head, enable);
813 
814 	return ret;
815 }
816 
817 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
818 		bool bypass)
819 {
820 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
821 	struct ras_manager *obj, *tmp;
822 
823 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
824 		/* bypass psp.
825 		 * aka just release the obj and corresponding flags
826 		 */
827 		if (bypass) {
828 			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
829 				break;
830 		} else {
831 			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
832 				break;
833 		}
834 	}
835 
836 	return con->features;
837 }
838 
839 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
840 		bool bypass)
841 {
842 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
843 	int i;
844 	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
845 
846 	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
847 		struct ras_common_if head = {
848 			.block = i,
849 			.type = default_ras_type,
850 			.sub_block_index = 0,
851 		};
852 
853 		if (i == AMDGPU_RAS_BLOCK__MCA)
854 			continue;
855 
856 		if (bypass) {
857 			/*
858 			 * bypass psp. vbios enable ras for us.
859 			 * so just create the obj
860 			 */
861 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
862 				break;
863 		} else {
864 			if (amdgpu_ras_feature_enable(adev, &head, 1))
865 				break;
866 		}
867 	}
868 
869 	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
870 		struct ras_common_if head = {
871 			.block = AMDGPU_RAS_BLOCK__MCA,
872 			.type = default_ras_type,
873 			.sub_block_index = i,
874 		};
875 
876 		if (bypass) {
877 			/*
878 			 * bypass psp. vbios enable ras for us.
879 			 * so just create the obj
880 			 */
881 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
882 				break;
883 		} else {
884 			if (amdgpu_ras_feature_enable(adev, &head, 1))
885 				break;
886 		}
887 	}
888 
889 	return con->features;
890 }
891 /* feature ctl end */
892 
893 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
894 		enum amdgpu_ras_block block)
895 {
896 	if (!block_obj)
897 		return -EINVAL;
898 
899 	if (block_obj->ras_comm.block == block)
900 		return 0;
901 
902 	return -EINVAL;
903 }
904 
905 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
906 					enum amdgpu_ras_block block, uint32_t sub_block_index)
907 {
908 	struct amdgpu_ras_block_list *node, *tmp;
909 	struct amdgpu_ras_block_object *obj;
910 
911 	if (block >= AMDGPU_RAS_BLOCK__LAST)
912 		return NULL;
913 
914 	if (!amdgpu_ras_is_supported(adev, block))
915 		return NULL;
916 
917 	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
918 		if (!node->ras_obj) {
919 			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
920 			continue;
921 		}
922 
923 		obj = node->ras_obj;
924 		if (obj->ras_block_match) {
925 			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
926 				return obj;
927 		} else {
928 			if (amdgpu_ras_block_match_default(obj, block) == 0)
929 				return obj;
930 		}
931 	}
932 
933 	return NULL;
934 }
935 
936 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
937 {
938 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
939 	int ret = 0;
940 
941 	/*
942 	 * choosing right query method according to
943 	 * whether smu support query error information
944 	 */
945 	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
946 	if (ret == -EOPNOTSUPP) {
947 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
948 			adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
949 			adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
950 
951 		/* umc query_ras_error_address is also responsible for clearing
952 		 * error status
953 		 */
954 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
955 		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
956 			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
957 	} else if (!ret) {
958 		if (adev->umc.ras &&
959 			adev->umc.ras->ecc_info_query_ras_error_count)
960 			adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
961 
962 		if (adev->umc.ras &&
963 			adev->umc.ras->ecc_info_query_ras_error_address)
964 			adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
965 	}
966 }
967 
968 /* query/inject/cure begin */
969 int amdgpu_ras_query_error_status(struct amdgpu_device *adev,
970 				  struct ras_query_if *info)
971 {
972 	struct amdgpu_ras_block_object *block_obj = NULL;
973 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
974 	struct ras_err_data err_data = {0, 0, 0, NULL};
975 
976 	if (!obj)
977 		return -EINVAL;
978 
979 	if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
980 		amdgpu_ras_get_ecc_info(adev, &err_data);
981 	} else {
982 		block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
983 		if (!block_obj || !block_obj->hw_ops)   {
984 			dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
985 				     get_ras_block_str(&info->head));
986 			return -EINVAL;
987 		}
988 
989 		if (block_obj->hw_ops->query_ras_error_count)
990 			block_obj->hw_ops->query_ras_error_count(adev, &err_data);
991 
992 		if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
993 		    (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
994 		    (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
995 				if (block_obj->hw_ops->query_ras_error_status)
996 					block_obj->hw_ops->query_ras_error_status(adev);
997 			}
998 	}
999 
1000 	obj->err_data.ue_count += err_data.ue_count;
1001 	obj->err_data.ce_count += err_data.ce_count;
1002 
1003 	info->ue_count = obj->err_data.ue_count;
1004 	info->ce_count = obj->err_data.ce_count;
1005 
1006 	if (err_data.ce_count) {
1007 		if (adev->smuio.funcs &&
1008 		    adev->smuio.funcs->get_socket_id &&
1009 		    adev->smuio.funcs->get_die_id) {
1010 			dev_info(adev->dev, "socket: %d, die: %d "
1011 					"%ld correctable hardware errors "
1012 					"detected in %s block, no user "
1013 					"action is needed.\n",
1014 					adev->smuio.funcs->get_socket_id(adev),
1015 					adev->smuio.funcs->get_die_id(adev),
1016 					obj->err_data.ce_count,
1017 					get_ras_block_str(&info->head));
1018 		} else {
1019 			dev_info(adev->dev, "%ld correctable hardware errors "
1020 					"detected in %s block, no user "
1021 					"action is needed.\n",
1022 					obj->err_data.ce_count,
1023 					get_ras_block_str(&info->head));
1024 		}
1025 	}
1026 	if (err_data.ue_count) {
1027 		if (adev->smuio.funcs &&
1028 		    adev->smuio.funcs->get_socket_id &&
1029 		    adev->smuio.funcs->get_die_id) {
1030 			dev_info(adev->dev, "socket: %d, die: %d "
1031 					"%ld uncorrectable hardware errors "
1032 					"detected in %s block\n",
1033 					adev->smuio.funcs->get_socket_id(adev),
1034 					adev->smuio.funcs->get_die_id(adev),
1035 					obj->err_data.ue_count,
1036 					get_ras_block_str(&info->head));
1037 		} else {
1038 			dev_info(adev->dev, "%ld uncorrectable hardware errors "
1039 					"detected in %s block\n",
1040 					obj->err_data.ue_count,
1041 					get_ras_block_str(&info->head));
1042 		}
1043 	}
1044 
1045 	return 0;
1046 }
1047 
1048 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
1049 		enum amdgpu_ras_block block)
1050 {
1051 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1052 
1053 	if (!amdgpu_ras_is_supported(adev, block))
1054 		return -EINVAL;
1055 
1056 	if (!block_obj || !block_obj->hw_ops)   {
1057 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1058 			     ras_block_str(block));
1059 		return -EINVAL;
1060 	}
1061 
1062 	if (block_obj->hw_ops->reset_ras_error_count)
1063 		block_obj->hw_ops->reset_ras_error_count(adev);
1064 
1065 	if ((block == AMDGPU_RAS_BLOCK__GFX) ||
1066 	    (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1067 		if (block_obj->hw_ops->reset_ras_error_status)
1068 			block_obj->hw_ops->reset_ras_error_status(adev);
1069 	}
1070 
1071 	return 0;
1072 }
1073 
1074 /* wrapper of psp_ras_trigger_error */
1075 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
1076 		struct ras_inject_if *info)
1077 {
1078 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1079 	struct ta_ras_trigger_error_input block_info = {
1080 		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
1081 		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1082 		.sub_block_index = info->head.sub_block_index,
1083 		.address = info->address,
1084 		.value = info->value,
1085 	};
1086 	int ret = -EINVAL;
1087 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
1088 							info->head.block,
1089 							info->head.sub_block_index);
1090 
1091 	if (!obj)
1092 		return -EINVAL;
1093 
1094 	if (!block_obj || !block_obj->hw_ops)	{
1095 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1096 			     get_ras_block_str(&info->head));
1097 		return -EINVAL;
1098 	}
1099 
1100 	/* Calculate XGMI relative offset */
1101 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
1102 		block_info.address =
1103 			amdgpu_xgmi_get_relative_phy_addr(adev,
1104 							  block_info.address);
1105 	}
1106 
1107 	if (info->head.block == AMDGPU_RAS_BLOCK__GFX) {
1108 		if (block_obj->hw_ops->ras_error_inject)
1109 			ret = block_obj->hw_ops->ras_error_inject(adev, info);
1110 	} else {
1111 		/* If defined special ras_error_inject(e.g: xgmi), implement special ras_error_inject */
1112 		if (block_obj->hw_ops->ras_error_inject)
1113 			ret = block_obj->hw_ops->ras_error_inject(adev, &block_info);
1114 		else  /*If not defined .ras_error_inject, use default ras_error_inject*/
1115 			ret = psp_ras_trigger_error(&adev->psp, &block_info);
1116 	}
1117 
1118 	if (ret)
1119 		dev_err(adev->dev, "ras inject %s failed %d\n",
1120 			get_ras_block_str(&info->head), ret);
1121 
1122 	return ret;
1123 }
1124 
1125 /**
1126  * amdgpu_ras_query_error_count -- Get error counts of all IPs
1127  * @adev: pointer to AMD GPU device
1128  * @ce_count: pointer to an integer to be set to the count of correctible errors.
1129  * @ue_count: pointer to an integer to be set to the count of uncorrectible
1130  * errors.
1131  *
1132  * If set, @ce_count or @ue_count, count and return the corresponding
1133  * error counts in those integer pointers. Return 0 if the device
1134  * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1135  */
1136 int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1137 				 unsigned long *ce_count,
1138 				 unsigned long *ue_count)
1139 {
1140 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1141 	struct ras_manager *obj;
1142 	unsigned long ce, ue;
1143 
1144 	if (!adev->ras_enabled || !con)
1145 		return -EOPNOTSUPP;
1146 
1147 	/* Don't count since no reporting.
1148 	 */
1149 	if (!ce_count && !ue_count)
1150 		return 0;
1151 
1152 	ce = 0;
1153 	ue = 0;
1154 	list_for_each_entry(obj, &con->head, node) {
1155 		struct ras_query_if info = {
1156 			.head = obj->head,
1157 		};
1158 		int res;
1159 
1160 		res = amdgpu_ras_query_error_status(adev, &info);
1161 		if (res)
1162 			return res;
1163 
1164 		if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
1165 		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4)) {
1166 			if (amdgpu_ras_reset_error_status(adev, info.head.block))
1167 				dev_warn(adev->dev, "Failed to reset error counter and error status");
1168 		}
1169 
1170 		ce += info.ce_count;
1171 		ue += info.ue_count;
1172 	}
1173 
1174 	if (ce_count)
1175 		*ce_count = ce;
1176 
1177 	if (ue_count)
1178 		*ue_count = ue;
1179 
1180 	return 0;
1181 }
1182 /* query/inject/cure end */
1183 
1184 
1185 /* sysfs begin */
1186 
1187 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1188 		struct ras_badpage **bps, unsigned int *count);
1189 
1190 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1191 {
1192 	switch (flags) {
1193 	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1194 		return "R";
1195 	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1196 		return "P";
1197 	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1198 	default:
1199 		return "F";
1200 	}
1201 }
1202 
1203 /**
1204  * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1205  *
1206  * It allows user to read the bad pages of vram on the gpu through
1207  * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1208  *
1209  * It outputs multiple lines, and each line stands for one gpu page.
1210  *
1211  * The format of one line is below,
1212  * gpu pfn : gpu page size : flags
1213  *
1214  * gpu pfn and gpu page size are printed in hex format.
1215  * flags can be one of below character,
1216  *
1217  * R: reserved, this gpu page is reserved and not able to use.
1218  *
1219  * P: pending for reserve, this gpu page is marked as bad, will be reserved
1220  * in next window of page_reserve.
1221  *
1222  * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1223  *
1224  * Examples:
1225  *
1226  * .. code-block:: bash
1227  *
1228  *	0x00000001 : 0x00001000 : R
1229  *	0x00000002 : 0x00001000 : P
1230  *
1231  */
1232 
1233 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1234 		struct kobject *kobj, struct bin_attribute *attr,
1235 		char *buf, loff_t ppos, size_t count)
1236 {
1237 	struct amdgpu_ras *con =
1238 		container_of(attr, struct amdgpu_ras, badpages_attr);
1239 	struct amdgpu_device *adev = con->adev;
1240 	const unsigned int element_size =
1241 		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1242 	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1243 	unsigned int end = div64_ul(ppos + count - 1, element_size);
1244 	ssize_t s = 0;
1245 	struct ras_badpage *bps = NULL;
1246 	unsigned int bps_count = 0;
1247 
1248 	memset(buf, 0, count);
1249 
1250 	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1251 		return 0;
1252 
1253 	for (; start < end && start < bps_count; start++)
1254 		s += scnprintf(&buf[s], element_size + 1,
1255 				"0x%08x : 0x%08x : %1s\n",
1256 				bps[start].bp,
1257 				bps[start].size,
1258 				amdgpu_ras_badpage_flags_str(bps[start].flags));
1259 
1260 	kfree(bps);
1261 
1262 	return s;
1263 }
1264 
1265 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1266 		struct device_attribute *attr, char *buf)
1267 {
1268 	struct amdgpu_ras *con =
1269 		container_of(attr, struct amdgpu_ras, features_attr);
1270 
1271 	return scnprintf(buf, PAGE_SIZE, "feature mask: 0x%x\n", con->features);
1272 }
1273 
1274 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1275 {
1276 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1277 
1278 	sysfs_remove_file_from_group(&adev->dev->kobj,
1279 				&con->badpages_attr.attr,
1280 				RAS_FS_NAME);
1281 }
1282 
1283 static int amdgpu_ras_sysfs_remove_feature_node(struct amdgpu_device *adev)
1284 {
1285 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1286 	struct attribute *attrs[] = {
1287 		&con->features_attr.attr,
1288 		NULL
1289 	};
1290 	struct attribute_group group = {
1291 		.name = RAS_FS_NAME,
1292 		.attrs = attrs,
1293 	};
1294 
1295 	sysfs_remove_group(&adev->dev->kobj, &group);
1296 
1297 	return 0;
1298 }
1299 
1300 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1301 		struct ras_common_if *head)
1302 {
1303 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1304 
1305 	if (!obj || obj->attr_inuse)
1306 		return -EINVAL;
1307 
1308 	get_obj(obj);
1309 
1310 	snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
1311 		"%s_err_count", head->name);
1312 
1313 	obj->sysfs_attr = (struct device_attribute){
1314 		.attr = {
1315 			.name = obj->fs_data.sysfs_name,
1316 			.mode = S_IRUGO,
1317 		},
1318 			.show = amdgpu_ras_sysfs_read,
1319 	};
1320 	sysfs_attr_init(&obj->sysfs_attr.attr);
1321 
1322 	if (sysfs_add_file_to_group(&adev->dev->kobj,
1323 				&obj->sysfs_attr.attr,
1324 				RAS_FS_NAME)) {
1325 		put_obj(obj);
1326 		return -EINVAL;
1327 	}
1328 
1329 	obj->attr_inuse = 1;
1330 
1331 	return 0;
1332 }
1333 
1334 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1335 		struct ras_common_if *head)
1336 {
1337 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1338 
1339 	if (!obj || !obj->attr_inuse)
1340 		return -EINVAL;
1341 
1342 	sysfs_remove_file_from_group(&adev->dev->kobj,
1343 				&obj->sysfs_attr.attr,
1344 				RAS_FS_NAME);
1345 	obj->attr_inuse = 0;
1346 	put_obj(obj);
1347 
1348 	return 0;
1349 }
1350 
1351 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1352 {
1353 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1354 	struct ras_manager *obj, *tmp;
1355 
1356 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1357 		amdgpu_ras_sysfs_remove(adev, &obj->head);
1358 	}
1359 
1360 	if (amdgpu_bad_page_threshold != 0)
1361 		amdgpu_ras_sysfs_remove_bad_page_node(adev);
1362 
1363 	amdgpu_ras_sysfs_remove_feature_node(adev);
1364 
1365 	return 0;
1366 }
1367 /* sysfs end */
1368 
1369 /**
1370  * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1371  *
1372  * Normally when there is an uncorrectable error, the driver will reset
1373  * the GPU to recover.  However, in the event of an unrecoverable error,
1374  * the driver provides an interface to reboot the system automatically
1375  * in that event.
1376  *
1377  * The following file in debugfs provides that interface:
1378  * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1379  *
1380  * Usage:
1381  *
1382  * .. code-block:: bash
1383  *
1384  *	echo true > .../ras/auto_reboot
1385  *
1386  */
1387 /* debugfs begin */
1388 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1389 {
1390 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1391 	struct drm_minor  *minor = adev_to_drm(adev)->primary;
1392 	struct dentry     *dir;
1393 
1394 	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1395 	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1396 			    &amdgpu_ras_debugfs_ctrl_ops);
1397 	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1398 			    &amdgpu_ras_debugfs_eeprom_ops);
1399 	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1400 			   &con->bad_page_cnt_threshold);
1401 	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1402 	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1403 	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1404 			    &amdgpu_ras_debugfs_eeprom_size_ops);
1405 	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1406 						       S_IRUGO, dir, adev,
1407 						       &amdgpu_ras_debugfs_eeprom_table_ops);
1408 	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1409 
1410 	/*
1411 	 * After one uncorrectable error happens, usually GPU recovery will
1412 	 * be scheduled. But due to the known problem in GPU recovery failing
1413 	 * to bring GPU back, below interface provides one direct way to
1414 	 * user to reboot system automatically in such case within
1415 	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1416 	 * will never be called.
1417 	 */
1418 	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1419 
1420 	/*
1421 	 * User could set this not to clean up hardware's error count register
1422 	 * of RAS IPs during ras recovery.
1423 	 */
1424 	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1425 			    &con->disable_ras_err_cnt_harvest);
1426 	return dir;
1427 }
1428 
1429 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1430 				      struct ras_fs_if *head,
1431 				      struct dentry *dir)
1432 {
1433 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1434 
1435 	if (!obj || !dir)
1436 		return;
1437 
1438 	get_obj(obj);
1439 
1440 	memcpy(obj->fs_data.debugfs_name,
1441 			head->debugfs_name,
1442 			sizeof(obj->fs_data.debugfs_name));
1443 
1444 	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1445 			    obj, &amdgpu_ras_debugfs_ops);
1446 }
1447 
1448 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1449 {
1450 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1451 	struct dentry *dir;
1452 	struct ras_manager *obj;
1453 	struct ras_fs_if fs_info;
1454 
1455 	/*
1456 	 * it won't be called in resume path, no need to check
1457 	 * suspend and gpu reset status
1458 	 */
1459 	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1460 		return;
1461 
1462 	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1463 
1464 	list_for_each_entry(obj, &con->head, node) {
1465 		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1466 			(obj->attr_inuse == 1)) {
1467 			sprintf(fs_info.debugfs_name, "%s_err_inject",
1468 					get_ras_block_str(&obj->head));
1469 			fs_info.head = obj->head;
1470 			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1471 		}
1472 	}
1473 }
1474 
1475 /* debugfs end */
1476 
1477 /* ras fs */
1478 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1479 		amdgpu_ras_sysfs_badpages_read, NULL, 0);
1480 static DEVICE_ATTR(features, S_IRUGO,
1481 		amdgpu_ras_sysfs_features_read, NULL);
1482 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1483 {
1484 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1485 	struct attribute_group group = {
1486 		.name = RAS_FS_NAME,
1487 	};
1488 	struct attribute *attrs[] = {
1489 		&con->features_attr.attr,
1490 		NULL
1491 	};
1492 	struct bin_attribute *bin_attrs[] = {
1493 		NULL,
1494 		NULL,
1495 	};
1496 	int r;
1497 
1498 	/* add features entry */
1499 	con->features_attr = dev_attr_features;
1500 	group.attrs = attrs;
1501 	sysfs_attr_init(attrs[0]);
1502 
1503 	if (amdgpu_bad_page_threshold != 0) {
1504 		/* add bad_page_features entry */
1505 		bin_attr_gpu_vram_bad_pages.private = NULL;
1506 		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1507 		bin_attrs[0] = &con->badpages_attr;
1508 		group.bin_attrs = bin_attrs;
1509 		sysfs_bin_attr_init(bin_attrs[0]);
1510 	}
1511 
1512 	r = sysfs_create_group(&adev->dev->kobj, &group);
1513 	if (r)
1514 		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1515 
1516 	return 0;
1517 }
1518 
1519 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1520 {
1521 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1522 	struct ras_manager *con_obj, *ip_obj, *tmp;
1523 
1524 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1525 		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
1526 			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
1527 			if (ip_obj)
1528 				put_obj(ip_obj);
1529 		}
1530 	}
1531 
1532 	amdgpu_ras_sysfs_remove_all(adev);
1533 	return 0;
1534 }
1535 /* ras fs end */
1536 
1537 /* ih begin */
1538 
1539 /* For the hardware that cannot enable bif ring for both ras_controller_irq
1540  * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
1541  * register to check whether the interrupt is triggered or not, and properly
1542  * ack the interrupt if it is there
1543  */
1544 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
1545 {
1546 	/* Fatal error events are handled on host side */
1547 	if (amdgpu_sriov_vf(adev) ||
1548 		!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__PCIE_BIF))
1549 		return;
1550 
1551 	if (adev->nbio.ras &&
1552 	    adev->nbio.ras->handle_ras_controller_intr_no_bifring)
1553 		adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);
1554 
1555 	if (adev->nbio.ras &&
1556 	    adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
1557 		adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
1558 }
1559 
1560 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
1561 				struct amdgpu_iv_entry *entry)
1562 {
1563 	bool poison_stat = false;
1564 	struct amdgpu_device *adev = obj->adev;
1565 	struct ras_err_data err_data = {0, 0, 0, NULL};
1566 	struct amdgpu_ras_block_object *block_obj =
1567 		amdgpu_ras_get_ras_block(adev, obj->head.block, 0);
1568 
1569 	if (!block_obj || !block_obj->hw_ops)
1570 		return;
1571 
1572 	/* both query_poison_status and handle_poison_consumption are optional,
1573 	 * but at least one of them should be implemented if we need poison
1574 	 * consumption handler
1575 	 */
1576 	if (block_obj->hw_ops->query_poison_status) {
1577 		poison_stat = block_obj->hw_ops->query_poison_status(adev);
1578 		if (!poison_stat) {
1579 			/* Not poison consumption interrupt, no need to handle it */
1580 			dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
1581 					block_obj->ras_comm.name);
1582 
1583 			return;
1584 		}
1585 	}
1586 
1587 	if (!adev->gmc.xgmi.connected_to_cpu)
1588 		amdgpu_umc_poison_handler(adev, &err_data, false);
1589 
1590 	if (block_obj->hw_ops->handle_poison_consumption)
1591 		poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);
1592 
1593 	/* gpu reset is fallback for failed and default cases */
1594 	if (poison_stat) {
1595 		dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
1596 				block_obj->ras_comm.name);
1597 		amdgpu_ras_reset_gpu(adev);
1598 	}
1599 }
1600 
1601 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
1602 				struct amdgpu_iv_entry *entry)
1603 {
1604 	dev_info(obj->adev->dev,
1605 		"Poison is created, no user action is needed.\n");
1606 }
1607 
1608 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
1609 				struct amdgpu_iv_entry *entry)
1610 {
1611 	struct ras_ih_data *data = &obj->ih_data;
1612 	struct ras_err_data err_data = {0, 0, 0, NULL};
1613 	int ret;
1614 
1615 	if (!data->cb)
1616 		return;
1617 
1618 	/* Let IP handle its data, maybe we need get the output
1619 	 * from the callback to update the error type/count, etc
1620 	 */
1621 	ret = data->cb(obj->adev, &err_data, entry);
1622 	/* ue will trigger an interrupt, and in that case
1623 	 * we need do a reset to recovery the whole system.
1624 	 * But leave IP do that recovery, here we just dispatch
1625 	 * the error.
1626 	 */
1627 	if (ret == AMDGPU_RAS_SUCCESS) {
1628 		/* these counts could be left as 0 if
1629 		 * some blocks do not count error number
1630 		 */
1631 		obj->err_data.ue_count += err_data.ue_count;
1632 		obj->err_data.ce_count += err_data.ce_count;
1633 	}
1634 }
1635 
1636 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
1637 {
1638 	struct ras_ih_data *data = &obj->ih_data;
1639 	struct amdgpu_iv_entry entry;
1640 
1641 	while (data->rptr != data->wptr) {
1642 		rmb();
1643 		memcpy(&entry, &data->ring[data->rptr],
1644 				data->element_size);
1645 
1646 		wmb();
1647 		data->rptr = (data->aligned_element_size +
1648 				data->rptr) % data->ring_size;
1649 
1650 		if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
1651 			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
1652 				amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
1653 			else
1654 				amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
1655 		} else {
1656 			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
1657 				amdgpu_ras_interrupt_umc_handler(obj, &entry);
1658 			else
1659 				dev_warn(obj->adev->dev,
1660 					"No RAS interrupt handler for non-UMC block with poison disabled.\n");
1661 		}
1662 	}
1663 }
1664 
1665 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
1666 {
1667 	struct ras_ih_data *data =
1668 		container_of(work, struct ras_ih_data, ih_work);
1669 	struct ras_manager *obj =
1670 		container_of(data, struct ras_manager, ih_data);
1671 
1672 	amdgpu_ras_interrupt_handler(obj);
1673 }
1674 
1675 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
1676 		struct ras_dispatch_if *info)
1677 {
1678 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1679 	struct ras_ih_data *data = &obj->ih_data;
1680 
1681 	if (!obj)
1682 		return -EINVAL;
1683 
1684 	if (data->inuse == 0)
1685 		return 0;
1686 
1687 	/* Might be overflow... */
1688 	memcpy(&data->ring[data->wptr], info->entry,
1689 			data->element_size);
1690 
1691 	wmb();
1692 	data->wptr = (data->aligned_element_size +
1693 			data->wptr) % data->ring_size;
1694 
1695 	schedule_work(&data->ih_work);
1696 
1697 	return 0;
1698 }
1699 
1700 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
1701 		struct ras_common_if *head)
1702 {
1703 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1704 	struct ras_ih_data *data;
1705 
1706 	if (!obj)
1707 		return -EINVAL;
1708 
1709 	data = &obj->ih_data;
1710 	if (data->inuse == 0)
1711 		return 0;
1712 
1713 	cancel_work_sync(&data->ih_work);
1714 
1715 	kfree(data->ring);
1716 	memset(data, 0, sizeof(*data));
1717 	put_obj(obj);
1718 
1719 	return 0;
1720 }
1721 
1722 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
1723 		struct ras_common_if *head)
1724 {
1725 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1726 	struct ras_ih_data *data;
1727 	struct amdgpu_ras_block_object *ras_obj;
1728 
1729 	if (!obj) {
1730 		/* in case we registe the IH before enable ras feature */
1731 		obj = amdgpu_ras_create_obj(adev, head);
1732 		if (!obj)
1733 			return -EINVAL;
1734 	} else
1735 		get_obj(obj);
1736 
1737 	ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);
1738 
1739 	data = &obj->ih_data;
1740 	/* add the callback.etc */
1741 	*data = (struct ras_ih_data) {
1742 		.inuse = 0,
1743 		.cb = ras_obj->ras_cb,
1744 		.element_size = sizeof(struct amdgpu_iv_entry),
1745 		.rptr = 0,
1746 		.wptr = 0,
1747 	};
1748 
1749 	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
1750 
1751 	data->aligned_element_size = ALIGN(data->element_size, 8);
1752 	/* the ring can store 64 iv entries. */
1753 	data->ring_size = 64 * data->aligned_element_size;
1754 	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
1755 	if (!data->ring) {
1756 		put_obj(obj);
1757 		return -ENOMEM;
1758 	}
1759 
1760 	/* IH is ready */
1761 	data->inuse = 1;
1762 
1763 	return 0;
1764 }
1765 
1766 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
1767 {
1768 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1769 	struct ras_manager *obj, *tmp;
1770 
1771 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1772 		amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
1773 	}
1774 
1775 	return 0;
1776 }
1777 /* ih end */
1778 
1779 /* traversal all IPs except NBIO to query error counter */
1780 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
1781 {
1782 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1783 	struct ras_manager *obj;
1784 
1785 	if (!adev->ras_enabled || !con)
1786 		return;
1787 
1788 	list_for_each_entry(obj, &con->head, node) {
1789 		struct ras_query_if info = {
1790 			.head = obj->head,
1791 		};
1792 
1793 		/*
1794 		 * PCIE_BIF IP has one different isr by ras controller
1795 		 * interrupt, the specific ras counter query will be
1796 		 * done in that isr. So skip such block from common
1797 		 * sync flood interrupt isr calling.
1798 		 */
1799 		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
1800 			continue;
1801 
1802 		/*
1803 		 * this is a workaround for aldebaran, skip send msg to
1804 		 * smu to get ecc_info table due to smu handle get ecc
1805 		 * info table failed temporarily.
1806 		 * should be removed until smu fix handle ecc_info table.
1807 		 */
1808 		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
1809 			(adev->ip_versions[MP1_HWIP][0] == IP_VERSION(13, 0, 2)))
1810 			continue;
1811 
1812 		amdgpu_ras_query_error_status(adev, &info);
1813 
1814 		if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 2) &&
1815 		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(11, 0, 4) &&
1816 		    adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 0)) {
1817 			if (amdgpu_ras_reset_error_status(adev, info.head.block))
1818 				dev_warn(adev->dev, "Failed to reset error counter and error status");
1819 		}
1820 	}
1821 }
1822 
1823 /* Parse RdRspStatus and WrRspStatus */
1824 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
1825 					  struct ras_query_if *info)
1826 {
1827 	struct amdgpu_ras_block_object *block_obj;
1828 	/*
1829 	 * Only two block need to query read/write
1830 	 * RspStatus at current state
1831 	 */
1832 	if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
1833 		(info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
1834 		return;
1835 
1836 	block_obj = amdgpu_ras_get_ras_block(adev,
1837 					info->head.block,
1838 					info->head.sub_block_index);
1839 
1840 	if (!block_obj || !block_obj->hw_ops) {
1841 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1842 			     get_ras_block_str(&info->head));
1843 		return;
1844 	}
1845 
1846 	if (block_obj->hw_ops->query_ras_error_status)
1847 		block_obj->hw_ops->query_ras_error_status(adev);
1848 
1849 }
1850 
1851 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
1852 {
1853 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1854 	struct ras_manager *obj;
1855 
1856 	if (!adev->ras_enabled || !con)
1857 		return;
1858 
1859 	list_for_each_entry(obj, &con->head, node) {
1860 		struct ras_query_if info = {
1861 			.head = obj->head,
1862 		};
1863 
1864 		amdgpu_ras_error_status_query(adev, &info);
1865 	}
1866 }
1867 
1868 /* recovery begin */
1869 
1870 /* return 0 on success.
1871  * caller need free bps.
1872  */
1873 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1874 		struct ras_badpage **bps, unsigned int *count)
1875 {
1876 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1877 	struct ras_err_handler_data *data;
1878 	int i = 0;
1879 	int ret = 0, status;
1880 
1881 	if (!con || !con->eh_data || !bps || !count)
1882 		return -EINVAL;
1883 
1884 	mutex_lock(&con->recovery_lock);
1885 	data = con->eh_data;
1886 	if (!data || data->count == 0) {
1887 		*bps = NULL;
1888 		ret = -EINVAL;
1889 		goto out;
1890 	}
1891 
1892 	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
1893 	if (!*bps) {
1894 		ret = -ENOMEM;
1895 		goto out;
1896 	}
1897 
1898 	for (; i < data->count; i++) {
1899 		(*bps)[i] = (struct ras_badpage){
1900 			.bp = data->bps[i].retired_page,
1901 			.size = AMDGPU_GPU_PAGE_SIZE,
1902 			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
1903 		};
1904 		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
1905 				data->bps[i].retired_page);
1906 		if (status == -EBUSY)
1907 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
1908 		else if (status == -ENOENT)
1909 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
1910 	}
1911 
1912 	*count = data->count;
1913 out:
1914 	mutex_unlock(&con->recovery_lock);
1915 	return ret;
1916 }
1917 
1918 static void amdgpu_ras_do_recovery(struct work_struct *work)
1919 {
1920 	struct amdgpu_ras *ras =
1921 		container_of(work, struct amdgpu_ras, recovery_work);
1922 	struct amdgpu_device *remote_adev = NULL;
1923 	struct amdgpu_device *adev = ras->adev;
1924 	struct list_head device_list, *device_list_handle =  NULL;
1925 
1926 	if (!ras->disable_ras_err_cnt_harvest) {
1927 		struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
1928 
1929 		/* Build list of devices to query RAS related errors */
1930 		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
1931 			device_list_handle = &hive->device_list;
1932 		} else {
1933 			INIT_LIST_HEAD(&device_list);
1934 			list_add_tail(&adev->gmc.xgmi.head, &device_list);
1935 			device_list_handle = &device_list;
1936 		}
1937 
1938 		list_for_each_entry(remote_adev,
1939 				device_list_handle, gmc.xgmi.head) {
1940 			amdgpu_ras_query_err_status(remote_adev);
1941 			amdgpu_ras_log_on_err_counter(remote_adev);
1942 		}
1943 
1944 		amdgpu_put_xgmi_hive(hive);
1945 	}
1946 
1947 	if (amdgpu_device_should_recover_gpu(ras->adev)) {
1948 		struct amdgpu_reset_context reset_context;
1949 		memset(&reset_context, 0, sizeof(reset_context));
1950 
1951 		reset_context.method = AMD_RESET_METHOD_NONE;
1952 		reset_context.reset_req_dev = adev;
1953 		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
1954 
1955 		amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
1956 	}
1957 	atomic_set(&ras->in_recovery, 0);
1958 }
1959 
1960 /* alloc/realloc bps array */
1961 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
1962 		struct ras_err_handler_data *data, int pages)
1963 {
1964 	unsigned int old_space = data->count + data->space_left;
1965 	unsigned int new_space = old_space + pages;
1966 	unsigned int align_space = ALIGN(new_space, 512);
1967 	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
1968 
1969 	if (!bps) {
1970 		return -ENOMEM;
1971 	}
1972 
1973 	if (data->bps) {
1974 		memcpy(bps, data->bps,
1975 				data->count * sizeof(*data->bps));
1976 		kfree(data->bps);
1977 	}
1978 
1979 	data->bps = bps;
1980 	data->space_left += align_space - old_space;
1981 	return 0;
1982 }
1983 
1984 /* it deal with vram only. */
1985 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
1986 		struct eeprom_table_record *bps, int pages)
1987 {
1988 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1989 	struct ras_err_handler_data *data;
1990 	int ret = 0;
1991 	uint32_t i;
1992 
1993 	if (!con || !con->eh_data || !bps || pages <= 0)
1994 		return 0;
1995 
1996 	mutex_lock(&con->recovery_lock);
1997 	data = con->eh_data;
1998 	if (!data)
1999 		goto out;
2000 
2001 	for (i = 0; i < pages; i++) {
2002 		if (amdgpu_ras_check_bad_page_unlock(con,
2003 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2004 			continue;
2005 
2006 		if (!data->space_left &&
2007 			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2008 			ret = -ENOMEM;
2009 			goto out;
2010 		}
2011 
2012 		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2013 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
2014 			AMDGPU_GPU_PAGE_SIZE);
2015 
2016 		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
2017 		data->count++;
2018 		data->space_left--;
2019 	}
2020 out:
2021 	mutex_unlock(&con->recovery_lock);
2022 
2023 	return ret;
2024 }
2025 
2026 /*
2027  * write error record array to eeprom, the function should be
2028  * protected by recovery_lock
2029  */
2030 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev)
2031 {
2032 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2033 	struct ras_err_handler_data *data;
2034 	struct amdgpu_ras_eeprom_control *control;
2035 	int save_count;
2036 
2037 	if (!con || !con->eh_data)
2038 		return 0;
2039 
2040 	mutex_lock(&con->recovery_lock);
2041 	control = &con->eeprom_control;
2042 	data = con->eh_data;
2043 	save_count = data->count - control->ras_num_recs;
2044 	mutex_unlock(&con->recovery_lock);
2045 	/* only new entries are saved */
2046 	if (save_count > 0) {
2047 		if (amdgpu_ras_eeprom_append(control,
2048 					     &data->bps[control->ras_num_recs],
2049 					     save_count)) {
2050 			dev_err(adev->dev, "Failed to save EEPROM table data!");
2051 			return -EIO;
2052 		}
2053 
2054 		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
2055 	}
2056 
2057 	return 0;
2058 }
2059 
2060 /*
2061  * read error record array in eeprom and reserve enough space for
2062  * storing new bad pages
2063  */
2064 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
2065 {
2066 	struct amdgpu_ras_eeprom_control *control =
2067 		&adev->psp.ras_context.ras->eeprom_control;
2068 	struct eeprom_table_record *bps;
2069 	int ret;
2070 
2071 	/* no bad page record, skip eeprom access */
2072 	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2073 		return 0;
2074 
2075 	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
2076 	if (!bps)
2077 		return -ENOMEM;
2078 
2079 	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2080 	if (ret)
2081 		dev_err(adev->dev, "Failed to load EEPROM table records!");
2082 	else
2083 		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
2084 
2085 	kfree(bps);
2086 	return ret;
2087 }
2088 
2089 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
2090 				uint64_t addr)
2091 {
2092 	struct ras_err_handler_data *data = con->eh_data;
2093 	int i;
2094 
2095 	addr >>= AMDGPU_GPU_PAGE_SHIFT;
2096 	for (i = 0; i < data->count; i++)
2097 		if (addr == data->bps[i].retired_page)
2098 			return true;
2099 
2100 	return false;
2101 }
2102 
2103 /*
2104  * check if an address belongs to bad page
2105  *
2106  * Note: this check is only for umc block
2107  */
2108 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
2109 				uint64_t addr)
2110 {
2111 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2112 	bool ret = false;
2113 
2114 	if (!con || !con->eh_data)
2115 		return ret;
2116 
2117 	mutex_lock(&con->recovery_lock);
2118 	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2119 	mutex_unlock(&con->recovery_lock);
2120 	return ret;
2121 }
2122 
2123 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2124 					  uint32_t max_count)
2125 {
2126 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2127 
2128 	/*
2129 	 * Justification of value bad_page_cnt_threshold in ras structure
2130 	 *
2131 	 * Generally, -1 <= amdgpu_bad_page_threshold <= max record length
2132 	 * in eeprom, and introduce two scenarios accordingly.
2133 	 *
2134 	 * Bad page retirement enablement:
2135 	 *    - If amdgpu_bad_page_threshold = -1,
2136 	 *      bad_page_cnt_threshold = typical value by formula.
2137 	 *
2138 	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
2139 	 *      max record length in eeprom, use it directly.
2140 	 *
2141 	 * Bad page retirement disablement:
2142 	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
2143 	 *      functionality is disabled, and bad_page_cnt_threshold will
2144 	 *      take no effect.
2145 	 */
2146 
2147 	if (amdgpu_bad_page_threshold < 0) {
2148 		u64 val = adev->gmc.mc_vram_size;
2149 
2150 		do_div(val, RAS_BAD_PAGE_COVER);
2151 		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2152 						  max_count);
2153 	} else {
2154 		con->bad_page_cnt_threshold = min_t(int, max_count,
2155 						    amdgpu_bad_page_threshold);
2156 	}
2157 }
2158 
2159 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2160 {
2161 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2162 	struct ras_err_handler_data **data;
2163 	u32  max_eeprom_records_count = 0;
2164 	bool exc_err_limit = false;
2165 	int ret;
2166 
2167 	if (!con || amdgpu_sriov_vf(adev))
2168 		return 0;
2169 
2170 	/* Allow access to RAS EEPROM via debugfs, when the ASIC
2171 	 * supports RAS and debugfs is enabled, but when
2172 	 * adev->ras_enabled is unset, i.e. when "ras_enable"
2173 	 * module parameter is set to 0.
2174 	 */
2175 	con->adev = adev;
2176 
2177 	if (!adev->ras_enabled)
2178 		return 0;
2179 
2180 	data = &con->eh_data;
2181 	*data = kmalloc(sizeof(**data), GFP_KERNEL | __GFP_ZERO);
2182 	if (!*data) {
2183 		ret = -ENOMEM;
2184 		goto out;
2185 	}
2186 
2187 	mutex_init(&con->recovery_lock);
2188 	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
2189 	atomic_set(&con->in_recovery, 0);
2190 	con->eeprom_control.bad_channel_bitmap = 0;
2191 
2192 	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count();
2193 	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2194 
2195 	/* Todo: During test the SMU might fail to read the eeprom through I2C
2196 	 * when the GPU is pending on XGMI reset during probe time
2197 	 * (Mostly after second bus reset), skip it now
2198 	 */
2199 	if (adev->gmc.xgmi.pending_reset)
2200 		return 0;
2201 	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
2202 	/*
2203 	 * This calling fails when exc_err_limit is true or
2204 	 * ret != 0.
2205 	 */
2206 	if (exc_err_limit || ret)
2207 		goto free;
2208 
2209 	if (con->eeprom_control.ras_num_recs) {
2210 		ret = amdgpu_ras_load_bad_pages(adev);
2211 		if (ret)
2212 			goto free;
2213 
2214 		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2215 
2216 		if (con->update_channel_flag == true) {
2217 			amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
2218 			con->update_channel_flag = false;
2219 		}
2220 	}
2221 
2222 #ifdef CONFIG_X86_MCE_AMD
2223 	if ((adev->asic_type == CHIP_ALDEBARAN) &&
2224 	    (adev->gmc.xgmi.connected_to_cpu))
2225 		amdgpu_register_bad_pages_mca_notifier(adev);
2226 #endif
2227 	return 0;
2228 
2229 free:
2230 	kfree((*data)->bps);
2231 	kfree(*data);
2232 	con->eh_data = NULL;
2233 out:
2234 	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2235 
2236 	/*
2237 	 * Except error threshold exceeding case, other failure cases in this
2238 	 * function would not fail amdgpu driver init.
2239 	 */
2240 	if (!exc_err_limit)
2241 		ret = 0;
2242 	else
2243 		ret = -EINVAL;
2244 
2245 	return ret;
2246 }
2247 
2248 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2249 {
2250 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2251 	struct ras_err_handler_data *data = con->eh_data;
2252 
2253 	/* recovery_init failed to init it, fini is useless */
2254 	if (!data)
2255 		return 0;
2256 
2257 	cancel_work_sync(&con->recovery_work);
2258 
2259 	mutex_lock(&con->recovery_lock);
2260 	con->eh_data = NULL;
2261 	kfree(data->bps);
2262 	kfree(data);
2263 	mutex_unlock(&con->recovery_lock);
2264 
2265 	return 0;
2266 }
2267 /* recovery end */
2268 
2269 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2270 {
2271 	if (amdgpu_sriov_vf(adev)) {
2272 		switch (adev->ip_versions[MP0_HWIP][0]) {
2273 		case IP_VERSION(13, 0, 2):
2274 			return true;
2275 		default:
2276 			return false;
2277 		}
2278 	}
2279 
2280 	if (adev->asic_type == CHIP_IP_DISCOVERY) {
2281 		switch (adev->ip_versions[MP0_HWIP][0]) {
2282 		case IP_VERSION(13, 0, 0):
2283 		case IP_VERSION(13, 0, 10):
2284 			return true;
2285 		default:
2286 			return false;
2287 		}
2288 	}
2289 
2290 	return adev->asic_type == CHIP_VEGA10 ||
2291 		adev->asic_type == CHIP_VEGA20 ||
2292 		adev->asic_type == CHIP_ARCTURUS ||
2293 		adev->asic_type == CHIP_ALDEBARAN ||
2294 		adev->asic_type == CHIP_SIENNA_CICHLID;
2295 }
2296 
2297 /*
2298  * this is workaround for vega20 workstation sku,
2299  * force enable gfx ras, ignore vbios gfx ras flag
2300  * due to GC EDC can not write
2301  */
2302 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2303 {
2304 	struct atom_context *ctx = adev->mode_info.atom_context;
2305 
2306 	if (!ctx)
2307 		return;
2308 
2309 	if (strnstr(ctx->vbios_version, "D16406",
2310 		    sizeof(ctx->vbios_version)) ||
2311 		strnstr(ctx->vbios_version, "D36002",
2312 			sizeof(ctx->vbios_version)))
2313 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2314 }
2315 
2316 /*
2317  * check hardware's ras ability which will be saved in hw_supported.
2318  * if hardware does not support ras, we can skip some ras initializtion and
2319  * forbid some ras operations from IP.
2320  * if software itself, say boot parameter, limit the ras ability. We still
2321  * need allow IP do some limited operations, like disable. In such case,
2322  * we have to initialize ras as normal. but need check if operation is
2323  * allowed or not in each function.
2324  */
2325 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2326 {
2327 	adev->ras_hw_enabled = adev->ras_enabled = 0;
2328 
2329 	if (!adev->is_atom_fw ||
2330 	    !amdgpu_ras_asic_supported(adev))
2331 		return;
2332 
2333 	if (!adev->gmc.xgmi.connected_to_cpu) {
2334 		if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2335 			dev_info(adev->dev, "MEM ECC is active.\n");
2336 			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2337 						   1 << AMDGPU_RAS_BLOCK__DF);
2338 		} else {
2339 			dev_info(adev->dev, "MEM ECC is not presented.\n");
2340 		}
2341 
2342 		if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2343 			dev_info(adev->dev, "SRAM ECC is active.\n");
2344 			if (!amdgpu_sriov_vf(adev)) {
2345 				adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2346 							    1 << AMDGPU_RAS_BLOCK__DF);
2347 
2348 				if (adev->ip_versions[VCN_HWIP][0] == IP_VERSION(2, 6, 0))
2349 					adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
2350 							1 << AMDGPU_RAS_BLOCK__JPEG);
2351 				else
2352 					adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
2353 							1 << AMDGPU_RAS_BLOCK__JPEG);
2354 			} else {
2355 				adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
2356 								1 << AMDGPU_RAS_BLOCK__SDMA |
2357 								1 << AMDGPU_RAS_BLOCK__GFX);
2358 			}
2359 		} else {
2360 			dev_info(adev->dev, "SRAM ECC is not presented.\n");
2361 		}
2362 	} else {
2363 		/* driver only manages a few IP blocks RAS feature
2364 		 * when GPU is connected cpu through XGMI */
2365 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2366 					   1 << AMDGPU_RAS_BLOCK__SDMA |
2367 					   1 << AMDGPU_RAS_BLOCK__MMHUB);
2368 	}
2369 
2370 	amdgpu_ras_get_quirks(adev);
2371 
2372 	/* hw_supported needs to be aligned with RAS block mask. */
2373 	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
2374 
2375 	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
2376 		adev->ras_hw_enabled & amdgpu_ras_mask;
2377 }
2378 
2379 static void amdgpu_ras_counte_dw(struct work_struct *work)
2380 {
2381 	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
2382 					      ras_counte_delay_work.work);
2383 	struct amdgpu_device *adev = con->adev;
2384 	struct drm_device *dev = adev_to_drm(adev);
2385 	unsigned long ce_count, ue_count;
2386 	int res;
2387 
2388 	res = pm_runtime_get_sync(dev->dev);
2389 	if (res < 0)
2390 		goto Out;
2391 
2392 	/* Cache new values.
2393 	 */
2394 	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
2395 		atomic_set(&con->ras_ce_count, ce_count);
2396 		atomic_set(&con->ras_ue_count, ue_count);
2397 	}
2398 
2399 	pm_runtime_mark_last_busy(dev->dev);
2400 Out:
2401 	pm_runtime_put_autosuspend(dev->dev);
2402 }
2403 
2404 int amdgpu_ras_init(struct amdgpu_device *adev)
2405 {
2406 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2407 	int r;
2408 	bool df_poison, umc_poison;
2409 
2410 	if (con)
2411 		return 0;
2412 
2413 	con = kmalloc(sizeof(struct amdgpu_ras) +
2414 			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
2415 			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
2416 			GFP_KERNEL|__GFP_ZERO);
2417 	if (!con)
2418 		return -ENOMEM;
2419 
2420 	con->adev = adev;
2421 	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
2422 	atomic_set(&con->ras_ce_count, 0);
2423 	atomic_set(&con->ras_ue_count, 0);
2424 
2425 	con->objs = (struct ras_manager *)(con + 1);
2426 
2427 	amdgpu_ras_set_context(adev, con);
2428 
2429 	amdgpu_ras_check_supported(adev);
2430 
2431 	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
2432 		/* set gfx block ras context feature for VEGA20 Gaming
2433 		 * send ras disable cmd to ras ta during ras late init.
2434 		 */
2435 		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
2436 			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
2437 
2438 			return 0;
2439 		}
2440 
2441 		r = 0;
2442 		goto release_con;
2443 	}
2444 
2445 	con->update_channel_flag = false;
2446 	con->features = 0;
2447 	INIT_LIST_HEAD(&con->head);
2448 	/* Might need get this flag from vbios. */
2449 	con->flags = RAS_DEFAULT_FLAGS;
2450 
2451 	/* initialize nbio ras function ahead of any other
2452 	 * ras functions so hardware fatal error interrupt
2453 	 * can be enabled as early as possible */
2454 	switch (adev->asic_type) {
2455 	case CHIP_VEGA20:
2456 	case CHIP_ARCTURUS:
2457 	case CHIP_ALDEBARAN:
2458 		if (!adev->gmc.xgmi.connected_to_cpu) {
2459 			adev->nbio.ras = &nbio_v7_4_ras;
2460 			amdgpu_ras_register_ras_block(adev, &adev->nbio.ras->ras_block);
2461 			adev->nbio.ras_if = &adev->nbio.ras->ras_block.ras_comm;
2462 		}
2463 		break;
2464 	default:
2465 		/* nbio ras is not available */
2466 		break;
2467 	}
2468 
2469 	if (adev->nbio.ras &&
2470 	    adev->nbio.ras->init_ras_controller_interrupt) {
2471 		r = adev->nbio.ras->init_ras_controller_interrupt(adev);
2472 		if (r)
2473 			goto release_con;
2474 	}
2475 
2476 	if (adev->nbio.ras &&
2477 	    adev->nbio.ras->init_ras_err_event_athub_interrupt) {
2478 		r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
2479 		if (r)
2480 			goto release_con;
2481 	}
2482 
2483 	/* Init poison supported flag, the default value is false */
2484 	if (adev->gmc.xgmi.connected_to_cpu) {
2485 		/* enabled by default when GPU is connected to CPU */
2486 		con->poison_supported = true;
2487 	}
2488 	else if (adev->df.funcs &&
2489 	    adev->df.funcs->query_ras_poison_mode &&
2490 	    adev->umc.ras &&
2491 	    adev->umc.ras->query_ras_poison_mode) {
2492 		df_poison =
2493 			adev->df.funcs->query_ras_poison_mode(adev);
2494 		umc_poison =
2495 			adev->umc.ras->query_ras_poison_mode(adev);
2496 		/* Only poison is set in both DF and UMC, we can support it */
2497 		if (df_poison && umc_poison)
2498 			con->poison_supported = true;
2499 		else if (df_poison != umc_poison)
2500 			dev_warn(adev->dev, "Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
2501 					df_poison, umc_poison);
2502 	}
2503 
2504 	if (amdgpu_ras_fs_init(adev)) {
2505 		r = -EINVAL;
2506 		goto release_con;
2507 	}
2508 
2509 	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
2510 		 "hardware ability[%x] ras_mask[%x]\n",
2511 		 adev->ras_hw_enabled, adev->ras_enabled);
2512 
2513 	return 0;
2514 release_con:
2515 	amdgpu_ras_set_context(adev, NULL);
2516 	kfree(con);
2517 
2518 	return r;
2519 }
2520 
2521 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
2522 {
2523 	if (adev->gmc.xgmi.connected_to_cpu)
2524 		return 1;
2525 	return 0;
2526 }
2527 
2528 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
2529 					struct ras_common_if *ras_block)
2530 {
2531 	struct ras_query_if info = {
2532 		.head = *ras_block,
2533 	};
2534 
2535 	if (!amdgpu_persistent_edc_harvesting_supported(adev))
2536 		return 0;
2537 
2538 	if (amdgpu_ras_query_error_status(adev, &info) != 0)
2539 		DRM_WARN("RAS init harvest failure");
2540 
2541 	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
2542 		DRM_WARN("RAS init harvest reset failure");
2543 
2544 	return 0;
2545 }
2546 
2547 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
2548 {
2549        struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2550 
2551        if (!con)
2552                return false;
2553 
2554        return con->poison_supported;
2555 }
2556 
2557 /* helper function to handle common stuff in ip late init phase */
2558 int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
2559 			 struct ras_common_if *ras_block)
2560 {
2561 	struct amdgpu_ras_block_object *ras_obj = NULL;
2562 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2563 	unsigned long ue_count, ce_count;
2564 	int r;
2565 
2566 	/* disable RAS feature per IP block if it is not supported */
2567 	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
2568 		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
2569 		return 0;
2570 	}
2571 
2572 	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
2573 	if (r) {
2574 		if (adev->in_suspend || amdgpu_in_reset(adev)) {
2575 			/* in resume phase, if fail to enable ras,
2576 			 * clean up all ras fs nodes, and disable ras */
2577 			goto cleanup;
2578 		} else
2579 			return r;
2580 	}
2581 
2582 	/* check for errors on warm reset edc persisant supported ASIC */
2583 	amdgpu_persistent_edc_harvesting(adev, ras_block);
2584 
2585 	/* in resume phase, no need to create ras fs node */
2586 	if (adev->in_suspend || amdgpu_in_reset(adev))
2587 		return 0;
2588 
2589 	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2590 	if (ras_obj->ras_cb || (ras_obj->hw_ops &&
2591 	    (ras_obj->hw_ops->query_poison_status ||
2592 	    ras_obj->hw_ops->handle_poison_consumption))) {
2593 		r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
2594 		if (r)
2595 			goto cleanup;
2596 	}
2597 
2598 	r = amdgpu_ras_sysfs_create(adev, ras_block);
2599 	if (r)
2600 		goto interrupt;
2601 
2602 	/* Those are the cached values at init.
2603 	 */
2604 	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count) == 0) {
2605 		atomic_set(&con->ras_ce_count, ce_count);
2606 		atomic_set(&con->ras_ue_count, ue_count);
2607 	}
2608 
2609 	return 0;
2610 
2611 interrupt:
2612 	if (ras_obj->ras_cb)
2613 		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2614 cleanup:
2615 	amdgpu_ras_feature_enable(adev, ras_block, 0);
2616 	return r;
2617 }
2618 
2619 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
2620 			 struct ras_common_if *ras_block)
2621 {
2622 	return amdgpu_ras_block_late_init(adev, ras_block);
2623 }
2624 
2625 /* helper function to remove ras fs node and interrupt handler */
2626 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
2627 			  struct ras_common_if *ras_block)
2628 {
2629 	struct amdgpu_ras_block_object *ras_obj;
2630 	if (!ras_block)
2631 		return;
2632 
2633 	amdgpu_ras_sysfs_remove(adev, ras_block);
2634 
2635 	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
2636 	if (ras_obj->ras_cb)
2637 		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
2638 }
2639 
2640 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
2641 			  struct ras_common_if *ras_block)
2642 {
2643 	return amdgpu_ras_block_late_fini(adev, ras_block);
2644 }
2645 
2646 /* do some init work after IP late init as dependence.
2647  * and it runs in resume/gpu reset/booting up cases.
2648  */
2649 void amdgpu_ras_resume(struct amdgpu_device *adev)
2650 {
2651 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2652 	struct ras_manager *obj, *tmp;
2653 
2654 	if (!adev->ras_enabled || !con) {
2655 		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
2656 		amdgpu_release_ras_context(adev);
2657 
2658 		return;
2659 	}
2660 
2661 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
2662 		/* Set up all other IPs which are not implemented. There is a
2663 		 * tricky thing that IP's actual ras error type should be
2664 		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
2665 		 * ERROR_NONE make sense anyway.
2666 		 */
2667 		amdgpu_ras_enable_all_features(adev, 1);
2668 
2669 		/* We enable ras on all hw_supported block, but as boot
2670 		 * parameter might disable some of them and one or more IP has
2671 		 * not implemented yet. So we disable them on behalf.
2672 		 */
2673 		list_for_each_entry_safe(obj, tmp, &con->head, node) {
2674 			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
2675 				amdgpu_ras_feature_enable(adev, &obj->head, 0);
2676 				/* there should be no any reference. */
2677 				WARN_ON(alive_obj(obj));
2678 			}
2679 		}
2680 	}
2681 }
2682 
2683 void amdgpu_ras_suspend(struct amdgpu_device *adev)
2684 {
2685 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2686 
2687 	if (!adev->ras_enabled || !con)
2688 		return;
2689 
2690 	amdgpu_ras_disable_all_features(adev, 0);
2691 	/* Make sure all ras objects are disabled. */
2692 	if (con->features)
2693 		amdgpu_ras_disable_all_features(adev, 1);
2694 }
2695 
2696 int amdgpu_ras_late_init(struct amdgpu_device *adev)
2697 {
2698 	struct amdgpu_ras_block_list *node, *tmp;
2699 	struct amdgpu_ras_block_object *obj;
2700 	int r;
2701 
2702 	/* Guest side doesn't need init ras feature */
2703 	if (amdgpu_sriov_vf(adev))
2704 		return 0;
2705 
2706 	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
2707 		if (!node->ras_obj) {
2708 			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
2709 			continue;
2710 		}
2711 
2712 		obj = node->ras_obj;
2713 		if (obj->ras_late_init) {
2714 			r = obj->ras_late_init(adev, &obj->ras_comm);
2715 			if (r) {
2716 				dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
2717 					obj->ras_comm.name, r);
2718 				return r;
2719 			}
2720 		} else
2721 			amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
2722 	}
2723 
2724 	return 0;
2725 }
2726 
2727 /* do some fini work before IP fini as dependence */
2728 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
2729 {
2730 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2731 
2732 	if (!adev->ras_enabled || !con)
2733 		return 0;
2734 
2735 
2736 	/* Need disable ras on all IPs here before ip [hw/sw]fini */
2737 	if (con->features)
2738 		amdgpu_ras_disable_all_features(adev, 0);
2739 	amdgpu_ras_recovery_fini(adev);
2740 	return 0;
2741 }
2742 
2743 int amdgpu_ras_fini(struct amdgpu_device *adev)
2744 {
2745 	struct amdgpu_ras_block_list *ras_node, *tmp;
2746 	struct amdgpu_ras_block_object *obj = NULL;
2747 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2748 
2749 	if (!adev->ras_enabled || !con)
2750 		return 0;
2751 
2752 	list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
2753 		if (ras_node->ras_obj) {
2754 			obj = ras_node->ras_obj;
2755 			if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
2756 			    obj->ras_fini)
2757 				obj->ras_fini(adev, &obj->ras_comm);
2758 			else
2759 				amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
2760 		}
2761 
2762 		/* Clear ras blocks from ras_list and free ras block list node */
2763 		list_del(&ras_node->node);
2764 		kfree(ras_node);
2765 	}
2766 
2767 	amdgpu_ras_fs_fini(adev);
2768 	amdgpu_ras_interrupt_remove_all(adev);
2769 
2770 	WARN(con->features, "Feature mask is not cleared");
2771 
2772 	if (con->features)
2773 		amdgpu_ras_disable_all_features(adev, 1);
2774 
2775 	cancel_delayed_work_sync(&con->ras_counte_delay_work);
2776 
2777 	amdgpu_ras_set_context(adev, NULL);
2778 	kfree(con);
2779 
2780 	return 0;
2781 }
2782 
2783 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
2784 {
2785 	amdgpu_ras_check_supported(adev);
2786 	if (!adev->ras_hw_enabled)
2787 		return;
2788 
2789 	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
2790 		dev_info(adev->dev, "uncorrectable hardware error"
2791 			"(ERREVENT_ATHUB_INTERRUPT) detected!\n");
2792 
2793 		amdgpu_ras_reset_gpu(adev);
2794 	}
2795 }
2796 
2797 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
2798 {
2799 	if (adev->asic_type == CHIP_VEGA20 &&
2800 	    adev->pm.fw_version <= 0x283400) {
2801 		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
2802 				amdgpu_ras_intr_triggered();
2803 	}
2804 
2805 	return false;
2806 }
2807 
2808 void amdgpu_release_ras_context(struct amdgpu_device *adev)
2809 {
2810 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2811 
2812 	if (!con)
2813 		return;
2814 
2815 	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
2816 		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
2817 		amdgpu_ras_set_context(adev, NULL);
2818 		kfree(con);
2819 	}
2820 }
2821 
2822 #ifdef CONFIG_X86_MCE_AMD
2823 static struct amdgpu_device *find_adev(uint32_t node_id)
2824 {
2825 	int i;
2826 	struct amdgpu_device *adev = NULL;
2827 
2828 	for (i = 0; i < mce_adev_list.num_gpu; i++) {
2829 		adev = mce_adev_list.devs[i];
2830 
2831 		if (adev && adev->gmc.xgmi.connected_to_cpu &&
2832 		    adev->gmc.xgmi.physical_node_id == node_id)
2833 			break;
2834 		adev = NULL;
2835 	}
2836 
2837 	return adev;
2838 }
2839 
2840 #define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
2841 #define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
2842 #define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
2843 #define GPU_ID_OFFSET		8
2844 
2845 static int amdgpu_bad_page_notifier(struct notifier_block *nb,
2846 				    unsigned long val, void *data)
2847 {
2848 	struct mce *m = (struct mce *)data;
2849 	struct amdgpu_device *adev = NULL;
2850 	uint32_t gpu_id = 0;
2851 	uint32_t umc_inst = 0, ch_inst = 0;
2852 	struct ras_err_data err_data = {0, 0, 0, NULL};
2853 
2854 	/*
2855 	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
2856 	 * and error occurred in DramECC (Extended error code = 0) then only
2857 	 * process the error, else bail out.
2858 	 */
2859 	if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
2860 		    (XEC(m->status, 0x3f) == 0x0)))
2861 		return NOTIFY_DONE;
2862 
2863 	/*
2864 	 * If it is correctable error, return.
2865 	 */
2866 	if (mce_is_correctable(m))
2867 		return NOTIFY_OK;
2868 
2869 	/*
2870 	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
2871 	 */
2872 	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;
2873 
2874 	adev = find_adev(gpu_id);
2875 	if (!adev) {
2876 		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
2877 								gpu_id);
2878 		return NOTIFY_DONE;
2879 	}
2880 
2881 	/*
2882 	 * If it is uncorrectable error, then find out UMC instance and
2883 	 * channel index.
2884 	 */
2885 	umc_inst = GET_UMC_INST(m->ipid);
2886 	ch_inst = GET_CHAN_INDEX(m->ipid);
2887 
2888 	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
2889 			     umc_inst, ch_inst);
2890 
2891 	err_data.err_addr =
2892 		kcalloc(adev->umc.max_ras_err_cnt_per_query,
2893 			sizeof(struct eeprom_table_record), GFP_KERNEL);
2894 	if (!err_data.err_addr) {
2895 		dev_warn(adev->dev,
2896 			"Failed to alloc memory for umc error record in mca notifier!\n");
2897 		return NOTIFY_DONE;
2898 	}
2899 
2900 	/*
2901 	 * Translate UMC channel address to Physical address
2902 	 */
2903 	switch (adev->ip_versions[UMC_HWIP][0]) {
2904 	case IP_VERSION(6, 7, 0):
2905 		umc_v6_7_convert_error_address(adev,
2906 				&err_data, m->addr, ch_inst, umc_inst);
2907 		break;
2908 	default:
2909 		dev_warn(adev->dev,
2910 			 "UMC address to Physical address translation is not supported\n");
2911 		kfree(err_data.err_addr);
2912 		return NOTIFY_DONE;
2913 	}
2914 
2915 	if (amdgpu_bad_page_threshold != 0) {
2916 		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
2917 						err_data.err_addr_cnt);
2918 		amdgpu_ras_save_bad_pages(adev);
2919 	}
2920 
2921 	kfree(err_data.err_addr);
2922 	return NOTIFY_OK;
2923 }
2924 
2925 static struct notifier_block amdgpu_bad_page_nb = {
2926 	.notifier_call  = amdgpu_bad_page_notifier,
2927 	.priority       = MCE_PRIO_UC,
2928 };
2929 
2930 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
2931 {
2932 	/*
2933 	 * Add the adev to the mce_adev_list.
2934 	 * During mode2 reset, amdgpu device is temporarily
2935 	 * removed from the mgpu_info list which can cause
2936 	 * page retirement to fail.
2937 	 * Use this list instead of mgpu_info to find the amdgpu
2938 	 * device on which the UMC error was reported.
2939 	 */
2940 	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;
2941 
2942 	/*
2943 	 * Register the x86 notifier only once
2944 	 * with MCE subsystem.
2945 	 */
2946 	if (notifier_registered == false) {
2947 		mce_register_decode_chain(&amdgpu_bad_page_nb);
2948 		notifier_registered = true;
2949 	}
2950 }
2951 #endif
2952 
2953 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
2954 {
2955 	if (!adev)
2956 		return NULL;
2957 
2958 	return adev->psp.ras_context.ras;
2959 }
2960 
2961 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
2962 {
2963 	if (!adev)
2964 		return -EINVAL;
2965 
2966 	adev->psp.ras_context.ras = ras_con;
2967 	return 0;
2968 }
2969 
2970 /* check if ras is supported on block, say, sdma, gfx */
2971 int amdgpu_ras_is_supported(struct amdgpu_device *adev,
2972 		unsigned int block)
2973 {
2974 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
2975 
2976 	if (block >= AMDGPU_RAS_BLOCK_COUNT)
2977 		return 0;
2978 	return ras && (adev->ras_enabled & (1 << block));
2979 }
2980 
2981 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
2982 {
2983 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
2984 
2985 	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
2986 		amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
2987 	return 0;
2988 }
2989 
2990 
2991 /* Register each ip ras block into amdgpu ras */
2992 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
2993 		struct amdgpu_ras_block_object *ras_block_obj)
2994 {
2995 	struct amdgpu_ras_block_list *ras_node;
2996 	if (!adev || !ras_block_obj)
2997 		return -EINVAL;
2998 
2999 	if (!amdgpu_ras_asic_supported(adev))
3000 		return 0;
3001 
3002 	ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
3003 	if (!ras_node)
3004 		return -ENOMEM;
3005 
3006 	INIT_LIST_HEAD(&ras_node->node);
3007 	ras_node->ras_obj = ras_block_obj;
3008 	list_add_tail(&ras_node->node, &adev->ras_list);
3009 
3010 	return 0;
3011 }
3012