xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_ras.c (revision 7cc9196675234d4de0e1e19b9da1a8b86ecfeedd)
1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/debugfs.h>
25 #include <linux/list.h>
26 #include <linux/module.h>
27 #include <linux/uaccess.h>
28 #include <linux/reboot.h>
29 #include <linux/syscalls.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/list_sort.h>
32 
33 #include "amdgpu.h"
34 #include "amdgpu_ras.h"
35 #include "amdgpu_atomfirmware.h"
36 #include "amdgpu_xgmi.h"
37 #include "ivsrcid/nbio/irqsrcs_nbif_7_4.h"
38 #include "nbio_v4_3.h"
39 #include "nbio_v7_9.h"
40 #include "atom.h"
41 #include "amdgpu_reset.h"
42 #include "amdgpu_psp.h"
43 
44 #ifdef CONFIG_X86_MCE_AMD
45 #include <asm/mce.h>
46 
47 static bool notifier_registered;
48 #endif
49 static const char *RAS_FS_NAME = "ras";
50 
51 const char *ras_error_string[] = {
52 	"none",
53 	"parity",
54 	"single_correctable",
55 	"multi_uncorrectable",
56 	"poison",
57 };
58 
59 const char *ras_block_string[] = {
60 	"umc",
61 	"sdma",
62 	"gfx",
63 	"mmhub",
64 	"athub",
65 	"pcie_bif",
66 	"hdp",
67 	"xgmi_wafl",
68 	"df",
69 	"smn",
70 	"sem",
71 	"mp0",
72 	"mp1",
73 	"fuse",
74 	"mca",
75 	"vcn",
76 	"jpeg",
77 	"ih",
78 	"mpio",
79 };
80 
81 const char *ras_mca_block_string[] = {
82 	"mca_mp0",
83 	"mca_mp1",
84 	"mca_mpio",
85 	"mca_iohc",
86 };
87 
88 struct amdgpu_ras_block_list {
89 	/* ras block link */
90 	struct list_head node;
91 
92 	struct amdgpu_ras_block_object *ras_obj;
93 };
94 
95 const char *get_ras_block_str(struct ras_common_if *ras_block)
96 {
97 	if (!ras_block)
98 		return "NULL";
99 
100 	if (ras_block->block >= AMDGPU_RAS_BLOCK_COUNT ||
101 	    ras_block->block >= ARRAY_SIZE(ras_block_string))
102 		return "OUT OF RANGE";
103 
104 	if (ras_block->block == AMDGPU_RAS_BLOCK__MCA)
105 		return ras_mca_block_string[ras_block->sub_block_index];
106 
107 	return ras_block_string[ras_block->block];
108 }
109 
110 #define ras_block_str(_BLOCK_) \
111 	(((_BLOCK_) < ARRAY_SIZE(ras_block_string)) ? ras_block_string[_BLOCK_] : "Out Of Range")
112 
113 #define ras_err_str(i) (ras_error_string[ffs(i)])
114 
115 #define RAS_DEFAULT_FLAGS (AMDGPU_RAS_FLAG_INIT_BY_VBIOS)
116 
117 /* inject address is 52 bits */
118 #define	RAS_UMC_INJECT_ADDR_LIMIT	(0x1ULL << 52)
119 
120 /* typical ECC bad page rate is 1 bad page per 100MB VRAM */
121 #define RAS_BAD_PAGE_COVER              (100 * 1024 * 1024ULL)
122 
123 #define MAX_UMC_POISON_POLLING_TIME_ASYNC  100  //ms
124 
125 enum amdgpu_ras_retire_page_reservation {
126 	AMDGPU_RAS_RETIRE_PAGE_RESERVED,
127 	AMDGPU_RAS_RETIRE_PAGE_PENDING,
128 	AMDGPU_RAS_RETIRE_PAGE_FAULT,
129 };
130 
131 atomic_t amdgpu_ras_in_intr = ATOMIC_INIT(0);
132 
133 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
134 				uint64_t addr);
135 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
136 				uint64_t addr);
137 #ifdef CONFIG_X86_MCE_AMD
138 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev);
139 struct mce_notifier_adev_list {
140 	struct amdgpu_device *devs[MAX_GPU_INSTANCE];
141 	int num_gpu;
142 };
143 static struct mce_notifier_adev_list mce_adev_list;
144 #endif
145 
146 void amdgpu_ras_set_error_query_ready(struct amdgpu_device *adev, bool ready)
147 {
148 	if (adev && amdgpu_ras_get_context(adev))
149 		amdgpu_ras_get_context(adev)->error_query_ready = ready;
150 }
151 
152 static bool amdgpu_ras_get_error_query_ready(struct amdgpu_device *adev)
153 {
154 	if (adev && amdgpu_ras_get_context(adev))
155 		return amdgpu_ras_get_context(adev)->error_query_ready;
156 
157 	return false;
158 }
159 
160 static int amdgpu_reserve_page_direct(struct amdgpu_device *adev, uint64_t address)
161 {
162 	struct ras_err_data err_data;
163 	struct eeprom_table_record err_rec;
164 	int ret;
165 
166 	if ((address >= adev->gmc.mc_vram_size) ||
167 	    (address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
168 		dev_warn(adev->dev,
169 		         "RAS WARN: input address 0x%llx is invalid.\n",
170 		         address);
171 		return -EINVAL;
172 	}
173 
174 	if (amdgpu_ras_check_bad_page(adev, address)) {
175 		dev_warn(adev->dev,
176 			 "RAS WARN: 0x%llx has already been marked as bad page!\n",
177 			 address);
178 		return 0;
179 	}
180 
181 	ret = amdgpu_ras_error_data_init(&err_data);
182 	if (ret)
183 		return ret;
184 
185 	memset(&err_rec, 0x0, sizeof(struct eeprom_table_record));
186 	err_data.err_addr = &err_rec;
187 	amdgpu_umc_fill_error_record(&err_data, address, address, 0, 0);
188 
189 	if (amdgpu_bad_page_threshold != 0) {
190 		amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
191 					 err_data.err_addr_cnt);
192 		amdgpu_ras_save_bad_pages(adev, NULL);
193 	}
194 
195 	amdgpu_ras_error_data_fini(&err_data);
196 
197 	dev_warn(adev->dev, "WARNING: THIS IS ONLY FOR TEST PURPOSES AND WILL CORRUPT RAS EEPROM\n");
198 	dev_warn(adev->dev, "Clear EEPROM:\n");
199 	dev_warn(adev->dev, "    echo 1 > /sys/kernel/debug/dri/0/ras/ras_eeprom_reset\n");
200 
201 	return 0;
202 }
203 
204 static ssize_t amdgpu_ras_debugfs_read(struct file *f, char __user *buf,
205 					size_t size, loff_t *pos)
206 {
207 	struct ras_manager *obj = (struct ras_manager *)file_inode(f)->i_private;
208 	struct ras_query_if info = {
209 		.head = obj->head,
210 	};
211 	ssize_t s;
212 	char val[128];
213 
214 	if (amdgpu_ras_query_error_status(obj->adev, &info))
215 		return -EINVAL;
216 
217 	/* Hardware counter will be reset automatically after the query on Vega20 and Arcturus */
218 	if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
219 	    amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
220 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
221 			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
222 	}
223 
224 	s = snprintf(val, sizeof(val), "%s: %lu\n%s: %lu\n",
225 			"ue", info.ue_count,
226 			"ce", info.ce_count);
227 	if (*pos >= s)
228 		return 0;
229 
230 	s -= *pos;
231 	s = min_t(u64, s, size);
232 
233 
234 	if (copy_to_user(buf, &val[*pos], s))
235 		return -EINVAL;
236 
237 	*pos += s;
238 
239 	return s;
240 }
241 
242 static const struct file_operations amdgpu_ras_debugfs_ops = {
243 	.owner = THIS_MODULE,
244 	.read = amdgpu_ras_debugfs_read,
245 	.write = NULL,
246 	.llseek = default_llseek
247 };
248 
249 static int amdgpu_ras_find_block_id_by_name(const char *name, int *block_id)
250 {
251 	int i;
252 
253 	for (i = 0; i < ARRAY_SIZE(ras_block_string); i++) {
254 		*block_id = i;
255 		if (strcmp(name, ras_block_string[i]) == 0)
256 			return 0;
257 	}
258 	return -EINVAL;
259 }
260 
261 static int amdgpu_ras_debugfs_ctrl_parse_data(struct file *f,
262 		const char __user *buf, size_t size,
263 		loff_t *pos, struct ras_debug_if *data)
264 {
265 	ssize_t s = min_t(u64, 64, size);
266 	char str[65];
267 	char block_name[33];
268 	char err[9] = "ue";
269 	int op = -1;
270 	int block_id;
271 	uint32_t sub_block;
272 	u64 address, value;
273 	/* default value is 0 if the mask is not set by user */
274 	u32 instance_mask = 0;
275 
276 	if (*pos)
277 		return -EINVAL;
278 	*pos = size;
279 
280 	memset(str, 0, sizeof(str));
281 	memset(data, 0, sizeof(*data));
282 
283 	if (copy_from_user(str, buf, s))
284 		return -EINVAL;
285 
286 	if (sscanf(str, "disable %32s", block_name) == 1)
287 		op = 0;
288 	else if (sscanf(str, "enable %32s %8s", block_name, err) == 2)
289 		op = 1;
290 	else if (sscanf(str, "inject %32s %8s", block_name, err) == 2)
291 		op = 2;
292 	else if (strstr(str, "retire_page") != NULL)
293 		op = 3;
294 	else if (str[0] && str[1] && str[2] && str[3])
295 		/* ascii string, but commands are not matched. */
296 		return -EINVAL;
297 
298 	if (op != -1) {
299 		if (op == 3) {
300 			if (sscanf(str, "%*s 0x%llx", &address) != 1 &&
301 			    sscanf(str, "%*s %llu", &address) != 1)
302 				return -EINVAL;
303 
304 			data->op = op;
305 			data->inject.address = address;
306 
307 			return 0;
308 		}
309 
310 		if (amdgpu_ras_find_block_id_by_name(block_name, &block_id))
311 			return -EINVAL;
312 
313 		data->head.block = block_id;
314 		/* only ue, ce and poison errors are supported */
315 		if (!memcmp("ue", err, 2))
316 			data->head.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
317 		else if (!memcmp("ce", err, 2))
318 			data->head.type = AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE;
319 		else if (!memcmp("poison", err, 6))
320 			data->head.type = AMDGPU_RAS_ERROR__POISON;
321 		else
322 			return -EINVAL;
323 
324 		data->op = op;
325 
326 		if (op == 2) {
327 			if (sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx 0x%x",
328 				   &sub_block, &address, &value, &instance_mask) != 4 &&
329 			    sscanf(str, "%*s %*s %*s %u %llu %llu %u",
330 				   &sub_block, &address, &value, &instance_mask) != 4 &&
331 				sscanf(str, "%*s %*s %*s 0x%x 0x%llx 0x%llx",
332 				   &sub_block, &address, &value) != 3 &&
333 			    sscanf(str, "%*s %*s %*s %u %llu %llu",
334 				   &sub_block, &address, &value) != 3)
335 				return -EINVAL;
336 			data->head.sub_block_index = sub_block;
337 			data->inject.address = address;
338 			data->inject.value = value;
339 			data->inject.instance_mask = instance_mask;
340 		}
341 	} else {
342 		if (size < sizeof(*data))
343 			return -EINVAL;
344 
345 		if (copy_from_user(data, buf, sizeof(*data)))
346 			return -EINVAL;
347 	}
348 
349 	return 0;
350 }
351 
352 static void amdgpu_ras_instance_mask_check(struct amdgpu_device *adev,
353 				struct ras_debug_if *data)
354 {
355 	int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1;
356 	uint32_t mask, inst_mask = data->inject.instance_mask;
357 
358 	/* no need to set instance mask if there is only one instance */
359 	if (num_xcc <= 1 && inst_mask) {
360 		data->inject.instance_mask = 0;
361 		dev_dbg(adev->dev,
362 			"RAS inject mask(0x%x) isn't supported and force it to 0.\n",
363 			inst_mask);
364 
365 		return;
366 	}
367 
368 	switch (data->head.block) {
369 	case AMDGPU_RAS_BLOCK__GFX:
370 		mask = GENMASK(num_xcc - 1, 0);
371 		break;
372 	case AMDGPU_RAS_BLOCK__SDMA:
373 		mask = GENMASK(adev->sdma.num_instances - 1, 0);
374 		break;
375 	case AMDGPU_RAS_BLOCK__VCN:
376 	case AMDGPU_RAS_BLOCK__JPEG:
377 		mask = GENMASK(adev->vcn.num_vcn_inst - 1, 0);
378 		break;
379 	default:
380 		mask = inst_mask;
381 		break;
382 	}
383 
384 	/* remove invalid bits in instance mask */
385 	data->inject.instance_mask &= mask;
386 	if (inst_mask != data->inject.instance_mask)
387 		dev_dbg(adev->dev,
388 			"Adjust RAS inject mask 0x%x to 0x%x\n",
389 			inst_mask, data->inject.instance_mask);
390 }
391 
392 /**
393  * DOC: AMDGPU RAS debugfs control interface
394  *
395  * The control interface accepts struct ras_debug_if which has two members.
396  *
397  * First member: ras_debug_if::head or ras_debug_if::inject.
398  *
399  * head is used to indicate which IP block will be under control.
400  *
401  * head has four members, they are block, type, sub_block_index, name.
402  * block: which IP will be under control.
403  * type: what kind of error will be enabled/disabled/injected.
404  * sub_block_index: some IPs have subcomponets. say, GFX, sDMA.
405  * name: the name of IP.
406  *
407  * inject has three more members than head, they are address, value and mask.
408  * As their names indicate, inject operation will write the
409  * value to the address.
410  *
411  * The second member: struct ras_debug_if::op.
412  * It has three kinds of operations.
413  *
414  * - 0: disable RAS on the block. Take ::head as its data.
415  * - 1: enable RAS on the block. Take ::head as its data.
416  * - 2: inject errors on the block. Take ::inject as its data.
417  *
418  * How to use the interface?
419  *
420  * In a program
421  *
422  * Copy the struct ras_debug_if in your code and initialize it.
423  * Write the struct to the control interface.
424  *
425  * From shell
426  *
427  * .. code-block:: bash
428  *
429  *	echo "disable <block>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
430  *	echo "enable  <block> <error>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
431  *	echo "inject  <block> <error> <sub-block> <address> <value> <mask>" > /sys/kernel/debug/dri/<N>/ras/ras_ctrl
432  *
433  * Where N, is the card which you want to affect.
434  *
435  * "disable" requires only the block.
436  * "enable" requires the block and error type.
437  * "inject" requires the block, error type, address, and value.
438  *
439  * The block is one of: umc, sdma, gfx, etc.
440  *	see ras_block_string[] for details
441  *
442  * The error type is one of: ue, ce and poison where,
443  *	ue is multi-uncorrectable
444  *	ce is single-correctable
445  *	poison is poison
446  *
447  * The sub-block is a the sub-block index, pass 0 if there is no sub-block.
448  * The address and value are hexadecimal numbers, leading 0x is optional.
449  * The mask means instance mask, is optional, default value is 0x1.
450  *
451  * For instance,
452  *
453  * .. code-block:: bash
454  *
455  *	echo inject umc ue 0x0 0x0 0x0 > /sys/kernel/debug/dri/0/ras/ras_ctrl
456  *	echo inject umc ce 0 0 0 3 > /sys/kernel/debug/dri/0/ras/ras_ctrl
457  *	echo disable umc > /sys/kernel/debug/dri/0/ras/ras_ctrl
458  *
459  * How to check the result of the operation?
460  *
461  * To check disable/enable, see "ras" features at,
462  * /sys/class/drm/card[0/1/2...]/device/ras/features
463  *
464  * To check inject, see the corresponding error count at,
465  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx|sdma|umc|...]_err_count
466  *
467  * .. note::
468  *	Operations are only allowed on blocks which are supported.
469  *	Check the "ras" mask at /sys/module/amdgpu/parameters/ras_mask
470  *	to see which blocks support RAS on a particular asic.
471  *
472  */
473 static ssize_t amdgpu_ras_debugfs_ctrl_write(struct file *f,
474 					     const char __user *buf,
475 					     size_t size, loff_t *pos)
476 {
477 	struct amdgpu_device *adev = (struct amdgpu_device *)file_inode(f)->i_private;
478 	struct ras_debug_if data;
479 	int ret = 0;
480 
481 	if (!amdgpu_ras_get_error_query_ready(adev)) {
482 		dev_warn(adev->dev, "RAS WARN: error injection "
483 				"currently inaccessible\n");
484 		return size;
485 	}
486 
487 	ret = amdgpu_ras_debugfs_ctrl_parse_data(f, buf, size, pos, &data);
488 	if (ret)
489 		return ret;
490 
491 	if (data.op == 3) {
492 		ret = amdgpu_reserve_page_direct(adev, data.inject.address);
493 		if (!ret)
494 			return size;
495 		else
496 			return ret;
497 	}
498 
499 	if (!amdgpu_ras_is_supported(adev, data.head.block))
500 		return -EINVAL;
501 
502 	switch (data.op) {
503 	case 0:
504 		ret = amdgpu_ras_feature_enable(adev, &data.head, 0);
505 		break;
506 	case 1:
507 		ret = amdgpu_ras_feature_enable(adev, &data.head, 1);
508 		break;
509 	case 2:
510 		if ((data.inject.address >= adev->gmc.mc_vram_size &&
511 		    adev->gmc.mc_vram_size) ||
512 		    (data.inject.address >= RAS_UMC_INJECT_ADDR_LIMIT)) {
513 			dev_warn(adev->dev, "RAS WARN: input address "
514 					"0x%llx is invalid.",
515 					data.inject.address);
516 			ret = -EINVAL;
517 			break;
518 		}
519 
520 		/* umc ce/ue error injection for a bad page is not allowed */
521 		if ((data.head.block == AMDGPU_RAS_BLOCK__UMC) &&
522 		    amdgpu_ras_check_bad_page(adev, data.inject.address)) {
523 			dev_warn(adev->dev, "RAS WARN: inject: 0x%llx has "
524 				 "already been marked as bad!\n",
525 				 data.inject.address);
526 			break;
527 		}
528 
529 		amdgpu_ras_instance_mask_check(adev, &data);
530 
531 		/* data.inject.address is offset instead of absolute gpu address */
532 		ret = amdgpu_ras_error_inject(adev, &data.inject);
533 		break;
534 	default:
535 		ret = -EINVAL;
536 		break;
537 	}
538 
539 	if (ret)
540 		return ret;
541 
542 	return size;
543 }
544 
545 /**
546  * DOC: AMDGPU RAS debugfs EEPROM table reset interface
547  *
548  * Some boards contain an EEPROM which is used to persistently store a list of
549  * bad pages which experiences ECC errors in vram.  This interface provides
550  * a way to reset the EEPROM, e.g., after testing error injection.
551  *
552  * Usage:
553  *
554  * .. code-block:: bash
555  *
556  *	echo 1 > ../ras/ras_eeprom_reset
557  *
558  * will reset EEPROM table to 0 entries.
559  *
560  */
561 static ssize_t amdgpu_ras_debugfs_eeprom_write(struct file *f,
562 					       const char __user *buf,
563 					       size_t size, loff_t *pos)
564 {
565 	struct amdgpu_device *adev =
566 		(struct amdgpu_device *)file_inode(f)->i_private;
567 	int ret;
568 
569 	ret = amdgpu_ras_eeprom_reset_table(
570 		&(amdgpu_ras_get_context(adev)->eeprom_control));
571 
572 	if (!ret) {
573 		/* Something was written to EEPROM.
574 		 */
575 		amdgpu_ras_get_context(adev)->flags = RAS_DEFAULT_FLAGS;
576 		return size;
577 	} else {
578 		return ret;
579 	}
580 }
581 
582 static const struct file_operations amdgpu_ras_debugfs_ctrl_ops = {
583 	.owner = THIS_MODULE,
584 	.read = NULL,
585 	.write = amdgpu_ras_debugfs_ctrl_write,
586 	.llseek = default_llseek
587 };
588 
589 static const struct file_operations amdgpu_ras_debugfs_eeprom_ops = {
590 	.owner = THIS_MODULE,
591 	.read = NULL,
592 	.write = amdgpu_ras_debugfs_eeprom_write,
593 	.llseek = default_llseek
594 };
595 
596 /**
597  * DOC: AMDGPU RAS sysfs Error Count Interface
598  *
599  * It allows the user to read the error count for each IP block on the gpu through
600  * /sys/class/drm/card[0/1/2...]/device/ras/[gfx/sdma/...]_err_count
601  *
602  * It outputs the multiple lines which report the uncorrected (ue) and corrected
603  * (ce) error counts.
604  *
605  * The format of one line is below,
606  *
607  * [ce|ue]: count
608  *
609  * Example:
610  *
611  * .. code-block:: bash
612  *
613  *	ue: 0
614  *	ce: 1
615  *
616  */
617 static ssize_t amdgpu_ras_sysfs_read(struct device *dev,
618 		struct device_attribute *attr, char *buf)
619 {
620 	struct ras_manager *obj = container_of(attr, struct ras_manager, sysfs_attr);
621 	struct ras_query_if info = {
622 		.head = obj->head,
623 	};
624 
625 	if (!amdgpu_ras_get_error_query_ready(obj->adev))
626 		return sysfs_emit(buf, "Query currently inaccessible\n");
627 
628 	if (amdgpu_ras_query_error_status(obj->adev, &info))
629 		return -EINVAL;
630 
631 	if (amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
632 	    amdgpu_ip_version(obj->adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
633 		if (amdgpu_ras_reset_error_status(obj->adev, info.head.block))
634 			dev_warn(obj->adev->dev, "Failed to reset error counter and error status");
635 	}
636 
637 	if (info.head.block == AMDGPU_RAS_BLOCK__UMC)
638 		return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count,
639 				"ce", info.ce_count, "de", info.de_count);
640 	else
641 		return sysfs_emit(buf, "%s: %lu\n%s: %lu\n", "ue", info.ue_count,
642 				"ce", info.ce_count);
643 }
644 
645 /* obj begin */
646 
647 #define get_obj(obj) do { (obj)->use++; } while (0)
648 #define alive_obj(obj) ((obj)->use)
649 
650 static inline void put_obj(struct ras_manager *obj)
651 {
652 	if (obj && (--obj->use == 0)) {
653 		list_del(&obj->node);
654 		amdgpu_ras_error_data_fini(&obj->err_data);
655 	}
656 
657 	if (obj && (obj->use < 0))
658 		DRM_ERROR("RAS ERROR: Unbalance obj(%s) use\n", get_ras_block_str(&obj->head));
659 }
660 
661 /* make one obj and return it. */
662 static struct ras_manager *amdgpu_ras_create_obj(struct amdgpu_device *adev,
663 		struct ras_common_if *head)
664 {
665 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
666 	struct ras_manager *obj;
667 
668 	if (!adev->ras_enabled || !con)
669 		return NULL;
670 
671 	if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
672 		return NULL;
673 
674 	if (head->block == AMDGPU_RAS_BLOCK__MCA) {
675 		if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
676 			return NULL;
677 
678 		obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
679 	} else
680 		obj = &con->objs[head->block];
681 
682 	/* already exist. return obj? */
683 	if (alive_obj(obj))
684 		return NULL;
685 
686 	if (amdgpu_ras_error_data_init(&obj->err_data))
687 		return NULL;
688 
689 	obj->head = *head;
690 	obj->adev = adev;
691 	list_add(&obj->node, &con->head);
692 	get_obj(obj);
693 
694 	return obj;
695 }
696 
697 /* return an obj equal to head, or the first when head is NULL */
698 struct ras_manager *amdgpu_ras_find_obj(struct amdgpu_device *adev,
699 		struct ras_common_if *head)
700 {
701 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
702 	struct ras_manager *obj;
703 	int i;
704 
705 	if (!adev->ras_enabled || !con)
706 		return NULL;
707 
708 	if (head) {
709 		if (head->block >= AMDGPU_RAS_BLOCK_COUNT)
710 			return NULL;
711 
712 		if (head->block == AMDGPU_RAS_BLOCK__MCA) {
713 			if (head->sub_block_index >= AMDGPU_RAS_MCA_BLOCK__LAST)
714 				return NULL;
715 
716 			obj = &con->objs[AMDGPU_RAS_BLOCK__LAST + head->sub_block_index];
717 		} else
718 			obj = &con->objs[head->block];
719 
720 		if (alive_obj(obj))
721 			return obj;
722 	} else {
723 		for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT + AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
724 			obj = &con->objs[i];
725 			if (alive_obj(obj))
726 				return obj;
727 		}
728 	}
729 
730 	return NULL;
731 }
732 /* obj end */
733 
734 /* feature ctl begin */
735 static int amdgpu_ras_is_feature_allowed(struct amdgpu_device *adev,
736 					 struct ras_common_if *head)
737 {
738 	return adev->ras_hw_enabled & BIT(head->block);
739 }
740 
741 static int amdgpu_ras_is_feature_enabled(struct amdgpu_device *adev,
742 		struct ras_common_if *head)
743 {
744 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
745 
746 	return con->features & BIT(head->block);
747 }
748 
749 /*
750  * if obj is not created, then create one.
751  * set feature enable flag.
752  */
753 static int __amdgpu_ras_feature_enable(struct amdgpu_device *adev,
754 		struct ras_common_if *head, int enable)
755 {
756 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
757 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
758 
759 	/* If hardware does not support ras, then do not create obj.
760 	 * But if hardware support ras, we can create the obj.
761 	 * Ras framework checks con->hw_supported to see if it need do
762 	 * corresponding initialization.
763 	 * IP checks con->support to see if it need disable ras.
764 	 */
765 	if (!amdgpu_ras_is_feature_allowed(adev, head))
766 		return 0;
767 
768 	if (enable) {
769 		if (!obj) {
770 			obj = amdgpu_ras_create_obj(adev, head);
771 			if (!obj)
772 				return -EINVAL;
773 		} else {
774 			/* In case we create obj somewhere else */
775 			get_obj(obj);
776 		}
777 		con->features |= BIT(head->block);
778 	} else {
779 		if (obj && amdgpu_ras_is_feature_enabled(adev, head)) {
780 			con->features &= ~BIT(head->block);
781 			put_obj(obj);
782 		}
783 	}
784 
785 	return 0;
786 }
787 
788 /* wrapper of psp_ras_enable_features */
789 int amdgpu_ras_feature_enable(struct amdgpu_device *adev,
790 		struct ras_common_if *head, bool enable)
791 {
792 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
793 	union ta_ras_cmd_input *info;
794 	int ret;
795 
796 	if (!con)
797 		return -EINVAL;
798 
799 	/* For non-gfx ip, do not enable ras feature if it is not allowed */
800 	/* For gfx ip, regardless of feature support status, */
801 	/* Force issue enable or disable ras feature commands */
802 	if (head->block != AMDGPU_RAS_BLOCK__GFX &&
803 	    !amdgpu_ras_is_feature_allowed(adev, head))
804 		return 0;
805 
806 	/* Only enable gfx ras feature from host side */
807 	if (head->block == AMDGPU_RAS_BLOCK__GFX &&
808 	    !amdgpu_sriov_vf(adev) &&
809 	    !amdgpu_ras_intr_triggered()) {
810 		info = kzalloc(sizeof(union ta_ras_cmd_input), GFP_KERNEL);
811 		if (!info)
812 			return -ENOMEM;
813 
814 		if (!enable) {
815 			info->disable_features = (struct ta_ras_disable_features_input) {
816 				.block_id =  amdgpu_ras_block_to_ta(head->block),
817 				.error_type = amdgpu_ras_error_to_ta(head->type),
818 			};
819 		} else {
820 			info->enable_features = (struct ta_ras_enable_features_input) {
821 				.block_id =  amdgpu_ras_block_to_ta(head->block),
822 				.error_type = amdgpu_ras_error_to_ta(head->type),
823 			};
824 		}
825 
826 		ret = psp_ras_enable_features(&adev->psp, info, enable);
827 		if (ret) {
828 			dev_err(adev->dev, "ras %s %s failed poison:%d ret:%d\n",
829 				enable ? "enable":"disable",
830 				get_ras_block_str(head),
831 				amdgpu_ras_is_poison_mode_supported(adev), ret);
832 			kfree(info);
833 			return ret;
834 		}
835 
836 		kfree(info);
837 	}
838 
839 	/* setup the obj */
840 	__amdgpu_ras_feature_enable(adev, head, enable);
841 
842 	return 0;
843 }
844 
845 /* Only used in device probe stage and called only once. */
846 int amdgpu_ras_feature_enable_on_boot(struct amdgpu_device *adev,
847 		struct ras_common_if *head, bool enable)
848 {
849 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
850 	int ret;
851 
852 	if (!con)
853 		return -EINVAL;
854 
855 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
856 		if (enable) {
857 			/* There is no harm to issue a ras TA cmd regardless of
858 			 * the currecnt ras state.
859 			 * If current state == target state, it will do nothing
860 			 * But sometimes it requests driver to reset and repost
861 			 * with error code -EAGAIN.
862 			 */
863 			ret = amdgpu_ras_feature_enable(adev, head, 1);
864 			/* With old ras TA, we might fail to enable ras.
865 			 * Log it and just setup the object.
866 			 * TODO need remove this WA in the future.
867 			 */
868 			if (ret == -EINVAL) {
869 				ret = __amdgpu_ras_feature_enable(adev, head, 1);
870 				if (!ret)
871 					dev_info(adev->dev,
872 						"RAS INFO: %s setup object\n",
873 						get_ras_block_str(head));
874 			}
875 		} else {
876 			/* setup the object then issue a ras TA disable cmd.*/
877 			ret = __amdgpu_ras_feature_enable(adev, head, 1);
878 			if (ret)
879 				return ret;
880 
881 			/* gfx block ras dsiable cmd must send to ras-ta */
882 			if (head->block == AMDGPU_RAS_BLOCK__GFX)
883 				con->features |= BIT(head->block);
884 
885 			ret = amdgpu_ras_feature_enable(adev, head, 0);
886 
887 			/* clean gfx block ras features flag */
888 			if (adev->ras_enabled && head->block == AMDGPU_RAS_BLOCK__GFX)
889 				con->features &= ~BIT(head->block);
890 		}
891 	} else
892 		ret = amdgpu_ras_feature_enable(adev, head, enable);
893 
894 	return ret;
895 }
896 
897 static int amdgpu_ras_disable_all_features(struct amdgpu_device *adev,
898 		bool bypass)
899 {
900 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
901 	struct ras_manager *obj, *tmp;
902 
903 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
904 		/* bypass psp.
905 		 * aka just release the obj and corresponding flags
906 		 */
907 		if (bypass) {
908 			if (__amdgpu_ras_feature_enable(adev, &obj->head, 0))
909 				break;
910 		} else {
911 			if (amdgpu_ras_feature_enable(adev, &obj->head, 0))
912 				break;
913 		}
914 	}
915 
916 	return con->features;
917 }
918 
919 static int amdgpu_ras_enable_all_features(struct amdgpu_device *adev,
920 		bool bypass)
921 {
922 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
923 	int i;
924 	const enum amdgpu_ras_error_type default_ras_type = AMDGPU_RAS_ERROR__NONE;
925 
926 	for (i = 0; i < AMDGPU_RAS_BLOCK_COUNT; i++) {
927 		struct ras_common_if head = {
928 			.block = i,
929 			.type = default_ras_type,
930 			.sub_block_index = 0,
931 		};
932 
933 		if (i == AMDGPU_RAS_BLOCK__MCA)
934 			continue;
935 
936 		if (bypass) {
937 			/*
938 			 * bypass psp. vbios enable ras for us.
939 			 * so just create the obj
940 			 */
941 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
942 				break;
943 		} else {
944 			if (amdgpu_ras_feature_enable(adev, &head, 1))
945 				break;
946 		}
947 	}
948 
949 	for (i = 0; i < AMDGPU_RAS_MCA_BLOCK_COUNT; i++) {
950 		struct ras_common_if head = {
951 			.block = AMDGPU_RAS_BLOCK__MCA,
952 			.type = default_ras_type,
953 			.sub_block_index = i,
954 		};
955 
956 		if (bypass) {
957 			/*
958 			 * bypass psp. vbios enable ras for us.
959 			 * so just create the obj
960 			 */
961 			if (__amdgpu_ras_feature_enable(adev, &head, 1))
962 				break;
963 		} else {
964 			if (amdgpu_ras_feature_enable(adev, &head, 1))
965 				break;
966 		}
967 	}
968 
969 	return con->features;
970 }
971 /* feature ctl end */
972 
973 static int amdgpu_ras_block_match_default(struct amdgpu_ras_block_object *block_obj,
974 		enum amdgpu_ras_block block)
975 {
976 	if (!block_obj)
977 		return -EINVAL;
978 
979 	if (block_obj->ras_comm.block == block)
980 		return 0;
981 
982 	return -EINVAL;
983 }
984 
985 static struct amdgpu_ras_block_object *amdgpu_ras_get_ras_block(struct amdgpu_device *adev,
986 					enum amdgpu_ras_block block, uint32_t sub_block_index)
987 {
988 	struct amdgpu_ras_block_list *node, *tmp;
989 	struct amdgpu_ras_block_object *obj;
990 
991 	if (block >= AMDGPU_RAS_BLOCK__LAST)
992 		return NULL;
993 
994 	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
995 		if (!node->ras_obj) {
996 			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
997 			continue;
998 		}
999 
1000 		obj = node->ras_obj;
1001 		if (obj->ras_block_match) {
1002 			if (obj->ras_block_match(obj, block, sub_block_index) == 0)
1003 				return obj;
1004 		} else {
1005 			if (amdgpu_ras_block_match_default(obj, block) == 0)
1006 				return obj;
1007 		}
1008 	}
1009 
1010 	return NULL;
1011 }
1012 
1013 static void amdgpu_ras_get_ecc_info(struct amdgpu_device *adev, struct ras_err_data *err_data)
1014 {
1015 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1016 	int ret = 0;
1017 
1018 	/*
1019 	 * choosing right query method according to
1020 	 * whether smu support query error information
1021 	 */
1022 	ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(ras->umc_ecc));
1023 	if (ret == -EOPNOTSUPP) {
1024 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1025 			adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
1026 			adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data);
1027 
1028 		/* umc query_ras_error_address is also responsible for clearing
1029 		 * error status
1030 		 */
1031 		if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
1032 		    adev->umc.ras->ras_block.hw_ops->query_ras_error_address)
1033 			adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, err_data);
1034 	} else if (!ret) {
1035 		if (adev->umc.ras &&
1036 			adev->umc.ras->ecc_info_query_ras_error_count)
1037 			adev->umc.ras->ecc_info_query_ras_error_count(adev, err_data);
1038 
1039 		if (adev->umc.ras &&
1040 			adev->umc.ras->ecc_info_query_ras_error_address)
1041 			adev->umc.ras->ecc_info_query_ras_error_address(adev, err_data);
1042 	}
1043 }
1044 
1045 static void amdgpu_ras_error_print_error_data(struct amdgpu_device *adev,
1046 					      struct ras_manager *ras_mgr,
1047 					      struct ras_err_data *err_data,
1048 					      struct ras_query_context *qctx,
1049 					      const char *blk_name,
1050 					      bool is_ue,
1051 					      bool is_de)
1052 {
1053 	struct amdgpu_smuio_mcm_config_info *mcm_info;
1054 	struct ras_err_node *err_node;
1055 	struct ras_err_info *err_info;
1056 	u64 event_id = qctx->event_id;
1057 
1058 	if (is_ue) {
1059 		for_each_ras_error(err_node, err_data) {
1060 			err_info = &err_node->err_info;
1061 			mcm_info = &err_info->mcm_info;
1062 			if (err_info->ue_count) {
1063 				RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1064 					      "%lld new uncorrectable hardware errors detected in %s block\n",
1065 					      mcm_info->socket_id,
1066 					      mcm_info->die_id,
1067 					      err_info->ue_count,
1068 					      blk_name);
1069 			}
1070 		}
1071 
1072 		for_each_ras_error(err_node, &ras_mgr->err_data) {
1073 			err_info = &err_node->err_info;
1074 			mcm_info = &err_info->mcm_info;
1075 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1076 				      "%lld uncorrectable hardware errors detected in total in %s block\n",
1077 				      mcm_info->socket_id, mcm_info->die_id, err_info->ue_count, blk_name);
1078 		}
1079 
1080 	} else {
1081 		if (is_de) {
1082 			for_each_ras_error(err_node, err_data) {
1083 				err_info = &err_node->err_info;
1084 				mcm_info = &err_info->mcm_info;
1085 				if (err_info->de_count) {
1086 					RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1087 						      "%lld new deferred hardware errors detected in %s block\n",
1088 						      mcm_info->socket_id,
1089 						      mcm_info->die_id,
1090 						      err_info->de_count,
1091 						      blk_name);
1092 				}
1093 			}
1094 
1095 			for_each_ras_error(err_node, &ras_mgr->err_data) {
1096 				err_info = &err_node->err_info;
1097 				mcm_info = &err_info->mcm_info;
1098 				RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1099 					      "%lld deferred hardware errors detected in total in %s block\n",
1100 					      mcm_info->socket_id, mcm_info->die_id,
1101 					      err_info->de_count, blk_name);
1102 			}
1103 		} else {
1104 			for_each_ras_error(err_node, err_data) {
1105 				err_info = &err_node->err_info;
1106 				mcm_info = &err_info->mcm_info;
1107 				if (err_info->ce_count) {
1108 					RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1109 						      "%lld new correctable hardware errors detected in %s block\n",
1110 						      mcm_info->socket_id,
1111 						      mcm_info->die_id,
1112 						      err_info->ce_count,
1113 						      blk_name);
1114 				}
1115 			}
1116 
1117 			for_each_ras_error(err_node, &ras_mgr->err_data) {
1118 				err_info = &err_node->err_info;
1119 				mcm_info = &err_info->mcm_info;
1120 				RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d, "
1121 					      "%lld correctable hardware errors detected in total in %s block\n",
1122 					      mcm_info->socket_id, mcm_info->die_id,
1123 					      err_info->ce_count, blk_name);
1124 			}
1125 		}
1126 	}
1127 }
1128 
1129 static inline bool err_data_has_source_info(struct ras_err_data *data)
1130 {
1131 	return !list_empty(&data->err_node_list);
1132 }
1133 
1134 static void amdgpu_ras_error_generate_report(struct amdgpu_device *adev,
1135 					     struct ras_query_if *query_if,
1136 					     struct ras_err_data *err_data,
1137 					     struct ras_query_context *qctx)
1138 {
1139 	struct ras_manager *ras_mgr = amdgpu_ras_find_obj(adev, &query_if->head);
1140 	const char *blk_name = get_ras_block_str(&query_if->head);
1141 	u64 event_id = qctx->event_id;
1142 
1143 	if (err_data->ce_count) {
1144 		if (err_data_has_source_info(err_data)) {
1145 			amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1146 							  blk_name, false, false);
1147 		} else if (!adev->aid_mask &&
1148 			   adev->smuio.funcs &&
1149 			   adev->smuio.funcs->get_socket_id &&
1150 			   adev->smuio.funcs->get_die_id) {
1151 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1152 				      "%ld correctable hardware errors "
1153 				      "detected in %s block\n",
1154 				      adev->smuio.funcs->get_socket_id(adev),
1155 				      adev->smuio.funcs->get_die_id(adev),
1156 				      ras_mgr->err_data.ce_count,
1157 				      blk_name);
1158 		} else {
1159 			RAS_EVENT_LOG(adev, event_id, "%ld correctable hardware errors "
1160 				      "detected in %s block\n",
1161 				      ras_mgr->err_data.ce_count,
1162 				      blk_name);
1163 		}
1164 	}
1165 
1166 	if (err_data->ue_count) {
1167 		if (err_data_has_source_info(err_data)) {
1168 			amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1169 							  blk_name, true, false);
1170 		} else if (!adev->aid_mask &&
1171 			   adev->smuio.funcs &&
1172 			   adev->smuio.funcs->get_socket_id &&
1173 			   adev->smuio.funcs->get_die_id) {
1174 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1175 				      "%ld uncorrectable hardware errors "
1176 				      "detected in %s block\n",
1177 				      adev->smuio.funcs->get_socket_id(adev),
1178 				      adev->smuio.funcs->get_die_id(adev),
1179 				      ras_mgr->err_data.ue_count,
1180 				      blk_name);
1181 		} else {
1182 			RAS_EVENT_LOG(adev, event_id, "%ld uncorrectable hardware errors "
1183 				      "detected in %s block\n",
1184 				      ras_mgr->err_data.ue_count,
1185 				      blk_name);
1186 		}
1187 	}
1188 
1189 	if (err_data->de_count) {
1190 		if (err_data_has_source_info(err_data)) {
1191 			amdgpu_ras_error_print_error_data(adev, ras_mgr, err_data, qctx,
1192 							  blk_name, false, true);
1193 		} else if (!adev->aid_mask &&
1194 			   adev->smuio.funcs &&
1195 			   adev->smuio.funcs->get_socket_id &&
1196 			   adev->smuio.funcs->get_die_id) {
1197 			RAS_EVENT_LOG(adev, event_id, "socket: %d, die: %d "
1198 				      "%ld deferred hardware errors "
1199 				      "detected in %s block\n",
1200 				      adev->smuio.funcs->get_socket_id(adev),
1201 				      adev->smuio.funcs->get_die_id(adev),
1202 				      ras_mgr->err_data.de_count,
1203 				      blk_name);
1204 		} else {
1205 			RAS_EVENT_LOG(adev, event_id, "%ld deferred hardware errors "
1206 				      "detected in %s block\n",
1207 				      ras_mgr->err_data.de_count,
1208 				      blk_name);
1209 		}
1210 	}
1211 }
1212 
1213 static void amdgpu_rasmgr_error_data_statistic_update(struct ras_manager *obj, struct ras_err_data *err_data)
1214 {
1215 	struct ras_err_node *err_node;
1216 	struct ras_err_info *err_info;
1217 
1218 	if (err_data_has_source_info(err_data)) {
1219 		for_each_ras_error(err_node, err_data) {
1220 			err_info = &err_node->err_info;
1221 			amdgpu_ras_error_statistic_de_count(&obj->err_data,
1222 					&err_info->mcm_info, NULL, err_info->de_count);
1223 			amdgpu_ras_error_statistic_ce_count(&obj->err_data,
1224 					&err_info->mcm_info, NULL, err_info->ce_count);
1225 			amdgpu_ras_error_statistic_ue_count(&obj->err_data,
1226 					&err_info->mcm_info, NULL, err_info->ue_count);
1227 		}
1228 	} else {
1229 		/* for legacy asic path which doesn't has error source info */
1230 		obj->err_data.ue_count += err_data->ue_count;
1231 		obj->err_data.ce_count += err_data->ce_count;
1232 		obj->err_data.de_count += err_data->de_count;
1233 	}
1234 }
1235 
1236 static struct ras_manager *get_ras_manager(struct amdgpu_device *adev, enum amdgpu_ras_block blk)
1237 {
1238 	struct ras_common_if head;
1239 
1240 	memset(&head, 0, sizeof(head));
1241 	head.block = blk;
1242 
1243 	return amdgpu_ras_find_obj(adev, &head);
1244 }
1245 
1246 int amdgpu_ras_bind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
1247 			const struct aca_info *aca_info, void *data)
1248 {
1249 	struct ras_manager *obj;
1250 
1251 	obj = get_ras_manager(adev, blk);
1252 	if (!obj)
1253 		return -EINVAL;
1254 
1255 	return amdgpu_aca_add_handle(adev, &obj->aca_handle, ras_block_str(blk), aca_info, data);
1256 }
1257 
1258 int amdgpu_ras_unbind_aca(struct amdgpu_device *adev, enum amdgpu_ras_block blk)
1259 {
1260 	struct ras_manager *obj;
1261 
1262 	obj = get_ras_manager(adev, blk);
1263 	if (!obj)
1264 		return -EINVAL;
1265 
1266 	amdgpu_aca_remove_handle(&obj->aca_handle);
1267 
1268 	return 0;
1269 }
1270 
1271 static int amdgpu_aca_log_ras_error_data(struct amdgpu_device *adev, enum amdgpu_ras_block blk,
1272 					 enum aca_error_type type, struct ras_err_data *err_data)
1273 {
1274 	struct ras_manager *obj;
1275 
1276 	obj = get_ras_manager(adev, blk);
1277 	if (!obj)
1278 		return -EINVAL;
1279 
1280 	return amdgpu_aca_get_error_data(adev, &obj->aca_handle, type, err_data);
1281 }
1282 
1283 ssize_t amdgpu_ras_aca_sysfs_read(struct device *dev, struct device_attribute *attr,
1284 				  struct aca_handle *handle, char *buf, void *data)
1285 {
1286 	struct ras_manager *obj = container_of(handle, struct ras_manager, aca_handle);
1287 	struct ras_query_if info = {
1288 		.head = obj->head,
1289 	};
1290 
1291 	if (amdgpu_ras_query_error_status(obj->adev, &info))
1292 		return -EINVAL;
1293 
1294 	return sysfs_emit(buf, "%s: %lu\n%s: %lu\n%s: %lu\n", "ue", info.ue_count,
1295 			  "ce", info.ce_count, "de", info.ue_count);
1296 }
1297 
1298 static int amdgpu_ras_query_error_status_helper(struct amdgpu_device *adev,
1299 						struct ras_query_if *info,
1300 						struct ras_err_data *err_data,
1301 						struct ras_query_context *qctx,
1302 						unsigned int error_query_mode)
1303 {
1304 	enum amdgpu_ras_block blk = info ? info->head.block : AMDGPU_RAS_BLOCK_COUNT;
1305 	struct amdgpu_ras_block_object *block_obj = NULL;
1306 	int ret;
1307 
1308 	if (blk == AMDGPU_RAS_BLOCK_COUNT)
1309 		return -EINVAL;
1310 
1311 	if (error_query_mode == AMDGPU_RAS_INVALID_ERROR_QUERY)
1312 		return -EINVAL;
1313 
1314 	if (error_query_mode == AMDGPU_RAS_DIRECT_ERROR_QUERY) {
1315 		if (info->head.block == AMDGPU_RAS_BLOCK__UMC) {
1316 			amdgpu_ras_get_ecc_info(adev, err_data);
1317 		} else {
1318 			block_obj = amdgpu_ras_get_ras_block(adev, info->head.block, 0);
1319 			if (!block_obj || !block_obj->hw_ops) {
1320 				dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1321 					     get_ras_block_str(&info->head));
1322 				return -EINVAL;
1323 			}
1324 
1325 			if (block_obj->hw_ops->query_ras_error_count)
1326 				block_obj->hw_ops->query_ras_error_count(adev, err_data);
1327 
1328 			if ((info->head.block == AMDGPU_RAS_BLOCK__SDMA) ||
1329 			    (info->head.block == AMDGPU_RAS_BLOCK__GFX) ||
1330 			    (info->head.block == AMDGPU_RAS_BLOCK__MMHUB)) {
1331 				if (block_obj->hw_ops->query_ras_error_status)
1332 					block_obj->hw_ops->query_ras_error_status(adev);
1333 			}
1334 		}
1335 	} else {
1336 		if (amdgpu_aca_is_enabled(adev)) {
1337 			ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_UE, err_data);
1338 			if (ret)
1339 				return ret;
1340 
1341 			ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_CE, err_data);
1342 			if (ret)
1343 				return ret;
1344 
1345 			ret = amdgpu_aca_log_ras_error_data(adev, blk, ACA_ERROR_TYPE_DEFERRED, err_data);
1346 			if (ret)
1347 				return ret;
1348 		} else {
1349 			/* FIXME: add code to check return value later */
1350 			amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_UE, err_data, qctx);
1351 			amdgpu_mca_smu_log_ras_error(adev, blk, AMDGPU_MCA_ERROR_TYPE_CE, err_data, qctx);
1352 		}
1353 	}
1354 
1355 	return 0;
1356 }
1357 
1358 /* query/inject/cure begin */
1359 int amdgpu_ras_query_error_status(struct amdgpu_device *adev, struct ras_query_if *info)
1360 {
1361 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1362 	struct ras_err_data err_data;
1363 	struct ras_query_context qctx;
1364 	unsigned int error_query_mode;
1365 	int ret;
1366 
1367 	if (!obj)
1368 		return -EINVAL;
1369 
1370 	ret = amdgpu_ras_error_data_init(&err_data);
1371 	if (ret)
1372 		return ret;
1373 
1374 	if (!amdgpu_ras_get_error_query_mode(adev, &error_query_mode))
1375 		return -EINVAL;
1376 
1377 	memset(&qctx, 0, sizeof(qctx));
1378 	qctx.event_id = amdgpu_ras_acquire_event_id(adev, amdgpu_ras_intr_triggered() ?
1379 						   RAS_EVENT_TYPE_ISR : RAS_EVENT_TYPE_INVALID);
1380 	ret = amdgpu_ras_query_error_status_helper(adev, info,
1381 						   &err_data,
1382 						   &qctx,
1383 						   error_query_mode);
1384 	if (ret)
1385 		goto out_fini_err_data;
1386 
1387 	amdgpu_rasmgr_error_data_statistic_update(obj, &err_data);
1388 
1389 	info->ue_count = obj->err_data.ue_count;
1390 	info->ce_count = obj->err_data.ce_count;
1391 	info->de_count = obj->err_data.de_count;
1392 
1393 	amdgpu_ras_error_generate_report(adev, info, &err_data, &qctx);
1394 
1395 out_fini_err_data:
1396 	amdgpu_ras_error_data_fini(&err_data);
1397 
1398 	return ret;
1399 }
1400 
1401 int amdgpu_ras_reset_error_count(struct amdgpu_device *adev,
1402 		enum amdgpu_ras_block block)
1403 {
1404 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1405 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
1406 	const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
1407 	const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
1408 	struct amdgpu_hive_info *hive;
1409 	int hive_ras_recovery = 0;
1410 
1411 	if (!block_obj || !block_obj->hw_ops) {
1412 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1413 				ras_block_str(block));
1414 		return -EOPNOTSUPP;
1415 	}
1416 
1417 	if (!amdgpu_ras_is_supported(adev, block) ||
1418 	    !amdgpu_ras_get_aca_debug_mode(adev))
1419 		return -EOPNOTSUPP;
1420 
1421 	hive = amdgpu_get_xgmi_hive(adev);
1422 	if (hive) {
1423 		hive_ras_recovery = atomic_read(&hive->ras_recovery);
1424 		amdgpu_put_xgmi_hive(hive);
1425 	}
1426 
1427 	/* skip ras error reset in gpu reset */
1428 	if ((amdgpu_in_reset(adev) || atomic_read(&ras->in_recovery) ||
1429 	    hive_ras_recovery) &&
1430 	    ((smu_funcs && smu_funcs->set_debug_mode) ||
1431 	     (mca_funcs && mca_funcs->mca_set_debug_mode)))
1432 		return -EOPNOTSUPP;
1433 
1434 	if (block_obj->hw_ops->reset_ras_error_count)
1435 		block_obj->hw_ops->reset_ras_error_count(adev);
1436 
1437 	return 0;
1438 }
1439 
1440 int amdgpu_ras_reset_error_status(struct amdgpu_device *adev,
1441 		enum amdgpu_ras_block block)
1442 {
1443 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev, block, 0);
1444 
1445 	if (amdgpu_ras_reset_error_count(adev, block) == -EOPNOTSUPP)
1446 		return 0;
1447 
1448 	if ((block == AMDGPU_RAS_BLOCK__GFX) ||
1449 	    (block == AMDGPU_RAS_BLOCK__MMHUB)) {
1450 		if (block_obj->hw_ops->reset_ras_error_status)
1451 			block_obj->hw_ops->reset_ras_error_status(adev);
1452 	}
1453 
1454 	return 0;
1455 }
1456 
1457 /* wrapper of psp_ras_trigger_error */
1458 int amdgpu_ras_error_inject(struct amdgpu_device *adev,
1459 		struct ras_inject_if *info)
1460 {
1461 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
1462 	struct ta_ras_trigger_error_input block_info = {
1463 		.block_id =  amdgpu_ras_block_to_ta(info->head.block),
1464 		.inject_error_type = amdgpu_ras_error_to_ta(info->head.type),
1465 		.sub_block_index = info->head.sub_block_index,
1466 		.address = info->address,
1467 		.value = info->value,
1468 	};
1469 	int ret = -EINVAL;
1470 	struct amdgpu_ras_block_object *block_obj = amdgpu_ras_get_ras_block(adev,
1471 							info->head.block,
1472 							info->head.sub_block_index);
1473 
1474 	/* inject on guest isn't allowed, return success directly */
1475 	if (amdgpu_sriov_vf(adev))
1476 		return 0;
1477 
1478 	if (!obj)
1479 		return -EINVAL;
1480 
1481 	if (!block_obj || !block_obj->hw_ops)	{
1482 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
1483 			     get_ras_block_str(&info->head));
1484 		return -EINVAL;
1485 	}
1486 
1487 	/* Calculate XGMI relative offset */
1488 	if (adev->gmc.xgmi.num_physical_nodes > 1 &&
1489 	    info->head.block != AMDGPU_RAS_BLOCK__GFX) {
1490 		block_info.address =
1491 			amdgpu_xgmi_get_relative_phy_addr(adev,
1492 							  block_info.address);
1493 	}
1494 
1495 	if (block_obj->hw_ops->ras_error_inject) {
1496 		if (info->head.block == AMDGPU_RAS_BLOCK__GFX)
1497 			ret = block_obj->hw_ops->ras_error_inject(adev, info, info->instance_mask);
1498 		else /* Special ras_error_inject is defined (e.g: xgmi) */
1499 			ret = block_obj->hw_ops->ras_error_inject(adev, &block_info,
1500 						info->instance_mask);
1501 	} else {
1502 		/* default path */
1503 		ret = psp_ras_trigger_error(&adev->psp, &block_info, info->instance_mask);
1504 	}
1505 
1506 	if (ret)
1507 		dev_err(adev->dev, "ras inject %s failed %d\n",
1508 			get_ras_block_str(&info->head), ret);
1509 
1510 	return ret;
1511 }
1512 
1513 /**
1514  * amdgpu_ras_query_error_count_helper -- Get error counter for specific IP
1515  * @adev: pointer to AMD GPU device
1516  * @ce_count: pointer to an integer to be set to the count of correctible errors.
1517  * @ue_count: pointer to an integer to be set to the count of uncorrectible errors.
1518  * @query_info: pointer to ras_query_if
1519  *
1520  * Return 0 for query success or do nothing, otherwise return an error
1521  * on failures
1522  */
1523 static int amdgpu_ras_query_error_count_helper(struct amdgpu_device *adev,
1524 					       unsigned long *ce_count,
1525 					       unsigned long *ue_count,
1526 					       struct ras_query_if *query_info)
1527 {
1528 	int ret;
1529 
1530 	if (!query_info)
1531 		/* do nothing if query_info is not specified */
1532 		return 0;
1533 
1534 	ret = amdgpu_ras_query_error_status(adev, query_info);
1535 	if (ret)
1536 		return ret;
1537 
1538 	*ce_count += query_info->ce_count;
1539 	*ue_count += query_info->ue_count;
1540 
1541 	/* some hardware/IP supports read to clear
1542 	 * no need to explictly reset the err status after the query call */
1543 	if (amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 2) &&
1544 	    amdgpu_ip_version(adev, MP0_HWIP, 0) != IP_VERSION(11, 0, 4)) {
1545 		if (amdgpu_ras_reset_error_status(adev, query_info->head.block))
1546 			dev_warn(adev->dev,
1547 				 "Failed to reset error counter and error status\n");
1548 	}
1549 
1550 	return 0;
1551 }
1552 
1553 /**
1554  * amdgpu_ras_query_error_count -- Get error counts of all IPs or specific IP
1555  * @adev: pointer to AMD GPU device
1556  * @ce_count: pointer to an integer to be set to the count of correctible errors.
1557  * @ue_count: pointer to an integer to be set to the count of uncorrectible
1558  * errors.
1559  * @query_info: pointer to ras_query_if if the query request is only for
1560  * specific ip block; if info is NULL, then the qurey request is for
1561  * all the ip blocks that support query ras error counters/status
1562  *
1563  * If set, @ce_count or @ue_count, count and return the corresponding
1564  * error counts in those integer pointers. Return 0 if the device
1565  * supports RAS. Return -EOPNOTSUPP if the device doesn't support RAS.
1566  */
1567 int amdgpu_ras_query_error_count(struct amdgpu_device *adev,
1568 				 unsigned long *ce_count,
1569 				 unsigned long *ue_count,
1570 				 struct ras_query_if *query_info)
1571 {
1572 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1573 	struct ras_manager *obj;
1574 	unsigned long ce, ue;
1575 	int ret;
1576 
1577 	if (!adev->ras_enabled || !con)
1578 		return -EOPNOTSUPP;
1579 
1580 	/* Don't count since no reporting.
1581 	 */
1582 	if (!ce_count && !ue_count)
1583 		return 0;
1584 
1585 	ce = 0;
1586 	ue = 0;
1587 	if (!query_info) {
1588 		/* query all the ip blocks that support ras query interface */
1589 		list_for_each_entry(obj, &con->head, node) {
1590 			struct ras_query_if info = {
1591 				.head = obj->head,
1592 			};
1593 
1594 			ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, &info);
1595 		}
1596 	} else {
1597 		/* query specific ip block */
1598 		ret = amdgpu_ras_query_error_count_helper(adev, &ce, &ue, query_info);
1599 	}
1600 
1601 	if (ret)
1602 		return ret;
1603 
1604 	if (ce_count)
1605 		*ce_count = ce;
1606 
1607 	if (ue_count)
1608 		*ue_count = ue;
1609 
1610 	return 0;
1611 }
1612 /* query/inject/cure end */
1613 
1614 
1615 /* sysfs begin */
1616 
1617 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
1618 		struct ras_badpage **bps, unsigned int *count);
1619 
1620 static char *amdgpu_ras_badpage_flags_str(unsigned int flags)
1621 {
1622 	switch (flags) {
1623 	case AMDGPU_RAS_RETIRE_PAGE_RESERVED:
1624 		return "R";
1625 	case AMDGPU_RAS_RETIRE_PAGE_PENDING:
1626 		return "P";
1627 	case AMDGPU_RAS_RETIRE_PAGE_FAULT:
1628 	default:
1629 		return "F";
1630 	}
1631 }
1632 
1633 /**
1634  * DOC: AMDGPU RAS sysfs gpu_vram_bad_pages Interface
1635  *
1636  * It allows user to read the bad pages of vram on the gpu through
1637  * /sys/class/drm/card[0/1/2...]/device/ras/gpu_vram_bad_pages
1638  *
1639  * It outputs multiple lines, and each line stands for one gpu page.
1640  *
1641  * The format of one line is below,
1642  * gpu pfn : gpu page size : flags
1643  *
1644  * gpu pfn and gpu page size are printed in hex format.
1645  * flags can be one of below character,
1646  *
1647  * R: reserved, this gpu page is reserved and not able to use.
1648  *
1649  * P: pending for reserve, this gpu page is marked as bad, will be reserved
1650  * in next window of page_reserve.
1651  *
1652  * F: unable to reserve. this gpu page can't be reserved due to some reasons.
1653  *
1654  * Examples:
1655  *
1656  * .. code-block:: bash
1657  *
1658  *	0x00000001 : 0x00001000 : R
1659  *	0x00000002 : 0x00001000 : P
1660  *
1661  */
1662 
1663 static ssize_t amdgpu_ras_sysfs_badpages_read(struct file *f,
1664 		struct kobject *kobj, struct bin_attribute *attr,
1665 		char *buf, loff_t ppos, size_t count)
1666 {
1667 	struct amdgpu_ras *con =
1668 		container_of(attr, struct amdgpu_ras, badpages_attr);
1669 	struct amdgpu_device *adev = con->adev;
1670 	const unsigned int element_size =
1671 		sizeof("0xabcdabcd : 0x12345678 : R\n") - 1;
1672 	unsigned int start = div64_ul(ppos + element_size - 1, element_size);
1673 	unsigned int end = div64_ul(ppos + count - 1, element_size);
1674 	ssize_t s = 0;
1675 	struct ras_badpage *bps = NULL;
1676 	unsigned int bps_count = 0;
1677 
1678 	memset(buf, 0, count);
1679 
1680 	if (amdgpu_ras_badpages_read(adev, &bps, &bps_count))
1681 		return 0;
1682 
1683 	for (; start < end && start < bps_count; start++)
1684 		s += scnprintf(&buf[s], element_size + 1,
1685 				"0x%08x : 0x%08x : %1s\n",
1686 				bps[start].bp,
1687 				bps[start].size,
1688 				amdgpu_ras_badpage_flags_str(bps[start].flags));
1689 
1690 	kfree(bps);
1691 
1692 	return s;
1693 }
1694 
1695 static ssize_t amdgpu_ras_sysfs_features_read(struct device *dev,
1696 		struct device_attribute *attr, char *buf)
1697 {
1698 	struct amdgpu_ras *con =
1699 		container_of(attr, struct amdgpu_ras, features_attr);
1700 
1701 	return sysfs_emit(buf, "feature mask: 0x%x\n", con->features);
1702 }
1703 
1704 static ssize_t amdgpu_ras_sysfs_version_show(struct device *dev,
1705 		struct device_attribute *attr, char *buf)
1706 {
1707 	struct amdgpu_ras *con =
1708 		container_of(attr, struct amdgpu_ras, version_attr);
1709 	return sysfs_emit(buf, "table version: 0x%x\n", con->eeprom_control.tbl_hdr.version);
1710 }
1711 
1712 static ssize_t amdgpu_ras_sysfs_schema_show(struct device *dev,
1713 		struct device_attribute *attr, char *buf)
1714 {
1715 	struct amdgpu_ras *con =
1716 		container_of(attr, struct amdgpu_ras, schema_attr);
1717 	return sysfs_emit(buf, "schema: 0x%x\n", con->schema);
1718 }
1719 
1720 static void amdgpu_ras_sysfs_remove_bad_page_node(struct amdgpu_device *adev)
1721 {
1722 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1723 
1724 	if (adev->dev->kobj.sd)
1725 		sysfs_remove_file_from_group(&adev->dev->kobj,
1726 				&con->badpages_attr.attr,
1727 				RAS_FS_NAME);
1728 }
1729 
1730 static int amdgpu_ras_sysfs_remove_dev_attr_node(struct amdgpu_device *adev)
1731 {
1732 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1733 	struct attribute *attrs[] = {
1734 		&con->features_attr.attr,
1735 		&con->version_attr.attr,
1736 		&con->schema_attr.attr,
1737 		NULL
1738 	};
1739 	struct attribute_group group = {
1740 		.name = RAS_FS_NAME,
1741 		.attrs = attrs,
1742 	};
1743 
1744 	if (adev->dev->kobj.sd)
1745 		sysfs_remove_group(&adev->dev->kobj, &group);
1746 
1747 	return 0;
1748 }
1749 
1750 int amdgpu_ras_sysfs_create(struct amdgpu_device *adev,
1751 		struct ras_common_if *head)
1752 {
1753 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1754 
1755 	if (!obj || obj->attr_inuse)
1756 		return -EINVAL;
1757 
1758 	get_obj(obj);
1759 
1760 	snprintf(obj->fs_data.sysfs_name, sizeof(obj->fs_data.sysfs_name),
1761 		"%s_err_count", head->name);
1762 
1763 	obj->sysfs_attr = (struct device_attribute){
1764 		.attr = {
1765 			.name = obj->fs_data.sysfs_name,
1766 			.mode = S_IRUGO,
1767 		},
1768 			.show = amdgpu_ras_sysfs_read,
1769 	};
1770 	sysfs_attr_init(&obj->sysfs_attr.attr);
1771 
1772 	if (sysfs_add_file_to_group(&adev->dev->kobj,
1773 				&obj->sysfs_attr.attr,
1774 				RAS_FS_NAME)) {
1775 		put_obj(obj);
1776 		return -EINVAL;
1777 	}
1778 
1779 	obj->attr_inuse = 1;
1780 
1781 	return 0;
1782 }
1783 
1784 int amdgpu_ras_sysfs_remove(struct amdgpu_device *adev,
1785 		struct ras_common_if *head)
1786 {
1787 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
1788 
1789 	if (!obj || !obj->attr_inuse)
1790 		return -EINVAL;
1791 
1792 	if (adev->dev->kobj.sd)
1793 		sysfs_remove_file_from_group(&adev->dev->kobj,
1794 				&obj->sysfs_attr.attr,
1795 				RAS_FS_NAME);
1796 	obj->attr_inuse = 0;
1797 	put_obj(obj);
1798 
1799 	return 0;
1800 }
1801 
1802 static int amdgpu_ras_sysfs_remove_all(struct amdgpu_device *adev)
1803 {
1804 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1805 	struct ras_manager *obj, *tmp;
1806 
1807 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
1808 		amdgpu_ras_sysfs_remove(adev, &obj->head);
1809 	}
1810 
1811 	if (amdgpu_bad_page_threshold != 0)
1812 		amdgpu_ras_sysfs_remove_bad_page_node(adev);
1813 
1814 	amdgpu_ras_sysfs_remove_dev_attr_node(adev);
1815 
1816 	return 0;
1817 }
1818 /* sysfs end */
1819 
1820 /**
1821  * DOC: AMDGPU RAS Reboot Behavior for Unrecoverable Errors
1822  *
1823  * Normally when there is an uncorrectable error, the driver will reset
1824  * the GPU to recover.  However, in the event of an unrecoverable error,
1825  * the driver provides an interface to reboot the system automatically
1826  * in that event.
1827  *
1828  * The following file in debugfs provides that interface:
1829  * /sys/kernel/debug/dri/[0/1/2...]/ras/auto_reboot
1830  *
1831  * Usage:
1832  *
1833  * .. code-block:: bash
1834  *
1835  *	echo true > .../ras/auto_reboot
1836  *
1837  */
1838 /* debugfs begin */
1839 static struct dentry *amdgpu_ras_debugfs_create_ctrl_node(struct amdgpu_device *adev)
1840 {
1841 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1842 	struct amdgpu_ras_eeprom_control *eeprom = &con->eeprom_control;
1843 	struct drm_minor  *minor = adev_to_drm(adev)->primary;
1844 	struct dentry     *dir;
1845 
1846 	dir = debugfs_create_dir(RAS_FS_NAME, minor->debugfs_root);
1847 	debugfs_create_file("ras_ctrl", S_IWUGO | S_IRUGO, dir, adev,
1848 			    &amdgpu_ras_debugfs_ctrl_ops);
1849 	debugfs_create_file("ras_eeprom_reset", S_IWUGO | S_IRUGO, dir, adev,
1850 			    &amdgpu_ras_debugfs_eeprom_ops);
1851 	debugfs_create_u32("bad_page_cnt_threshold", 0444, dir,
1852 			   &con->bad_page_cnt_threshold);
1853 	debugfs_create_u32("ras_num_recs", 0444, dir, &eeprom->ras_num_recs);
1854 	debugfs_create_x32("ras_hw_enabled", 0444, dir, &adev->ras_hw_enabled);
1855 	debugfs_create_x32("ras_enabled", 0444, dir, &adev->ras_enabled);
1856 	debugfs_create_file("ras_eeprom_size", S_IRUGO, dir, adev,
1857 			    &amdgpu_ras_debugfs_eeprom_size_ops);
1858 	con->de_ras_eeprom_table = debugfs_create_file("ras_eeprom_table",
1859 						       S_IRUGO, dir, adev,
1860 						       &amdgpu_ras_debugfs_eeprom_table_ops);
1861 	amdgpu_ras_debugfs_set_ret_size(&con->eeprom_control);
1862 
1863 	/*
1864 	 * After one uncorrectable error happens, usually GPU recovery will
1865 	 * be scheduled. But due to the known problem in GPU recovery failing
1866 	 * to bring GPU back, below interface provides one direct way to
1867 	 * user to reboot system automatically in such case within
1868 	 * ERREVENT_ATHUB_INTERRUPT generated. Normal GPU recovery routine
1869 	 * will never be called.
1870 	 */
1871 	debugfs_create_bool("auto_reboot", S_IWUGO | S_IRUGO, dir, &con->reboot);
1872 
1873 	/*
1874 	 * User could set this not to clean up hardware's error count register
1875 	 * of RAS IPs during ras recovery.
1876 	 */
1877 	debugfs_create_bool("disable_ras_err_cnt_harvest", 0644, dir,
1878 			    &con->disable_ras_err_cnt_harvest);
1879 	return dir;
1880 }
1881 
1882 static void amdgpu_ras_debugfs_create(struct amdgpu_device *adev,
1883 				      struct ras_fs_if *head,
1884 				      struct dentry *dir)
1885 {
1886 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head->head);
1887 
1888 	if (!obj || !dir)
1889 		return;
1890 
1891 	get_obj(obj);
1892 
1893 	memcpy(obj->fs_data.debugfs_name,
1894 			head->debugfs_name,
1895 			sizeof(obj->fs_data.debugfs_name));
1896 
1897 	debugfs_create_file(obj->fs_data.debugfs_name, S_IWUGO | S_IRUGO, dir,
1898 			    obj, &amdgpu_ras_debugfs_ops);
1899 }
1900 
1901 void amdgpu_ras_debugfs_create_all(struct amdgpu_device *adev)
1902 {
1903 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1904 	struct dentry *dir;
1905 	struct ras_manager *obj;
1906 	struct ras_fs_if fs_info;
1907 
1908 	/*
1909 	 * it won't be called in resume path, no need to check
1910 	 * suspend and gpu reset status
1911 	 */
1912 	if (!IS_ENABLED(CONFIG_DEBUG_FS) || !con)
1913 		return;
1914 
1915 	dir = amdgpu_ras_debugfs_create_ctrl_node(adev);
1916 
1917 	list_for_each_entry(obj, &con->head, node) {
1918 		if (amdgpu_ras_is_supported(adev, obj->head.block) &&
1919 			(obj->attr_inuse == 1)) {
1920 			sprintf(fs_info.debugfs_name, "%s_err_inject",
1921 					get_ras_block_str(&obj->head));
1922 			fs_info.head = obj->head;
1923 			amdgpu_ras_debugfs_create(adev, &fs_info, dir);
1924 		}
1925 	}
1926 
1927 	if (amdgpu_aca_is_enabled(adev))
1928 		amdgpu_aca_smu_debugfs_init(adev, dir);
1929 	else
1930 		amdgpu_mca_smu_debugfs_init(adev, dir);
1931 }
1932 
1933 /* debugfs end */
1934 
1935 /* ras fs */
1936 static BIN_ATTR(gpu_vram_bad_pages, S_IRUGO,
1937 		amdgpu_ras_sysfs_badpages_read, NULL, 0);
1938 static DEVICE_ATTR(features, S_IRUGO,
1939 		amdgpu_ras_sysfs_features_read, NULL);
1940 static DEVICE_ATTR(version, 0444,
1941 		amdgpu_ras_sysfs_version_show, NULL);
1942 static DEVICE_ATTR(schema, 0444,
1943 		amdgpu_ras_sysfs_schema_show, NULL);
1944 static int amdgpu_ras_fs_init(struct amdgpu_device *adev)
1945 {
1946 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1947 	struct attribute_group group = {
1948 		.name = RAS_FS_NAME,
1949 	};
1950 	struct attribute *attrs[] = {
1951 		&con->features_attr.attr,
1952 		&con->version_attr.attr,
1953 		&con->schema_attr.attr,
1954 		NULL
1955 	};
1956 	struct bin_attribute *bin_attrs[] = {
1957 		NULL,
1958 		NULL,
1959 	};
1960 	int r;
1961 
1962 	group.attrs = attrs;
1963 
1964 	/* add features entry */
1965 	con->features_attr = dev_attr_features;
1966 	sysfs_attr_init(attrs[0]);
1967 
1968 	/* add version entry */
1969 	con->version_attr = dev_attr_version;
1970 	sysfs_attr_init(attrs[1]);
1971 
1972 	/* add schema entry */
1973 	con->schema_attr = dev_attr_schema;
1974 	sysfs_attr_init(attrs[2]);
1975 
1976 	if (amdgpu_bad_page_threshold != 0) {
1977 		/* add bad_page_features entry */
1978 		bin_attr_gpu_vram_bad_pages.private = NULL;
1979 		con->badpages_attr = bin_attr_gpu_vram_bad_pages;
1980 		bin_attrs[0] = &con->badpages_attr;
1981 		group.bin_attrs = bin_attrs;
1982 		sysfs_bin_attr_init(bin_attrs[0]);
1983 	}
1984 
1985 	r = sysfs_create_group(&adev->dev->kobj, &group);
1986 	if (r)
1987 		dev_err(adev->dev, "Failed to create RAS sysfs group!");
1988 
1989 	return 0;
1990 }
1991 
1992 static int amdgpu_ras_fs_fini(struct amdgpu_device *adev)
1993 {
1994 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1995 	struct ras_manager *con_obj, *ip_obj, *tmp;
1996 
1997 	if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1998 		list_for_each_entry_safe(con_obj, tmp, &con->head, node) {
1999 			ip_obj = amdgpu_ras_find_obj(adev, &con_obj->head);
2000 			if (ip_obj)
2001 				put_obj(ip_obj);
2002 		}
2003 	}
2004 
2005 	amdgpu_ras_sysfs_remove_all(adev);
2006 	return 0;
2007 }
2008 /* ras fs end */
2009 
2010 /* ih begin */
2011 
2012 /* For the hardware that cannot enable bif ring for both ras_controller_irq
2013  * and ras_err_evnet_athub_irq ih cookies, the driver has to poll status
2014  * register to check whether the interrupt is triggered or not, and properly
2015  * ack the interrupt if it is there
2016  */
2017 void amdgpu_ras_interrupt_fatal_error_handler(struct amdgpu_device *adev)
2018 {
2019 	/* Fatal error events are handled on host side */
2020 	if (amdgpu_sriov_vf(adev))
2021 		return;
2022 
2023 	if (adev->nbio.ras &&
2024 	    adev->nbio.ras->handle_ras_controller_intr_no_bifring)
2025 		adev->nbio.ras->handle_ras_controller_intr_no_bifring(adev);
2026 
2027 	if (adev->nbio.ras &&
2028 	    adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring)
2029 		adev->nbio.ras->handle_ras_err_event_athub_intr_no_bifring(adev);
2030 }
2031 
2032 static void amdgpu_ras_interrupt_poison_consumption_handler(struct ras_manager *obj,
2033 				struct amdgpu_iv_entry *entry)
2034 {
2035 	bool poison_stat = false;
2036 	struct amdgpu_device *adev = obj->adev;
2037 	struct amdgpu_ras_block_object *block_obj =
2038 		amdgpu_ras_get_ras_block(adev, obj->head.block, 0);
2039 
2040 	if (!block_obj)
2041 		return;
2042 
2043 	/* both query_poison_status and handle_poison_consumption are optional,
2044 	 * but at least one of them should be implemented if we need poison
2045 	 * consumption handler
2046 	 */
2047 	if (block_obj->hw_ops && block_obj->hw_ops->query_poison_status) {
2048 		poison_stat = block_obj->hw_ops->query_poison_status(adev);
2049 		if (!poison_stat) {
2050 			/* Not poison consumption interrupt, no need to handle it */
2051 			dev_info(adev->dev, "No RAS poison status in %s poison IH.\n",
2052 					block_obj->ras_comm.name);
2053 
2054 			return;
2055 		}
2056 	}
2057 
2058 	amdgpu_umc_poison_handler(adev, obj->head.block, 0);
2059 
2060 	if (block_obj->hw_ops && block_obj->hw_ops->handle_poison_consumption)
2061 		poison_stat = block_obj->hw_ops->handle_poison_consumption(adev);
2062 
2063 	/* gpu reset is fallback for failed and default cases */
2064 	if (poison_stat) {
2065 		dev_info(adev->dev, "GPU reset for %s RAS poison consumption is issued!\n",
2066 				block_obj->ras_comm.name);
2067 		amdgpu_ras_reset_gpu(adev);
2068 	} else {
2069 		amdgpu_gfx_poison_consumption_handler(adev, entry);
2070 	}
2071 }
2072 
2073 static void amdgpu_ras_interrupt_poison_creation_handler(struct ras_manager *obj,
2074 				struct amdgpu_iv_entry *entry)
2075 {
2076 	dev_info(obj->adev->dev,
2077 		"Poison is created\n");
2078 }
2079 
2080 static void amdgpu_ras_interrupt_umc_handler(struct ras_manager *obj,
2081 				struct amdgpu_iv_entry *entry)
2082 {
2083 	struct ras_ih_data *data = &obj->ih_data;
2084 	struct ras_err_data err_data;
2085 	int ret;
2086 
2087 	if (!data->cb)
2088 		return;
2089 
2090 	ret = amdgpu_ras_error_data_init(&err_data);
2091 	if (ret)
2092 		return;
2093 
2094 	/* Let IP handle its data, maybe we need get the output
2095 	 * from the callback to update the error type/count, etc
2096 	 */
2097 	ret = data->cb(obj->adev, &err_data, entry);
2098 	/* ue will trigger an interrupt, and in that case
2099 	 * we need do a reset to recovery the whole system.
2100 	 * But leave IP do that recovery, here we just dispatch
2101 	 * the error.
2102 	 */
2103 	if (ret == AMDGPU_RAS_SUCCESS) {
2104 		/* these counts could be left as 0 if
2105 		 * some blocks do not count error number
2106 		 */
2107 		obj->err_data.ue_count += err_data.ue_count;
2108 		obj->err_data.ce_count += err_data.ce_count;
2109 		obj->err_data.de_count += err_data.de_count;
2110 	}
2111 
2112 	amdgpu_ras_error_data_fini(&err_data);
2113 }
2114 
2115 static void amdgpu_ras_interrupt_handler(struct ras_manager *obj)
2116 {
2117 	struct ras_ih_data *data = &obj->ih_data;
2118 	struct amdgpu_iv_entry entry;
2119 
2120 	while (data->rptr != data->wptr) {
2121 		rmb();
2122 		memcpy(&entry, &data->ring[data->rptr],
2123 				data->element_size);
2124 
2125 		wmb();
2126 		data->rptr = (data->aligned_element_size +
2127 				data->rptr) % data->ring_size;
2128 
2129 		if (amdgpu_ras_is_poison_mode_supported(obj->adev)) {
2130 			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
2131 				amdgpu_ras_interrupt_poison_creation_handler(obj, &entry);
2132 			else
2133 				amdgpu_ras_interrupt_poison_consumption_handler(obj, &entry);
2134 		} else {
2135 			if (obj->head.block == AMDGPU_RAS_BLOCK__UMC)
2136 				amdgpu_ras_interrupt_umc_handler(obj, &entry);
2137 			else
2138 				dev_warn(obj->adev->dev,
2139 					"No RAS interrupt handler for non-UMC block with poison disabled.\n");
2140 		}
2141 	}
2142 }
2143 
2144 static void amdgpu_ras_interrupt_process_handler(struct work_struct *work)
2145 {
2146 	struct ras_ih_data *data =
2147 		container_of(work, struct ras_ih_data, ih_work);
2148 	struct ras_manager *obj =
2149 		container_of(data, struct ras_manager, ih_data);
2150 
2151 	amdgpu_ras_interrupt_handler(obj);
2152 }
2153 
2154 int amdgpu_ras_interrupt_dispatch(struct amdgpu_device *adev,
2155 		struct ras_dispatch_if *info)
2156 {
2157 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, &info->head);
2158 	struct ras_ih_data *data = &obj->ih_data;
2159 
2160 	if (!obj)
2161 		return -EINVAL;
2162 
2163 	if (data->inuse == 0)
2164 		return 0;
2165 
2166 	/* Might be overflow... */
2167 	memcpy(&data->ring[data->wptr], info->entry,
2168 			data->element_size);
2169 
2170 	wmb();
2171 	data->wptr = (data->aligned_element_size +
2172 			data->wptr) % data->ring_size;
2173 
2174 	schedule_work(&data->ih_work);
2175 
2176 	return 0;
2177 }
2178 
2179 int amdgpu_ras_interrupt_remove_handler(struct amdgpu_device *adev,
2180 		struct ras_common_if *head)
2181 {
2182 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
2183 	struct ras_ih_data *data;
2184 
2185 	if (!obj)
2186 		return -EINVAL;
2187 
2188 	data = &obj->ih_data;
2189 	if (data->inuse == 0)
2190 		return 0;
2191 
2192 	cancel_work_sync(&data->ih_work);
2193 
2194 	kfree(data->ring);
2195 	memset(data, 0, sizeof(*data));
2196 	put_obj(obj);
2197 
2198 	return 0;
2199 }
2200 
2201 int amdgpu_ras_interrupt_add_handler(struct amdgpu_device *adev,
2202 		struct ras_common_if *head)
2203 {
2204 	struct ras_manager *obj = amdgpu_ras_find_obj(adev, head);
2205 	struct ras_ih_data *data;
2206 	struct amdgpu_ras_block_object *ras_obj;
2207 
2208 	if (!obj) {
2209 		/* in case we registe the IH before enable ras feature */
2210 		obj = amdgpu_ras_create_obj(adev, head);
2211 		if (!obj)
2212 			return -EINVAL;
2213 	} else
2214 		get_obj(obj);
2215 
2216 	ras_obj = container_of(head, struct amdgpu_ras_block_object, ras_comm);
2217 
2218 	data = &obj->ih_data;
2219 	/* add the callback.etc */
2220 	*data = (struct ras_ih_data) {
2221 		.inuse = 0,
2222 		.cb = ras_obj->ras_cb,
2223 		.element_size = sizeof(struct amdgpu_iv_entry),
2224 		.rptr = 0,
2225 		.wptr = 0,
2226 	};
2227 
2228 	INIT_WORK(&data->ih_work, amdgpu_ras_interrupt_process_handler);
2229 
2230 	data->aligned_element_size = ALIGN(data->element_size, 8);
2231 	/* the ring can store 64 iv entries. */
2232 	data->ring_size = 64 * data->aligned_element_size;
2233 	data->ring = kmalloc(data->ring_size, GFP_KERNEL);
2234 	if (!data->ring) {
2235 		put_obj(obj);
2236 		return -ENOMEM;
2237 	}
2238 
2239 	/* IH is ready */
2240 	data->inuse = 1;
2241 
2242 	return 0;
2243 }
2244 
2245 static int amdgpu_ras_interrupt_remove_all(struct amdgpu_device *adev)
2246 {
2247 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2248 	struct ras_manager *obj, *tmp;
2249 
2250 	list_for_each_entry_safe(obj, tmp, &con->head, node) {
2251 		amdgpu_ras_interrupt_remove_handler(adev, &obj->head);
2252 	}
2253 
2254 	return 0;
2255 }
2256 /* ih end */
2257 
2258 /* traversal all IPs except NBIO to query error counter */
2259 static void amdgpu_ras_log_on_err_counter(struct amdgpu_device *adev)
2260 {
2261 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2262 	struct ras_manager *obj;
2263 
2264 	if (!adev->ras_enabled || !con)
2265 		return;
2266 
2267 	list_for_each_entry(obj, &con->head, node) {
2268 		struct ras_query_if info = {
2269 			.head = obj->head,
2270 		};
2271 
2272 		/*
2273 		 * PCIE_BIF IP has one different isr by ras controller
2274 		 * interrupt, the specific ras counter query will be
2275 		 * done in that isr. So skip such block from common
2276 		 * sync flood interrupt isr calling.
2277 		 */
2278 		if (info.head.block == AMDGPU_RAS_BLOCK__PCIE_BIF)
2279 			continue;
2280 
2281 		/*
2282 		 * this is a workaround for aldebaran, skip send msg to
2283 		 * smu to get ecc_info table due to smu handle get ecc
2284 		 * info table failed temporarily.
2285 		 * should be removed until smu fix handle ecc_info table.
2286 		 */
2287 		if ((info.head.block == AMDGPU_RAS_BLOCK__UMC) &&
2288 		    (amdgpu_ip_version(adev, MP1_HWIP, 0) ==
2289 		     IP_VERSION(13, 0, 2)))
2290 			continue;
2291 
2292 		amdgpu_ras_query_error_status(adev, &info);
2293 
2294 		if (amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2295 			    IP_VERSION(11, 0, 2) &&
2296 		    amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2297 			    IP_VERSION(11, 0, 4) &&
2298 		    amdgpu_ip_version(adev, MP0_HWIP, 0) !=
2299 			    IP_VERSION(13, 0, 0)) {
2300 			if (amdgpu_ras_reset_error_status(adev, info.head.block))
2301 				dev_warn(adev->dev, "Failed to reset error counter and error status");
2302 		}
2303 	}
2304 }
2305 
2306 /* Parse RdRspStatus and WrRspStatus */
2307 static void amdgpu_ras_error_status_query(struct amdgpu_device *adev,
2308 					  struct ras_query_if *info)
2309 {
2310 	struct amdgpu_ras_block_object *block_obj;
2311 	/*
2312 	 * Only two block need to query read/write
2313 	 * RspStatus at current state
2314 	 */
2315 	if ((info->head.block != AMDGPU_RAS_BLOCK__GFX) &&
2316 		(info->head.block != AMDGPU_RAS_BLOCK__MMHUB))
2317 		return;
2318 
2319 	block_obj = amdgpu_ras_get_ras_block(adev,
2320 					info->head.block,
2321 					info->head.sub_block_index);
2322 
2323 	if (!block_obj || !block_obj->hw_ops) {
2324 		dev_dbg_once(adev->dev, "%s doesn't config RAS function\n",
2325 			     get_ras_block_str(&info->head));
2326 		return;
2327 	}
2328 
2329 	if (block_obj->hw_ops->query_ras_error_status)
2330 		block_obj->hw_ops->query_ras_error_status(adev);
2331 
2332 }
2333 
2334 static void amdgpu_ras_query_err_status(struct amdgpu_device *adev)
2335 {
2336 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2337 	struct ras_manager *obj;
2338 
2339 	if (!adev->ras_enabled || !con)
2340 		return;
2341 
2342 	list_for_each_entry(obj, &con->head, node) {
2343 		struct ras_query_if info = {
2344 			.head = obj->head,
2345 		};
2346 
2347 		amdgpu_ras_error_status_query(adev, &info);
2348 	}
2349 }
2350 
2351 /* recovery begin */
2352 
2353 /* return 0 on success.
2354  * caller need free bps.
2355  */
2356 static int amdgpu_ras_badpages_read(struct amdgpu_device *adev,
2357 		struct ras_badpage **bps, unsigned int *count)
2358 {
2359 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2360 	struct ras_err_handler_data *data;
2361 	int i = 0;
2362 	int ret = 0, status;
2363 
2364 	if (!con || !con->eh_data || !bps || !count)
2365 		return -EINVAL;
2366 
2367 	mutex_lock(&con->recovery_lock);
2368 	data = con->eh_data;
2369 	if (!data || data->count == 0) {
2370 		*bps = NULL;
2371 		ret = -EINVAL;
2372 		goto out;
2373 	}
2374 
2375 	*bps = kmalloc(sizeof(struct ras_badpage) * data->count, GFP_KERNEL);
2376 	if (!*bps) {
2377 		ret = -ENOMEM;
2378 		goto out;
2379 	}
2380 
2381 	for (; i < data->count; i++) {
2382 		(*bps)[i] = (struct ras_badpage){
2383 			.bp = data->bps[i].retired_page,
2384 			.size = AMDGPU_GPU_PAGE_SIZE,
2385 			.flags = AMDGPU_RAS_RETIRE_PAGE_RESERVED,
2386 		};
2387 		status = amdgpu_vram_mgr_query_page_status(&adev->mman.vram_mgr,
2388 				data->bps[i].retired_page);
2389 		if (status == -EBUSY)
2390 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_PENDING;
2391 		else if (status == -ENOENT)
2392 			(*bps)[i].flags = AMDGPU_RAS_RETIRE_PAGE_FAULT;
2393 	}
2394 
2395 	*count = data->count;
2396 out:
2397 	mutex_unlock(&con->recovery_lock);
2398 	return ret;
2399 }
2400 
2401 static void amdgpu_ras_do_recovery(struct work_struct *work)
2402 {
2403 	struct amdgpu_ras *ras =
2404 		container_of(work, struct amdgpu_ras, recovery_work);
2405 	struct amdgpu_device *remote_adev = NULL;
2406 	struct amdgpu_device *adev = ras->adev;
2407 	struct list_head device_list, *device_list_handle =  NULL;
2408 	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2409 
2410 	if (hive)
2411 		atomic_set(&hive->ras_recovery, 1);
2412 	if (!ras->disable_ras_err_cnt_harvest) {
2413 
2414 		/* Build list of devices to query RAS related errors */
2415 		if  (hive && adev->gmc.xgmi.num_physical_nodes > 1) {
2416 			device_list_handle = &hive->device_list;
2417 		} else {
2418 			INIT_LIST_HEAD(&device_list);
2419 			list_add_tail(&adev->gmc.xgmi.head, &device_list);
2420 			device_list_handle = &device_list;
2421 		}
2422 
2423 		list_for_each_entry(remote_adev,
2424 				device_list_handle, gmc.xgmi.head) {
2425 			amdgpu_ras_query_err_status(remote_adev);
2426 			amdgpu_ras_log_on_err_counter(remote_adev);
2427 		}
2428 
2429 	}
2430 
2431 	if (amdgpu_device_should_recover_gpu(ras->adev)) {
2432 		struct amdgpu_reset_context reset_context;
2433 		memset(&reset_context, 0, sizeof(reset_context));
2434 
2435 		reset_context.method = AMD_RESET_METHOD_NONE;
2436 		reset_context.reset_req_dev = adev;
2437 
2438 		/* Perform full reset in fatal error mode */
2439 		if (!amdgpu_ras_is_poison_mode_supported(ras->adev))
2440 			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2441 		else {
2442 			clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2443 
2444 			if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE2_RESET) {
2445 				ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE2_RESET;
2446 				reset_context.method = AMD_RESET_METHOD_MODE2;
2447 			}
2448 
2449 			/* Fatal error occurs in poison mode, mode1 reset is used to
2450 			 * recover gpu.
2451 			 */
2452 			if (ras->gpu_reset_flags & AMDGPU_RAS_GPU_RESET_MODE1_RESET) {
2453 				ras->gpu_reset_flags &= ~AMDGPU_RAS_GPU_RESET_MODE1_RESET;
2454 				set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2455 
2456 				/* For any RAS error that needs a full reset to
2457 				 * recover, set the fatal error status
2458 				 */
2459 				if (hive) {
2460 					list_for_each_entry(remote_adev,
2461 							    &hive->device_list,
2462 							    gmc.xgmi.head)
2463 						amdgpu_ras_set_fed(remote_adev,
2464 								   true);
2465 				} else {
2466 					amdgpu_ras_set_fed(adev, true);
2467 				}
2468 				psp_fatal_error_recovery_quirk(&adev->psp);
2469 			}
2470 		}
2471 
2472 		amdgpu_device_gpu_recover(ras->adev, NULL, &reset_context);
2473 	}
2474 	atomic_set(&ras->in_recovery, 0);
2475 	if (hive) {
2476 		atomic_set(&hive->ras_recovery, 0);
2477 		amdgpu_put_xgmi_hive(hive);
2478 	}
2479 }
2480 
2481 /* alloc/realloc bps array */
2482 static int amdgpu_ras_realloc_eh_data_space(struct amdgpu_device *adev,
2483 		struct ras_err_handler_data *data, int pages)
2484 {
2485 	unsigned int old_space = data->count + data->space_left;
2486 	unsigned int new_space = old_space + pages;
2487 	unsigned int align_space = ALIGN(new_space, 512);
2488 	void *bps = kmalloc(align_space * sizeof(*data->bps), GFP_KERNEL);
2489 
2490 	if (!bps) {
2491 		return -ENOMEM;
2492 	}
2493 
2494 	if (data->bps) {
2495 		memcpy(bps, data->bps,
2496 				data->count * sizeof(*data->bps));
2497 		kfree(data->bps);
2498 	}
2499 
2500 	data->bps = bps;
2501 	data->space_left += align_space - old_space;
2502 	return 0;
2503 }
2504 
2505 /* it deal with vram only. */
2506 int amdgpu_ras_add_bad_pages(struct amdgpu_device *adev,
2507 		struct eeprom_table_record *bps, int pages)
2508 {
2509 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2510 	struct ras_err_handler_data *data;
2511 	int ret = 0;
2512 	uint32_t i;
2513 
2514 	if (!con || !con->eh_data || !bps || pages <= 0)
2515 		return 0;
2516 
2517 	mutex_lock(&con->recovery_lock);
2518 	data = con->eh_data;
2519 	if (!data)
2520 		goto out;
2521 
2522 	for (i = 0; i < pages; i++) {
2523 		if (amdgpu_ras_check_bad_page_unlock(con,
2524 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT))
2525 			continue;
2526 
2527 		if (!data->space_left &&
2528 			amdgpu_ras_realloc_eh_data_space(adev, data, 256)) {
2529 			ret = -ENOMEM;
2530 			goto out;
2531 		}
2532 
2533 		amdgpu_vram_mgr_reserve_range(&adev->mman.vram_mgr,
2534 			bps[i].retired_page << AMDGPU_GPU_PAGE_SHIFT,
2535 			AMDGPU_GPU_PAGE_SIZE);
2536 
2537 		memcpy(&data->bps[data->count], &bps[i], sizeof(*data->bps));
2538 		data->count++;
2539 		data->space_left--;
2540 	}
2541 out:
2542 	mutex_unlock(&con->recovery_lock);
2543 
2544 	return ret;
2545 }
2546 
2547 /*
2548  * write error record array to eeprom, the function should be
2549  * protected by recovery_lock
2550  * new_cnt: new added UE count, excluding reserved bad pages, can be NULL
2551  */
2552 int amdgpu_ras_save_bad_pages(struct amdgpu_device *adev,
2553 		unsigned long *new_cnt)
2554 {
2555 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2556 	struct ras_err_handler_data *data;
2557 	struct amdgpu_ras_eeprom_control *control;
2558 	int save_count;
2559 
2560 	if (!con || !con->eh_data) {
2561 		if (new_cnt)
2562 			*new_cnt = 0;
2563 
2564 		return 0;
2565 	}
2566 
2567 	mutex_lock(&con->recovery_lock);
2568 	control = &con->eeprom_control;
2569 	data = con->eh_data;
2570 	save_count = data->count - control->ras_num_recs;
2571 	mutex_unlock(&con->recovery_lock);
2572 
2573 	if (new_cnt)
2574 		*new_cnt = save_count / adev->umc.retire_unit;
2575 
2576 	/* only new entries are saved */
2577 	if (save_count > 0) {
2578 		if (amdgpu_ras_eeprom_append(control,
2579 					     &data->bps[control->ras_num_recs],
2580 					     save_count)) {
2581 			dev_err(adev->dev, "Failed to save EEPROM table data!");
2582 			return -EIO;
2583 		}
2584 
2585 		dev_info(adev->dev, "Saved %d pages to EEPROM table.\n", save_count);
2586 	}
2587 
2588 	return 0;
2589 }
2590 
2591 /*
2592  * read error record array in eeprom and reserve enough space for
2593  * storing new bad pages
2594  */
2595 static int amdgpu_ras_load_bad_pages(struct amdgpu_device *adev)
2596 {
2597 	struct amdgpu_ras_eeprom_control *control =
2598 		&adev->psp.ras_context.ras->eeprom_control;
2599 	struct eeprom_table_record *bps;
2600 	int ret;
2601 
2602 	/* no bad page record, skip eeprom access */
2603 	if (control->ras_num_recs == 0 || amdgpu_bad_page_threshold == 0)
2604 		return 0;
2605 
2606 	bps = kcalloc(control->ras_num_recs, sizeof(*bps), GFP_KERNEL);
2607 	if (!bps)
2608 		return -ENOMEM;
2609 
2610 	ret = amdgpu_ras_eeprom_read(control, bps, control->ras_num_recs);
2611 	if (ret)
2612 		dev_err(adev->dev, "Failed to load EEPROM table records!");
2613 	else
2614 		ret = amdgpu_ras_add_bad_pages(adev, bps, control->ras_num_recs);
2615 
2616 	kfree(bps);
2617 	return ret;
2618 }
2619 
2620 static bool amdgpu_ras_check_bad_page_unlock(struct amdgpu_ras *con,
2621 				uint64_t addr)
2622 {
2623 	struct ras_err_handler_data *data = con->eh_data;
2624 	int i;
2625 
2626 	addr >>= AMDGPU_GPU_PAGE_SHIFT;
2627 	for (i = 0; i < data->count; i++)
2628 		if (addr == data->bps[i].retired_page)
2629 			return true;
2630 
2631 	return false;
2632 }
2633 
2634 /*
2635  * check if an address belongs to bad page
2636  *
2637  * Note: this check is only for umc block
2638  */
2639 static bool amdgpu_ras_check_bad_page(struct amdgpu_device *adev,
2640 				uint64_t addr)
2641 {
2642 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2643 	bool ret = false;
2644 
2645 	if (!con || !con->eh_data)
2646 		return ret;
2647 
2648 	mutex_lock(&con->recovery_lock);
2649 	ret = amdgpu_ras_check_bad_page_unlock(con, addr);
2650 	mutex_unlock(&con->recovery_lock);
2651 	return ret;
2652 }
2653 
2654 static void amdgpu_ras_validate_threshold(struct amdgpu_device *adev,
2655 					  uint32_t max_count)
2656 {
2657 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2658 
2659 	/*
2660 	 * Justification of value bad_page_cnt_threshold in ras structure
2661 	 *
2662 	 * Generally, 0 <= amdgpu_bad_page_threshold <= max record length
2663 	 * in eeprom or amdgpu_bad_page_threshold == -2, introduce two
2664 	 * scenarios accordingly.
2665 	 *
2666 	 * Bad page retirement enablement:
2667 	 *    - If amdgpu_bad_page_threshold = -2,
2668 	 *      bad_page_cnt_threshold = typical value by formula.
2669 	 *
2670 	 *    - When the value from user is 0 < amdgpu_bad_page_threshold <
2671 	 *      max record length in eeprom, use it directly.
2672 	 *
2673 	 * Bad page retirement disablement:
2674 	 *    - If amdgpu_bad_page_threshold = 0, bad page retirement
2675 	 *      functionality is disabled, and bad_page_cnt_threshold will
2676 	 *      take no effect.
2677 	 */
2678 
2679 	if (amdgpu_bad_page_threshold < 0) {
2680 		u64 val = adev->gmc.mc_vram_size;
2681 
2682 		do_div(val, RAS_BAD_PAGE_COVER);
2683 		con->bad_page_cnt_threshold = min(lower_32_bits(val),
2684 						  max_count);
2685 	} else {
2686 		con->bad_page_cnt_threshold = min_t(int, max_count,
2687 						    amdgpu_bad_page_threshold);
2688 	}
2689 }
2690 
2691 static int amdgpu_ras_page_retirement_thread(void *param)
2692 {
2693 	struct amdgpu_device *adev = (struct amdgpu_device *)param;
2694 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2695 
2696 	while (!kthread_should_stop()) {
2697 
2698 		wait_event_interruptible(con->page_retirement_wq,
2699 				kthread_should_stop() ||
2700 				atomic_read(&con->page_retirement_req_cnt));
2701 
2702 		if (kthread_should_stop())
2703 			break;
2704 
2705 		dev_info(adev->dev, "Start processing page retirement. request:%d\n",
2706 			atomic_read(&con->page_retirement_req_cnt));
2707 
2708 		atomic_dec(&con->page_retirement_req_cnt);
2709 
2710 		amdgpu_umc_bad_page_polling_timeout(adev,
2711 				0, MAX_UMC_POISON_POLLING_TIME_ASYNC);
2712 	}
2713 
2714 	return 0;
2715 }
2716 
2717 int amdgpu_ras_recovery_init(struct amdgpu_device *adev)
2718 {
2719 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2720 	struct ras_err_handler_data **data;
2721 	u32  max_eeprom_records_count = 0;
2722 	bool exc_err_limit = false;
2723 	int ret;
2724 
2725 	if (!con || amdgpu_sriov_vf(adev))
2726 		return 0;
2727 
2728 	/* Allow access to RAS EEPROM via debugfs, when the ASIC
2729 	 * supports RAS and debugfs is enabled, but when
2730 	 * adev->ras_enabled is unset, i.e. when "ras_enable"
2731 	 * module parameter is set to 0.
2732 	 */
2733 	con->adev = adev;
2734 
2735 	if (!adev->ras_enabled)
2736 		return 0;
2737 
2738 	data = &con->eh_data;
2739 	*data = kzalloc(sizeof(**data), GFP_KERNEL);
2740 	if (!*data) {
2741 		ret = -ENOMEM;
2742 		goto out;
2743 	}
2744 
2745 	mutex_init(&con->recovery_lock);
2746 	INIT_WORK(&con->recovery_work, amdgpu_ras_do_recovery);
2747 	atomic_set(&con->in_recovery, 0);
2748 	con->eeprom_control.bad_channel_bitmap = 0;
2749 
2750 	max_eeprom_records_count = amdgpu_ras_eeprom_max_record_count(&con->eeprom_control);
2751 	amdgpu_ras_validate_threshold(adev, max_eeprom_records_count);
2752 
2753 	/* Todo: During test the SMU might fail to read the eeprom through I2C
2754 	 * when the GPU is pending on XGMI reset during probe time
2755 	 * (Mostly after second bus reset), skip it now
2756 	 */
2757 	if (adev->gmc.xgmi.pending_reset)
2758 		return 0;
2759 	ret = amdgpu_ras_eeprom_init(&con->eeprom_control, &exc_err_limit);
2760 	/*
2761 	 * This calling fails when exc_err_limit is true or
2762 	 * ret != 0.
2763 	 */
2764 	if (exc_err_limit || ret)
2765 		goto free;
2766 
2767 	if (con->eeprom_control.ras_num_recs) {
2768 		ret = amdgpu_ras_load_bad_pages(adev);
2769 		if (ret)
2770 			goto free;
2771 
2772 		amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
2773 
2774 		if (con->update_channel_flag == true) {
2775 			amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
2776 			con->update_channel_flag = false;
2777 		}
2778 	}
2779 
2780 	mutex_init(&con->page_retirement_lock);
2781 	init_waitqueue_head(&con->page_retirement_wq);
2782 	atomic_set(&con->page_retirement_req_cnt, 0);
2783 	con->page_retirement_thread =
2784 		kthread_run(amdgpu_ras_page_retirement_thread, adev, "umc_page_retirement");
2785 	if (IS_ERR(con->page_retirement_thread)) {
2786 		con->page_retirement_thread = NULL;
2787 		dev_warn(adev->dev, "Failed to create umc_page_retirement thread!!!\n");
2788 	}
2789 
2790 #ifdef CONFIG_X86_MCE_AMD
2791 	if ((adev->asic_type == CHIP_ALDEBARAN) &&
2792 	    (adev->gmc.xgmi.connected_to_cpu))
2793 		amdgpu_register_bad_pages_mca_notifier(adev);
2794 #endif
2795 	return 0;
2796 
2797 free:
2798 	kfree((*data)->bps);
2799 	kfree(*data);
2800 	con->eh_data = NULL;
2801 out:
2802 	dev_warn(adev->dev, "Failed to initialize ras recovery! (%d)\n", ret);
2803 
2804 	/*
2805 	 * Except error threshold exceeding case, other failure cases in this
2806 	 * function would not fail amdgpu driver init.
2807 	 */
2808 	if (!exc_err_limit)
2809 		ret = 0;
2810 	else
2811 		ret = -EINVAL;
2812 
2813 	return ret;
2814 }
2815 
2816 static int amdgpu_ras_recovery_fini(struct amdgpu_device *adev)
2817 {
2818 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2819 	struct ras_err_handler_data *data = con->eh_data;
2820 
2821 	/* recovery_init failed to init it, fini is useless */
2822 	if (!data)
2823 		return 0;
2824 
2825 	if (con->page_retirement_thread)
2826 		kthread_stop(con->page_retirement_thread);
2827 
2828 	atomic_set(&con->page_retirement_req_cnt, 0);
2829 
2830 	cancel_work_sync(&con->recovery_work);
2831 
2832 	mutex_lock(&con->recovery_lock);
2833 	con->eh_data = NULL;
2834 	kfree(data->bps);
2835 	kfree(data);
2836 	mutex_unlock(&con->recovery_lock);
2837 
2838 	return 0;
2839 }
2840 /* recovery end */
2841 
2842 static bool amdgpu_ras_asic_supported(struct amdgpu_device *adev)
2843 {
2844 	if (amdgpu_sriov_vf(adev)) {
2845 		switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
2846 		case IP_VERSION(13, 0, 2):
2847 		case IP_VERSION(13, 0, 6):
2848 			return true;
2849 		default:
2850 			return false;
2851 		}
2852 	}
2853 
2854 	if (adev->asic_type == CHIP_IP_DISCOVERY) {
2855 		switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
2856 		case IP_VERSION(13, 0, 0):
2857 		case IP_VERSION(13, 0, 6):
2858 		case IP_VERSION(13, 0, 10):
2859 			return true;
2860 		default:
2861 			return false;
2862 		}
2863 	}
2864 
2865 	return adev->asic_type == CHIP_VEGA10 ||
2866 		adev->asic_type == CHIP_VEGA20 ||
2867 		adev->asic_type == CHIP_ARCTURUS ||
2868 		adev->asic_type == CHIP_ALDEBARAN ||
2869 		adev->asic_type == CHIP_SIENNA_CICHLID;
2870 }
2871 
2872 /*
2873  * this is workaround for vega20 workstation sku,
2874  * force enable gfx ras, ignore vbios gfx ras flag
2875  * due to GC EDC can not write
2876  */
2877 static void amdgpu_ras_get_quirks(struct amdgpu_device *adev)
2878 {
2879 	struct atom_context *ctx = adev->mode_info.atom_context;
2880 
2881 	if (!ctx)
2882 		return;
2883 
2884 	if (strnstr(ctx->vbios_pn, "D16406",
2885 		    sizeof(ctx->vbios_pn)) ||
2886 		strnstr(ctx->vbios_pn, "D36002",
2887 			sizeof(ctx->vbios_pn)))
2888 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX);
2889 }
2890 
2891 /* Query ras capablity via atomfirmware interface */
2892 static void amdgpu_ras_query_ras_capablity_from_vbios(struct amdgpu_device *adev)
2893 {
2894 	/* mem_ecc cap */
2895 	if (amdgpu_atomfirmware_mem_ecc_supported(adev)) {
2896 		dev_info(adev->dev, "MEM ECC is active.\n");
2897 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__UMC |
2898 					 1 << AMDGPU_RAS_BLOCK__DF);
2899 	} else {
2900 		dev_info(adev->dev, "MEM ECC is not presented.\n");
2901 	}
2902 
2903 	/* sram_ecc cap */
2904 	if (amdgpu_atomfirmware_sram_ecc_supported(adev)) {
2905 		dev_info(adev->dev, "SRAM ECC is active.\n");
2906 		if (!amdgpu_sriov_vf(adev))
2907 			adev->ras_hw_enabled |= ~(1 << AMDGPU_RAS_BLOCK__UMC |
2908 						  1 << AMDGPU_RAS_BLOCK__DF);
2909 		else
2910 			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__PCIE_BIF |
2911 						 1 << AMDGPU_RAS_BLOCK__SDMA |
2912 						 1 << AMDGPU_RAS_BLOCK__GFX);
2913 
2914 		/*
2915 		 * VCN/JPEG RAS can be supported on both bare metal and
2916 		 * SRIOV environment
2917 		 */
2918 		if (amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(2, 6, 0) ||
2919 		    amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 0) ||
2920 		    amdgpu_ip_version(adev, VCN_HWIP, 0) == IP_VERSION(4, 0, 3))
2921 			adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__VCN |
2922 						 1 << AMDGPU_RAS_BLOCK__JPEG);
2923 		else
2924 			adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__VCN |
2925 						  1 << AMDGPU_RAS_BLOCK__JPEG);
2926 
2927 		/*
2928 		 * XGMI RAS is not supported if xgmi num physical nodes
2929 		 * is zero
2930 		 */
2931 		if (!adev->gmc.xgmi.num_physical_nodes)
2932 			adev->ras_hw_enabled &= ~(1 << AMDGPU_RAS_BLOCK__XGMI_WAFL);
2933 	} else {
2934 		dev_info(adev->dev, "SRAM ECC is not presented.\n");
2935 	}
2936 }
2937 
2938 /* Query poison mode from umc/df IP callbacks */
2939 static void amdgpu_ras_query_poison_mode(struct amdgpu_device *adev)
2940 {
2941 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
2942 	bool df_poison, umc_poison;
2943 
2944 	/* poison setting is useless on SRIOV guest */
2945 	if (amdgpu_sriov_vf(adev) || !con)
2946 		return;
2947 
2948 	/* Init poison supported flag, the default value is false */
2949 	if (adev->gmc.xgmi.connected_to_cpu ||
2950 	    adev->gmc.is_app_apu) {
2951 		/* enabled by default when GPU is connected to CPU */
2952 		con->poison_supported = true;
2953 	} else if (adev->df.funcs &&
2954 	    adev->df.funcs->query_ras_poison_mode &&
2955 	    adev->umc.ras &&
2956 	    adev->umc.ras->query_ras_poison_mode) {
2957 		df_poison =
2958 			adev->df.funcs->query_ras_poison_mode(adev);
2959 		umc_poison =
2960 			adev->umc.ras->query_ras_poison_mode(adev);
2961 
2962 		/* Only poison is set in both DF and UMC, we can support it */
2963 		if (df_poison && umc_poison)
2964 			con->poison_supported = true;
2965 		else if (df_poison != umc_poison)
2966 			dev_warn(adev->dev,
2967 				"Poison setting is inconsistent in DF/UMC(%d:%d)!\n",
2968 				df_poison, umc_poison);
2969 	}
2970 }
2971 
2972 /*
2973  * check hardware's ras ability which will be saved in hw_supported.
2974  * if hardware does not support ras, we can skip some ras initializtion and
2975  * forbid some ras operations from IP.
2976  * if software itself, say boot parameter, limit the ras ability. We still
2977  * need allow IP do some limited operations, like disable. In such case,
2978  * we have to initialize ras as normal. but need check if operation is
2979  * allowed or not in each function.
2980  */
2981 static void amdgpu_ras_check_supported(struct amdgpu_device *adev)
2982 {
2983 	adev->ras_hw_enabled = adev->ras_enabled = 0;
2984 
2985 	if (!amdgpu_ras_asic_supported(adev))
2986 		return;
2987 
2988 	/* query ras capability from psp */
2989 	if (amdgpu_psp_get_ras_capability(&adev->psp))
2990 		goto init_ras_enabled_flag;
2991 
2992 	/* query ras capablity from bios */
2993 	if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
2994 		amdgpu_ras_query_ras_capablity_from_vbios(adev);
2995 	} else {
2996 		/* driver only manages a few IP blocks RAS feature
2997 		 * when GPU is connected cpu through XGMI */
2998 		adev->ras_hw_enabled |= (1 << AMDGPU_RAS_BLOCK__GFX |
2999 					   1 << AMDGPU_RAS_BLOCK__SDMA |
3000 					   1 << AMDGPU_RAS_BLOCK__MMHUB);
3001 	}
3002 
3003 	/* apply asic specific settings (vega20 only for now) */
3004 	amdgpu_ras_get_quirks(adev);
3005 
3006 	/* query poison mode from umc/df ip callback */
3007 	amdgpu_ras_query_poison_mode(adev);
3008 
3009 init_ras_enabled_flag:
3010 	/* hw_supported needs to be aligned with RAS block mask. */
3011 	adev->ras_hw_enabled &= AMDGPU_RAS_BLOCK_MASK;
3012 
3013 	adev->ras_enabled = amdgpu_ras_enable == 0 ? 0 :
3014 		adev->ras_hw_enabled & amdgpu_ras_mask;
3015 
3016 	/* aca is disabled by default */
3017 	adev->aca.is_enabled = false;
3018 }
3019 
3020 static void amdgpu_ras_counte_dw(struct work_struct *work)
3021 {
3022 	struct amdgpu_ras *con = container_of(work, struct amdgpu_ras,
3023 					      ras_counte_delay_work.work);
3024 	struct amdgpu_device *adev = con->adev;
3025 	struct drm_device *dev = adev_to_drm(adev);
3026 	unsigned long ce_count, ue_count;
3027 	int res;
3028 
3029 	res = pm_runtime_get_sync(dev->dev);
3030 	if (res < 0)
3031 		goto Out;
3032 
3033 	/* Cache new values.
3034 	 */
3035 	if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, NULL) == 0) {
3036 		atomic_set(&con->ras_ce_count, ce_count);
3037 		atomic_set(&con->ras_ue_count, ue_count);
3038 	}
3039 
3040 	pm_runtime_mark_last_busy(dev->dev);
3041 Out:
3042 	pm_runtime_put_autosuspend(dev->dev);
3043 }
3044 
3045 static int amdgpu_get_ras_schema(struct amdgpu_device *adev)
3046 {
3047 	return  amdgpu_ras_is_poison_mode_supported(adev) ? AMDGPU_RAS_ERROR__POISON : 0 |
3048 			AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE |
3049 			AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE |
3050 			AMDGPU_RAS_ERROR__PARITY;
3051 }
3052 
3053 static void ras_event_mgr_init(struct ras_event_manager *mgr)
3054 {
3055 	int i;
3056 
3057 	for (i = 0; i < ARRAY_SIZE(mgr->seqnos); i++)
3058 		atomic64_set(&mgr->seqnos[i], 0);
3059 }
3060 
3061 static void amdgpu_ras_event_mgr_init(struct amdgpu_device *adev)
3062 {
3063 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3064 	struct amdgpu_hive_info *hive;
3065 
3066 	if (!ras)
3067 		return;
3068 
3069 	hive = amdgpu_get_xgmi_hive(adev);
3070 	ras->event_mgr = hive ? &hive->event_mgr : &ras->__event_mgr;
3071 
3072 	/* init event manager with node 0 on xgmi system */
3073 	if (!amdgpu_in_reset(adev)) {
3074 		if (!hive || adev->gmc.xgmi.node_id == 0)
3075 			ras_event_mgr_init(ras->event_mgr);
3076 	}
3077 
3078 	if (hive)
3079 		amdgpu_put_xgmi_hive(hive);
3080 }
3081 
3082 int amdgpu_ras_init(struct amdgpu_device *adev)
3083 {
3084 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3085 	int r;
3086 
3087 	if (con)
3088 		return 0;
3089 
3090 	con = kzalloc(sizeof(*con) +
3091 			sizeof(struct ras_manager) * AMDGPU_RAS_BLOCK_COUNT +
3092 			sizeof(struct ras_manager) * AMDGPU_RAS_MCA_BLOCK_COUNT,
3093 			GFP_KERNEL);
3094 	if (!con)
3095 		return -ENOMEM;
3096 
3097 	con->adev = adev;
3098 	INIT_DELAYED_WORK(&con->ras_counte_delay_work, amdgpu_ras_counte_dw);
3099 	atomic_set(&con->ras_ce_count, 0);
3100 	atomic_set(&con->ras_ue_count, 0);
3101 
3102 	con->objs = (struct ras_manager *)(con + 1);
3103 
3104 	amdgpu_ras_set_context(adev, con);
3105 
3106 	amdgpu_ras_check_supported(adev);
3107 
3108 	if (!adev->ras_enabled || adev->asic_type == CHIP_VEGA10) {
3109 		/* set gfx block ras context feature for VEGA20 Gaming
3110 		 * send ras disable cmd to ras ta during ras late init.
3111 		 */
3112 		if (!adev->ras_enabled && adev->asic_type == CHIP_VEGA20) {
3113 			con->features |= BIT(AMDGPU_RAS_BLOCK__GFX);
3114 
3115 			return 0;
3116 		}
3117 
3118 		r = 0;
3119 		goto release_con;
3120 	}
3121 
3122 	con->update_channel_flag = false;
3123 	con->features = 0;
3124 	con->schema = 0;
3125 	INIT_LIST_HEAD(&con->head);
3126 	/* Might need get this flag from vbios. */
3127 	con->flags = RAS_DEFAULT_FLAGS;
3128 
3129 	/* initialize nbio ras function ahead of any other
3130 	 * ras functions so hardware fatal error interrupt
3131 	 * can be enabled as early as possible */
3132 	switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) {
3133 	case IP_VERSION(7, 4, 0):
3134 	case IP_VERSION(7, 4, 1):
3135 	case IP_VERSION(7, 4, 4):
3136 		if (!adev->gmc.xgmi.connected_to_cpu)
3137 			adev->nbio.ras = &nbio_v7_4_ras;
3138 		break;
3139 	case IP_VERSION(4, 3, 0):
3140 		if (adev->ras_hw_enabled & (1 << AMDGPU_RAS_BLOCK__DF))
3141 			/* unlike other generation of nbio ras,
3142 			 * nbio v4_3 only support fatal error interrupt
3143 			 * to inform software that DF is freezed due to
3144 			 * system fatal error event. driver should not
3145 			 * enable nbio ras in such case. Instead,
3146 			 * check DF RAS */
3147 			adev->nbio.ras = &nbio_v4_3_ras;
3148 		break;
3149 	case IP_VERSION(7, 9, 0):
3150 		if (!adev->gmc.is_app_apu)
3151 			adev->nbio.ras = &nbio_v7_9_ras;
3152 		break;
3153 	default:
3154 		/* nbio ras is not available */
3155 		break;
3156 	}
3157 
3158 	/* nbio ras block needs to be enabled ahead of other ras blocks
3159 	 * to handle fatal error */
3160 	r = amdgpu_nbio_ras_sw_init(adev);
3161 	if (r)
3162 		return r;
3163 
3164 	if (adev->nbio.ras &&
3165 	    adev->nbio.ras->init_ras_controller_interrupt) {
3166 		r = adev->nbio.ras->init_ras_controller_interrupt(adev);
3167 		if (r)
3168 			goto release_con;
3169 	}
3170 
3171 	if (adev->nbio.ras &&
3172 	    adev->nbio.ras->init_ras_err_event_athub_interrupt) {
3173 		r = adev->nbio.ras->init_ras_err_event_athub_interrupt(adev);
3174 		if (r)
3175 			goto release_con;
3176 	}
3177 
3178 	/* Packed socket_id to ras feature mask bits[31:29] */
3179 	if (adev->smuio.funcs &&
3180 	    adev->smuio.funcs->get_socket_id)
3181 		con->features |= ((adev->smuio.funcs->get_socket_id(adev)) <<
3182 					AMDGPU_RAS_FEATURES_SOCKETID_SHIFT);
3183 
3184 	/* Get RAS schema for particular SOC */
3185 	con->schema = amdgpu_get_ras_schema(adev);
3186 
3187 	if (amdgpu_ras_fs_init(adev)) {
3188 		r = -EINVAL;
3189 		goto release_con;
3190 	}
3191 
3192 	dev_info(adev->dev, "RAS INFO: ras initialized successfully, "
3193 		 "hardware ability[%x] ras_mask[%x]\n",
3194 		 adev->ras_hw_enabled, adev->ras_enabled);
3195 
3196 	return 0;
3197 release_con:
3198 	amdgpu_ras_set_context(adev, NULL);
3199 	kfree(con);
3200 
3201 	return r;
3202 }
3203 
3204 int amdgpu_persistent_edc_harvesting_supported(struct amdgpu_device *adev)
3205 {
3206 	if (adev->gmc.xgmi.connected_to_cpu ||
3207 	    adev->gmc.is_app_apu)
3208 		return 1;
3209 	return 0;
3210 }
3211 
3212 static int amdgpu_persistent_edc_harvesting(struct amdgpu_device *adev,
3213 					struct ras_common_if *ras_block)
3214 {
3215 	struct ras_query_if info = {
3216 		.head = *ras_block,
3217 	};
3218 
3219 	if (!amdgpu_persistent_edc_harvesting_supported(adev))
3220 		return 0;
3221 
3222 	if (amdgpu_ras_query_error_status(adev, &info) != 0)
3223 		DRM_WARN("RAS init harvest failure");
3224 
3225 	if (amdgpu_ras_reset_error_status(adev, ras_block->block) != 0)
3226 		DRM_WARN("RAS init harvest reset failure");
3227 
3228 	return 0;
3229 }
3230 
3231 bool amdgpu_ras_is_poison_mode_supported(struct amdgpu_device *adev)
3232 {
3233        struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3234 
3235        if (!con)
3236                return false;
3237 
3238        return con->poison_supported;
3239 }
3240 
3241 /* helper function to handle common stuff in ip late init phase */
3242 int amdgpu_ras_block_late_init(struct amdgpu_device *adev,
3243 			 struct ras_common_if *ras_block)
3244 {
3245 	struct amdgpu_ras_block_object *ras_obj = NULL;
3246 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3247 	struct ras_query_if *query_info;
3248 	unsigned long ue_count, ce_count;
3249 	int r;
3250 
3251 	/* disable RAS feature per IP block if it is not supported */
3252 	if (!amdgpu_ras_is_supported(adev, ras_block->block)) {
3253 		amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0);
3254 		return 0;
3255 	}
3256 
3257 	r = amdgpu_ras_feature_enable_on_boot(adev, ras_block, 1);
3258 	if (r) {
3259 		if (adev->in_suspend || amdgpu_in_reset(adev)) {
3260 			/* in resume phase, if fail to enable ras,
3261 			 * clean up all ras fs nodes, and disable ras */
3262 			goto cleanup;
3263 		} else
3264 			return r;
3265 	}
3266 
3267 	/* check for errors on warm reset edc persisant supported ASIC */
3268 	amdgpu_persistent_edc_harvesting(adev, ras_block);
3269 
3270 	/* in resume phase, no need to create ras fs node */
3271 	if (adev->in_suspend || amdgpu_in_reset(adev))
3272 		return 0;
3273 
3274 	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
3275 	if (ras_obj->ras_cb || (ras_obj->hw_ops &&
3276 	    (ras_obj->hw_ops->query_poison_status ||
3277 	    ras_obj->hw_ops->handle_poison_consumption))) {
3278 		r = amdgpu_ras_interrupt_add_handler(adev, ras_block);
3279 		if (r)
3280 			goto cleanup;
3281 	}
3282 
3283 	if (ras_obj->hw_ops &&
3284 	    (ras_obj->hw_ops->query_ras_error_count ||
3285 	     ras_obj->hw_ops->query_ras_error_status)) {
3286 		r = amdgpu_ras_sysfs_create(adev, ras_block);
3287 		if (r)
3288 			goto interrupt;
3289 
3290 		/* Those are the cached values at init.
3291 		 */
3292 		query_info = kzalloc(sizeof(*query_info), GFP_KERNEL);
3293 		if (!query_info)
3294 			return -ENOMEM;
3295 		memcpy(&query_info->head, ras_block, sizeof(struct ras_common_if));
3296 
3297 		if (amdgpu_ras_query_error_count(adev, &ce_count, &ue_count, query_info) == 0) {
3298 			atomic_set(&con->ras_ce_count, ce_count);
3299 			atomic_set(&con->ras_ue_count, ue_count);
3300 		}
3301 
3302 		kfree(query_info);
3303 	}
3304 
3305 	return 0;
3306 
3307 interrupt:
3308 	if (ras_obj->ras_cb)
3309 		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
3310 cleanup:
3311 	amdgpu_ras_feature_enable(adev, ras_block, 0);
3312 	return r;
3313 }
3314 
3315 static int amdgpu_ras_block_late_init_default(struct amdgpu_device *adev,
3316 			 struct ras_common_if *ras_block)
3317 {
3318 	return amdgpu_ras_block_late_init(adev, ras_block);
3319 }
3320 
3321 /* helper function to remove ras fs node and interrupt handler */
3322 void amdgpu_ras_block_late_fini(struct amdgpu_device *adev,
3323 			  struct ras_common_if *ras_block)
3324 {
3325 	struct amdgpu_ras_block_object *ras_obj;
3326 	if (!ras_block)
3327 		return;
3328 
3329 	amdgpu_ras_sysfs_remove(adev, ras_block);
3330 
3331 	ras_obj = container_of(ras_block, struct amdgpu_ras_block_object, ras_comm);
3332 	if (ras_obj->ras_cb)
3333 		amdgpu_ras_interrupt_remove_handler(adev, ras_block);
3334 }
3335 
3336 static void amdgpu_ras_block_late_fini_default(struct amdgpu_device *adev,
3337 			  struct ras_common_if *ras_block)
3338 {
3339 	return amdgpu_ras_block_late_fini(adev, ras_block);
3340 }
3341 
3342 /* do some init work after IP late init as dependence.
3343  * and it runs in resume/gpu reset/booting up cases.
3344  */
3345 void amdgpu_ras_resume(struct amdgpu_device *adev)
3346 {
3347 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3348 	struct ras_manager *obj, *tmp;
3349 
3350 	if (!adev->ras_enabled || !con) {
3351 		/* clean ras context for VEGA20 Gaming after send ras disable cmd */
3352 		amdgpu_release_ras_context(adev);
3353 
3354 		return;
3355 	}
3356 
3357 	if (con->flags & AMDGPU_RAS_FLAG_INIT_BY_VBIOS) {
3358 		/* Set up all other IPs which are not implemented. There is a
3359 		 * tricky thing that IP's actual ras error type should be
3360 		 * MULTI_UNCORRECTABLE, but as driver does not handle it, so
3361 		 * ERROR_NONE make sense anyway.
3362 		 */
3363 		amdgpu_ras_enable_all_features(adev, 1);
3364 
3365 		/* We enable ras on all hw_supported block, but as boot
3366 		 * parameter might disable some of them and one or more IP has
3367 		 * not implemented yet. So we disable them on behalf.
3368 		 */
3369 		list_for_each_entry_safe(obj, tmp, &con->head, node) {
3370 			if (!amdgpu_ras_is_supported(adev, obj->head.block)) {
3371 				amdgpu_ras_feature_enable(adev, &obj->head, 0);
3372 				/* there should be no any reference. */
3373 				WARN_ON(alive_obj(obj));
3374 			}
3375 		}
3376 	}
3377 }
3378 
3379 void amdgpu_ras_suspend(struct amdgpu_device *adev)
3380 {
3381 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3382 
3383 	if (!adev->ras_enabled || !con)
3384 		return;
3385 
3386 	amdgpu_ras_disable_all_features(adev, 0);
3387 	/* Make sure all ras objects are disabled. */
3388 	if (AMDGPU_RAS_GET_FEATURES(con->features))
3389 		amdgpu_ras_disable_all_features(adev, 1);
3390 }
3391 
3392 int amdgpu_ras_late_init(struct amdgpu_device *adev)
3393 {
3394 	struct amdgpu_ras_block_list *node, *tmp;
3395 	struct amdgpu_ras_block_object *obj;
3396 	int r;
3397 
3398 	/* Guest side doesn't need init ras feature */
3399 	if (amdgpu_sriov_vf(adev))
3400 		return 0;
3401 
3402 	amdgpu_ras_event_mgr_init(adev);
3403 
3404 	if (amdgpu_aca_is_enabled(adev)) {
3405 		if (amdgpu_in_reset(adev))
3406 			r = amdgpu_aca_reset(adev);
3407 		 else
3408 			r = amdgpu_aca_init(adev);
3409 		if (r)
3410 			return r;
3411 
3412 		amdgpu_ras_set_aca_debug_mode(adev, false);
3413 	} else {
3414 		amdgpu_ras_set_mca_debug_mode(adev, false);
3415 	}
3416 
3417 	list_for_each_entry_safe(node, tmp, &adev->ras_list, node) {
3418 		obj = node->ras_obj;
3419 		if (!obj) {
3420 			dev_warn(adev->dev, "Warning: abnormal ras list node.\n");
3421 			continue;
3422 		}
3423 
3424 		if (!amdgpu_ras_is_supported(adev, obj->ras_comm.block))
3425 			continue;
3426 
3427 		if (obj->ras_late_init) {
3428 			r = obj->ras_late_init(adev, &obj->ras_comm);
3429 			if (r) {
3430 				dev_err(adev->dev, "%s failed to execute ras_late_init! ret:%d\n",
3431 					obj->ras_comm.name, r);
3432 				return r;
3433 			}
3434 		} else
3435 			amdgpu_ras_block_late_init_default(adev, &obj->ras_comm);
3436 	}
3437 
3438 	return 0;
3439 }
3440 
3441 /* do some fini work before IP fini as dependence */
3442 int amdgpu_ras_pre_fini(struct amdgpu_device *adev)
3443 {
3444 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3445 
3446 	if (!adev->ras_enabled || !con)
3447 		return 0;
3448 
3449 
3450 	/* Need disable ras on all IPs here before ip [hw/sw]fini */
3451 	if (AMDGPU_RAS_GET_FEATURES(con->features))
3452 		amdgpu_ras_disable_all_features(adev, 0);
3453 	amdgpu_ras_recovery_fini(adev);
3454 	return 0;
3455 }
3456 
3457 int amdgpu_ras_fini(struct amdgpu_device *adev)
3458 {
3459 	struct amdgpu_ras_block_list *ras_node, *tmp;
3460 	struct amdgpu_ras_block_object *obj = NULL;
3461 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3462 
3463 	if (!adev->ras_enabled || !con)
3464 		return 0;
3465 
3466 	list_for_each_entry_safe(ras_node, tmp, &adev->ras_list, node) {
3467 		if (ras_node->ras_obj) {
3468 			obj = ras_node->ras_obj;
3469 			if (amdgpu_ras_is_supported(adev, obj->ras_comm.block) &&
3470 			    obj->ras_fini)
3471 				obj->ras_fini(adev, &obj->ras_comm);
3472 			else
3473 				amdgpu_ras_block_late_fini_default(adev, &obj->ras_comm);
3474 		}
3475 
3476 		/* Clear ras blocks from ras_list and free ras block list node */
3477 		list_del(&ras_node->node);
3478 		kfree(ras_node);
3479 	}
3480 
3481 	amdgpu_ras_fs_fini(adev);
3482 	amdgpu_ras_interrupt_remove_all(adev);
3483 
3484 	if (amdgpu_aca_is_enabled(adev))
3485 		amdgpu_aca_fini(adev);
3486 
3487 	WARN(AMDGPU_RAS_GET_FEATURES(con->features), "Feature mask is not cleared");
3488 
3489 	if (AMDGPU_RAS_GET_FEATURES(con->features))
3490 		amdgpu_ras_disable_all_features(adev, 0);
3491 
3492 	cancel_delayed_work_sync(&con->ras_counte_delay_work);
3493 
3494 	amdgpu_ras_set_context(adev, NULL);
3495 	kfree(con);
3496 
3497 	return 0;
3498 }
3499 
3500 bool amdgpu_ras_get_fed_status(struct amdgpu_device *adev)
3501 {
3502 	struct amdgpu_ras *ras;
3503 
3504 	ras = amdgpu_ras_get_context(adev);
3505 	if (!ras)
3506 		return false;
3507 
3508 	return atomic_read(&ras->fed);
3509 }
3510 
3511 void amdgpu_ras_set_fed(struct amdgpu_device *adev, bool status)
3512 {
3513 	struct amdgpu_ras *ras;
3514 
3515 	ras = amdgpu_ras_get_context(adev);
3516 	if (ras)
3517 		atomic_set(&ras->fed, !!status);
3518 }
3519 
3520 bool amdgpu_ras_event_id_is_valid(struct amdgpu_device *adev, u64 id)
3521 {
3522 	return !(id & BIT_ULL(63));
3523 }
3524 
3525 u64 amdgpu_ras_acquire_event_id(struct amdgpu_device *adev, enum ras_event_type type)
3526 {
3527 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3528 	u64 id;
3529 
3530 	switch (type) {
3531 	case RAS_EVENT_TYPE_ISR:
3532 		id = (u64)atomic64_read(&ras->event_mgr->seqnos[type]);
3533 		break;
3534 	case RAS_EVENT_TYPE_INVALID:
3535 	default:
3536 		id = BIT_ULL(63) | 0ULL;
3537 		break;
3538 	}
3539 
3540 	return id;
3541 }
3542 
3543 void amdgpu_ras_global_ras_isr(struct amdgpu_device *adev)
3544 {
3545 	if (atomic_cmpxchg(&amdgpu_ras_in_intr, 0, 1) == 0) {
3546 		struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3547 		u64 event_id = (u64)atomic64_inc_return(&ras->event_mgr->seqnos[RAS_EVENT_TYPE_ISR]);
3548 
3549 		RAS_EVENT_LOG(adev, event_id, "uncorrectable hardware error"
3550 			      "(ERREVENT_ATHUB_INTERRUPT) detected!\n");
3551 
3552 		ras->gpu_reset_flags |= AMDGPU_RAS_GPU_RESET_MODE1_RESET;
3553 		amdgpu_ras_reset_gpu(adev);
3554 	}
3555 }
3556 
3557 bool amdgpu_ras_need_emergency_restart(struct amdgpu_device *adev)
3558 {
3559 	if (adev->asic_type == CHIP_VEGA20 &&
3560 	    adev->pm.fw_version <= 0x283400) {
3561 		return !(amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) &&
3562 				amdgpu_ras_intr_triggered();
3563 	}
3564 
3565 	return false;
3566 }
3567 
3568 void amdgpu_release_ras_context(struct amdgpu_device *adev)
3569 {
3570 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3571 
3572 	if (!con)
3573 		return;
3574 
3575 	if (!adev->ras_enabled && con->features & BIT(AMDGPU_RAS_BLOCK__GFX)) {
3576 		con->features &= ~BIT(AMDGPU_RAS_BLOCK__GFX);
3577 		amdgpu_ras_set_context(adev, NULL);
3578 		kfree(con);
3579 	}
3580 }
3581 
3582 #ifdef CONFIG_X86_MCE_AMD
3583 static struct amdgpu_device *find_adev(uint32_t node_id)
3584 {
3585 	int i;
3586 	struct amdgpu_device *adev = NULL;
3587 
3588 	for (i = 0; i < mce_adev_list.num_gpu; i++) {
3589 		adev = mce_adev_list.devs[i];
3590 
3591 		if (adev && adev->gmc.xgmi.connected_to_cpu &&
3592 		    adev->gmc.xgmi.physical_node_id == node_id)
3593 			break;
3594 		adev = NULL;
3595 	}
3596 
3597 	return adev;
3598 }
3599 
3600 #define GET_MCA_IPID_GPUID(m)	(((m) >> 44) & 0xF)
3601 #define GET_UMC_INST(m)		(((m) >> 21) & 0x7)
3602 #define GET_CHAN_INDEX(m)	((((m) >> 12) & 0x3) | (((m) >> 18) & 0x4))
3603 #define GPU_ID_OFFSET		8
3604 
3605 static int amdgpu_bad_page_notifier(struct notifier_block *nb,
3606 				    unsigned long val, void *data)
3607 {
3608 	struct mce *m = (struct mce *)data;
3609 	struct amdgpu_device *adev = NULL;
3610 	uint32_t gpu_id = 0;
3611 	uint32_t umc_inst = 0, ch_inst = 0;
3612 
3613 	/*
3614 	 * If the error was generated in UMC_V2, which belongs to GPU UMCs,
3615 	 * and error occurred in DramECC (Extended error code = 0) then only
3616 	 * process the error, else bail out.
3617 	 */
3618 	if (!m || !((smca_get_bank_type(m->extcpu, m->bank) == SMCA_UMC_V2) &&
3619 		    (XEC(m->status, 0x3f) == 0x0)))
3620 		return NOTIFY_DONE;
3621 
3622 	/*
3623 	 * If it is correctable error, return.
3624 	 */
3625 	if (mce_is_correctable(m))
3626 		return NOTIFY_OK;
3627 
3628 	/*
3629 	 * GPU Id is offset by GPU_ID_OFFSET in MCA_IPID_UMC register.
3630 	 */
3631 	gpu_id = GET_MCA_IPID_GPUID(m->ipid) - GPU_ID_OFFSET;
3632 
3633 	adev = find_adev(gpu_id);
3634 	if (!adev) {
3635 		DRM_WARN("%s: Unable to find adev for gpu_id: %d\n", __func__,
3636 								gpu_id);
3637 		return NOTIFY_DONE;
3638 	}
3639 
3640 	/*
3641 	 * If it is uncorrectable error, then find out UMC instance and
3642 	 * channel index.
3643 	 */
3644 	umc_inst = GET_UMC_INST(m->ipid);
3645 	ch_inst = GET_CHAN_INDEX(m->ipid);
3646 
3647 	dev_info(adev->dev, "Uncorrectable error detected in UMC inst: %d, chan_idx: %d",
3648 			     umc_inst, ch_inst);
3649 
3650 	if (!amdgpu_umc_page_retirement_mca(adev, m->addr, ch_inst, umc_inst))
3651 		return NOTIFY_OK;
3652 	else
3653 		return NOTIFY_DONE;
3654 }
3655 
3656 static struct notifier_block amdgpu_bad_page_nb = {
3657 	.notifier_call  = amdgpu_bad_page_notifier,
3658 	.priority       = MCE_PRIO_UC,
3659 };
3660 
3661 static void amdgpu_register_bad_pages_mca_notifier(struct amdgpu_device *adev)
3662 {
3663 	/*
3664 	 * Add the adev to the mce_adev_list.
3665 	 * During mode2 reset, amdgpu device is temporarily
3666 	 * removed from the mgpu_info list which can cause
3667 	 * page retirement to fail.
3668 	 * Use this list instead of mgpu_info to find the amdgpu
3669 	 * device on which the UMC error was reported.
3670 	 */
3671 	mce_adev_list.devs[mce_adev_list.num_gpu++] = adev;
3672 
3673 	/*
3674 	 * Register the x86 notifier only once
3675 	 * with MCE subsystem.
3676 	 */
3677 	if (notifier_registered == false) {
3678 		mce_register_decode_chain(&amdgpu_bad_page_nb);
3679 		notifier_registered = true;
3680 	}
3681 }
3682 #endif
3683 
3684 struct amdgpu_ras *amdgpu_ras_get_context(struct amdgpu_device *adev)
3685 {
3686 	if (!adev)
3687 		return NULL;
3688 
3689 	return adev->psp.ras_context.ras;
3690 }
3691 
3692 int amdgpu_ras_set_context(struct amdgpu_device *adev, struct amdgpu_ras *ras_con)
3693 {
3694 	if (!adev)
3695 		return -EINVAL;
3696 
3697 	adev->psp.ras_context.ras = ras_con;
3698 	return 0;
3699 }
3700 
3701 /* check if ras is supported on block, say, sdma, gfx */
3702 int amdgpu_ras_is_supported(struct amdgpu_device *adev,
3703 		unsigned int block)
3704 {
3705 	int ret = 0;
3706 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3707 
3708 	if (block >= AMDGPU_RAS_BLOCK_COUNT)
3709 		return 0;
3710 
3711 	ret = ras && (adev->ras_enabled & (1 << block));
3712 
3713 	/* For the special asic with mem ecc enabled but sram ecc
3714 	 * not enabled, even if the ras block is not supported on
3715 	 * .ras_enabled, if the asic supports poison mode and the
3716 	 * ras block has ras configuration, it can be considered
3717 	 * that the ras block supports ras function.
3718 	 */
3719 	if (!ret &&
3720 	    (block == AMDGPU_RAS_BLOCK__GFX ||
3721 	     block == AMDGPU_RAS_BLOCK__SDMA ||
3722 	     block == AMDGPU_RAS_BLOCK__VCN ||
3723 	     block == AMDGPU_RAS_BLOCK__JPEG) &&
3724 		(amdgpu_ras_mask & (1 << block)) &&
3725 	    amdgpu_ras_is_poison_mode_supported(adev) &&
3726 	    amdgpu_ras_get_ras_block(adev, block, 0))
3727 		ret = 1;
3728 
3729 	return ret;
3730 }
3731 
3732 int amdgpu_ras_reset_gpu(struct amdgpu_device *adev)
3733 {
3734 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
3735 
3736 	if (atomic_cmpxchg(&ras->in_recovery, 0, 1) == 0)
3737 		amdgpu_reset_domain_schedule(ras->adev->reset_domain, &ras->recovery_work);
3738 	return 0;
3739 }
3740 
3741 int amdgpu_ras_set_mca_debug_mode(struct amdgpu_device *adev, bool enable)
3742 {
3743 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3744 	int ret = 0;
3745 
3746 	if (con) {
3747 		ret = amdgpu_mca_smu_set_debug_mode(adev, enable);
3748 		if (!ret)
3749 			con->is_aca_debug_mode = enable;
3750 	}
3751 
3752 	return ret;
3753 }
3754 
3755 int amdgpu_ras_set_aca_debug_mode(struct amdgpu_device *adev, bool enable)
3756 {
3757 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3758 	int ret = 0;
3759 
3760 	if (con) {
3761 		if (amdgpu_aca_is_enabled(adev))
3762 			ret = amdgpu_aca_smu_set_debug_mode(adev, enable);
3763 		else
3764 			ret = amdgpu_mca_smu_set_debug_mode(adev, enable);
3765 		if (!ret)
3766 			con->is_aca_debug_mode = enable;
3767 	}
3768 
3769 	return ret;
3770 }
3771 
3772 bool amdgpu_ras_get_aca_debug_mode(struct amdgpu_device *adev)
3773 {
3774 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3775 	const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
3776 	const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
3777 
3778 	if (!con)
3779 		return false;
3780 
3781 	if ((amdgpu_aca_is_enabled(adev) && smu_funcs && smu_funcs->set_debug_mode) ||
3782 	    (!amdgpu_aca_is_enabled(adev) && mca_funcs && mca_funcs->mca_set_debug_mode))
3783 		return con->is_aca_debug_mode;
3784 	else
3785 		return true;
3786 }
3787 
3788 bool amdgpu_ras_get_error_query_mode(struct amdgpu_device *adev,
3789 				     unsigned int *error_query_mode)
3790 {
3791 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
3792 	const struct amdgpu_mca_smu_funcs *mca_funcs = adev->mca.mca_funcs;
3793 	const struct aca_smu_funcs *smu_funcs = adev->aca.smu_funcs;
3794 
3795 	if (!con) {
3796 		*error_query_mode = AMDGPU_RAS_INVALID_ERROR_QUERY;
3797 		return false;
3798 	}
3799 
3800 	if ((smu_funcs && smu_funcs->set_debug_mode) || (mca_funcs && mca_funcs->mca_set_debug_mode))
3801 		*error_query_mode =
3802 			(con->is_aca_debug_mode) ? AMDGPU_RAS_DIRECT_ERROR_QUERY : AMDGPU_RAS_FIRMWARE_ERROR_QUERY;
3803 	else
3804 		*error_query_mode = AMDGPU_RAS_DIRECT_ERROR_QUERY;
3805 
3806 	return true;
3807 }
3808 
3809 /* Register each ip ras block into amdgpu ras */
3810 int amdgpu_ras_register_ras_block(struct amdgpu_device *adev,
3811 		struct amdgpu_ras_block_object *ras_block_obj)
3812 {
3813 	struct amdgpu_ras_block_list *ras_node;
3814 	if (!adev || !ras_block_obj)
3815 		return -EINVAL;
3816 
3817 	ras_node = kzalloc(sizeof(*ras_node), GFP_KERNEL);
3818 	if (!ras_node)
3819 		return -ENOMEM;
3820 
3821 	INIT_LIST_HEAD(&ras_node->node);
3822 	ras_node->ras_obj = ras_block_obj;
3823 	list_add_tail(&ras_node->node, &adev->ras_list);
3824 
3825 	return 0;
3826 }
3827 
3828 void amdgpu_ras_get_error_type_name(uint32_t err_type, char *err_type_name)
3829 {
3830 	if (!err_type_name)
3831 		return;
3832 
3833 	switch (err_type) {
3834 	case AMDGPU_RAS_ERROR__SINGLE_CORRECTABLE:
3835 		sprintf(err_type_name, "correctable");
3836 		break;
3837 	case AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE:
3838 		sprintf(err_type_name, "uncorrectable");
3839 		break;
3840 	default:
3841 		sprintf(err_type_name, "unknown");
3842 		break;
3843 	}
3844 }
3845 
3846 bool amdgpu_ras_inst_get_memory_id_field(struct amdgpu_device *adev,
3847 					 const struct amdgpu_ras_err_status_reg_entry *reg_entry,
3848 					 uint32_t instance,
3849 					 uint32_t *memory_id)
3850 {
3851 	uint32_t err_status_lo_data, err_status_lo_offset;
3852 
3853 	if (!reg_entry)
3854 		return false;
3855 
3856 	err_status_lo_offset =
3857 		AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
3858 					    reg_entry->seg_lo, reg_entry->reg_lo);
3859 	err_status_lo_data = RREG32(err_status_lo_offset);
3860 
3861 	if ((reg_entry->flags & AMDGPU_RAS_ERR_STATUS_VALID) &&
3862 	    !REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, ERR_STATUS_VALID_FLAG))
3863 		return false;
3864 
3865 	*memory_id = REG_GET_FIELD(err_status_lo_data, ERR_STATUS_LO, MEMORY_ID);
3866 
3867 	return true;
3868 }
3869 
3870 bool amdgpu_ras_inst_get_err_cnt_field(struct amdgpu_device *adev,
3871 				       const struct amdgpu_ras_err_status_reg_entry *reg_entry,
3872 				       uint32_t instance,
3873 				       unsigned long *err_cnt)
3874 {
3875 	uint32_t err_status_hi_data, err_status_hi_offset;
3876 
3877 	if (!reg_entry)
3878 		return false;
3879 
3880 	err_status_hi_offset =
3881 		AMDGPU_RAS_REG_ENTRY_OFFSET(reg_entry->hwip, instance,
3882 					    reg_entry->seg_hi, reg_entry->reg_hi);
3883 	err_status_hi_data = RREG32(err_status_hi_offset);
3884 
3885 	if ((reg_entry->flags & AMDGPU_RAS_ERR_INFO_VALID) &&
3886 	    !REG_GET_FIELD(err_status_hi_data, ERR_STATUS_HI, ERR_INFO_VALID_FLAG))
3887 		/* keep the check here in case we need to refer to the result later */
3888 		dev_dbg(adev->dev, "Invalid err_info field\n");
3889 
3890 	/* read err count */
3891 	*err_cnt = REG_GET_FIELD(err_status_hi_data, ERR_STATUS, ERR_CNT);
3892 
3893 	return true;
3894 }
3895 
3896 void amdgpu_ras_inst_query_ras_error_count(struct amdgpu_device *adev,
3897 					   const struct amdgpu_ras_err_status_reg_entry *reg_list,
3898 					   uint32_t reg_list_size,
3899 					   const struct amdgpu_ras_memory_id_entry *mem_list,
3900 					   uint32_t mem_list_size,
3901 					   uint32_t instance,
3902 					   uint32_t err_type,
3903 					   unsigned long *err_count)
3904 {
3905 	uint32_t memory_id;
3906 	unsigned long err_cnt;
3907 	char err_type_name[16];
3908 	uint32_t i, j;
3909 
3910 	for (i = 0; i < reg_list_size; i++) {
3911 		/* query memory_id from err_status_lo */
3912 		if (!amdgpu_ras_inst_get_memory_id_field(adev, &reg_list[i],
3913 							 instance, &memory_id))
3914 			continue;
3915 
3916 		/* query err_cnt from err_status_hi */
3917 		if (!amdgpu_ras_inst_get_err_cnt_field(adev, &reg_list[i],
3918 						       instance, &err_cnt) ||
3919 		    !err_cnt)
3920 			continue;
3921 
3922 		*err_count += err_cnt;
3923 
3924 		/* log the errors */
3925 		amdgpu_ras_get_error_type_name(err_type, err_type_name);
3926 		if (!mem_list) {
3927 			/* memory_list is not supported */
3928 			dev_info(adev->dev,
3929 				 "%ld %s hardware errors detected in %s, instance: %d, memory_id: %d\n",
3930 				 err_cnt, err_type_name,
3931 				 reg_list[i].block_name,
3932 				 instance, memory_id);
3933 		} else {
3934 			for (j = 0; j < mem_list_size; j++) {
3935 				if (memory_id == mem_list[j].memory_id) {
3936 					dev_info(adev->dev,
3937 						 "%ld %s hardware errors detected in %s, instance: %d, memory block: %s\n",
3938 						 err_cnt, err_type_name,
3939 						 reg_list[i].block_name,
3940 						 instance, mem_list[j].name);
3941 					break;
3942 				}
3943 			}
3944 		}
3945 	}
3946 }
3947 
3948 void amdgpu_ras_inst_reset_ras_error_count(struct amdgpu_device *adev,
3949 					   const struct amdgpu_ras_err_status_reg_entry *reg_list,
3950 					   uint32_t reg_list_size,
3951 					   uint32_t instance)
3952 {
3953 	uint32_t err_status_lo_offset, err_status_hi_offset;
3954 	uint32_t i;
3955 
3956 	for (i = 0; i < reg_list_size; i++) {
3957 		err_status_lo_offset =
3958 			AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
3959 						    reg_list[i].seg_lo, reg_list[i].reg_lo);
3960 		err_status_hi_offset =
3961 			AMDGPU_RAS_REG_ENTRY_OFFSET(reg_list[i].hwip, instance,
3962 						    reg_list[i].seg_hi, reg_list[i].reg_hi);
3963 		WREG32(err_status_lo_offset, 0);
3964 		WREG32(err_status_hi_offset, 0);
3965 	}
3966 }
3967 
3968 int amdgpu_ras_error_data_init(struct ras_err_data *err_data)
3969 {
3970 	memset(err_data, 0, sizeof(*err_data));
3971 
3972 	INIT_LIST_HEAD(&err_data->err_node_list);
3973 
3974 	return 0;
3975 }
3976 
3977 static void amdgpu_ras_error_node_release(struct ras_err_node *err_node)
3978 {
3979 	if (!err_node)
3980 		return;
3981 
3982 	list_del(&err_node->node);
3983 	kvfree(err_node);
3984 }
3985 
3986 void amdgpu_ras_error_data_fini(struct ras_err_data *err_data)
3987 {
3988 	struct ras_err_node *err_node, *tmp;
3989 
3990 	list_for_each_entry_safe(err_node, tmp, &err_data->err_node_list, node)
3991 		amdgpu_ras_error_node_release(err_node);
3992 }
3993 
3994 static struct ras_err_node *amdgpu_ras_error_find_node_by_id(struct ras_err_data *err_data,
3995 							     struct amdgpu_smuio_mcm_config_info *mcm_info)
3996 {
3997 	struct ras_err_node *err_node;
3998 	struct amdgpu_smuio_mcm_config_info *ref_id;
3999 
4000 	if (!err_data || !mcm_info)
4001 		return NULL;
4002 
4003 	for_each_ras_error(err_node, err_data) {
4004 		ref_id = &err_node->err_info.mcm_info;
4005 
4006 		if (mcm_info->socket_id == ref_id->socket_id &&
4007 		    mcm_info->die_id == ref_id->die_id)
4008 			return err_node;
4009 	}
4010 
4011 	return NULL;
4012 }
4013 
4014 static struct ras_err_node *amdgpu_ras_error_node_new(void)
4015 {
4016 	struct ras_err_node *err_node;
4017 
4018 	err_node = kvzalloc(sizeof(*err_node), GFP_KERNEL);
4019 	if (!err_node)
4020 		return NULL;
4021 
4022 	INIT_LIST_HEAD(&err_node->node);
4023 
4024 	return err_node;
4025 }
4026 
4027 static int ras_err_info_cmp(void *priv, const struct list_head *a, const struct list_head *b)
4028 {
4029 	struct ras_err_node *nodea = container_of(a, struct ras_err_node, node);
4030 	struct ras_err_node *nodeb = container_of(b, struct ras_err_node, node);
4031 	struct amdgpu_smuio_mcm_config_info *infoa = &nodea->err_info.mcm_info;
4032 	struct amdgpu_smuio_mcm_config_info *infob = &nodeb->err_info.mcm_info;
4033 
4034 	if (unlikely(infoa->socket_id != infob->socket_id))
4035 		return infoa->socket_id - infob->socket_id;
4036 	else
4037 		return infoa->die_id - infob->die_id;
4038 
4039 	return 0;
4040 }
4041 
4042 static struct ras_err_info *amdgpu_ras_error_get_info(struct ras_err_data *err_data,
4043 				struct amdgpu_smuio_mcm_config_info *mcm_info)
4044 {
4045 	struct ras_err_node *err_node;
4046 
4047 	err_node = amdgpu_ras_error_find_node_by_id(err_data, mcm_info);
4048 	if (err_node)
4049 		return &err_node->err_info;
4050 
4051 	err_node = amdgpu_ras_error_node_new();
4052 	if (!err_node)
4053 		return NULL;
4054 
4055 	INIT_LIST_HEAD(&err_node->err_info.err_addr_list);
4056 
4057 	memcpy(&err_node->err_info.mcm_info, mcm_info, sizeof(*mcm_info));
4058 
4059 	err_data->err_list_count++;
4060 	list_add_tail(&err_node->node, &err_data->err_node_list);
4061 	list_sort(NULL, &err_data->err_node_list, ras_err_info_cmp);
4062 
4063 	return &err_node->err_info;
4064 }
4065 
4066 void amdgpu_ras_add_mca_err_addr(struct ras_err_info *err_info, struct ras_err_addr *err_addr)
4067 {
4068 	struct ras_err_addr *mca_err_addr;
4069 
4070 	mca_err_addr = kzalloc(sizeof(*mca_err_addr), GFP_KERNEL);
4071 	if (!mca_err_addr)
4072 		return;
4073 
4074 	INIT_LIST_HEAD(&mca_err_addr->node);
4075 
4076 	mca_err_addr->err_status = err_addr->err_status;
4077 	mca_err_addr->err_ipid = err_addr->err_ipid;
4078 	mca_err_addr->err_addr = err_addr->err_addr;
4079 
4080 	list_add_tail(&mca_err_addr->node, &err_info->err_addr_list);
4081 }
4082 
4083 void amdgpu_ras_del_mca_err_addr(struct ras_err_info *err_info, struct ras_err_addr *mca_err_addr)
4084 {
4085 	list_del(&mca_err_addr->node);
4086 	kfree(mca_err_addr);
4087 }
4088 
4089 int amdgpu_ras_error_statistic_ue_count(struct ras_err_data *err_data,
4090 		struct amdgpu_smuio_mcm_config_info *mcm_info,
4091 		struct ras_err_addr *err_addr, u64 count)
4092 {
4093 	struct ras_err_info *err_info;
4094 
4095 	if (!err_data || !mcm_info)
4096 		return -EINVAL;
4097 
4098 	if (!count)
4099 		return 0;
4100 
4101 	err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
4102 	if (!err_info)
4103 		return -EINVAL;
4104 
4105 	if (err_addr && err_addr->err_status)
4106 		amdgpu_ras_add_mca_err_addr(err_info, err_addr);
4107 
4108 	err_info->ue_count += count;
4109 	err_data->ue_count += count;
4110 
4111 	return 0;
4112 }
4113 
4114 int amdgpu_ras_error_statistic_ce_count(struct ras_err_data *err_data,
4115 		struct amdgpu_smuio_mcm_config_info *mcm_info,
4116 		struct ras_err_addr *err_addr, u64 count)
4117 {
4118 	struct ras_err_info *err_info;
4119 
4120 	if (!err_data || !mcm_info)
4121 		return -EINVAL;
4122 
4123 	if (!count)
4124 		return 0;
4125 
4126 	err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
4127 	if (!err_info)
4128 		return -EINVAL;
4129 
4130 	err_info->ce_count += count;
4131 	err_data->ce_count += count;
4132 
4133 	return 0;
4134 }
4135 
4136 int amdgpu_ras_error_statistic_de_count(struct ras_err_data *err_data,
4137 		struct amdgpu_smuio_mcm_config_info *mcm_info,
4138 		struct ras_err_addr *err_addr, u64 count)
4139 {
4140 	struct ras_err_info *err_info;
4141 
4142 	if (!err_data || !mcm_info)
4143 		return -EINVAL;
4144 
4145 	if (!count)
4146 		return 0;
4147 
4148 	err_info = amdgpu_ras_error_get_info(err_data, mcm_info);
4149 	if (!err_info)
4150 		return -EINVAL;
4151 
4152 	if (err_addr && err_addr->err_status)
4153 		amdgpu_ras_add_mca_err_addr(err_info, err_addr);
4154 
4155 	err_info->de_count += count;
4156 	err_data->de_count += count;
4157 
4158 	return 0;
4159 }
4160 
4161 #define mmMP0_SMN_C2PMSG_92	0x1609C
4162 #define mmMP0_SMN_C2PMSG_126	0x160BE
4163 static void amdgpu_ras_boot_time_error_reporting(struct amdgpu_device *adev,
4164 						 u32 instance, u32 boot_error)
4165 {
4166 	u32 socket_id, aid_id, hbm_id;
4167 	u32 reg_data;
4168 	u64 reg_addr;
4169 
4170 	socket_id = AMDGPU_RAS_GPU_ERR_SOCKET_ID(boot_error);
4171 	aid_id = AMDGPU_RAS_GPU_ERR_AID_ID(boot_error);
4172 	hbm_id = AMDGPU_RAS_GPU_ERR_HBM_ID(boot_error);
4173 
4174 	/* The pattern for smn addressing in other SOC could be different from
4175 	 * the one for aqua_vanjaram. We should revisit the code if the pattern
4176 	 * is changed. In such case, replace the aqua_vanjaram implementation
4177 	 * with more common helper */
4178 	reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) +
4179 		   aqua_vanjaram_encode_ext_smn_addressing(instance);
4180 
4181 	reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
4182 	dev_err(adev->dev, "socket: %d, aid: %d, firmware boot failed, fw status is 0x%x\n",
4183 		socket_id, aid_id, reg_data);
4184 
4185 	if (AMDGPU_RAS_GPU_ERR_MEM_TRAINING(boot_error))
4186 		dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, memory training failed\n",
4187 			 socket_id, aid_id, hbm_id);
4188 
4189 	if (AMDGPU_RAS_GPU_ERR_FW_LOAD(boot_error))
4190 		dev_info(adev->dev, "socket: %d, aid: %d, firmware load failed at boot time\n",
4191 			 socket_id, aid_id);
4192 
4193 	if (AMDGPU_RAS_GPU_ERR_WAFL_LINK_TRAINING(boot_error))
4194 		dev_info(adev->dev, "socket: %d, aid: %d, wafl link training failed\n",
4195 			 socket_id, aid_id);
4196 
4197 	if (AMDGPU_RAS_GPU_ERR_XGMI_LINK_TRAINING(boot_error))
4198 		dev_info(adev->dev, "socket: %d, aid: %d, xgmi link training failed\n",
4199 			 socket_id, aid_id);
4200 
4201 	if (AMDGPU_RAS_GPU_ERR_USR_CP_LINK_TRAINING(boot_error))
4202 		dev_info(adev->dev, "socket: %d, aid: %d, usr cp link training failed\n",
4203 			 socket_id, aid_id);
4204 
4205 	if (AMDGPU_RAS_GPU_ERR_USR_DP_LINK_TRAINING(boot_error))
4206 		dev_info(adev->dev, "socket: %d, aid: %d, usr dp link training failed\n",
4207 			 socket_id, aid_id);
4208 
4209 	if (AMDGPU_RAS_GPU_ERR_HBM_MEM_TEST(boot_error))
4210 		dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, hbm memory test failed\n",
4211 			 socket_id, aid_id, hbm_id);
4212 
4213 	if (AMDGPU_RAS_GPU_ERR_HBM_BIST_TEST(boot_error))
4214 		dev_info(adev->dev, "socket: %d, aid: %d, hbm: %d, hbm bist test failed\n",
4215 			 socket_id, aid_id, hbm_id);
4216 }
4217 
4218 static int amdgpu_ras_wait_for_boot_complete(struct amdgpu_device *adev,
4219 					     u32 instance, u32 *boot_error)
4220 {
4221 	u32 reg_addr;
4222 	u32 reg_data;
4223 	int retry_loop;
4224 
4225 	reg_addr = (mmMP0_SMN_C2PMSG_92 << 2) +
4226 		   aqua_vanjaram_encode_ext_smn_addressing(instance);
4227 
4228 	for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) {
4229 		reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
4230 		if ((reg_data & AMDGPU_RAS_BOOT_STATUS_MASK) == AMDGPU_RAS_BOOT_STEADY_STATUS) {
4231 			*boot_error = AMDGPU_RAS_BOOT_SUCEESS;
4232 			return 0;
4233 		}
4234 		msleep(1);
4235 	}
4236 
4237 	/* The pattern for smn addressing in other SOC could be different from
4238 	 * the one for aqua_vanjaram. We should revisit the code if the pattern
4239 	 * is changed. In such case, replace the aqua_vanjaram implementation
4240 	 * with more common helper */
4241 	reg_addr = (mmMP0_SMN_C2PMSG_126 << 2) +
4242 		   aqua_vanjaram_encode_ext_smn_addressing(instance);
4243 
4244 	for (retry_loop = 0; retry_loop < AMDGPU_RAS_BOOT_STATUS_POLLING_LIMIT; retry_loop++) {
4245 		reg_data = amdgpu_device_indirect_rreg_ext(adev, reg_addr);
4246 		if (AMDGPU_RAS_GPU_ERR_BOOT_STATUS(reg_data)) {
4247 			*boot_error = reg_data;
4248 			return 0;
4249 		}
4250 		msleep(1);
4251 	}
4252 
4253 	*boot_error = reg_data;
4254 	return -ETIME;
4255 }
4256 
4257 void amdgpu_ras_query_boot_status(struct amdgpu_device *adev, u32 num_instances)
4258 {
4259 	u32 boot_error = 0;
4260 	u32 i;
4261 
4262 	for (i = 0; i < num_instances; i++) {
4263 		if (amdgpu_ras_wait_for_boot_complete(adev, i, &boot_error))
4264 			amdgpu_ras_boot_time_error_reporting(adev, i, boot_error);
4265 	}
4266 }
4267