xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_object.c (revision f77af637f29da49193283e883a9b18406fb45d3d)
1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32 #include <linux/list.h>
33 #include <linux/slab.h>
34 #include <drm/drmP.h>
35 #include <drm/amdgpu_drm.h>
36 #include <drm/drm_cache.h>
37 #include "amdgpu.h"
38 #include "amdgpu_trace.h"
39 #include "amdgpu_amdkfd.h"
40 
41 /**
42  * DOC: amdgpu_object
43  *
44  * This defines the interfaces to operate on an &amdgpu_bo buffer object which
45  * represents memory used by driver (VRAM, system memory, etc.). The driver
46  * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces
47  * to create/destroy/set buffer object which are then managed by the kernel TTM
48  * memory manager.
49  * The interfaces are also used internally by kernel clients, including gfx,
50  * uvd, etc. for kernel managed allocations used by the GPU.
51  *
52  */
53 
54 /**
55  * amdgpu_bo_subtract_pin_size - Remove BO from pin_size accounting
56  *
57  * @bo: &amdgpu_bo buffer object
58  *
59  * This function is called when a BO stops being pinned, and updates the
60  * &amdgpu_device pin_size values accordingly.
61  */
62 static void amdgpu_bo_subtract_pin_size(struct amdgpu_bo *bo)
63 {
64 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
65 
66 	if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
67 		atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size);
68 		atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo),
69 			     &adev->visible_pin_size);
70 	} else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
71 		atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size);
72 	}
73 }
74 
75 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo)
76 {
77 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
78 	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
79 
80 	if (bo->pin_count > 0)
81 		amdgpu_bo_subtract_pin_size(bo);
82 
83 	if (bo->kfd_bo)
84 		amdgpu_amdkfd_unreserve_system_memory_limit(bo);
85 
86 	amdgpu_bo_kunmap(bo);
87 
88 	if (bo->gem_base.import_attach)
89 		drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
90 	drm_gem_object_release(&bo->gem_base);
91 	amdgpu_bo_unref(&bo->parent);
92 	if (!list_empty(&bo->shadow_list)) {
93 		mutex_lock(&adev->shadow_list_lock);
94 		list_del_init(&bo->shadow_list);
95 		mutex_unlock(&adev->shadow_list_lock);
96 	}
97 	kfree(bo->metadata);
98 	kfree(bo);
99 }
100 
101 /**
102  * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo
103  * @bo: buffer object to be checked
104  *
105  * Uses destroy function associated with the object to determine if this is
106  * an &amdgpu_bo.
107  *
108  * Returns:
109  * true if the object belongs to &amdgpu_bo, false if not.
110  */
111 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
112 {
113 	if (bo->destroy == &amdgpu_bo_destroy)
114 		return true;
115 	return false;
116 }
117 
118 /**
119  * amdgpu_bo_placement_from_domain - set buffer's placement
120  * @abo: &amdgpu_bo buffer object whose placement is to be set
121  * @domain: requested domain
122  *
123  * Sets buffer's placement according to requested domain and the buffer's
124  * flags.
125  */
126 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
127 {
128 	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
129 	struct ttm_placement *placement = &abo->placement;
130 	struct ttm_place *places = abo->placements;
131 	u64 flags = abo->flags;
132 	u32 c = 0;
133 
134 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
135 		unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
136 
137 		places[c].fpfn = 0;
138 		places[c].lpfn = 0;
139 		places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
140 			TTM_PL_FLAG_VRAM;
141 
142 		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
143 			places[c].lpfn = visible_pfn;
144 		else
145 			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
146 
147 		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
148 			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
149 		c++;
150 	}
151 
152 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
153 		places[c].fpfn = 0;
154 		places[c].lpfn = 0;
155 		places[c].flags = TTM_PL_FLAG_TT;
156 		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
157 			places[c].flags |= TTM_PL_FLAG_WC |
158 				TTM_PL_FLAG_UNCACHED;
159 		else
160 			places[c].flags |= TTM_PL_FLAG_CACHED;
161 		c++;
162 	}
163 
164 	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
165 		places[c].fpfn = 0;
166 		places[c].lpfn = 0;
167 		places[c].flags = TTM_PL_FLAG_SYSTEM;
168 		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
169 			places[c].flags |= TTM_PL_FLAG_WC |
170 				TTM_PL_FLAG_UNCACHED;
171 		else
172 			places[c].flags |= TTM_PL_FLAG_CACHED;
173 		c++;
174 	}
175 
176 	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
177 		places[c].fpfn = 0;
178 		places[c].lpfn = 0;
179 		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
180 		c++;
181 	}
182 
183 	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
184 		places[c].fpfn = 0;
185 		places[c].lpfn = 0;
186 		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
187 		c++;
188 	}
189 
190 	if (domain & AMDGPU_GEM_DOMAIN_OA) {
191 		places[c].fpfn = 0;
192 		places[c].lpfn = 0;
193 		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
194 		c++;
195 	}
196 
197 	if (!c) {
198 		places[c].fpfn = 0;
199 		places[c].lpfn = 0;
200 		places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
201 		c++;
202 	}
203 
204 	BUG_ON(c >= AMDGPU_BO_MAX_PLACEMENTS);
205 
206 	placement->num_placement = c;
207 	placement->placement = places;
208 
209 	placement->num_busy_placement = c;
210 	placement->busy_placement = places;
211 }
212 
213 /**
214  * amdgpu_bo_create_reserved - create reserved BO for kernel use
215  *
216  * @adev: amdgpu device object
217  * @size: size for the new BO
218  * @align: alignment for the new BO
219  * @domain: where to place it
220  * @bo_ptr: used to initialize BOs in structures
221  * @gpu_addr: GPU addr of the pinned BO
222  * @cpu_addr: optional CPU address mapping
223  *
224  * Allocates and pins a BO for kernel internal use, and returns it still
225  * reserved.
226  *
227  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
228  *
229  * Returns:
230  * 0 on success, negative error code otherwise.
231  */
232 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
233 			      unsigned long size, int align,
234 			      u32 domain, struct amdgpu_bo **bo_ptr,
235 			      u64 *gpu_addr, void **cpu_addr)
236 {
237 	struct amdgpu_bo_param bp;
238 	bool free = false;
239 	int r;
240 
241 	if (!size) {
242 		amdgpu_bo_unref(bo_ptr);
243 		return 0;
244 	}
245 
246 	memset(&bp, 0, sizeof(bp));
247 	bp.size = size;
248 	bp.byte_align = align;
249 	bp.domain = domain;
250 	bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
251 		AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
252 	bp.type = ttm_bo_type_kernel;
253 	bp.resv = NULL;
254 
255 	if (!*bo_ptr) {
256 		r = amdgpu_bo_create(adev, &bp, bo_ptr);
257 		if (r) {
258 			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
259 				r);
260 			return r;
261 		}
262 		free = true;
263 	}
264 
265 	r = amdgpu_bo_reserve(*bo_ptr, false);
266 	if (r) {
267 		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
268 		goto error_free;
269 	}
270 
271 	r = amdgpu_bo_pin(*bo_ptr, domain);
272 	if (r) {
273 		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
274 		goto error_unreserve;
275 	}
276 
277 	r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo);
278 	if (r) {
279 		dev_err(adev->dev, "%p bind failed\n", *bo_ptr);
280 		goto error_unpin;
281 	}
282 
283 	if (gpu_addr)
284 		*gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr);
285 
286 	if (cpu_addr) {
287 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
288 		if (r) {
289 			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
290 			goto error_unpin;
291 		}
292 	}
293 
294 	return 0;
295 
296 error_unpin:
297 	amdgpu_bo_unpin(*bo_ptr);
298 error_unreserve:
299 	amdgpu_bo_unreserve(*bo_ptr);
300 
301 error_free:
302 	if (free)
303 		amdgpu_bo_unref(bo_ptr);
304 
305 	return r;
306 }
307 
308 /**
309  * amdgpu_bo_create_kernel - create BO for kernel use
310  *
311  * @adev: amdgpu device object
312  * @size: size for the new BO
313  * @align: alignment for the new BO
314  * @domain: where to place it
315  * @bo_ptr:  used to initialize BOs in structures
316  * @gpu_addr: GPU addr of the pinned BO
317  * @cpu_addr: optional CPU address mapping
318  *
319  * Allocates and pins a BO for kernel internal use.
320  *
321  * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
322  *
323  * Returns:
324  * 0 on success, negative error code otherwise.
325  */
326 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
327 			    unsigned long size, int align,
328 			    u32 domain, struct amdgpu_bo **bo_ptr,
329 			    u64 *gpu_addr, void **cpu_addr)
330 {
331 	int r;
332 
333 	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
334 				      gpu_addr, cpu_addr);
335 
336 	if (r)
337 		return r;
338 
339 	if (*bo_ptr)
340 		amdgpu_bo_unreserve(*bo_ptr);
341 
342 	return 0;
343 }
344 
345 /**
346  * amdgpu_bo_free_kernel - free BO for kernel use
347  *
348  * @bo: amdgpu BO to free
349  * @gpu_addr: pointer to where the BO's GPU memory space address was stored
350  * @cpu_addr: pointer to where the BO's CPU memory space address was stored
351  *
352  * unmaps and unpin a BO for kernel internal use.
353  */
354 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
355 			   void **cpu_addr)
356 {
357 	if (*bo == NULL)
358 		return;
359 
360 	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
361 		if (cpu_addr)
362 			amdgpu_bo_kunmap(*bo);
363 
364 		amdgpu_bo_unpin(*bo);
365 		amdgpu_bo_unreserve(*bo);
366 	}
367 	amdgpu_bo_unref(bo);
368 
369 	if (gpu_addr)
370 		*gpu_addr = 0;
371 
372 	if (cpu_addr)
373 		*cpu_addr = NULL;
374 }
375 
376 /* Validate bo size is bit bigger then the request domain */
377 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
378 					  unsigned long size, u32 domain)
379 {
380 	struct ttm_mem_type_manager *man = NULL;
381 
382 	/*
383 	 * If GTT is part of requested domains the check must succeed to
384 	 * allow fall back to GTT
385 	 */
386 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
387 		man = &adev->mman.bdev.man[TTM_PL_TT];
388 
389 		if (size < (man->size << PAGE_SHIFT))
390 			return true;
391 		else
392 			goto fail;
393 	}
394 
395 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
396 		man = &adev->mman.bdev.man[TTM_PL_VRAM];
397 
398 		if (size < (man->size << PAGE_SHIFT))
399 			return true;
400 		else
401 			goto fail;
402 	}
403 
404 
405 	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
406 	return true;
407 
408 fail:
409 	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
410 		  man->size << PAGE_SHIFT);
411 	return false;
412 }
413 
414 static int amdgpu_bo_do_create(struct amdgpu_device *adev,
415 			       struct amdgpu_bo_param *bp,
416 			       struct amdgpu_bo **bo_ptr)
417 {
418 	struct ttm_operation_ctx ctx = {
419 		.interruptible = (bp->type != ttm_bo_type_kernel),
420 		.no_wait_gpu = false,
421 		.resv = bp->resv,
422 		.flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
423 	};
424 	struct amdgpu_bo *bo;
425 	unsigned long page_align, size = bp->size;
426 	size_t acc_size;
427 	int r;
428 
429 	page_align = roundup(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT;
430 	if (bp->domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS |
431 			  AMDGPU_GEM_DOMAIN_OA))
432 		size <<= PAGE_SHIFT;
433 	else
434 		size = ALIGN(size, PAGE_SIZE);
435 
436 	if (!amdgpu_bo_validate_size(adev, size, bp->domain))
437 		return -ENOMEM;
438 
439 	*bo_ptr = NULL;
440 
441 	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
442 				       sizeof(struct amdgpu_bo));
443 
444 	bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
445 	if (bo == NULL)
446 		return -ENOMEM;
447 	drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
448 	INIT_LIST_HEAD(&bo->shadow_list);
449 	bo->vm_bo = NULL;
450 	bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain :
451 		bp->domain;
452 	bo->allowed_domains = bo->preferred_domains;
453 	if (bp->type != ttm_bo_type_kernel &&
454 	    bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
455 		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
456 
457 	bo->flags = bp->flags;
458 
459 #ifdef CONFIG_X86_32
460 	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
461 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
462 	 */
463 	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
464 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
465 	/* Don't try to enable write-combining when it can't work, or things
466 	 * may be slow
467 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
468 	 */
469 
470 #ifndef CONFIG_COMPILE_TEST
471 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
472 	 thanks to write-combining
473 #endif
474 
475 	if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
476 		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
477 			      "better performance thanks to write-combining\n");
478 	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
479 #else
480 	/* For architectures that don't support WC memory,
481 	 * mask out the WC flag from the BO
482 	 */
483 	if (!drm_arch_can_wc_memory())
484 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
485 #endif
486 
487 	bo->tbo.bdev = &adev->mman.bdev;
488 	amdgpu_bo_placement_from_domain(bo, bp->domain);
489 	if (bp->type == ttm_bo_type_kernel)
490 		bo->tbo.priority = 1;
491 
492 	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, bp->type,
493 				 &bo->placement, page_align, &ctx, acc_size,
494 				 NULL, bp->resv, &amdgpu_bo_destroy);
495 	if (unlikely(r != 0))
496 		return r;
497 
498 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
499 	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
500 	    bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
501 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
502 					     ctx.bytes_moved);
503 	else
504 		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
505 
506 	if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
507 	    bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
508 		struct dma_fence *fence;
509 
510 		r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
511 		if (unlikely(r))
512 			goto fail_unreserve;
513 
514 		amdgpu_bo_fence(bo, fence, false);
515 		dma_fence_put(bo->tbo.moving);
516 		bo->tbo.moving = dma_fence_get(fence);
517 		dma_fence_put(fence);
518 	}
519 	if (!bp->resv)
520 		amdgpu_bo_unreserve(bo);
521 	*bo_ptr = bo;
522 
523 	trace_amdgpu_bo_create(bo);
524 
525 	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
526 	if (bp->type == ttm_bo_type_device)
527 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
528 
529 	return 0;
530 
531 fail_unreserve:
532 	if (!bp->resv)
533 		ww_mutex_unlock(&bo->tbo.resv->lock);
534 	amdgpu_bo_unref(&bo);
535 	return r;
536 }
537 
538 static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
539 				   unsigned long size,
540 				   struct amdgpu_bo *bo)
541 {
542 	struct amdgpu_bo_param bp;
543 	int r;
544 
545 	if (bo->shadow)
546 		return 0;
547 
548 	memset(&bp, 0, sizeof(bp));
549 	bp.size = size;
550 	bp.domain = AMDGPU_GEM_DOMAIN_GTT;
551 	bp.flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC |
552 		AMDGPU_GEM_CREATE_SHADOW;
553 	bp.type = ttm_bo_type_kernel;
554 	bp.resv = bo->tbo.resv;
555 
556 	r = amdgpu_bo_do_create(adev, &bp, &bo->shadow);
557 	if (!r) {
558 		bo->shadow->parent = amdgpu_bo_ref(bo);
559 		mutex_lock(&adev->shadow_list_lock);
560 		list_add_tail(&bo->shadow->shadow_list, &adev->shadow_list);
561 		mutex_unlock(&adev->shadow_list_lock);
562 	}
563 
564 	return r;
565 }
566 
567 /**
568  * amdgpu_bo_create - create an &amdgpu_bo buffer object
569  * @adev: amdgpu device object
570  * @bp: parameters to be used for the buffer object
571  * @bo_ptr: pointer to the buffer object pointer
572  *
573  * Creates an &amdgpu_bo buffer object; and if requested, also creates a
574  * shadow object.
575  * Shadow object is used to backup the original buffer object, and is always
576  * in GTT.
577  *
578  * Returns:
579  * 0 for success or a negative error code on failure.
580  */
581 int amdgpu_bo_create(struct amdgpu_device *adev,
582 		     struct amdgpu_bo_param *bp,
583 		     struct amdgpu_bo **bo_ptr)
584 {
585 	u64 flags = bp->flags;
586 	int r;
587 
588 	bp->flags = bp->flags & ~AMDGPU_GEM_CREATE_SHADOW;
589 	r = amdgpu_bo_do_create(adev, bp, bo_ptr);
590 	if (r)
591 		return r;
592 
593 	if ((flags & AMDGPU_GEM_CREATE_SHADOW) && !(adev->flags & AMD_IS_APU)) {
594 		if (!bp->resv)
595 			WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
596 							NULL));
597 
598 		r = amdgpu_bo_create_shadow(adev, bp->size, *bo_ptr);
599 
600 		if (!bp->resv)
601 			reservation_object_unlock((*bo_ptr)->tbo.resv);
602 
603 		if (r)
604 			amdgpu_bo_unref(bo_ptr);
605 	}
606 
607 	return r;
608 }
609 
610 /**
611  * amdgpu_bo_backup_to_shadow - Backs up an &amdgpu_bo buffer object
612  * @adev: amdgpu device object
613  * @ring: amdgpu_ring for the engine handling the buffer operations
614  * @bo: &amdgpu_bo buffer to be backed up
615  * @resv: reservation object with embedded fence
616  * @fence: dma_fence associated with the operation
617  * @direct: whether to submit the job directly
618  *
619  * Copies an &amdgpu_bo buffer object to its shadow object.
620  * Not used for now.
621  *
622  * Returns:
623  * 0 for success or a negative error code on failure.
624  */
625 int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
626 			       struct amdgpu_ring *ring,
627 			       struct amdgpu_bo *bo,
628 			       struct reservation_object *resv,
629 			       struct dma_fence **fence,
630 			       bool direct)
631 
632 {
633 	struct amdgpu_bo *shadow = bo->shadow;
634 	uint64_t bo_addr, shadow_addr;
635 	int r;
636 
637 	if (!shadow)
638 		return -EINVAL;
639 
640 	bo_addr = amdgpu_bo_gpu_offset(bo);
641 	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
642 
643 	r = reservation_object_reserve_shared(bo->tbo.resv);
644 	if (r)
645 		goto err;
646 
647 	r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
648 			       amdgpu_bo_size(bo), resv, fence,
649 			       direct, false);
650 	if (!r)
651 		amdgpu_bo_fence(bo, *fence, true);
652 
653 err:
654 	return r;
655 }
656 
657 /**
658  * amdgpu_bo_validate - validate an &amdgpu_bo buffer object
659  * @bo: pointer to the buffer object
660  *
661  * Sets placement according to domain; and changes placement and caching
662  * policy of the buffer object according to the placement.
663  * This is used for validating shadow bos.  It calls ttm_bo_validate() to
664  * make sure the buffer is resident where it needs to be.
665  *
666  * Returns:
667  * 0 for success or a negative error code on failure.
668  */
669 int amdgpu_bo_validate(struct amdgpu_bo *bo)
670 {
671 	struct ttm_operation_ctx ctx = { false, false };
672 	uint32_t domain;
673 	int r;
674 
675 	if (bo->pin_count)
676 		return 0;
677 
678 	domain = bo->preferred_domains;
679 
680 retry:
681 	amdgpu_bo_placement_from_domain(bo, domain);
682 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
683 	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
684 		domain = bo->allowed_domains;
685 		goto retry;
686 	}
687 
688 	return r;
689 }
690 
691 /**
692  * amdgpu_bo_restore_shadow - restore an &amdgpu_bo shadow
693  *
694  * @shadow: &amdgpu_bo shadow to be restored
695  * @fence: dma_fence associated with the operation
696  *
697  * Copies a buffer object's shadow content back to the object.
698  * This is used for recovering a buffer from its shadow in case of a gpu
699  * reset where vram context may be lost.
700  *
701  * Returns:
702  * 0 for success or a negative error code on failure.
703  */
704 int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow, struct dma_fence **fence)
705 
706 {
707 	struct amdgpu_device *adev = amdgpu_ttm_adev(shadow->tbo.bdev);
708 	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
709 	uint64_t shadow_addr, parent_addr;
710 
711 	shadow_addr = amdgpu_bo_gpu_offset(shadow);
712 	parent_addr = amdgpu_bo_gpu_offset(shadow->parent);
713 
714 	return amdgpu_copy_buffer(ring, shadow_addr, parent_addr,
715 				  amdgpu_bo_size(shadow), NULL, fence,
716 				  true, false);
717 }
718 
719 /**
720  * amdgpu_bo_kmap - map an &amdgpu_bo buffer object
721  * @bo: &amdgpu_bo buffer object to be mapped
722  * @ptr: kernel virtual address to be returned
723  *
724  * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls
725  * amdgpu_bo_kptr() to get the kernel virtual address.
726  *
727  * Returns:
728  * 0 for success or a negative error code on failure.
729  */
730 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
731 {
732 	void *kptr;
733 	long r;
734 
735 	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
736 		return -EPERM;
737 
738 	kptr = amdgpu_bo_kptr(bo);
739 	if (kptr) {
740 		if (ptr)
741 			*ptr = kptr;
742 		return 0;
743 	}
744 
745 	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
746 						MAX_SCHEDULE_TIMEOUT);
747 	if (r < 0)
748 		return r;
749 
750 	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
751 	if (r)
752 		return r;
753 
754 	if (ptr)
755 		*ptr = amdgpu_bo_kptr(bo);
756 
757 	return 0;
758 }
759 
760 /**
761  * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object
762  * @bo: &amdgpu_bo buffer object
763  *
764  * Calls ttm_kmap_obj_virtual() to get the kernel virtual address
765  *
766  * Returns:
767  * the virtual address of a buffer object area.
768  */
769 void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
770 {
771 	bool is_iomem;
772 
773 	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
774 }
775 
776 /**
777  * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object
778  * @bo: &amdgpu_bo buffer object to be unmapped
779  *
780  * Unmaps a kernel map set up by amdgpu_bo_kmap().
781  */
782 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
783 {
784 	if (bo->kmap.bo)
785 		ttm_bo_kunmap(&bo->kmap);
786 }
787 
788 /**
789  * amdgpu_bo_ref - reference an &amdgpu_bo buffer object
790  * @bo: &amdgpu_bo buffer object
791  *
792  * References the contained &ttm_buffer_object.
793  *
794  * Returns:
795  * a refcounted pointer to the &amdgpu_bo buffer object.
796  */
797 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
798 {
799 	if (bo == NULL)
800 		return NULL;
801 
802 	ttm_bo_get(&bo->tbo);
803 	return bo;
804 }
805 
806 /**
807  * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object
808  * @bo: &amdgpu_bo buffer object
809  *
810  * Unreferences the contained &ttm_buffer_object and clear the pointer
811  */
812 void amdgpu_bo_unref(struct amdgpu_bo **bo)
813 {
814 	struct ttm_buffer_object *tbo;
815 
816 	if ((*bo) == NULL)
817 		return;
818 
819 	tbo = &((*bo)->tbo);
820 	ttm_bo_put(tbo);
821 	*bo = NULL;
822 }
823 
824 /**
825  * amdgpu_bo_pin_restricted - pin an &amdgpu_bo buffer object
826  * @bo: &amdgpu_bo buffer object to be pinned
827  * @domain: domain to be pinned to
828  * @min_offset: the start of requested address range
829  * @max_offset: the end of requested address range
830  *
831  * Pins the buffer object according to requested domain and address range. If
832  * the memory is unbound gart memory, binds the pages into gart table. Adjusts
833  * pin_count and pin_size accordingly.
834  *
835  * Pinning means to lock pages in memory along with keeping them at a fixed
836  * offset. It is required when a buffer can not be moved, for example, when
837  * a display buffer is being scanned out.
838  *
839  * Compared with amdgpu_bo_pin(), this function gives more flexibility on
840  * where to pin a buffer if there are specific restrictions on where a buffer
841  * must be located.
842  *
843  * Returns:
844  * 0 for success or a negative error code on failure.
845  */
846 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
847 			     u64 min_offset, u64 max_offset)
848 {
849 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
850 	struct ttm_operation_ctx ctx = { false, false };
851 	int r, i;
852 
853 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
854 		return -EPERM;
855 
856 	if (WARN_ON_ONCE(min_offset > max_offset))
857 		return -EINVAL;
858 
859 	/* A shared bo cannot be migrated to VRAM */
860 	if (bo->prime_shared_count) {
861 		if (domain & AMDGPU_GEM_DOMAIN_GTT)
862 			domain = AMDGPU_GEM_DOMAIN_GTT;
863 		else
864 			return -EINVAL;
865 	}
866 
867 	/* This assumes only APU display buffers are pinned with (VRAM|GTT).
868 	 * See function amdgpu_display_supported_domains()
869 	 */
870 	domain = amdgpu_bo_get_preferred_pin_domain(adev, domain);
871 
872 	if (bo->pin_count) {
873 		uint32_t mem_type = bo->tbo.mem.mem_type;
874 
875 		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
876 			return -EINVAL;
877 
878 		bo->pin_count++;
879 
880 		if (max_offset != 0) {
881 			u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
882 			WARN_ON_ONCE(max_offset <
883 				     (amdgpu_bo_gpu_offset(bo) - domain_start));
884 		}
885 
886 		return 0;
887 	}
888 
889 	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
890 	/* force to pin into visible video ram */
891 	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
892 		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
893 	amdgpu_bo_placement_from_domain(bo, domain);
894 	for (i = 0; i < bo->placement.num_placement; i++) {
895 		unsigned fpfn, lpfn;
896 
897 		fpfn = min_offset >> PAGE_SHIFT;
898 		lpfn = max_offset >> PAGE_SHIFT;
899 
900 		if (fpfn > bo->placements[i].fpfn)
901 			bo->placements[i].fpfn = fpfn;
902 		if (!bo->placements[i].lpfn ||
903 		    (lpfn && lpfn < bo->placements[i].lpfn))
904 			bo->placements[i].lpfn = lpfn;
905 		bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
906 	}
907 
908 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
909 	if (unlikely(r)) {
910 		dev_err(adev->dev, "%p pin failed\n", bo);
911 		goto error;
912 	}
913 
914 	bo->pin_count = 1;
915 
916 	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
917 	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
918 		atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size);
919 		atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo),
920 			     &adev->visible_pin_size);
921 	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
922 		atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size);
923 	}
924 
925 error:
926 	return r;
927 }
928 
929 /**
930  * amdgpu_bo_pin - pin an &amdgpu_bo buffer object
931  * @bo: &amdgpu_bo buffer object to be pinned
932  * @domain: domain to be pinned to
933  *
934  * A simple wrapper to amdgpu_bo_pin_restricted().
935  * Provides a simpler API for buffers that do not have any strict restrictions
936  * on where a buffer must be located.
937  *
938  * Returns:
939  * 0 for success or a negative error code on failure.
940  */
941 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain)
942 {
943 	return amdgpu_bo_pin_restricted(bo, domain, 0, 0);
944 }
945 
946 /**
947  * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object
948  * @bo: &amdgpu_bo buffer object to be unpinned
949  *
950  * Decreases the pin_count, and clears the flags if pin_count reaches 0.
951  * Changes placement and pin size accordingly.
952  *
953  * Returns:
954  * 0 for success or a negative error code on failure.
955  */
956 int amdgpu_bo_unpin(struct amdgpu_bo *bo)
957 {
958 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
959 	struct ttm_operation_ctx ctx = { false, false };
960 	int r, i;
961 
962 	if (!bo->pin_count) {
963 		dev_warn(adev->dev, "%p unpin not necessary\n", bo);
964 		return 0;
965 	}
966 	bo->pin_count--;
967 	if (bo->pin_count)
968 		return 0;
969 
970 	amdgpu_bo_subtract_pin_size(bo);
971 
972 	for (i = 0; i < bo->placement.num_placement; i++) {
973 		bo->placements[i].lpfn = 0;
974 		bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
975 	}
976 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
977 	if (unlikely(r))
978 		dev_err(adev->dev, "%p validate failed for unpin\n", bo);
979 
980 	return r;
981 }
982 
983 /**
984  * amdgpu_bo_evict_vram - evict VRAM buffers
985  * @adev: amdgpu device object
986  *
987  * Evicts all VRAM buffers on the lru list of the memory type.
988  * Mainly used for evicting vram at suspend time.
989  *
990  * Returns:
991  * 0 for success or a negative error code on failure.
992  */
993 int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
994 {
995 	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
996 #ifndef CONFIG_HIBERNATION
997 	if (adev->flags & AMD_IS_APU) {
998 		/* Useless to evict on IGP chips */
999 		return 0;
1000 	}
1001 #endif
1002 	return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
1003 }
1004 
1005 static const char *amdgpu_vram_names[] = {
1006 	"UNKNOWN",
1007 	"GDDR1",
1008 	"DDR2",
1009 	"GDDR3",
1010 	"GDDR4",
1011 	"GDDR5",
1012 	"HBM",
1013 	"DDR3",
1014 	"DDR4",
1015 };
1016 
1017 /**
1018  * amdgpu_bo_init - initialize memory manager
1019  * @adev: amdgpu device object
1020  *
1021  * Calls amdgpu_ttm_init() to initialize amdgpu memory manager.
1022  *
1023  * Returns:
1024  * 0 for success or a negative error code on failure.
1025  */
1026 int amdgpu_bo_init(struct amdgpu_device *adev)
1027 {
1028 	/* reserve PAT memory space to WC for VRAM */
1029 	arch_io_reserve_memtype_wc(adev->gmc.aper_base,
1030 				   adev->gmc.aper_size);
1031 
1032 	/* Add an MTRR for the VRAM */
1033 	adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
1034 					      adev->gmc.aper_size);
1035 	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
1036 		 adev->gmc.mc_vram_size >> 20,
1037 		 (unsigned long long)adev->gmc.aper_size >> 20);
1038 	DRM_INFO("RAM width %dbits %s\n",
1039 		 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
1040 	return amdgpu_ttm_init(adev);
1041 }
1042 
1043 /**
1044  * amdgpu_bo_late_init - late init
1045  * @adev: amdgpu device object
1046  *
1047  * Calls amdgpu_ttm_late_init() to free resources used earlier during
1048  * initialization.
1049  *
1050  * Returns:
1051  * 0 for success or a negative error code on failure.
1052  */
1053 int amdgpu_bo_late_init(struct amdgpu_device *adev)
1054 {
1055 	amdgpu_ttm_late_init(adev);
1056 
1057 	return 0;
1058 }
1059 
1060 /**
1061  * amdgpu_bo_fini - tear down memory manager
1062  * @adev: amdgpu device object
1063  *
1064  * Reverses amdgpu_bo_init() to tear down memory manager.
1065  */
1066 void amdgpu_bo_fini(struct amdgpu_device *adev)
1067 {
1068 	amdgpu_ttm_fini(adev);
1069 	arch_phys_wc_del(adev->gmc.vram_mtrr);
1070 	arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
1071 }
1072 
1073 /**
1074  * amdgpu_bo_fbdev_mmap - mmap fbdev memory
1075  * @bo: &amdgpu_bo buffer object
1076  * @vma: vma as input from the fbdev mmap method
1077  *
1078  * Calls ttm_fbdev_mmap() to mmap fbdev memory if it is backed by a bo.
1079  *
1080  * Returns:
1081  * 0 for success or a negative error code on failure.
1082  */
1083 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
1084 			     struct vm_area_struct *vma)
1085 {
1086 	return ttm_fbdev_mmap(vma, &bo->tbo);
1087 }
1088 
1089 /**
1090  * amdgpu_bo_set_tiling_flags - set tiling flags
1091  * @bo: &amdgpu_bo buffer object
1092  * @tiling_flags: new flags
1093  *
1094  * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or
1095  * kernel driver to set the tiling flags on a buffer.
1096  *
1097  * Returns:
1098  * 0 for success or a negative error code on failure.
1099  */
1100 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
1101 {
1102 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1103 
1104 	if (adev->family <= AMDGPU_FAMILY_CZ &&
1105 	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
1106 		return -EINVAL;
1107 
1108 	bo->tiling_flags = tiling_flags;
1109 	return 0;
1110 }
1111 
1112 /**
1113  * amdgpu_bo_get_tiling_flags - get tiling flags
1114  * @bo: &amdgpu_bo buffer object
1115  * @tiling_flags: returned flags
1116  *
1117  * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to
1118  * set the tiling flags on a buffer.
1119  */
1120 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
1121 {
1122 	lockdep_assert_held(&bo->tbo.resv->lock.base);
1123 
1124 	if (tiling_flags)
1125 		*tiling_flags = bo->tiling_flags;
1126 }
1127 
1128 /**
1129  * amdgpu_bo_set_metadata - set metadata
1130  * @bo: &amdgpu_bo buffer object
1131  * @metadata: new metadata
1132  * @metadata_size: size of the new metadata
1133  * @flags: flags of the new metadata
1134  *
1135  * Sets buffer object's metadata, its size and flags.
1136  * Used via GEM ioctl.
1137  *
1138  * Returns:
1139  * 0 for success or a negative error code on failure.
1140  */
1141 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
1142 			    uint32_t metadata_size, uint64_t flags)
1143 {
1144 	void *buffer;
1145 
1146 	if (!metadata_size) {
1147 		if (bo->metadata_size) {
1148 			kfree(bo->metadata);
1149 			bo->metadata = NULL;
1150 			bo->metadata_size = 0;
1151 		}
1152 		return 0;
1153 	}
1154 
1155 	if (metadata == NULL)
1156 		return -EINVAL;
1157 
1158 	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
1159 	if (buffer == NULL)
1160 		return -ENOMEM;
1161 
1162 	kfree(bo->metadata);
1163 	bo->metadata_flags = flags;
1164 	bo->metadata = buffer;
1165 	bo->metadata_size = metadata_size;
1166 
1167 	return 0;
1168 }
1169 
1170 /**
1171  * amdgpu_bo_get_metadata - get metadata
1172  * @bo: &amdgpu_bo buffer object
1173  * @buffer: returned metadata
1174  * @buffer_size: size of the buffer
1175  * @metadata_size: size of the returned metadata
1176  * @flags: flags of the returned metadata
1177  *
1178  * Gets buffer object's metadata, its size and flags. buffer_size shall not be
1179  * less than metadata_size.
1180  * Used via GEM ioctl.
1181  *
1182  * Returns:
1183  * 0 for success or a negative error code on failure.
1184  */
1185 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
1186 			   size_t buffer_size, uint32_t *metadata_size,
1187 			   uint64_t *flags)
1188 {
1189 	if (!buffer && !metadata_size)
1190 		return -EINVAL;
1191 
1192 	if (buffer) {
1193 		if (buffer_size < bo->metadata_size)
1194 			return -EINVAL;
1195 
1196 		if (bo->metadata_size)
1197 			memcpy(buffer, bo->metadata, bo->metadata_size);
1198 	}
1199 
1200 	if (metadata_size)
1201 		*metadata_size = bo->metadata_size;
1202 	if (flags)
1203 		*flags = bo->metadata_flags;
1204 
1205 	return 0;
1206 }
1207 
1208 /**
1209  * amdgpu_bo_move_notify - notification about a memory move
1210  * @bo: pointer to a buffer object
1211  * @evict: if this move is evicting the buffer from the graphics address space
1212  * @new_mem: new information of the bufer object
1213  *
1214  * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs
1215  * bookkeeping.
1216  * TTM driver callback which is called when ttm moves a buffer.
1217  */
1218 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
1219 			   bool evict,
1220 			   struct ttm_mem_reg *new_mem)
1221 {
1222 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1223 	struct amdgpu_bo *abo;
1224 	struct ttm_mem_reg *old_mem = &bo->mem;
1225 
1226 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1227 		return;
1228 
1229 	abo = ttm_to_amdgpu_bo(bo);
1230 	amdgpu_vm_bo_invalidate(adev, abo, evict);
1231 
1232 	amdgpu_bo_kunmap(abo);
1233 
1234 	/* remember the eviction */
1235 	if (evict)
1236 		atomic64_inc(&adev->num_evictions);
1237 
1238 	/* update statistics */
1239 	if (!new_mem)
1240 		return;
1241 
1242 	/* move_notify is called before move happens */
1243 	trace_amdgpu_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
1244 }
1245 
1246 /**
1247  * amdgpu_bo_fault_reserve_notify - notification about a memory fault
1248  * @bo: pointer to a buffer object
1249  *
1250  * Notifies the driver we are taking a fault on this BO and have reserved it,
1251  * also performs bookkeeping.
1252  * TTM driver callback for dealing with vm faults.
1253  *
1254  * Returns:
1255  * 0 for success or a negative error code on failure.
1256  */
1257 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
1258 {
1259 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
1260 	struct ttm_operation_ctx ctx = { false, false };
1261 	struct amdgpu_bo *abo;
1262 	unsigned long offset, size;
1263 	int r;
1264 
1265 	if (!amdgpu_bo_is_amdgpu_bo(bo))
1266 		return 0;
1267 
1268 	abo = ttm_to_amdgpu_bo(bo);
1269 
1270 	/* Remember that this BO was accessed by the CPU */
1271 	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
1272 
1273 	if (bo->mem.mem_type != TTM_PL_VRAM)
1274 		return 0;
1275 
1276 	size = bo->mem.num_pages << PAGE_SHIFT;
1277 	offset = bo->mem.start << PAGE_SHIFT;
1278 	if ((offset + size) <= adev->gmc.visible_vram_size)
1279 		return 0;
1280 
1281 	/* Can't move a pinned BO to visible VRAM */
1282 	if (abo->pin_count > 0)
1283 		return -EINVAL;
1284 
1285 	/* hurrah the memory is not visible ! */
1286 	atomic64_inc(&adev->num_vram_cpu_page_faults);
1287 	amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
1288 					AMDGPU_GEM_DOMAIN_GTT);
1289 
1290 	/* Avoid costly evictions; only set GTT as a busy placement */
1291 	abo->placement.num_busy_placement = 1;
1292 	abo->placement.busy_placement = &abo->placements[1];
1293 
1294 	r = ttm_bo_validate(bo, &abo->placement, &ctx);
1295 	if (unlikely(r != 0))
1296 		return r;
1297 
1298 	offset = bo->mem.start << PAGE_SHIFT;
1299 	/* this should never happen */
1300 	if (bo->mem.mem_type == TTM_PL_VRAM &&
1301 	    (offset + size) > adev->gmc.visible_vram_size)
1302 		return -EINVAL;
1303 
1304 	return 0;
1305 }
1306 
1307 /**
1308  * amdgpu_bo_fence - add fence to buffer object
1309  *
1310  * @bo: buffer object in question
1311  * @fence: fence to add
1312  * @shared: true if fence should be added shared
1313  *
1314  */
1315 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
1316 		     bool shared)
1317 {
1318 	struct reservation_object *resv = bo->tbo.resv;
1319 
1320 	if (shared)
1321 		reservation_object_add_shared_fence(resv, fence);
1322 	else
1323 		reservation_object_add_excl_fence(resv, fence);
1324 }
1325 
1326 /**
1327  * amdgpu_bo_gpu_offset - return GPU offset of bo
1328  * @bo:	amdgpu object for which we query the offset
1329  *
1330  * Note: object should either be pinned or reserved when calling this
1331  * function, it might be useful to add check for this for debugging.
1332  *
1333  * Returns:
1334  * current GPU offset of the object.
1335  */
1336 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1337 {
1338 	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1339 	WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1340 		     !bo->pin_count && bo->tbo.type != ttm_bo_type_kernel);
1341 	WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1342 	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1343 		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1344 
1345 	return amdgpu_gmc_sign_extend(bo->tbo.offset);
1346 }
1347 
1348 /**
1349  * amdgpu_bo_get_preferred_pin_domain - get preferred domain for scanout
1350  * @adev: amdgpu device object
1351  * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>`
1352  *
1353  * Returns:
1354  * Which of the allowed domains is preferred for pinning the BO for scanout.
1355  */
1356 uint32_t amdgpu_bo_get_preferred_pin_domain(struct amdgpu_device *adev,
1357 					    uint32_t domain)
1358 {
1359 	if (domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) {
1360 		domain = AMDGPU_GEM_DOMAIN_VRAM;
1361 		if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD)
1362 			domain = AMDGPU_GEM_DOMAIN_GTT;
1363 	}
1364 	return domain;
1365 }
1366