1 /* 2 * Copyright 2009 Jerome Glisse. 3 * All Rights Reserved. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the 7 * "Software"), to deal in the Software without restriction, including 8 * without limitation the rights to use, copy, modify, merge, publish, 9 * distribute, sub license, and/or sell copies of the Software, and to 10 * permit persons to whom the Software is furnished to do so, subject to 11 * the following conditions: 12 * 13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 19 * USE OR OTHER DEALINGS IN THE SOFTWARE. 20 * 21 * The above copyright notice and this permission notice (including the 22 * next paragraph) shall be included in all copies or substantial portions 23 * of the Software. 24 * 25 */ 26 /* 27 * Authors: 28 * Jerome Glisse <glisse@freedesktop.org> 29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> 30 * Dave Airlie 31 */ 32 #include <linux/list.h> 33 #include <linux/slab.h> 34 #include <linux/dma-buf.h> 35 36 #include <drm/drm_drv.h> 37 #include <drm/amdgpu_drm.h> 38 #include <drm/drm_cache.h> 39 #include "amdgpu.h" 40 #include "amdgpu_trace.h" 41 #include "amdgpu_amdkfd.h" 42 #include "amdgpu_vram_mgr.h" 43 44 /** 45 * DOC: amdgpu_object 46 * 47 * This defines the interfaces to operate on an &amdgpu_bo buffer object which 48 * represents memory used by driver (VRAM, system memory, etc.). The driver 49 * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces 50 * to create/destroy/set buffer object which are then managed by the kernel TTM 51 * memory manager. 52 * The interfaces are also used internally by kernel clients, including gfx, 53 * uvd, etc. for kernel managed allocations used by the GPU. 54 * 55 */ 56 57 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo) 58 { 59 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); 60 61 amdgpu_bo_kunmap(bo); 62 63 if (bo->tbo.base.import_attach) 64 drm_prime_gem_destroy(&bo->tbo.base, bo->tbo.sg); 65 drm_gem_object_release(&bo->tbo.base); 66 amdgpu_bo_unref(&bo->parent); 67 kvfree(bo); 68 } 69 70 static void amdgpu_bo_user_destroy(struct ttm_buffer_object *tbo) 71 { 72 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); 73 struct amdgpu_bo_user *ubo; 74 75 ubo = to_amdgpu_bo_user(bo); 76 kfree(ubo->metadata); 77 amdgpu_bo_destroy(tbo); 78 } 79 80 /** 81 * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo 82 * @bo: buffer object to be checked 83 * 84 * Uses destroy function associated with the object to determine if this is 85 * an &amdgpu_bo. 86 * 87 * Returns: 88 * true if the object belongs to &amdgpu_bo, false if not. 89 */ 90 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo) 91 { 92 if (bo->destroy == &amdgpu_bo_destroy || 93 bo->destroy == &amdgpu_bo_user_destroy) 94 return true; 95 96 return false; 97 } 98 99 /** 100 * amdgpu_bo_placement_from_domain - set buffer's placement 101 * @abo: &amdgpu_bo buffer object whose placement is to be set 102 * @domain: requested domain 103 * 104 * Sets buffer's placement according to requested domain and the buffer's 105 * flags. 106 */ 107 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain) 108 { 109 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 110 struct ttm_placement *placement = &abo->placement; 111 struct ttm_place *places = abo->placements; 112 u64 flags = abo->flags; 113 u32 c = 0; 114 115 if (domain & AMDGPU_GEM_DOMAIN_VRAM) { 116 unsigned int visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT; 117 int8_t mem_id = KFD_XCP_MEM_ID(adev, abo->xcp_id); 118 119 if (adev->gmc.mem_partitions && mem_id >= 0) { 120 places[c].fpfn = adev->gmc.mem_partitions[mem_id].range.fpfn; 121 /* 122 * memory partition range lpfn is inclusive start + size - 1 123 * TTM place lpfn is exclusive start + size 124 */ 125 places[c].lpfn = adev->gmc.mem_partitions[mem_id].range.lpfn + 1; 126 } else { 127 places[c].fpfn = 0; 128 places[c].lpfn = 0; 129 } 130 places[c].mem_type = TTM_PL_VRAM; 131 places[c].flags = 0; 132 133 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 134 places[c].lpfn = min_not_zero(places[c].lpfn, visible_pfn); 135 else 136 places[c].flags |= TTM_PL_FLAG_TOPDOWN; 137 138 if (abo->tbo.type == ttm_bo_type_kernel && 139 flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) 140 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS; 141 142 c++; 143 } 144 145 if (domain & AMDGPU_GEM_DOMAIN_DOORBELL) { 146 places[c].fpfn = 0; 147 places[c].lpfn = 0; 148 places[c].mem_type = AMDGPU_PL_DOORBELL; 149 places[c].flags = 0; 150 c++; 151 } 152 153 if (domain & AMDGPU_GEM_DOMAIN_GTT) { 154 places[c].fpfn = 0; 155 places[c].lpfn = 0; 156 places[c].mem_type = 157 abo->flags & AMDGPU_GEM_CREATE_PREEMPTIBLE ? 158 AMDGPU_PL_PREEMPT : TTM_PL_TT; 159 places[c].flags = 0; 160 /* 161 * When GTT is just an alternative to VRAM make sure that we 162 * only use it as fallback and still try to fill up VRAM first. 163 */ 164 if (domain & abo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) 165 places[c].flags |= TTM_PL_FLAG_FALLBACK; 166 c++; 167 } 168 169 if (domain & AMDGPU_GEM_DOMAIN_CPU) { 170 places[c].fpfn = 0; 171 places[c].lpfn = 0; 172 places[c].mem_type = TTM_PL_SYSTEM; 173 places[c].flags = 0; 174 c++; 175 } 176 177 if (domain & AMDGPU_GEM_DOMAIN_GDS) { 178 places[c].fpfn = 0; 179 places[c].lpfn = 0; 180 places[c].mem_type = AMDGPU_PL_GDS; 181 places[c].flags = 0; 182 c++; 183 } 184 185 if (domain & AMDGPU_GEM_DOMAIN_GWS) { 186 places[c].fpfn = 0; 187 places[c].lpfn = 0; 188 places[c].mem_type = AMDGPU_PL_GWS; 189 places[c].flags = 0; 190 c++; 191 } 192 193 if (domain & AMDGPU_GEM_DOMAIN_OA) { 194 places[c].fpfn = 0; 195 places[c].lpfn = 0; 196 places[c].mem_type = AMDGPU_PL_OA; 197 places[c].flags = 0; 198 c++; 199 } 200 201 if (!c) { 202 places[c].fpfn = 0; 203 places[c].lpfn = 0; 204 places[c].mem_type = TTM_PL_SYSTEM; 205 places[c].flags = 0; 206 c++; 207 } 208 209 BUG_ON(c > AMDGPU_BO_MAX_PLACEMENTS); 210 211 placement->num_placement = c; 212 placement->placement = places; 213 } 214 215 /** 216 * amdgpu_bo_create_reserved - create reserved BO for kernel use 217 * 218 * @adev: amdgpu device object 219 * @size: size for the new BO 220 * @align: alignment for the new BO 221 * @domain: where to place it 222 * @bo_ptr: used to initialize BOs in structures 223 * @gpu_addr: GPU addr of the pinned BO 224 * @cpu_addr: optional CPU address mapping 225 * 226 * Allocates and pins a BO for kernel internal use, and returns it still 227 * reserved. 228 * 229 * Note: For bo_ptr new BO is only created if bo_ptr points to NULL. 230 * 231 * Returns: 232 * 0 on success, negative error code otherwise. 233 */ 234 int amdgpu_bo_create_reserved(struct amdgpu_device *adev, 235 unsigned long size, int align, 236 u32 domain, struct amdgpu_bo **bo_ptr, 237 u64 *gpu_addr, void **cpu_addr) 238 { 239 struct amdgpu_bo_param bp; 240 bool free = false; 241 int r; 242 243 if (!size) { 244 amdgpu_bo_unref(bo_ptr); 245 return 0; 246 } 247 248 memset(&bp, 0, sizeof(bp)); 249 bp.size = size; 250 bp.byte_align = align; 251 bp.domain = domain; 252 bp.flags = cpu_addr ? AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED 253 : AMDGPU_GEM_CREATE_NO_CPU_ACCESS; 254 bp.flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 255 bp.type = ttm_bo_type_kernel; 256 bp.resv = NULL; 257 bp.bo_ptr_size = sizeof(struct amdgpu_bo); 258 259 if (!*bo_ptr) { 260 r = amdgpu_bo_create(adev, &bp, bo_ptr); 261 if (r) { 262 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", 263 r); 264 return r; 265 } 266 free = true; 267 } 268 269 r = amdgpu_bo_reserve(*bo_ptr, false); 270 if (r) { 271 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r); 272 goto error_free; 273 } 274 275 r = amdgpu_bo_pin(*bo_ptr, domain); 276 if (r) { 277 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r); 278 goto error_unreserve; 279 } 280 281 r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo); 282 if (r) { 283 dev_err(adev->dev, "%p bind failed\n", *bo_ptr); 284 goto error_unpin; 285 } 286 287 if (gpu_addr) 288 *gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr); 289 290 if (cpu_addr) { 291 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); 292 if (r) { 293 dev_err(adev->dev, "(%d) kernel bo map failed\n", r); 294 goto error_unpin; 295 } 296 } 297 298 return 0; 299 300 error_unpin: 301 amdgpu_bo_unpin(*bo_ptr); 302 error_unreserve: 303 amdgpu_bo_unreserve(*bo_ptr); 304 305 error_free: 306 if (free) 307 amdgpu_bo_unref(bo_ptr); 308 309 return r; 310 } 311 312 /** 313 * amdgpu_bo_create_kernel - create BO for kernel use 314 * 315 * @adev: amdgpu device object 316 * @size: size for the new BO 317 * @align: alignment for the new BO 318 * @domain: where to place it 319 * @bo_ptr: used to initialize BOs in structures 320 * @gpu_addr: GPU addr of the pinned BO 321 * @cpu_addr: optional CPU address mapping 322 * 323 * Allocates and pins a BO for kernel internal use. 324 * 325 * Note: For bo_ptr new BO is only created if bo_ptr points to NULL. 326 * 327 * Returns: 328 * 0 on success, negative error code otherwise. 329 */ 330 int amdgpu_bo_create_kernel(struct amdgpu_device *adev, 331 unsigned long size, int align, 332 u32 domain, struct amdgpu_bo **bo_ptr, 333 u64 *gpu_addr, void **cpu_addr) 334 { 335 int r; 336 337 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr, 338 gpu_addr, cpu_addr); 339 340 if (r) 341 return r; 342 343 if (*bo_ptr) 344 amdgpu_bo_unreserve(*bo_ptr); 345 346 return 0; 347 } 348 349 /** 350 * amdgpu_bo_create_kernel_at - create BO for kernel use at specific location 351 * 352 * @adev: amdgpu device object 353 * @offset: offset of the BO 354 * @size: size of the BO 355 * @bo_ptr: used to initialize BOs in structures 356 * @cpu_addr: optional CPU address mapping 357 * 358 * Creates a kernel BO at a specific offset in VRAM. 359 * 360 * Returns: 361 * 0 on success, negative error code otherwise. 362 */ 363 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev, 364 uint64_t offset, uint64_t size, 365 struct amdgpu_bo **bo_ptr, void **cpu_addr) 366 { 367 struct ttm_operation_ctx ctx = { false, false }; 368 unsigned int i; 369 int r; 370 371 offset &= PAGE_MASK; 372 size = ALIGN(size, PAGE_SIZE); 373 374 r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE, 375 AMDGPU_GEM_DOMAIN_VRAM, bo_ptr, NULL, 376 cpu_addr); 377 if (r) 378 return r; 379 380 if ((*bo_ptr) == NULL) 381 return 0; 382 383 /* 384 * Remove the original mem node and create a new one at the request 385 * position. 386 */ 387 if (cpu_addr) 388 amdgpu_bo_kunmap(*bo_ptr); 389 390 ttm_resource_free(&(*bo_ptr)->tbo, &(*bo_ptr)->tbo.resource); 391 392 for (i = 0; i < (*bo_ptr)->placement.num_placement; ++i) { 393 (*bo_ptr)->placements[i].fpfn = offset >> PAGE_SHIFT; 394 (*bo_ptr)->placements[i].lpfn = (offset + size) >> PAGE_SHIFT; 395 } 396 r = ttm_bo_mem_space(&(*bo_ptr)->tbo, &(*bo_ptr)->placement, 397 &(*bo_ptr)->tbo.resource, &ctx); 398 if (r) 399 goto error; 400 401 if (cpu_addr) { 402 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); 403 if (r) 404 goto error; 405 } 406 407 amdgpu_bo_unreserve(*bo_ptr); 408 return 0; 409 410 error: 411 amdgpu_bo_unreserve(*bo_ptr); 412 amdgpu_bo_unref(bo_ptr); 413 return r; 414 } 415 416 /** 417 * amdgpu_bo_free_kernel - free BO for kernel use 418 * 419 * @bo: amdgpu BO to free 420 * @gpu_addr: pointer to where the BO's GPU memory space address was stored 421 * @cpu_addr: pointer to where the BO's CPU memory space address was stored 422 * 423 * unmaps and unpin a BO for kernel internal use. 424 */ 425 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr, 426 void **cpu_addr) 427 { 428 if (*bo == NULL) 429 return; 430 431 WARN_ON(amdgpu_ttm_adev((*bo)->tbo.bdev)->in_suspend); 432 433 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) { 434 if (cpu_addr) 435 amdgpu_bo_kunmap(*bo); 436 437 amdgpu_bo_unpin(*bo); 438 amdgpu_bo_unreserve(*bo); 439 } 440 amdgpu_bo_unref(bo); 441 442 if (gpu_addr) 443 *gpu_addr = 0; 444 445 if (cpu_addr) 446 *cpu_addr = NULL; 447 } 448 449 /* Validate bo size is bit bigger than the request domain */ 450 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev, 451 unsigned long size, u32 domain) 452 { 453 struct ttm_resource_manager *man = NULL; 454 455 /* 456 * If GTT is part of requested domains the check must succeed to 457 * allow fall back to GTT. 458 */ 459 if (domain & AMDGPU_GEM_DOMAIN_GTT) 460 man = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT); 461 else if (domain & AMDGPU_GEM_DOMAIN_VRAM) 462 man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM); 463 else 464 return true; 465 466 if (!man) { 467 if (domain & AMDGPU_GEM_DOMAIN_GTT) 468 WARN_ON_ONCE("GTT domain requested but GTT mem manager uninitialized"); 469 return false; 470 } 471 472 /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU, _DOMAIN_DOORBELL */ 473 if (size < man->size) 474 return true; 475 476 DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size, man->size); 477 return false; 478 } 479 480 bool amdgpu_bo_support_uswc(u64 bo_flags) 481 { 482 483 #ifdef CONFIG_X86_32 484 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit 485 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 486 */ 487 return false; 488 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) 489 /* Don't try to enable write-combining when it can't work, or things 490 * may be slow 491 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 492 */ 493 494 #ifndef CONFIG_COMPILE_TEST 495 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ 496 thanks to write-combining 497 #endif 498 499 if (bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) 500 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " 501 "better performance thanks to write-combining\n"); 502 return false; 503 #else 504 /* For architectures that don't support WC memory, 505 * mask out the WC flag from the BO 506 */ 507 if (!drm_arch_can_wc_memory()) 508 return false; 509 510 return true; 511 #endif 512 } 513 514 /** 515 * amdgpu_bo_create - create an &amdgpu_bo buffer object 516 * @adev: amdgpu device object 517 * @bp: parameters to be used for the buffer object 518 * @bo_ptr: pointer to the buffer object pointer 519 * 520 * Creates an &amdgpu_bo buffer object. 521 * 522 * Returns: 523 * 0 for success or a negative error code on failure. 524 */ 525 int amdgpu_bo_create(struct amdgpu_device *adev, 526 struct amdgpu_bo_param *bp, 527 struct amdgpu_bo **bo_ptr) 528 { 529 struct ttm_operation_ctx ctx = { 530 .interruptible = (bp->type != ttm_bo_type_kernel), 531 .no_wait_gpu = bp->no_wait_gpu, 532 /* We opt to avoid OOM on system pages allocations */ 533 .gfp_retry_mayfail = true, 534 .allow_res_evict = bp->type != ttm_bo_type_kernel, 535 .resv = bp->resv 536 }; 537 struct amdgpu_bo *bo; 538 unsigned long page_align, size = bp->size; 539 int r; 540 541 /* Note that GDS/GWS/OA allocates 1 page per byte/resource. */ 542 if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) { 543 /* GWS and OA don't need any alignment. */ 544 page_align = bp->byte_align; 545 size <<= PAGE_SHIFT; 546 547 } else if (bp->domain & AMDGPU_GEM_DOMAIN_GDS) { 548 /* Both size and alignment must be a multiple of 4. */ 549 page_align = ALIGN(bp->byte_align, 4); 550 size = ALIGN(size, 4) << PAGE_SHIFT; 551 } else { 552 /* Memory should be aligned at least to a page size. */ 553 page_align = ALIGN(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT; 554 size = ALIGN(size, PAGE_SIZE); 555 } 556 557 if (!amdgpu_bo_validate_size(adev, size, bp->domain)) 558 return -ENOMEM; 559 560 BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo)); 561 562 *bo_ptr = NULL; 563 bo = kvzalloc(bp->bo_ptr_size, GFP_KERNEL); 564 if (bo == NULL) 565 return -ENOMEM; 566 drm_gem_private_object_init(adev_to_drm(adev), &bo->tbo.base, size); 567 bo->tbo.base.funcs = &amdgpu_gem_object_funcs; 568 bo->vm_bo = NULL; 569 bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain : 570 bp->domain; 571 bo->allowed_domains = bo->preferred_domains; 572 if (bp->type != ttm_bo_type_kernel && 573 !(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE) && 574 bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) 575 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; 576 577 bo->flags = bp->flags; 578 579 if (adev->gmc.mem_partitions) 580 /* For GPUs with spatial partitioning, bo->xcp_id=-1 means any partition */ 581 bo->xcp_id = bp->xcp_id_plus1 - 1; 582 else 583 /* For GPUs without spatial partitioning */ 584 bo->xcp_id = 0; 585 586 if (!amdgpu_bo_support_uswc(bo->flags)) 587 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; 588 589 bo->tbo.bdev = &adev->mman.bdev; 590 if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA | 591 AMDGPU_GEM_DOMAIN_GDS)) 592 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 593 else 594 amdgpu_bo_placement_from_domain(bo, bp->domain); 595 if (bp->type == ttm_bo_type_kernel) 596 bo->tbo.priority = 2; 597 else if (!(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE)) 598 bo->tbo.priority = 1; 599 600 if (!bp->destroy) 601 bp->destroy = &amdgpu_bo_destroy; 602 603 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, bp->type, 604 &bo->placement, page_align, &ctx, NULL, 605 bp->resv, bp->destroy); 606 if (unlikely(r != 0)) 607 return r; 608 609 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) && 610 amdgpu_res_cpu_visible(adev, bo->tbo.resource)) 611 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 612 ctx.bytes_moved); 613 else 614 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0); 615 616 if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED && 617 bo->tbo.resource->mem_type == TTM_PL_VRAM) { 618 struct dma_fence *fence; 619 620 r = amdgpu_ttm_clear_buffer(bo, bo->tbo.base.resv, &fence); 621 if (unlikely(r)) 622 goto fail_unreserve; 623 624 dma_resv_add_fence(bo->tbo.base.resv, fence, 625 DMA_RESV_USAGE_KERNEL); 626 dma_fence_put(fence); 627 } 628 if (!bp->resv) 629 amdgpu_bo_unreserve(bo); 630 *bo_ptr = bo; 631 632 trace_amdgpu_bo_create(bo); 633 634 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */ 635 if (bp->type == ttm_bo_type_device) 636 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 637 638 return 0; 639 640 fail_unreserve: 641 if (!bp->resv) 642 dma_resv_unlock(bo->tbo.base.resv); 643 amdgpu_bo_unref(&bo); 644 return r; 645 } 646 647 /** 648 * amdgpu_bo_create_user - create an &amdgpu_bo_user buffer object 649 * @adev: amdgpu device object 650 * @bp: parameters to be used for the buffer object 651 * @ubo_ptr: pointer to the buffer object pointer 652 * 653 * Create a BO to be used by user application; 654 * 655 * Returns: 656 * 0 for success or a negative error code on failure. 657 */ 658 659 int amdgpu_bo_create_user(struct amdgpu_device *adev, 660 struct amdgpu_bo_param *bp, 661 struct amdgpu_bo_user **ubo_ptr) 662 { 663 struct amdgpu_bo *bo_ptr; 664 int r; 665 666 bp->bo_ptr_size = sizeof(struct amdgpu_bo_user); 667 bp->destroy = &amdgpu_bo_user_destroy; 668 r = amdgpu_bo_create(adev, bp, &bo_ptr); 669 if (r) 670 return r; 671 672 *ubo_ptr = to_amdgpu_bo_user(bo_ptr); 673 return r; 674 } 675 676 /** 677 * amdgpu_bo_create_vm - create an &amdgpu_bo_vm buffer object 678 * @adev: amdgpu device object 679 * @bp: parameters to be used for the buffer object 680 * @vmbo_ptr: pointer to the buffer object pointer 681 * 682 * Create a BO to be for GPUVM. 683 * 684 * Returns: 685 * 0 for success or a negative error code on failure. 686 */ 687 688 int amdgpu_bo_create_vm(struct amdgpu_device *adev, 689 struct amdgpu_bo_param *bp, 690 struct amdgpu_bo_vm **vmbo_ptr) 691 { 692 struct amdgpu_bo *bo_ptr; 693 int r; 694 695 /* bo_ptr_size will be determined by the caller and it depends on 696 * num of amdgpu_vm_pt entries. 697 */ 698 BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo_vm)); 699 r = amdgpu_bo_create(adev, bp, &bo_ptr); 700 if (r) 701 return r; 702 703 *vmbo_ptr = to_amdgpu_bo_vm(bo_ptr); 704 return r; 705 } 706 707 /** 708 * amdgpu_bo_kmap - map an &amdgpu_bo buffer object 709 * @bo: &amdgpu_bo buffer object to be mapped 710 * @ptr: kernel virtual address to be returned 711 * 712 * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls 713 * amdgpu_bo_kptr() to get the kernel virtual address. 714 * 715 * Returns: 716 * 0 for success or a negative error code on failure. 717 */ 718 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr) 719 { 720 void *kptr; 721 long r; 722 723 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) 724 return -EPERM; 725 726 r = dma_resv_wait_timeout(bo->tbo.base.resv, DMA_RESV_USAGE_KERNEL, 727 false, MAX_SCHEDULE_TIMEOUT); 728 if (r < 0) 729 return r; 730 731 kptr = amdgpu_bo_kptr(bo); 732 if (kptr) { 733 if (ptr) 734 *ptr = kptr; 735 return 0; 736 } 737 738 r = ttm_bo_kmap(&bo->tbo, 0, PFN_UP(bo->tbo.base.size), &bo->kmap); 739 if (r) 740 return r; 741 742 if (ptr) 743 *ptr = amdgpu_bo_kptr(bo); 744 745 return 0; 746 } 747 748 /** 749 * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object 750 * @bo: &amdgpu_bo buffer object 751 * 752 * Calls ttm_kmap_obj_virtual() to get the kernel virtual address 753 * 754 * Returns: 755 * the virtual address of a buffer object area. 756 */ 757 void *amdgpu_bo_kptr(struct amdgpu_bo *bo) 758 { 759 bool is_iomem; 760 761 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); 762 } 763 764 /** 765 * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object 766 * @bo: &amdgpu_bo buffer object to be unmapped 767 * 768 * Unmaps a kernel map set up by amdgpu_bo_kmap(). 769 */ 770 void amdgpu_bo_kunmap(struct amdgpu_bo *bo) 771 { 772 if (bo->kmap.bo) 773 ttm_bo_kunmap(&bo->kmap); 774 } 775 776 /** 777 * amdgpu_bo_ref - reference an &amdgpu_bo buffer object 778 * @bo: &amdgpu_bo buffer object 779 * 780 * References the contained &ttm_buffer_object. 781 * 782 * Returns: 783 * a refcounted pointer to the &amdgpu_bo buffer object. 784 */ 785 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo) 786 { 787 if (bo == NULL) 788 return NULL; 789 790 drm_gem_object_get(&bo->tbo.base); 791 return bo; 792 } 793 794 /** 795 * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object 796 * @bo: &amdgpu_bo buffer object 797 * 798 * Unreferences the contained &ttm_buffer_object and clear the pointer 799 */ 800 void amdgpu_bo_unref(struct amdgpu_bo **bo) 801 { 802 if ((*bo) == NULL) 803 return; 804 805 drm_gem_object_put(&(*bo)->tbo.base); 806 *bo = NULL; 807 } 808 809 /** 810 * amdgpu_bo_pin - pin an &amdgpu_bo buffer object 811 * @bo: &amdgpu_bo buffer object to be pinned 812 * @domain: domain to be pinned to 813 * 814 * Pins the buffer object according to requested domain. If the memory is 815 * unbound gart memory, binds the pages into gart table. Adjusts pin_count and 816 * pin_size accordingly. 817 * 818 * Pinning means to lock pages in memory along with keeping them at a fixed 819 * offset. It is required when a buffer can not be moved, for example, when 820 * a display buffer is being scanned out. 821 * 822 * Returns: 823 * 0 for success or a negative error code on failure. 824 */ 825 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain) 826 { 827 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 828 struct ttm_operation_ctx ctx = { false, false }; 829 int r, i; 830 831 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) 832 return -EPERM; 833 834 /* Check domain to be pinned to against preferred domains */ 835 if (bo->preferred_domains & domain) 836 domain = bo->preferred_domains & domain; 837 838 /* A shared bo cannot be migrated to VRAM */ 839 if (bo->tbo.base.import_attach) { 840 if (domain & AMDGPU_GEM_DOMAIN_GTT) 841 domain = AMDGPU_GEM_DOMAIN_GTT; 842 else 843 return -EINVAL; 844 } 845 846 if (bo->tbo.pin_count) { 847 uint32_t mem_type = bo->tbo.resource->mem_type; 848 uint32_t mem_flags = bo->tbo.resource->placement; 849 850 if (!(domain & amdgpu_mem_type_to_domain(mem_type))) 851 return -EINVAL; 852 853 if ((mem_type == TTM_PL_VRAM) && 854 (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) && 855 !(mem_flags & TTM_PL_FLAG_CONTIGUOUS)) 856 return -EINVAL; 857 858 ttm_bo_pin(&bo->tbo); 859 return 0; 860 } 861 862 /* This assumes only APU display buffers are pinned with (VRAM|GTT). 863 * See function amdgpu_display_supported_domains() 864 */ 865 domain = amdgpu_bo_get_preferred_domain(adev, domain); 866 867 if (bo->tbo.base.import_attach) 868 dma_buf_pin(bo->tbo.base.import_attach); 869 870 /* force to pin into visible video ram */ 871 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) 872 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 873 amdgpu_bo_placement_from_domain(bo, domain); 874 for (i = 0; i < bo->placement.num_placement; i++) { 875 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS && 876 bo->placements[i].mem_type == TTM_PL_VRAM) 877 bo->placements[i].flags |= TTM_PL_FLAG_CONTIGUOUS; 878 } 879 880 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 881 if (unlikely(r)) { 882 dev_err(adev->dev, "%p pin failed\n", bo); 883 goto error; 884 } 885 886 ttm_bo_pin(&bo->tbo); 887 888 if (bo->tbo.resource->mem_type == TTM_PL_VRAM) { 889 atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size); 890 atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo), 891 &adev->visible_pin_size); 892 } else if (bo->tbo.resource->mem_type == TTM_PL_TT) { 893 atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size); 894 } 895 896 error: 897 return r; 898 } 899 900 /** 901 * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object 902 * @bo: &amdgpu_bo buffer object to be unpinned 903 * 904 * Decreases the pin_count, and clears the flags if pin_count reaches 0. 905 * Changes placement and pin size accordingly. 906 * 907 * Returns: 908 * 0 for success or a negative error code on failure. 909 */ 910 void amdgpu_bo_unpin(struct amdgpu_bo *bo) 911 { 912 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 913 914 ttm_bo_unpin(&bo->tbo); 915 if (bo->tbo.pin_count) 916 return; 917 918 if (bo->tbo.base.import_attach) 919 dma_buf_unpin(bo->tbo.base.import_attach); 920 921 if (bo->tbo.resource->mem_type == TTM_PL_VRAM) { 922 atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size); 923 atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo), 924 &adev->visible_pin_size); 925 } else if (bo->tbo.resource->mem_type == TTM_PL_TT) { 926 atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size); 927 } 928 929 } 930 931 static const char * const amdgpu_vram_names[] = { 932 "UNKNOWN", 933 "GDDR1", 934 "DDR2", 935 "GDDR3", 936 "GDDR4", 937 "GDDR5", 938 "HBM", 939 "DDR3", 940 "DDR4", 941 "GDDR6", 942 "DDR5", 943 "LPDDR4", 944 "LPDDR5" 945 }; 946 947 /** 948 * amdgpu_bo_init - initialize memory manager 949 * @adev: amdgpu device object 950 * 951 * Calls amdgpu_ttm_init() to initialize amdgpu memory manager. 952 * 953 * Returns: 954 * 0 for success or a negative error code on failure. 955 */ 956 int amdgpu_bo_init(struct amdgpu_device *adev) 957 { 958 /* On A+A platform, VRAM can be mapped as WB */ 959 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 960 /* reserve PAT memory space to WC for VRAM */ 961 int r = arch_io_reserve_memtype_wc(adev->gmc.aper_base, 962 adev->gmc.aper_size); 963 964 if (r) { 965 DRM_ERROR("Unable to set WC memtype for the aperture base\n"); 966 return r; 967 } 968 969 /* Add an MTRR for the VRAM */ 970 adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base, 971 adev->gmc.aper_size); 972 } 973 974 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", 975 adev->gmc.mc_vram_size >> 20, 976 (unsigned long long)adev->gmc.aper_size >> 20); 977 DRM_INFO("RAM width %dbits %s\n", 978 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]); 979 return amdgpu_ttm_init(adev); 980 } 981 982 /** 983 * amdgpu_bo_fini - tear down memory manager 984 * @adev: amdgpu device object 985 * 986 * Reverses amdgpu_bo_init() to tear down memory manager. 987 */ 988 void amdgpu_bo_fini(struct amdgpu_device *adev) 989 { 990 int idx; 991 992 amdgpu_ttm_fini(adev); 993 994 if (drm_dev_enter(adev_to_drm(adev), &idx)) { 995 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 996 arch_phys_wc_del(adev->gmc.vram_mtrr); 997 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size); 998 } 999 drm_dev_exit(idx); 1000 } 1001 } 1002 1003 /** 1004 * amdgpu_bo_set_tiling_flags - set tiling flags 1005 * @bo: &amdgpu_bo buffer object 1006 * @tiling_flags: new flags 1007 * 1008 * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or 1009 * kernel driver to set the tiling flags on a buffer. 1010 * 1011 * Returns: 1012 * 0 for success or a negative error code on failure. 1013 */ 1014 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) 1015 { 1016 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1017 struct amdgpu_bo_user *ubo; 1018 1019 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1020 if (adev->family <= AMDGPU_FAMILY_CZ && 1021 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) 1022 return -EINVAL; 1023 1024 ubo = to_amdgpu_bo_user(bo); 1025 ubo->tiling_flags = tiling_flags; 1026 return 0; 1027 } 1028 1029 /** 1030 * amdgpu_bo_get_tiling_flags - get tiling flags 1031 * @bo: &amdgpu_bo buffer object 1032 * @tiling_flags: returned flags 1033 * 1034 * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to 1035 * set the tiling flags on a buffer. 1036 */ 1037 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) 1038 { 1039 struct amdgpu_bo_user *ubo; 1040 1041 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1042 dma_resv_assert_held(bo->tbo.base.resv); 1043 ubo = to_amdgpu_bo_user(bo); 1044 1045 if (tiling_flags) 1046 *tiling_flags = ubo->tiling_flags; 1047 } 1048 1049 /** 1050 * amdgpu_bo_set_metadata - set metadata 1051 * @bo: &amdgpu_bo buffer object 1052 * @metadata: new metadata 1053 * @metadata_size: size of the new metadata 1054 * @flags: flags of the new metadata 1055 * 1056 * Sets buffer object's metadata, its size and flags. 1057 * Used via GEM ioctl. 1058 * 1059 * Returns: 1060 * 0 for success or a negative error code on failure. 1061 */ 1062 int amdgpu_bo_set_metadata(struct amdgpu_bo *bo, void *metadata, 1063 u32 metadata_size, uint64_t flags) 1064 { 1065 struct amdgpu_bo_user *ubo; 1066 void *buffer; 1067 1068 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1069 ubo = to_amdgpu_bo_user(bo); 1070 if (!metadata_size) { 1071 if (ubo->metadata_size) { 1072 kfree(ubo->metadata); 1073 ubo->metadata = NULL; 1074 ubo->metadata_size = 0; 1075 } 1076 return 0; 1077 } 1078 1079 if (metadata == NULL) 1080 return -EINVAL; 1081 1082 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL); 1083 if (buffer == NULL) 1084 return -ENOMEM; 1085 1086 kfree(ubo->metadata); 1087 ubo->metadata_flags = flags; 1088 ubo->metadata = buffer; 1089 ubo->metadata_size = metadata_size; 1090 1091 return 0; 1092 } 1093 1094 /** 1095 * amdgpu_bo_get_metadata - get metadata 1096 * @bo: &amdgpu_bo buffer object 1097 * @buffer: returned metadata 1098 * @buffer_size: size of the buffer 1099 * @metadata_size: size of the returned metadata 1100 * @flags: flags of the returned metadata 1101 * 1102 * Gets buffer object's metadata, its size and flags. buffer_size shall not be 1103 * less than metadata_size. 1104 * Used via GEM ioctl. 1105 * 1106 * Returns: 1107 * 0 for success or a negative error code on failure. 1108 */ 1109 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer, 1110 size_t buffer_size, uint32_t *metadata_size, 1111 uint64_t *flags) 1112 { 1113 struct amdgpu_bo_user *ubo; 1114 1115 if (!buffer && !metadata_size) 1116 return -EINVAL; 1117 1118 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1119 ubo = to_amdgpu_bo_user(bo); 1120 if (metadata_size) 1121 *metadata_size = ubo->metadata_size; 1122 1123 if (buffer) { 1124 if (buffer_size < ubo->metadata_size) 1125 return -EINVAL; 1126 1127 if (ubo->metadata_size) 1128 memcpy(buffer, ubo->metadata, ubo->metadata_size); 1129 } 1130 1131 if (flags) 1132 *flags = ubo->metadata_flags; 1133 1134 return 0; 1135 } 1136 1137 /** 1138 * amdgpu_bo_move_notify - notification about a memory move 1139 * @bo: pointer to a buffer object 1140 * @evict: if this move is evicting the buffer from the graphics address space 1141 * @new_mem: new resource for backing the BO 1142 * 1143 * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs 1144 * bookkeeping. 1145 * TTM driver callback which is called when ttm moves a buffer. 1146 */ 1147 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo, 1148 bool evict, 1149 struct ttm_resource *new_mem) 1150 { 1151 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1152 struct ttm_resource *old_mem = bo->resource; 1153 struct amdgpu_bo *abo; 1154 1155 if (!amdgpu_bo_is_amdgpu_bo(bo)) 1156 return; 1157 1158 abo = ttm_to_amdgpu_bo(bo); 1159 amdgpu_vm_bo_invalidate(adev, abo, evict); 1160 1161 amdgpu_bo_kunmap(abo); 1162 1163 if (abo->tbo.base.dma_buf && !abo->tbo.base.import_attach && 1164 old_mem && old_mem->mem_type != TTM_PL_SYSTEM) 1165 dma_buf_move_notify(abo->tbo.base.dma_buf); 1166 1167 /* move_notify is called before move happens */ 1168 trace_amdgpu_bo_move(abo, new_mem ? new_mem->mem_type : -1, 1169 old_mem ? old_mem->mem_type : -1); 1170 } 1171 1172 void amdgpu_bo_get_memory(struct amdgpu_bo *bo, 1173 struct amdgpu_mem_stats *stats, 1174 unsigned int sz) 1175 { 1176 const unsigned int domain_to_pl[] = { 1177 [ilog2(AMDGPU_GEM_DOMAIN_CPU)] = TTM_PL_SYSTEM, 1178 [ilog2(AMDGPU_GEM_DOMAIN_GTT)] = TTM_PL_TT, 1179 [ilog2(AMDGPU_GEM_DOMAIN_VRAM)] = TTM_PL_VRAM, 1180 [ilog2(AMDGPU_GEM_DOMAIN_GDS)] = AMDGPU_PL_GDS, 1181 [ilog2(AMDGPU_GEM_DOMAIN_GWS)] = AMDGPU_PL_GWS, 1182 [ilog2(AMDGPU_GEM_DOMAIN_OA)] = AMDGPU_PL_OA, 1183 [ilog2(AMDGPU_GEM_DOMAIN_DOORBELL)] = AMDGPU_PL_DOORBELL, 1184 }; 1185 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1186 struct ttm_resource *res = bo->tbo.resource; 1187 struct drm_gem_object *obj = &bo->tbo.base; 1188 uint64_t size = amdgpu_bo_size(bo); 1189 unsigned int type; 1190 1191 if (!res) { 1192 /* 1193 * If no backing store use one of the preferred domain for basic 1194 * stats. We take the MSB since that should give a reasonable 1195 * view. 1196 */ 1197 BUILD_BUG_ON(TTM_PL_VRAM < TTM_PL_TT || 1198 TTM_PL_VRAM < TTM_PL_SYSTEM); 1199 type = fls(bo->preferred_domains & AMDGPU_GEM_DOMAIN_MASK); 1200 if (!type) 1201 return; 1202 type--; 1203 if (drm_WARN_ON_ONCE(&adev->ddev, 1204 type >= ARRAY_SIZE(domain_to_pl))) 1205 return; 1206 type = domain_to_pl[type]; 1207 } else { 1208 type = res->mem_type; 1209 } 1210 1211 /* Squash some into 'cpu' to keep the legacy userspace view. */ 1212 switch (type) { 1213 case TTM_PL_VRAM: 1214 case TTM_PL_TT: 1215 case TTM_PL_SYSTEM: 1216 break; 1217 default: 1218 type = TTM_PL_SYSTEM; 1219 break; 1220 } 1221 1222 if (drm_WARN_ON_ONCE(&adev->ddev, type >= sz)) 1223 return; 1224 1225 /* DRM stats common fields: */ 1226 1227 stats[type].total += size; 1228 if (drm_gem_object_is_shared_for_memory_stats(obj)) 1229 stats[type].drm.shared += size; 1230 else 1231 stats[type].drm.private += size; 1232 1233 if (res) { 1234 stats[type].drm.resident += size; 1235 1236 if (!dma_resv_test_signaled(obj->resv, DMA_RESV_USAGE_BOOKKEEP)) 1237 stats[type].drm.active += size; 1238 else if (bo->flags & AMDGPU_GEM_CREATE_DISCARDABLE) 1239 stats[type].drm.purgeable += size; 1240 1241 if (type == TTM_PL_VRAM && amdgpu_res_cpu_visible(adev, res)) 1242 stats[type].visible += size; 1243 } 1244 1245 /* amdgpu specific stats: */ 1246 1247 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) { 1248 stats[TTM_PL_VRAM].requested += size; 1249 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 1250 stats[TTM_PL_VRAM].requested_visible += size; 1251 1252 if (type != TTM_PL_VRAM) { 1253 stats[TTM_PL_VRAM].evicted += size; 1254 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 1255 stats[TTM_PL_VRAM].evicted_visible += size; 1256 } 1257 } else if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_GTT) { 1258 stats[TTM_PL_TT].requested += size; 1259 } 1260 } 1261 1262 /** 1263 * amdgpu_bo_release_notify - notification about a BO being released 1264 * @bo: pointer to a buffer object 1265 * 1266 * Wipes VRAM buffers whose contents should not be leaked before the 1267 * memory is released. 1268 */ 1269 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo) 1270 { 1271 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1272 struct dma_fence *fence = NULL; 1273 struct amdgpu_bo *abo; 1274 int r; 1275 1276 if (!amdgpu_bo_is_amdgpu_bo(bo)) 1277 return; 1278 1279 abo = ttm_to_amdgpu_bo(bo); 1280 1281 WARN_ON(abo->vm_bo); 1282 1283 if (abo->kfd_bo) 1284 amdgpu_amdkfd_release_notify(abo); 1285 1286 /* We only remove the fence if the resv has individualized. */ 1287 WARN_ON_ONCE(bo->type == ttm_bo_type_kernel 1288 && bo->base.resv != &bo->base._resv); 1289 if (bo->base.resv == &bo->base._resv) 1290 amdgpu_amdkfd_remove_fence_on_pt_pd_bos(abo); 1291 1292 if (!bo->resource || bo->resource->mem_type != TTM_PL_VRAM || 1293 !(abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE) || 1294 adev->in_suspend || drm_dev_is_unplugged(adev_to_drm(adev))) 1295 return; 1296 1297 if (WARN_ON_ONCE(!dma_resv_trylock(bo->base.resv))) 1298 return; 1299 1300 r = amdgpu_fill_buffer(abo, 0, bo->base.resv, &fence, true); 1301 if (!WARN_ON(r)) { 1302 amdgpu_vram_mgr_set_cleared(bo->resource); 1303 amdgpu_bo_fence(abo, fence, false); 1304 dma_fence_put(fence); 1305 } 1306 1307 dma_resv_unlock(bo->base.resv); 1308 } 1309 1310 /** 1311 * amdgpu_bo_fault_reserve_notify - notification about a memory fault 1312 * @bo: pointer to a buffer object 1313 * 1314 * Notifies the driver we are taking a fault on this BO and have reserved it, 1315 * also performs bookkeeping. 1316 * TTM driver callback for dealing with vm faults. 1317 * 1318 * Returns: 1319 * 0 for success or a negative error code on failure. 1320 */ 1321 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo) 1322 { 1323 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1324 struct ttm_operation_ctx ctx = { false, false }; 1325 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 1326 int r; 1327 1328 /* Remember that this BO was accessed by the CPU */ 1329 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 1330 1331 if (amdgpu_res_cpu_visible(adev, bo->resource)) 1332 return 0; 1333 1334 /* Can't move a pinned BO to visible VRAM */ 1335 if (abo->tbo.pin_count > 0) 1336 return VM_FAULT_SIGBUS; 1337 1338 /* hurrah the memory is not visible ! */ 1339 atomic64_inc(&adev->num_vram_cpu_page_faults); 1340 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | 1341 AMDGPU_GEM_DOMAIN_GTT); 1342 1343 /* Avoid costly evictions; only set GTT as a busy placement */ 1344 abo->placements[0].flags |= TTM_PL_FLAG_DESIRED; 1345 1346 r = ttm_bo_validate(bo, &abo->placement, &ctx); 1347 if (unlikely(r == -EBUSY || r == -ERESTARTSYS)) 1348 return VM_FAULT_NOPAGE; 1349 else if (unlikely(r)) 1350 return VM_FAULT_SIGBUS; 1351 1352 /* this should never happen */ 1353 if (bo->resource->mem_type == TTM_PL_VRAM && 1354 !amdgpu_res_cpu_visible(adev, bo->resource)) 1355 return VM_FAULT_SIGBUS; 1356 1357 ttm_bo_move_to_lru_tail_unlocked(bo); 1358 return 0; 1359 } 1360 1361 /** 1362 * amdgpu_bo_fence - add fence to buffer object 1363 * 1364 * @bo: buffer object in question 1365 * @fence: fence to add 1366 * @shared: true if fence should be added shared 1367 * 1368 */ 1369 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence, 1370 bool shared) 1371 { 1372 struct dma_resv *resv = bo->tbo.base.resv; 1373 int r; 1374 1375 r = dma_resv_reserve_fences(resv, 1); 1376 if (r) { 1377 /* As last resort on OOM we block for the fence */ 1378 dma_fence_wait(fence, false); 1379 return; 1380 } 1381 1382 dma_resv_add_fence(resv, fence, shared ? DMA_RESV_USAGE_READ : 1383 DMA_RESV_USAGE_WRITE); 1384 } 1385 1386 /** 1387 * amdgpu_bo_sync_wait_resv - Wait for BO reservation fences 1388 * 1389 * @adev: amdgpu device pointer 1390 * @resv: reservation object to sync to 1391 * @sync_mode: synchronization mode 1392 * @owner: fence owner 1393 * @intr: Whether the wait is interruptible 1394 * 1395 * Extract the fences from the reservation object and waits for them to finish. 1396 * 1397 * Returns: 1398 * 0 on success, errno otherwise. 1399 */ 1400 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv, 1401 enum amdgpu_sync_mode sync_mode, void *owner, 1402 bool intr) 1403 { 1404 struct amdgpu_sync sync; 1405 int r; 1406 1407 amdgpu_sync_create(&sync); 1408 amdgpu_sync_resv(adev, &sync, resv, sync_mode, owner); 1409 r = amdgpu_sync_wait(&sync, intr); 1410 amdgpu_sync_free(&sync); 1411 return r; 1412 } 1413 1414 /** 1415 * amdgpu_bo_sync_wait - Wrapper for amdgpu_bo_sync_wait_resv 1416 * @bo: buffer object to wait for 1417 * @owner: fence owner 1418 * @intr: Whether the wait is interruptible 1419 * 1420 * Wrapper to wait for fences in a BO. 1421 * Returns: 1422 * 0 on success, errno otherwise. 1423 */ 1424 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr) 1425 { 1426 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1427 1428 return amdgpu_bo_sync_wait_resv(adev, bo->tbo.base.resv, 1429 AMDGPU_SYNC_NE_OWNER, owner, intr); 1430 } 1431 1432 /** 1433 * amdgpu_bo_gpu_offset - return GPU offset of bo 1434 * @bo: amdgpu object for which we query the offset 1435 * 1436 * Note: object should either be pinned or reserved when calling this 1437 * function, it might be useful to add check for this for debugging. 1438 * 1439 * Returns: 1440 * current GPU offset of the object. 1441 */ 1442 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo) 1443 { 1444 WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_SYSTEM); 1445 WARN_ON_ONCE(!dma_resv_is_locked(bo->tbo.base.resv) && 1446 !bo->tbo.pin_count && bo->tbo.type != ttm_bo_type_kernel); 1447 WARN_ON_ONCE(bo->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET); 1448 WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_VRAM && 1449 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)); 1450 1451 return amdgpu_bo_gpu_offset_no_check(bo); 1452 } 1453 1454 /** 1455 * amdgpu_bo_gpu_offset_no_check - return GPU offset of bo 1456 * @bo: amdgpu object for which we query the offset 1457 * 1458 * Returns: 1459 * current GPU offset of the object without raising warnings. 1460 */ 1461 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo) 1462 { 1463 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1464 uint64_t offset = AMDGPU_BO_INVALID_OFFSET; 1465 1466 if (bo->tbo.resource->mem_type == TTM_PL_TT) 1467 offset = amdgpu_gmc_agp_addr(&bo->tbo); 1468 1469 if (offset == AMDGPU_BO_INVALID_OFFSET) 1470 offset = (bo->tbo.resource->start << PAGE_SHIFT) + 1471 amdgpu_ttm_domain_start(adev, bo->tbo.resource->mem_type); 1472 1473 return amdgpu_gmc_sign_extend(offset); 1474 } 1475 1476 /** 1477 * amdgpu_bo_get_preferred_domain - get preferred domain 1478 * @adev: amdgpu device object 1479 * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>` 1480 * 1481 * Returns: 1482 * Which of the allowed domains is preferred for allocating the BO. 1483 */ 1484 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev, 1485 uint32_t domain) 1486 { 1487 if ((domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) && 1488 ((adev->asic_type == CHIP_CARRIZO) || (adev->asic_type == CHIP_STONEY))) { 1489 domain = AMDGPU_GEM_DOMAIN_VRAM; 1490 if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD) 1491 domain = AMDGPU_GEM_DOMAIN_GTT; 1492 } 1493 return domain; 1494 } 1495 1496 #if defined(CONFIG_DEBUG_FS) 1497 #define amdgpu_bo_print_flag(m, bo, flag) \ 1498 do { \ 1499 if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) { \ 1500 seq_printf((m), " " #flag); \ 1501 } \ 1502 } while (0) 1503 1504 /** 1505 * amdgpu_bo_print_info - print BO info in debugfs file 1506 * 1507 * @id: Index or Id of the BO 1508 * @bo: Requested BO for printing info 1509 * @m: debugfs file 1510 * 1511 * Print BO information in debugfs file 1512 * 1513 * Returns: 1514 * Size of the BO in bytes. 1515 */ 1516 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m) 1517 { 1518 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1519 struct dma_buf_attachment *attachment; 1520 struct dma_buf *dma_buf; 1521 const char *placement; 1522 unsigned int pin_count; 1523 u64 size; 1524 1525 if (dma_resv_trylock(bo->tbo.base.resv)) { 1526 if (!bo->tbo.resource) { 1527 placement = "NONE"; 1528 } else { 1529 switch (bo->tbo.resource->mem_type) { 1530 case TTM_PL_VRAM: 1531 if (amdgpu_res_cpu_visible(adev, bo->tbo.resource)) 1532 placement = "VRAM VISIBLE"; 1533 else 1534 placement = "VRAM"; 1535 break; 1536 case TTM_PL_TT: 1537 placement = "GTT"; 1538 break; 1539 case AMDGPU_PL_GDS: 1540 placement = "GDS"; 1541 break; 1542 case AMDGPU_PL_GWS: 1543 placement = "GWS"; 1544 break; 1545 case AMDGPU_PL_OA: 1546 placement = "OA"; 1547 break; 1548 case AMDGPU_PL_PREEMPT: 1549 placement = "PREEMPTIBLE"; 1550 break; 1551 case AMDGPU_PL_DOORBELL: 1552 placement = "DOORBELL"; 1553 break; 1554 case TTM_PL_SYSTEM: 1555 default: 1556 placement = "CPU"; 1557 break; 1558 } 1559 } 1560 dma_resv_unlock(bo->tbo.base.resv); 1561 } else { 1562 placement = "UNKNOWN"; 1563 } 1564 1565 size = amdgpu_bo_size(bo); 1566 seq_printf(m, "\t\t0x%08x: %12lld byte %s", 1567 id, size, placement); 1568 1569 pin_count = READ_ONCE(bo->tbo.pin_count); 1570 if (pin_count) 1571 seq_printf(m, " pin count %d", pin_count); 1572 1573 dma_buf = READ_ONCE(bo->tbo.base.dma_buf); 1574 attachment = READ_ONCE(bo->tbo.base.import_attach); 1575 1576 if (attachment) 1577 seq_printf(m, " imported from ino:%lu", file_inode(dma_buf->file)->i_ino); 1578 else if (dma_buf) 1579 seq_printf(m, " exported as ino:%lu", file_inode(dma_buf->file)->i_ino); 1580 1581 amdgpu_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED); 1582 amdgpu_bo_print_flag(m, bo, NO_CPU_ACCESS); 1583 amdgpu_bo_print_flag(m, bo, CPU_GTT_USWC); 1584 amdgpu_bo_print_flag(m, bo, VRAM_CLEARED); 1585 amdgpu_bo_print_flag(m, bo, VRAM_CONTIGUOUS); 1586 amdgpu_bo_print_flag(m, bo, VM_ALWAYS_VALID); 1587 amdgpu_bo_print_flag(m, bo, EXPLICIT_SYNC); 1588 1589 seq_puts(m, "\n"); 1590 1591 return size; 1592 } 1593 #endif 1594