1 /* 2 * Copyright 2009 Jerome Glisse. 3 * All Rights Reserved. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the 7 * "Software"), to deal in the Software without restriction, including 8 * without limitation the rights to use, copy, modify, merge, publish, 9 * distribute, sub license, and/or sell copies of the Software, and to 10 * permit persons to whom the Software is furnished to do so, subject to 11 * the following conditions: 12 * 13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL 16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, 17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR 18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE 19 * USE OR OTHER DEALINGS IN THE SOFTWARE. 20 * 21 * The above copyright notice and this permission notice (including the 22 * next paragraph) shall be included in all copies or substantial portions 23 * of the Software. 24 * 25 */ 26 /* 27 * Authors: 28 * Jerome Glisse <glisse@freedesktop.org> 29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> 30 * Dave Airlie 31 */ 32 #include <linux/list.h> 33 #include <linux/slab.h> 34 #include <linux/dma-buf.h> 35 36 #include <drm/drm_drv.h> 37 #include <drm/amdgpu_drm.h> 38 #include <drm/drm_cache.h> 39 #include "amdgpu.h" 40 #include "amdgpu_trace.h" 41 #include "amdgpu_amdkfd.h" 42 43 /** 44 * DOC: amdgpu_object 45 * 46 * This defines the interfaces to operate on an &amdgpu_bo buffer object which 47 * represents memory used by driver (VRAM, system memory, etc.). The driver 48 * provides DRM/GEM APIs to userspace. DRM/GEM APIs then use these interfaces 49 * to create/destroy/set buffer object which are then managed by the kernel TTM 50 * memory manager. 51 * The interfaces are also used internally by kernel clients, including gfx, 52 * uvd, etc. for kernel managed allocations used by the GPU. 53 * 54 */ 55 56 static void amdgpu_bo_destroy(struct ttm_buffer_object *tbo) 57 { 58 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); 59 60 amdgpu_bo_kunmap(bo); 61 62 if (bo->tbo.base.import_attach) 63 drm_prime_gem_destroy(&bo->tbo.base, bo->tbo.sg); 64 drm_gem_object_release(&bo->tbo.base); 65 amdgpu_bo_unref(&bo->parent); 66 kvfree(bo); 67 } 68 69 static void amdgpu_bo_user_destroy(struct ttm_buffer_object *tbo) 70 { 71 struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo); 72 struct amdgpu_bo_user *ubo; 73 74 ubo = to_amdgpu_bo_user(bo); 75 kfree(ubo->metadata); 76 amdgpu_bo_destroy(tbo); 77 } 78 79 static void amdgpu_bo_vm_destroy(struct ttm_buffer_object *tbo) 80 { 81 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); 82 struct amdgpu_bo *shadow_bo = ttm_to_amdgpu_bo(tbo), *bo; 83 struct amdgpu_bo_vm *vmbo; 84 85 bo = shadow_bo->parent; 86 vmbo = to_amdgpu_bo_vm(bo); 87 /* in case amdgpu_device_recover_vram got NULL of bo->parent */ 88 if (!list_empty(&vmbo->shadow_list)) { 89 mutex_lock(&adev->shadow_list_lock); 90 list_del_init(&vmbo->shadow_list); 91 mutex_unlock(&adev->shadow_list_lock); 92 } 93 94 amdgpu_bo_destroy(tbo); 95 } 96 97 /** 98 * amdgpu_bo_is_amdgpu_bo - check if the buffer object is an &amdgpu_bo 99 * @bo: buffer object to be checked 100 * 101 * Uses destroy function associated with the object to determine if this is 102 * an &amdgpu_bo. 103 * 104 * Returns: 105 * true if the object belongs to &amdgpu_bo, false if not. 106 */ 107 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo) 108 { 109 if (bo->destroy == &amdgpu_bo_destroy || 110 bo->destroy == &amdgpu_bo_user_destroy || 111 bo->destroy == &amdgpu_bo_vm_destroy) 112 return true; 113 114 return false; 115 } 116 117 /** 118 * amdgpu_bo_placement_from_domain - set buffer's placement 119 * @abo: &amdgpu_bo buffer object whose placement is to be set 120 * @domain: requested domain 121 * 122 * Sets buffer's placement according to requested domain and the buffer's 123 * flags. 124 */ 125 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain) 126 { 127 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 128 struct ttm_placement *placement = &abo->placement; 129 struct ttm_place *places = abo->placements; 130 u64 flags = abo->flags; 131 u32 c = 0; 132 133 if (domain & AMDGPU_GEM_DOMAIN_VRAM) { 134 unsigned int visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT; 135 int8_t mem_id = KFD_XCP_MEM_ID(adev, abo->xcp_id); 136 137 if (adev->gmc.mem_partitions && mem_id >= 0) { 138 places[c].fpfn = adev->gmc.mem_partitions[mem_id].range.fpfn; 139 /* 140 * memory partition range lpfn is inclusive start + size - 1 141 * TTM place lpfn is exclusive start + size 142 */ 143 places[c].lpfn = adev->gmc.mem_partitions[mem_id].range.lpfn + 1; 144 } else { 145 places[c].fpfn = 0; 146 places[c].lpfn = 0; 147 } 148 places[c].mem_type = TTM_PL_VRAM; 149 places[c].flags = 0; 150 151 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 152 places[c].lpfn = min_not_zero(places[c].lpfn, visible_pfn); 153 else 154 places[c].flags |= TTM_PL_FLAG_TOPDOWN; 155 156 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) 157 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS; 158 c++; 159 } 160 161 if (domain & AMDGPU_GEM_DOMAIN_DOORBELL) { 162 places[c].fpfn = 0; 163 places[c].lpfn = 0; 164 places[c].mem_type = AMDGPU_PL_DOORBELL; 165 places[c].flags = 0; 166 c++; 167 } 168 169 if (domain & AMDGPU_GEM_DOMAIN_GTT) { 170 places[c].fpfn = 0; 171 places[c].lpfn = 0; 172 places[c].mem_type = 173 abo->flags & AMDGPU_GEM_CREATE_PREEMPTIBLE ? 174 AMDGPU_PL_PREEMPT : TTM_PL_TT; 175 places[c].flags = 0; 176 c++; 177 } 178 179 if (domain & AMDGPU_GEM_DOMAIN_CPU) { 180 places[c].fpfn = 0; 181 places[c].lpfn = 0; 182 places[c].mem_type = TTM_PL_SYSTEM; 183 places[c].flags = 0; 184 c++; 185 } 186 187 if (domain & AMDGPU_GEM_DOMAIN_GDS) { 188 places[c].fpfn = 0; 189 places[c].lpfn = 0; 190 places[c].mem_type = AMDGPU_PL_GDS; 191 places[c].flags = 0; 192 c++; 193 } 194 195 if (domain & AMDGPU_GEM_DOMAIN_GWS) { 196 places[c].fpfn = 0; 197 places[c].lpfn = 0; 198 places[c].mem_type = AMDGPU_PL_GWS; 199 places[c].flags = 0; 200 c++; 201 } 202 203 if (domain & AMDGPU_GEM_DOMAIN_OA) { 204 places[c].fpfn = 0; 205 places[c].lpfn = 0; 206 places[c].mem_type = AMDGPU_PL_OA; 207 places[c].flags = 0; 208 c++; 209 } 210 211 if (!c) { 212 places[c].fpfn = 0; 213 places[c].lpfn = 0; 214 places[c].mem_type = TTM_PL_SYSTEM; 215 places[c].flags = 0; 216 c++; 217 } 218 219 BUG_ON(c > AMDGPU_BO_MAX_PLACEMENTS); 220 221 placement->num_placement = c; 222 placement->placement = places; 223 } 224 225 /** 226 * amdgpu_bo_create_reserved - create reserved BO for kernel use 227 * 228 * @adev: amdgpu device object 229 * @size: size for the new BO 230 * @align: alignment for the new BO 231 * @domain: where to place it 232 * @bo_ptr: used to initialize BOs in structures 233 * @gpu_addr: GPU addr of the pinned BO 234 * @cpu_addr: optional CPU address mapping 235 * 236 * Allocates and pins a BO for kernel internal use, and returns it still 237 * reserved. 238 * 239 * Note: For bo_ptr new BO is only created if bo_ptr points to NULL. 240 * 241 * Returns: 242 * 0 on success, negative error code otherwise. 243 */ 244 int amdgpu_bo_create_reserved(struct amdgpu_device *adev, 245 unsigned long size, int align, 246 u32 domain, struct amdgpu_bo **bo_ptr, 247 u64 *gpu_addr, void **cpu_addr) 248 { 249 struct amdgpu_bo_param bp; 250 bool free = false; 251 int r; 252 253 if (!size) { 254 amdgpu_bo_unref(bo_ptr); 255 return 0; 256 } 257 258 memset(&bp, 0, sizeof(bp)); 259 bp.size = size; 260 bp.byte_align = align; 261 bp.domain = domain; 262 bp.flags = cpu_addr ? AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED 263 : AMDGPU_GEM_CREATE_NO_CPU_ACCESS; 264 bp.flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 265 bp.type = ttm_bo_type_kernel; 266 bp.resv = NULL; 267 bp.bo_ptr_size = sizeof(struct amdgpu_bo); 268 269 if (!*bo_ptr) { 270 r = amdgpu_bo_create(adev, &bp, bo_ptr); 271 if (r) { 272 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", 273 r); 274 return r; 275 } 276 free = true; 277 } 278 279 r = amdgpu_bo_reserve(*bo_ptr, false); 280 if (r) { 281 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r); 282 goto error_free; 283 } 284 285 r = amdgpu_bo_pin(*bo_ptr, domain); 286 if (r) { 287 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r); 288 goto error_unreserve; 289 } 290 291 r = amdgpu_ttm_alloc_gart(&(*bo_ptr)->tbo); 292 if (r) { 293 dev_err(adev->dev, "%p bind failed\n", *bo_ptr); 294 goto error_unpin; 295 } 296 297 if (gpu_addr) 298 *gpu_addr = amdgpu_bo_gpu_offset(*bo_ptr); 299 300 if (cpu_addr) { 301 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); 302 if (r) { 303 dev_err(adev->dev, "(%d) kernel bo map failed\n", r); 304 goto error_unpin; 305 } 306 } 307 308 return 0; 309 310 error_unpin: 311 amdgpu_bo_unpin(*bo_ptr); 312 error_unreserve: 313 amdgpu_bo_unreserve(*bo_ptr); 314 315 error_free: 316 if (free) 317 amdgpu_bo_unref(bo_ptr); 318 319 return r; 320 } 321 322 /** 323 * amdgpu_bo_create_kernel - create BO for kernel use 324 * 325 * @adev: amdgpu device object 326 * @size: size for the new BO 327 * @align: alignment for the new BO 328 * @domain: where to place it 329 * @bo_ptr: used to initialize BOs in structures 330 * @gpu_addr: GPU addr of the pinned BO 331 * @cpu_addr: optional CPU address mapping 332 * 333 * Allocates and pins a BO for kernel internal use. 334 * 335 * Note: For bo_ptr new BO is only created if bo_ptr points to NULL. 336 * 337 * Returns: 338 * 0 on success, negative error code otherwise. 339 */ 340 int amdgpu_bo_create_kernel(struct amdgpu_device *adev, 341 unsigned long size, int align, 342 u32 domain, struct amdgpu_bo **bo_ptr, 343 u64 *gpu_addr, void **cpu_addr) 344 { 345 int r; 346 347 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr, 348 gpu_addr, cpu_addr); 349 350 if (r) 351 return r; 352 353 if (*bo_ptr) 354 amdgpu_bo_unreserve(*bo_ptr); 355 356 return 0; 357 } 358 359 /** 360 * amdgpu_bo_create_kernel_at - create BO for kernel use at specific location 361 * 362 * @adev: amdgpu device object 363 * @offset: offset of the BO 364 * @size: size of the BO 365 * @bo_ptr: used to initialize BOs in structures 366 * @cpu_addr: optional CPU address mapping 367 * 368 * Creates a kernel BO at a specific offset in VRAM. 369 * 370 * Returns: 371 * 0 on success, negative error code otherwise. 372 */ 373 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev, 374 uint64_t offset, uint64_t size, 375 struct amdgpu_bo **bo_ptr, void **cpu_addr) 376 { 377 struct ttm_operation_ctx ctx = { false, false }; 378 unsigned int i; 379 int r; 380 381 offset &= PAGE_MASK; 382 size = ALIGN(size, PAGE_SIZE); 383 384 r = amdgpu_bo_create_reserved(adev, size, PAGE_SIZE, 385 AMDGPU_GEM_DOMAIN_VRAM, bo_ptr, NULL, 386 cpu_addr); 387 if (r) 388 return r; 389 390 if ((*bo_ptr) == NULL) 391 return 0; 392 393 /* 394 * Remove the original mem node and create a new one at the request 395 * position. 396 */ 397 if (cpu_addr) 398 amdgpu_bo_kunmap(*bo_ptr); 399 400 ttm_resource_free(&(*bo_ptr)->tbo, &(*bo_ptr)->tbo.resource); 401 402 for (i = 0; i < (*bo_ptr)->placement.num_placement; ++i) { 403 (*bo_ptr)->placements[i].fpfn = offset >> PAGE_SHIFT; 404 (*bo_ptr)->placements[i].lpfn = (offset + size) >> PAGE_SHIFT; 405 } 406 r = ttm_bo_mem_space(&(*bo_ptr)->tbo, &(*bo_ptr)->placement, 407 &(*bo_ptr)->tbo.resource, &ctx); 408 if (r) 409 goto error; 410 411 if (cpu_addr) { 412 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); 413 if (r) 414 goto error; 415 } 416 417 amdgpu_bo_unreserve(*bo_ptr); 418 return 0; 419 420 error: 421 amdgpu_bo_unreserve(*bo_ptr); 422 amdgpu_bo_unref(bo_ptr); 423 return r; 424 } 425 426 /** 427 * amdgpu_bo_free_kernel - free BO for kernel use 428 * 429 * @bo: amdgpu BO to free 430 * @gpu_addr: pointer to where the BO's GPU memory space address was stored 431 * @cpu_addr: pointer to where the BO's CPU memory space address was stored 432 * 433 * unmaps and unpin a BO for kernel internal use. 434 */ 435 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr, 436 void **cpu_addr) 437 { 438 if (*bo == NULL) 439 return; 440 441 WARN_ON(amdgpu_ttm_adev((*bo)->tbo.bdev)->in_suspend); 442 443 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) { 444 if (cpu_addr) 445 amdgpu_bo_kunmap(*bo); 446 447 amdgpu_bo_unpin(*bo); 448 amdgpu_bo_unreserve(*bo); 449 } 450 amdgpu_bo_unref(bo); 451 452 if (gpu_addr) 453 *gpu_addr = 0; 454 455 if (cpu_addr) 456 *cpu_addr = NULL; 457 } 458 459 /* Validate bo size is bit bigger than the request domain */ 460 static bool amdgpu_bo_validate_size(struct amdgpu_device *adev, 461 unsigned long size, u32 domain) 462 { 463 struct ttm_resource_manager *man = NULL; 464 465 /* 466 * If GTT is part of requested domains the check must succeed to 467 * allow fall back to GTT. 468 */ 469 if (domain & AMDGPU_GEM_DOMAIN_GTT) 470 man = ttm_manager_type(&adev->mman.bdev, TTM_PL_TT); 471 else if (domain & AMDGPU_GEM_DOMAIN_VRAM) 472 man = ttm_manager_type(&adev->mman.bdev, TTM_PL_VRAM); 473 else 474 return true; 475 476 if (!man) { 477 if (domain & AMDGPU_GEM_DOMAIN_GTT) 478 WARN_ON_ONCE("GTT domain requested but GTT mem manager uninitialized"); 479 return false; 480 } 481 482 /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU, _DOMAIN_DOORBELL */ 483 if (size < man->size) 484 return true; 485 486 DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size, man->size); 487 return false; 488 } 489 490 bool amdgpu_bo_support_uswc(u64 bo_flags) 491 { 492 493 #ifdef CONFIG_X86_32 494 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit 495 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 496 */ 497 return false; 498 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) 499 /* Don't try to enable write-combining when it can't work, or things 500 * may be slow 501 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 502 */ 503 504 #ifndef CONFIG_COMPILE_TEST 505 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ 506 thanks to write-combining 507 #endif 508 509 if (bo_flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) 510 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " 511 "better performance thanks to write-combining\n"); 512 return false; 513 #else 514 /* For architectures that don't support WC memory, 515 * mask out the WC flag from the BO 516 */ 517 if (!drm_arch_can_wc_memory()) 518 return false; 519 520 return true; 521 #endif 522 } 523 524 /** 525 * amdgpu_bo_create - create an &amdgpu_bo buffer object 526 * @adev: amdgpu device object 527 * @bp: parameters to be used for the buffer object 528 * @bo_ptr: pointer to the buffer object pointer 529 * 530 * Creates an &amdgpu_bo buffer object. 531 * 532 * Returns: 533 * 0 for success or a negative error code on failure. 534 */ 535 int amdgpu_bo_create(struct amdgpu_device *adev, 536 struct amdgpu_bo_param *bp, 537 struct amdgpu_bo **bo_ptr) 538 { 539 struct ttm_operation_ctx ctx = { 540 .interruptible = (bp->type != ttm_bo_type_kernel), 541 .no_wait_gpu = bp->no_wait_gpu, 542 /* We opt to avoid OOM on system pages allocations */ 543 .gfp_retry_mayfail = true, 544 .allow_res_evict = bp->type != ttm_bo_type_kernel, 545 .resv = bp->resv 546 }; 547 struct amdgpu_bo *bo; 548 unsigned long page_align, size = bp->size; 549 int r; 550 551 /* Note that GDS/GWS/OA allocates 1 page per byte/resource. */ 552 if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) { 553 /* GWS and OA don't need any alignment. */ 554 page_align = bp->byte_align; 555 size <<= PAGE_SHIFT; 556 557 } else if (bp->domain & AMDGPU_GEM_DOMAIN_GDS) { 558 /* Both size and alignment must be a multiple of 4. */ 559 page_align = ALIGN(bp->byte_align, 4); 560 size = ALIGN(size, 4) << PAGE_SHIFT; 561 } else { 562 /* Memory should be aligned at least to a page size. */ 563 page_align = ALIGN(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT; 564 size = ALIGN(size, PAGE_SIZE); 565 } 566 567 if (!amdgpu_bo_validate_size(adev, size, bp->domain)) 568 return -ENOMEM; 569 570 BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo)); 571 572 *bo_ptr = NULL; 573 bo = kvzalloc(bp->bo_ptr_size, GFP_KERNEL); 574 if (bo == NULL) 575 return -ENOMEM; 576 drm_gem_private_object_init(adev_to_drm(adev), &bo->tbo.base, size); 577 bo->vm_bo = NULL; 578 bo->preferred_domains = bp->preferred_domain ? bp->preferred_domain : 579 bp->domain; 580 bo->allowed_domains = bo->preferred_domains; 581 if (bp->type != ttm_bo_type_kernel && 582 !(bp->flags & AMDGPU_GEM_CREATE_DISCARDABLE) && 583 bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) 584 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; 585 586 bo->flags = bp->flags; 587 588 if (adev->gmc.mem_partitions) 589 /* For GPUs with spatial partitioning, bo->xcp_id=-1 means any partition */ 590 bo->xcp_id = bp->xcp_id_plus1 - 1; 591 else 592 /* For GPUs without spatial partitioning */ 593 bo->xcp_id = 0; 594 595 if (!amdgpu_bo_support_uswc(bo->flags)) 596 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; 597 598 if (adev->ras_enabled) 599 bo->flags |= AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE; 600 601 bo->tbo.bdev = &adev->mman.bdev; 602 if (bp->domain & (AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA | 603 AMDGPU_GEM_DOMAIN_GDS)) 604 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 605 else 606 amdgpu_bo_placement_from_domain(bo, bp->domain); 607 if (bp->type == ttm_bo_type_kernel) 608 bo->tbo.priority = 1; 609 610 if (!bp->destroy) 611 bp->destroy = &amdgpu_bo_destroy; 612 613 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, bp->type, 614 &bo->placement, page_align, &ctx, NULL, 615 bp->resv, bp->destroy); 616 if (unlikely(r != 0)) 617 return r; 618 619 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) && 620 bo->tbo.resource->mem_type == TTM_PL_VRAM && 621 amdgpu_bo_in_cpu_visible_vram(bo)) 622 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 623 ctx.bytes_moved); 624 else 625 amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0); 626 627 if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED && 628 bo->tbo.resource->mem_type == TTM_PL_VRAM) { 629 struct dma_fence *fence; 630 631 r = amdgpu_fill_buffer(bo, 0, bo->tbo.base.resv, &fence, true); 632 if (unlikely(r)) 633 goto fail_unreserve; 634 635 dma_resv_add_fence(bo->tbo.base.resv, fence, 636 DMA_RESV_USAGE_KERNEL); 637 dma_fence_put(fence); 638 } 639 if (!bp->resv) 640 amdgpu_bo_unreserve(bo); 641 *bo_ptr = bo; 642 643 trace_amdgpu_bo_create(bo); 644 645 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */ 646 if (bp->type == ttm_bo_type_device) 647 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 648 649 return 0; 650 651 fail_unreserve: 652 if (!bp->resv) 653 dma_resv_unlock(bo->tbo.base.resv); 654 amdgpu_bo_unref(&bo); 655 return r; 656 } 657 658 /** 659 * amdgpu_bo_create_user - create an &amdgpu_bo_user buffer object 660 * @adev: amdgpu device object 661 * @bp: parameters to be used for the buffer object 662 * @ubo_ptr: pointer to the buffer object pointer 663 * 664 * Create a BO to be used by user application; 665 * 666 * Returns: 667 * 0 for success or a negative error code on failure. 668 */ 669 670 int amdgpu_bo_create_user(struct amdgpu_device *adev, 671 struct amdgpu_bo_param *bp, 672 struct amdgpu_bo_user **ubo_ptr) 673 { 674 struct amdgpu_bo *bo_ptr; 675 int r; 676 677 bp->bo_ptr_size = sizeof(struct amdgpu_bo_user); 678 bp->destroy = &amdgpu_bo_user_destroy; 679 r = amdgpu_bo_create(adev, bp, &bo_ptr); 680 if (r) 681 return r; 682 683 *ubo_ptr = to_amdgpu_bo_user(bo_ptr); 684 return r; 685 } 686 687 /** 688 * amdgpu_bo_create_vm - create an &amdgpu_bo_vm buffer object 689 * @adev: amdgpu device object 690 * @bp: parameters to be used for the buffer object 691 * @vmbo_ptr: pointer to the buffer object pointer 692 * 693 * Create a BO to be for GPUVM. 694 * 695 * Returns: 696 * 0 for success or a negative error code on failure. 697 */ 698 699 int amdgpu_bo_create_vm(struct amdgpu_device *adev, 700 struct amdgpu_bo_param *bp, 701 struct amdgpu_bo_vm **vmbo_ptr) 702 { 703 struct amdgpu_bo *bo_ptr; 704 int r; 705 706 /* bo_ptr_size will be determined by the caller and it depends on 707 * num of amdgpu_vm_pt entries. 708 */ 709 BUG_ON(bp->bo_ptr_size < sizeof(struct amdgpu_bo_vm)); 710 r = amdgpu_bo_create(adev, bp, &bo_ptr); 711 if (r) 712 return r; 713 714 *vmbo_ptr = to_amdgpu_bo_vm(bo_ptr); 715 return r; 716 } 717 718 /** 719 * amdgpu_bo_add_to_shadow_list - add a BO to the shadow list 720 * 721 * @vmbo: BO that will be inserted into the shadow list 722 * 723 * Insert a BO to the shadow list. 724 */ 725 void amdgpu_bo_add_to_shadow_list(struct amdgpu_bo_vm *vmbo) 726 { 727 struct amdgpu_device *adev = amdgpu_ttm_adev(vmbo->bo.tbo.bdev); 728 729 mutex_lock(&adev->shadow_list_lock); 730 list_add_tail(&vmbo->shadow_list, &adev->shadow_list); 731 vmbo->shadow->parent = amdgpu_bo_ref(&vmbo->bo); 732 vmbo->shadow->tbo.destroy = &amdgpu_bo_vm_destroy; 733 mutex_unlock(&adev->shadow_list_lock); 734 } 735 736 /** 737 * amdgpu_bo_restore_shadow - restore an &amdgpu_bo shadow 738 * 739 * @shadow: &amdgpu_bo shadow to be restored 740 * @fence: dma_fence associated with the operation 741 * 742 * Copies a buffer object's shadow content back to the object. 743 * This is used for recovering a buffer from its shadow in case of a gpu 744 * reset where vram context may be lost. 745 * 746 * Returns: 747 * 0 for success or a negative error code on failure. 748 */ 749 int amdgpu_bo_restore_shadow(struct amdgpu_bo *shadow, struct dma_fence **fence) 750 751 { 752 struct amdgpu_device *adev = amdgpu_ttm_adev(shadow->tbo.bdev); 753 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring; 754 uint64_t shadow_addr, parent_addr; 755 756 shadow_addr = amdgpu_bo_gpu_offset(shadow); 757 parent_addr = amdgpu_bo_gpu_offset(shadow->parent); 758 759 return amdgpu_copy_buffer(ring, shadow_addr, parent_addr, 760 amdgpu_bo_size(shadow), NULL, fence, 761 true, false, false); 762 } 763 764 /** 765 * amdgpu_bo_kmap - map an &amdgpu_bo buffer object 766 * @bo: &amdgpu_bo buffer object to be mapped 767 * @ptr: kernel virtual address to be returned 768 * 769 * Calls ttm_bo_kmap() to set up the kernel virtual mapping; calls 770 * amdgpu_bo_kptr() to get the kernel virtual address. 771 * 772 * Returns: 773 * 0 for success or a negative error code on failure. 774 */ 775 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr) 776 { 777 void *kptr; 778 long r; 779 780 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) 781 return -EPERM; 782 783 r = dma_resv_wait_timeout(bo->tbo.base.resv, DMA_RESV_USAGE_KERNEL, 784 false, MAX_SCHEDULE_TIMEOUT); 785 if (r < 0) 786 return r; 787 788 kptr = amdgpu_bo_kptr(bo); 789 if (kptr) { 790 if (ptr) 791 *ptr = kptr; 792 return 0; 793 } 794 795 r = ttm_bo_kmap(&bo->tbo, 0, PFN_UP(bo->tbo.base.size), &bo->kmap); 796 if (r) 797 return r; 798 799 if (ptr) 800 *ptr = amdgpu_bo_kptr(bo); 801 802 return 0; 803 } 804 805 /** 806 * amdgpu_bo_kptr - returns a kernel virtual address of the buffer object 807 * @bo: &amdgpu_bo buffer object 808 * 809 * Calls ttm_kmap_obj_virtual() to get the kernel virtual address 810 * 811 * Returns: 812 * the virtual address of a buffer object area. 813 */ 814 void *amdgpu_bo_kptr(struct amdgpu_bo *bo) 815 { 816 bool is_iomem; 817 818 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); 819 } 820 821 /** 822 * amdgpu_bo_kunmap - unmap an &amdgpu_bo buffer object 823 * @bo: &amdgpu_bo buffer object to be unmapped 824 * 825 * Unmaps a kernel map set up by amdgpu_bo_kmap(). 826 */ 827 void amdgpu_bo_kunmap(struct amdgpu_bo *bo) 828 { 829 if (bo->kmap.bo) 830 ttm_bo_kunmap(&bo->kmap); 831 } 832 833 /** 834 * amdgpu_bo_ref - reference an &amdgpu_bo buffer object 835 * @bo: &amdgpu_bo buffer object 836 * 837 * References the contained &ttm_buffer_object. 838 * 839 * Returns: 840 * a refcounted pointer to the &amdgpu_bo buffer object. 841 */ 842 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo) 843 { 844 if (bo == NULL) 845 return NULL; 846 847 ttm_bo_get(&bo->tbo); 848 return bo; 849 } 850 851 /** 852 * amdgpu_bo_unref - unreference an &amdgpu_bo buffer object 853 * @bo: &amdgpu_bo buffer object 854 * 855 * Unreferences the contained &ttm_buffer_object and clear the pointer 856 */ 857 void amdgpu_bo_unref(struct amdgpu_bo **bo) 858 { 859 struct ttm_buffer_object *tbo; 860 861 if ((*bo) == NULL) 862 return; 863 864 tbo = &((*bo)->tbo); 865 ttm_bo_put(tbo); 866 *bo = NULL; 867 } 868 869 /** 870 * amdgpu_bo_pin_restricted - pin an &amdgpu_bo buffer object 871 * @bo: &amdgpu_bo buffer object to be pinned 872 * @domain: domain to be pinned to 873 * @min_offset: the start of requested address range 874 * @max_offset: the end of requested address range 875 * 876 * Pins the buffer object according to requested domain and address range. If 877 * the memory is unbound gart memory, binds the pages into gart table. Adjusts 878 * pin_count and pin_size accordingly. 879 * 880 * Pinning means to lock pages in memory along with keeping them at a fixed 881 * offset. It is required when a buffer can not be moved, for example, when 882 * a display buffer is being scanned out. 883 * 884 * Compared with amdgpu_bo_pin(), this function gives more flexibility on 885 * where to pin a buffer if there are specific restrictions on where a buffer 886 * must be located. 887 * 888 * Returns: 889 * 0 for success or a negative error code on failure. 890 */ 891 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, 892 u64 min_offset, u64 max_offset) 893 { 894 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 895 struct ttm_operation_ctx ctx = { false, false }; 896 int r, i; 897 898 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) 899 return -EPERM; 900 901 if (WARN_ON_ONCE(min_offset > max_offset)) 902 return -EINVAL; 903 904 /* Check domain to be pinned to against preferred domains */ 905 if (bo->preferred_domains & domain) 906 domain = bo->preferred_domains & domain; 907 908 /* A shared bo cannot be migrated to VRAM */ 909 if (bo->tbo.base.import_attach) { 910 if (domain & AMDGPU_GEM_DOMAIN_GTT) 911 domain = AMDGPU_GEM_DOMAIN_GTT; 912 else 913 return -EINVAL; 914 } 915 916 if (bo->tbo.pin_count) { 917 uint32_t mem_type = bo->tbo.resource->mem_type; 918 uint32_t mem_flags = bo->tbo.resource->placement; 919 920 if (!(domain & amdgpu_mem_type_to_domain(mem_type))) 921 return -EINVAL; 922 923 if ((mem_type == TTM_PL_VRAM) && 924 (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) && 925 !(mem_flags & TTM_PL_FLAG_CONTIGUOUS)) 926 return -EINVAL; 927 928 ttm_bo_pin(&bo->tbo); 929 930 if (max_offset != 0) { 931 u64 domain_start = amdgpu_ttm_domain_start(adev, 932 mem_type); 933 WARN_ON_ONCE(max_offset < 934 (amdgpu_bo_gpu_offset(bo) - domain_start)); 935 } 936 937 return 0; 938 } 939 940 /* This assumes only APU display buffers are pinned with (VRAM|GTT). 941 * See function amdgpu_display_supported_domains() 942 */ 943 domain = amdgpu_bo_get_preferred_domain(adev, domain); 944 945 if (bo->tbo.base.import_attach) 946 dma_buf_pin(bo->tbo.base.import_attach); 947 948 /* force to pin into visible video ram */ 949 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) 950 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 951 amdgpu_bo_placement_from_domain(bo, domain); 952 for (i = 0; i < bo->placement.num_placement; i++) { 953 unsigned int fpfn, lpfn; 954 955 fpfn = min_offset >> PAGE_SHIFT; 956 lpfn = max_offset >> PAGE_SHIFT; 957 958 if (fpfn > bo->placements[i].fpfn) 959 bo->placements[i].fpfn = fpfn; 960 if (!bo->placements[i].lpfn || 961 (lpfn && lpfn < bo->placements[i].lpfn)) 962 bo->placements[i].lpfn = lpfn; 963 } 964 965 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 966 if (unlikely(r)) { 967 dev_err(adev->dev, "%p pin failed\n", bo); 968 goto error; 969 } 970 971 ttm_bo_pin(&bo->tbo); 972 973 domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type); 974 if (domain == AMDGPU_GEM_DOMAIN_VRAM) { 975 atomic64_add(amdgpu_bo_size(bo), &adev->vram_pin_size); 976 atomic64_add(amdgpu_vram_mgr_bo_visible_size(bo), 977 &adev->visible_pin_size); 978 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) { 979 atomic64_add(amdgpu_bo_size(bo), &adev->gart_pin_size); 980 } 981 982 error: 983 return r; 984 } 985 986 /** 987 * amdgpu_bo_pin - pin an &amdgpu_bo buffer object 988 * @bo: &amdgpu_bo buffer object to be pinned 989 * @domain: domain to be pinned to 990 * 991 * A simple wrapper to amdgpu_bo_pin_restricted(). 992 * Provides a simpler API for buffers that do not have any strict restrictions 993 * on where a buffer must be located. 994 * 995 * Returns: 996 * 0 for success or a negative error code on failure. 997 */ 998 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain) 999 { 1000 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 1001 return amdgpu_bo_pin_restricted(bo, domain, 0, 0); 1002 } 1003 1004 /** 1005 * amdgpu_bo_unpin - unpin an &amdgpu_bo buffer object 1006 * @bo: &amdgpu_bo buffer object to be unpinned 1007 * 1008 * Decreases the pin_count, and clears the flags if pin_count reaches 0. 1009 * Changes placement and pin size accordingly. 1010 * 1011 * Returns: 1012 * 0 for success or a negative error code on failure. 1013 */ 1014 void amdgpu_bo_unpin(struct amdgpu_bo *bo) 1015 { 1016 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1017 1018 ttm_bo_unpin(&bo->tbo); 1019 if (bo->tbo.pin_count) 1020 return; 1021 1022 if (bo->tbo.base.import_attach) 1023 dma_buf_unpin(bo->tbo.base.import_attach); 1024 1025 if (bo->tbo.resource->mem_type == TTM_PL_VRAM) { 1026 atomic64_sub(amdgpu_bo_size(bo), &adev->vram_pin_size); 1027 atomic64_sub(amdgpu_vram_mgr_bo_visible_size(bo), 1028 &adev->visible_pin_size); 1029 } else if (bo->tbo.resource->mem_type == TTM_PL_TT) { 1030 atomic64_sub(amdgpu_bo_size(bo), &adev->gart_pin_size); 1031 } 1032 1033 } 1034 1035 static const char * const amdgpu_vram_names[] = { 1036 "UNKNOWN", 1037 "GDDR1", 1038 "DDR2", 1039 "GDDR3", 1040 "GDDR4", 1041 "GDDR5", 1042 "HBM", 1043 "DDR3", 1044 "DDR4", 1045 "GDDR6", 1046 "DDR5", 1047 "LPDDR4", 1048 "LPDDR5" 1049 }; 1050 1051 /** 1052 * amdgpu_bo_init - initialize memory manager 1053 * @adev: amdgpu device object 1054 * 1055 * Calls amdgpu_ttm_init() to initialize amdgpu memory manager. 1056 * 1057 * Returns: 1058 * 0 for success or a negative error code on failure. 1059 */ 1060 int amdgpu_bo_init(struct amdgpu_device *adev) 1061 { 1062 /* On A+A platform, VRAM can be mapped as WB */ 1063 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 1064 /* reserve PAT memory space to WC for VRAM */ 1065 int r = arch_io_reserve_memtype_wc(adev->gmc.aper_base, 1066 adev->gmc.aper_size); 1067 1068 if (r) { 1069 DRM_ERROR("Unable to set WC memtype for the aperture base\n"); 1070 return r; 1071 } 1072 1073 /* Add an MTRR for the VRAM */ 1074 adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base, 1075 adev->gmc.aper_size); 1076 } 1077 1078 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", 1079 adev->gmc.mc_vram_size >> 20, 1080 (unsigned long long)adev->gmc.aper_size >> 20); 1081 DRM_INFO("RAM width %dbits %s\n", 1082 adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]); 1083 return amdgpu_ttm_init(adev); 1084 } 1085 1086 /** 1087 * amdgpu_bo_fini - tear down memory manager 1088 * @adev: amdgpu device object 1089 * 1090 * Reverses amdgpu_bo_init() to tear down memory manager. 1091 */ 1092 void amdgpu_bo_fini(struct amdgpu_device *adev) 1093 { 1094 int idx; 1095 1096 amdgpu_ttm_fini(adev); 1097 1098 if (drm_dev_enter(adev_to_drm(adev), &idx)) { 1099 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 1100 arch_phys_wc_del(adev->gmc.vram_mtrr); 1101 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size); 1102 } 1103 drm_dev_exit(idx); 1104 } 1105 } 1106 1107 /** 1108 * amdgpu_bo_set_tiling_flags - set tiling flags 1109 * @bo: &amdgpu_bo buffer object 1110 * @tiling_flags: new flags 1111 * 1112 * Sets buffer object's tiling flags with the new one. Used by GEM ioctl or 1113 * kernel driver to set the tiling flags on a buffer. 1114 * 1115 * Returns: 1116 * 0 for success or a negative error code on failure. 1117 */ 1118 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) 1119 { 1120 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1121 struct amdgpu_bo_user *ubo; 1122 1123 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1124 if (adev->family <= AMDGPU_FAMILY_CZ && 1125 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) 1126 return -EINVAL; 1127 1128 ubo = to_amdgpu_bo_user(bo); 1129 ubo->tiling_flags = tiling_flags; 1130 return 0; 1131 } 1132 1133 /** 1134 * amdgpu_bo_get_tiling_flags - get tiling flags 1135 * @bo: &amdgpu_bo buffer object 1136 * @tiling_flags: returned flags 1137 * 1138 * Gets buffer object's tiling flags. Used by GEM ioctl or kernel driver to 1139 * set the tiling flags on a buffer. 1140 */ 1141 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) 1142 { 1143 struct amdgpu_bo_user *ubo; 1144 1145 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1146 dma_resv_assert_held(bo->tbo.base.resv); 1147 ubo = to_amdgpu_bo_user(bo); 1148 1149 if (tiling_flags) 1150 *tiling_flags = ubo->tiling_flags; 1151 } 1152 1153 /** 1154 * amdgpu_bo_set_metadata - set metadata 1155 * @bo: &amdgpu_bo buffer object 1156 * @metadata: new metadata 1157 * @metadata_size: size of the new metadata 1158 * @flags: flags of the new metadata 1159 * 1160 * Sets buffer object's metadata, its size and flags. 1161 * Used via GEM ioctl. 1162 * 1163 * Returns: 1164 * 0 for success or a negative error code on failure. 1165 */ 1166 int amdgpu_bo_set_metadata(struct amdgpu_bo *bo, void *metadata, 1167 u32 metadata_size, uint64_t flags) 1168 { 1169 struct amdgpu_bo_user *ubo; 1170 void *buffer; 1171 1172 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1173 ubo = to_amdgpu_bo_user(bo); 1174 if (!metadata_size) { 1175 if (ubo->metadata_size) { 1176 kfree(ubo->metadata); 1177 ubo->metadata = NULL; 1178 ubo->metadata_size = 0; 1179 } 1180 return 0; 1181 } 1182 1183 if (metadata == NULL) 1184 return -EINVAL; 1185 1186 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL); 1187 if (buffer == NULL) 1188 return -ENOMEM; 1189 1190 kfree(ubo->metadata); 1191 ubo->metadata_flags = flags; 1192 ubo->metadata = buffer; 1193 ubo->metadata_size = metadata_size; 1194 1195 return 0; 1196 } 1197 1198 /** 1199 * amdgpu_bo_get_metadata - get metadata 1200 * @bo: &amdgpu_bo buffer object 1201 * @buffer: returned metadata 1202 * @buffer_size: size of the buffer 1203 * @metadata_size: size of the returned metadata 1204 * @flags: flags of the returned metadata 1205 * 1206 * Gets buffer object's metadata, its size and flags. buffer_size shall not be 1207 * less than metadata_size. 1208 * Used via GEM ioctl. 1209 * 1210 * Returns: 1211 * 0 for success or a negative error code on failure. 1212 */ 1213 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer, 1214 size_t buffer_size, uint32_t *metadata_size, 1215 uint64_t *flags) 1216 { 1217 struct amdgpu_bo_user *ubo; 1218 1219 if (!buffer && !metadata_size) 1220 return -EINVAL; 1221 1222 BUG_ON(bo->tbo.type == ttm_bo_type_kernel); 1223 ubo = to_amdgpu_bo_user(bo); 1224 if (metadata_size) 1225 *metadata_size = ubo->metadata_size; 1226 1227 if (buffer) { 1228 if (buffer_size < ubo->metadata_size) 1229 return -EINVAL; 1230 1231 if (ubo->metadata_size) 1232 memcpy(buffer, ubo->metadata, ubo->metadata_size); 1233 } 1234 1235 if (flags) 1236 *flags = ubo->metadata_flags; 1237 1238 return 0; 1239 } 1240 1241 /** 1242 * amdgpu_bo_move_notify - notification about a memory move 1243 * @bo: pointer to a buffer object 1244 * @evict: if this move is evicting the buffer from the graphics address space 1245 * 1246 * Marks the corresponding &amdgpu_bo buffer object as invalid, also performs 1247 * bookkeeping. 1248 * TTM driver callback which is called when ttm moves a buffer. 1249 */ 1250 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo, bool evict) 1251 { 1252 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1253 struct amdgpu_bo *abo; 1254 1255 if (!amdgpu_bo_is_amdgpu_bo(bo)) 1256 return; 1257 1258 abo = ttm_to_amdgpu_bo(bo); 1259 amdgpu_vm_bo_invalidate(adev, abo, evict); 1260 1261 amdgpu_bo_kunmap(abo); 1262 1263 if (abo->tbo.base.dma_buf && !abo->tbo.base.import_attach && 1264 bo->resource->mem_type != TTM_PL_SYSTEM) 1265 dma_buf_move_notify(abo->tbo.base.dma_buf); 1266 1267 /* remember the eviction */ 1268 if (evict) 1269 atomic64_inc(&adev->num_evictions); 1270 } 1271 1272 void amdgpu_bo_get_memory(struct amdgpu_bo *bo, 1273 struct amdgpu_mem_stats *stats) 1274 { 1275 uint64_t size = amdgpu_bo_size(bo); 1276 struct drm_gem_object *obj; 1277 unsigned int domain; 1278 bool shared; 1279 1280 /* Abort if the BO doesn't currently have a backing store */ 1281 if (!bo->tbo.resource) 1282 return; 1283 1284 obj = &bo->tbo.base; 1285 shared = drm_gem_object_is_shared_for_memory_stats(obj); 1286 1287 domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type); 1288 switch (domain) { 1289 case AMDGPU_GEM_DOMAIN_VRAM: 1290 stats->vram += size; 1291 if (amdgpu_bo_in_cpu_visible_vram(bo)) 1292 stats->visible_vram += size; 1293 if (shared) 1294 stats->vram_shared += size; 1295 break; 1296 case AMDGPU_GEM_DOMAIN_GTT: 1297 stats->gtt += size; 1298 if (shared) 1299 stats->gtt_shared += size; 1300 break; 1301 case AMDGPU_GEM_DOMAIN_CPU: 1302 default: 1303 stats->cpu += size; 1304 if (shared) 1305 stats->cpu_shared += size; 1306 break; 1307 } 1308 1309 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) { 1310 stats->requested_vram += size; 1311 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 1312 stats->requested_visible_vram += size; 1313 1314 if (domain != AMDGPU_GEM_DOMAIN_VRAM) { 1315 stats->evicted_vram += size; 1316 if (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) 1317 stats->evicted_visible_vram += size; 1318 } 1319 } else if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_GTT) { 1320 stats->requested_gtt += size; 1321 } 1322 } 1323 1324 /** 1325 * amdgpu_bo_release_notify - notification about a BO being released 1326 * @bo: pointer to a buffer object 1327 * 1328 * Wipes VRAM buffers whose contents should not be leaked before the 1329 * memory is released. 1330 */ 1331 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo) 1332 { 1333 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1334 struct dma_fence *fence = NULL; 1335 struct amdgpu_bo *abo; 1336 int r; 1337 1338 if (!amdgpu_bo_is_amdgpu_bo(bo)) 1339 return; 1340 1341 abo = ttm_to_amdgpu_bo(bo); 1342 1343 WARN_ON(abo->vm_bo); 1344 1345 if (abo->kfd_bo) 1346 amdgpu_amdkfd_release_notify(abo); 1347 1348 /* We only remove the fence if the resv has individualized. */ 1349 WARN_ON_ONCE(bo->type == ttm_bo_type_kernel 1350 && bo->base.resv != &bo->base._resv); 1351 if (bo->base.resv == &bo->base._resv) 1352 amdgpu_amdkfd_remove_fence_on_pt_pd_bos(abo); 1353 1354 if (!bo->resource || bo->resource->mem_type != TTM_PL_VRAM || 1355 !(abo->flags & AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE) || 1356 adev->in_suspend || drm_dev_is_unplugged(adev_to_drm(adev))) 1357 return; 1358 1359 if (WARN_ON_ONCE(!dma_resv_trylock(bo->base.resv))) 1360 return; 1361 1362 r = amdgpu_fill_buffer(abo, AMDGPU_POISON, bo->base.resv, &fence, true); 1363 if (!WARN_ON(r)) { 1364 amdgpu_bo_fence(abo, fence, false); 1365 dma_fence_put(fence); 1366 } 1367 1368 dma_resv_unlock(bo->base.resv); 1369 } 1370 1371 /** 1372 * amdgpu_bo_fault_reserve_notify - notification about a memory fault 1373 * @bo: pointer to a buffer object 1374 * 1375 * Notifies the driver we are taking a fault on this BO and have reserved it, 1376 * also performs bookkeeping. 1377 * TTM driver callback for dealing with vm faults. 1378 * 1379 * Returns: 1380 * 0 for success or a negative error code on failure. 1381 */ 1382 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo) 1383 { 1384 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); 1385 struct ttm_operation_ctx ctx = { false, false }; 1386 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo); 1387 int r; 1388 1389 /* Remember that this BO was accessed by the CPU */ 1390 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 1391 1392 if (bo->resource->mem_type != TTM_PL_VRAM) 1393 return 0; 1394 1395 if (amdgpu_bo_in_cpu_visible_vram(abo)) 1396 return 0; 1397 1398 /* Can't move a pinned BO to visible VRAM */ 1399 if (abo->tbo.pin_count > 0) 1400 return VM_FAULT_SIGBUS; 1401 1402 /* hurrah the memory is not visible ! */ 1403 atomic64_inc(&adev->num_vram_cpu_page_faults); 1404 amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | 1405 AMDGPU_GEM_DOMAIN_GTT); 1406 1407 /* Avoid costly evictions; only set GTT as a busy placement */ 1408 abo->placements[0].flags |= TTM_PL_FLAG_DESIRED; 1409 1410 r = ttm_bo_validate(bo, &abo->placement, &ctx); 1411 if (unlikely(r == -EBUSY || r == -ERESTARTSYS)) 1412 return VM_FAULT_NOPAGE; 1413 else if (unlikely(r)) 1414 return VM_FAULT_SIGBUS; 1415 1416 /* this should never happen */ 1417 if (bo->resource->mem_type == TTM_PL_VRAM && 1418 !amdgpu_bo_in_cpu_visible_vram(abo)) 1419 return VM_FAULT_SIGBUS; 1420 1421 ttm_bo_move_to_lru_tail_unlocked(bo); 1422 return 0; 1423 } 1424 1425 /** 1426 * amdgpu_bo_fence - add fence to buffer object 1427 * 1428 * @bo: buffer object in question 1429 * @fence: fence to add 1430 * @shared: true if fence should be added shared 1431 * 1432 */ 1433 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence, 1434 bool shared) 1435 { 1436 struct dma_resv *resv = bo->tbo.base.resv; 1437 int r; 1438 1439 r = dma_resv_reserve_fences(resv, 1); 1440 if (r) { 1441 /* As last resort on OOM we block for the fence */ 1442 dma_fence_wait(fence, false); 1443 return; 1444 } 1445 1446 dma_resv_add_fence(resv, fence, shared ? DMA_RESV_USAGE_READ : 1447 DMA_RESV_USAGE_WRITE); 1448 } 1449 1450 /** 1451 * amdgpu_bo_sync_wait_resv - Wait for BO reservation fences 1452 * 1453 * @adev: amdgpu device pointer 1454 * @resv: reservation object to sync to 1455 * @sync_mode: synchronization mode 1456 * @owner: fence owner 1457 * @intr: Whether the wait is interruptible 1458 * 1459 * Extract the fences from the reservation object and waits for them to finish. 1460 * 1461 * Returns: 1462 * 0 on success, errno otherwise. 1463 */ 1464 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv, 1465 enum amdgpu_sync_mode sync_mode, void *owner, 1466 bool intr) 1467 { 1468 struct amdgpu_sync sync; 1469 int r; 1470 1471 amdgpu_sync_create(&sync); 1472 amdgpu_sync_resv(adev, &sync, resv, sync_mode, owner); 1473 r = amdgpu_sync_wait(&sync, intr); 1474 amdgpu_sync_free(&sync); 1475 return r; 1476 } 1477 1478 /** 1479 * amdgpu_bo_sync_wait - Wrapper for amdgpu_bo_sync_wait_resv 1480 * @bo: buffer object to wait for 1481 * @owner: fence owner 1482 * @intr: Whether the wait is interruptible 1483 * 1484 * Wrapper to wait for fences in a BO. 1485 * Returns: 1486 * 0 on success, errno otherwise. 1487 */ 1488 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr) 1489 { 1490 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1491 1492 return amdgpu_bo_sync_wait_resv(adev, bo->tbo.base.resv, 1493 AMDGPU_SYNC_NE_OWNER, owner, intr); 1494 } 1495 1496 /** 1497 * amdgpu_bo_gpu_offset - return GPU offset of bo 1498 * @bo: amdgpu object for which we query the offset 1499 * 1500 * Note: object should either be pinned or reserved when calling this 1501 * function, it might be useful to add check for this for debugging. 1502 * 1503 * Returns: 1504 * current GPU offset of the object. 1505 */ 1506 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo) 1507 { 1508 WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_SYSTEM); 1509 WARN_ON_ONCE(!dma_resv_is_locked(bo->tbo.base.resv) && 1510 !bo->tbo.pin_count && bo->tbo.type != ttm_bo_type_kernel); 1511 WARN_ON_ONCE(bo->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET); 1512 WARN_ON_ONCE(bo->tbo.resource->mem_type == TTM_PL_VRAM && 1513 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)); 1514 1515 return amdgpu_bo_gpu_offset_no_check(bo); 1516 } 1517 1518 /** 1519 * amdgpu_bo_gpu_offset_no_check - return GPU offset of bo 1520 * @bo: amdgpu object for which we query the offset 1521 * 1522 * Returns: 1523 * current GPU offset of the object without raising warnings. 1524 */ 1525 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo) 1526 { 1527 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 1528 uint64_t offset = AMDGPU_BO_INVALID_OFFSET; 1529 1530 if (bo->tbo.resource->mem_type == TTM_PL_TT) 1531 offset = amdgpu_gmc_agp_addr(&bo->tbo); 1532 1533 if (offset == AMDGPU_BO_INVALID_OFFSET) 1534 offset = (bo->tbo.resource->start << PAGE_SHIFT) + 1535 amdgpu_ttm_domain_start(adev, bo->tbo.resource->mem_type); 1536 1537 return amdgpu_gmc_sign_extend(offset); 1538 } 1539 1540 /** 1541 * amdgpu_bo_get_preferred_domain - get preferred domain 1542 * @adev: amdgpu device object 1543 * @domain: allowed :ref:`memory domains <amdgpu_memory_domains>` 1544 * 1545 * Returns: 1546 * Which of the allowed domains is preferred for allocating the BO. 1547 */ 1548 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev, 1549 uint32_t domain) 1550 { 1551 if ((domain == (AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GTT)) && 1552 ((adev->asic_type == CHIP_CARRIZO) || (adev->asic_type == CHIP_STONEY))) { 1553 domain = AMDGPU_GEM_DOMAIN_VRAM; 1554 if (adev->gmc.real_vram_size <= AMDGPU_SG_THRESHOLD) 1555 domain = AMDGPU_GEM_DOMAIN_GTT; 1556 } 1557 return domain; 1558 } 1559 1560 #if defined(CONFIG_DEBUG_FS) 1561 #define amdgpu_bo_print_flag(m, bo, flag) \ 1562 do { \ 1563 if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) { \ 1564 seq_printf((m), " " #flag); \ 1565 } \ 1566 } while (0) 1567 1568 /** 1569 * amdgpu_bo_print_info - print BO info in debugfs file 1570 * 1571 * @id: Index or Id of the BO 1572 * @bo: Requested BO for printing info 1573 * @m: debugfs file 1574 * 1575 * Print BO information in debugfs file 1576 * 1577 * Returns: 1578 * Size of the BO in bytes. 1579 */ 1580 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m) 1581 { 1582 struct dma_buf_attachment *attachment; 1583 struct dma_buf *dma_buf; 1584 const char *placement; 1585 unsigned int pin_count; 1586 u64 size; 1587 1588 if (dma_resv_trylock(bo->tbo.base.resv)) { 1589 unsigned int domain; 1590 domain = amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type); 1591 switch (domain) { 1592 case AMDGPU_GEM_DOMAIN_VRAM: 1593 if (amdgpu_bo_in_cpu_visible_vram(bo)) 1594 placement = "VRAM VISIBLE"; 1595 else 1596 placement = "VRAM"; 1597 break; 1598 case AMDGPU_GEM_DOMAIN_GTT: 1599 placement = "GTT"; 1600 break; 1601 case AMDGPU_GEM_DOMAIN_CPU: 1602 default: 1603 placement = "CPU"; 1604 break; 1605 } 1606 dma_resv_unlock(bo->tbo.base.resv); 1607 } else { 1608 placement = "UNKNOWN"; 1609 } 1610 1611 size = amdgpu_bo_size(bo); 1612 seq_printf(m, "\t\t0x%08x: %12lld byte %s", 1613 id, size, placement); 1614 1615 pin_count = READ_ONCE(bo->tbo.pin_count); 1616 if (pin_count) 1617 seq_printf(m, " pin count %d", pin_count); 1618 1619 dma_buf = READ_ONCE(bo->tbo.base.dma_buf); 1620 attachment = READ_ONCE(bo->tbo.base.import_attach); 1621 1622 if (attachment) 1623 seq_printf(m, " imported from ino:%lu", file_inode(dma_buf->file)->i_ino); 1624 else if (dma_buf) 1625 seq_printf(m, " exported as ino:%lu", file_inode(dma_buf->file)->i_ino); 1626 1627 amdgpu_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED); 1628 amdgpu_bo_print_flag(m, bo, NO_CPU_ACCESS); 1629 amdgpu_bo_print_flag(m, bo, CPU_GTT_USWC); 1630 amdgpu_bo_print_flag(m, bo, VRAM_CLEARED); 1631 amdgpu_bo_print_flag(m, bo, VRAM_CONTIGUOUS); 1632 amdgpu_bo_print_flag(m, bo, VM_ALWAYS_VALID); 1633 amdgpu_bo_print_flag(m, bo, EXPLICIT_SYNC); 1634 1635 seq_puts(m, "\n"); 1636 1637 return size; 1638 } 1639 #endif 1640