xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_mes.h (revision 6a45e909c65a8b3c5592b88ad37e2f7341683801)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #ifndef __AMDGPU_MES_H__
25 #define __AMDGPU_MES_H__
26 
27 #include "amdgpu_irq.h"
28 #include "kgd_kfd_interface.h"
29 #include "amdgpu_gfx.h"
30 #include "amdgpu_doorbell.h"
31 #include <linux/sched/mm.h>
32 
33 #define AMDGPU_MES_MAX_COMPUTE_PIPES        8
34 #define AMDGPU_MES_MAX_GFX_PIPES            2
35 #define AMDGPU_MES_MAX_SDMA_PIPES           2
36 
37 #define AMDGPU_MES_API_VERSION_SHIFT	12
38 #define AMDGPU_MES_FEAT_VERSION_SHIFT	24
39 
40 #define AMDGPU_MES_VERSION_MASK		0x00000fff
41 #define AMDGPU_MES_API_VERSION_MASK	0x00fff000
42 #define AMDGPU_MES_FEAT_VERSION_MASK	0xff000000
43 #define AMDGPU_MES_MSCRATCH_SIZE	0x40000
44 #define AMDGPU_MES_INVALID_DB_OFFSET	0xffffffff
45 
46 enum amdgpu_mes_priority_level {
47 	AMDGPU_MES_PRIORITY_LEVEL_LOW       = 0,
48 	AMDGPU_MES_PRIORITY_LEVEL_NORMAL    = 1,
49 	AMDGPU_MES_PRIORITY_LEVEL_MEDIUM    = 2,
50 	AMDGPU_MES_PRIORITY_LEVEL_HIGH      = 3,
51 	AMDGPU_MES_PRIORITY_LEVEL_REALTIME  = 4,
52 	AMDGPU_MES_PRIORITY_NUM_LEVELS
53 };
54 
55 #define AMDGPU_MES_PROC_CTX_SIZE 0x1000 /* one page area */
56 #define AMDGPU_MES_GANG_CTX_SIZE 0x1000 /* one page area */
57 
58 struct amdgpu_mes_funcs;
59 
60 enum amdgpu_mes_pipe {
61 	AMDGPU_MES_PIPE_0 = 0,
62 	AMDGPU_MES_PIPE_1,
63 	AMDGPU_MAX_MES_PIPES = 2,
64 };
65 
66 #define AMDGPU_MES_SCHED_PIPE AMDGPU_MES_PIPE_0
67 #define AMDGPU_MES_KIQ_PIPE AMDGPU_MES_PIPE_1
68 
69 #define AMDGPU_MAX_MES_INST_PIPES \
70 	(AMDGPU_MAX_MES_PIPES * AMDGPU_MAX_GC_INSTANCES)
71 
72 #define MES_PIPE_INST(xcc_id, pipe_id) \
73 	(xcc_id * AMDGPU_MAX_MES_PIPES + pipe_id)
74 
75 struct amdgpu_mes {
76 	struct amdgpu_device            *adev;
77 
78 	struct mutex                    mutex_hidden;
79 
80 	struct idr                      pasid_idr;
81 	struct idr                      gang_id_idr;
82 	struct idr                      queue_id_idr;
83 	struct ida                      doorbell_ida;
84 
85 	spinlock_t                      queue_id_lock;
86 
87 	uint32_t			sched_version;
88 	uint32_t			kiq_version;
89 	uint32_t			fw_version[AMDGPU_MAX_MES_PIPES];
90 	bool                            enable_legacy_queue_map;
91 
92 	uint32_t                        total_max_queue;
93 	uint32_t                        max_doorbell_slices;
94 
95 	uint64_t                        default_process_quantum;
96 	uint64_t                        default_gang_quantum;
97 
98 	struct amdgpu_ring              ring[AMDGPU_MAX_MES_INST_PIPES];
99 	spinlock_t                      ring_lock[AMDGPU_MAX_MES_INST_PIPES];
100 
101 	const struct firmware           *fw[AMDGPU_MAX_MES_PIPES];
102 
103 	/* mes ucode */
104 	struct amdgpu_bo		*ucode_fw_obj[AMDGPU_MAX_MES_INST_PIPES];
105 	uint64_t			ucode_fw_gpu_addr[AMDGPU_MAX_MES_INST_PIPES];
106 	uint32_t			*ucode_fw_ptr[AMDGPU_MAX_MES_INST_PIPES];
107 	uint64_t                        uc_start_addr[AMDGPU_MAX_MES_PIPES];
108 
109 	/* mes ucode data */
110 	struct amdgpu_bo		*data_fw_obj[AMDGPU_MAX_MES_INST_PIPES];
111 	uint64_t			data_fw_gpu_addr[AMDGPU_MAX_MES_INST_PIPES];
112 	uint32_t			*data_fw_ptr[AMDGPU_MAX_MES_INST_PIPES];
113 	uint64_t                        data_start_addr[AMDGPU_MAX_MES_PIPES];
114 
115 	/* eop gpu obj */
116 	struct amdgpu_bo		*eop_gpu_obj[AMDGPU_MAX_MES_INST_PIPES];
117 	uint64_t                        eop_gpu_addr[AMDGPU_MAX_MES_INST_PIPES];
118 
119 	void                            *mqd_backup[AMDGPU_MAX_MES_INST_PIPES];
120 	struct amdgpu_irq_src	        irq[AMDGPU_MAX_MES_INST_PIPES];
121 
122 	uint32_t                        vmid_mask_gfxhub;
123 	uint32_t                        vmid_mask_mmhub;
124 	uint32_t                        gfx_hqd_mask[AMDGPU_MES_MAX_GFX_PIPES];
125 	uint32_t                        compute_hqd_mask[AMDGPU_MES_MAX_COMPUTE_PIPES];
126 	uint32_t                        sdma_hqd_mask[AMDGPU_MES_MAX_SDMA_PIPES];
127 	uint32_t                        aggregated_doorbells[AMDGPU_MES_PRIORITY_NUM_LEVELS];
128 
129 	uint32_t                        sch_ctx_offs[AMDGPU_MAX_MES_INST_PIPES];
130 	uint64_t                        sch_ctx_gpu_addr[AMDGPU_MAX_MES_INST_PIPES];
131 	uint64_t                        *sch_ctx_ptr[AMDGPU_MAX_MES_INST_PIPES];
132 	uint32_t                        query_status_fence_offs[AMDGPU_MAX_MES_INST_PIPES];
133 	uint64_t                        query_status_fence_gpu_addr[AMDGPU_MAX_MES_INST_PIPES];
134 	uint64_t                        *query_status_fence_ptr[AMDGPU_MAX_MES_INST_PIPES];
135 
136 	uint32_t			saved_flags;
137 
138 	/* initialize kiq pipe */
139 	int                             (*kiq_hw_init)(struct amdgpu_device *adev,
140                                                    uint32_t xcc_id);
141 	int                             (*kiq_hw_fini)(struct amdgpu_device *adev,
142                                                    uint32_t xcc_id);
143 
144 	/* MES doorbells */
145 	uint32_t			db_start_dw_offset;
146 	uint32_t			num_mes_dbs;
147 	unsigned long			*doorbell_bitmap;
148 
149 	/* MES event log buffer */
150 	uint32_t			event_log_size;
151 	struct amdgpu_bo	*event_log_gpu_obj;
152 	uint64_t			event_log_gpu_addr;
153 	void				*event_log_cpu_addr;
154 
155 	/* ip specific functions */
156 	const struct amdgpu_mes_funcs   *funcs;
157 
158 	/* mes resource_1 bo*/
159 	struct amdgpu_bo    *resource_1[AMDGPU_MAX_MES_PIPES];
160 	uint64_t            resource_1_gpu_addr[AMDGPU_MAX_MES_PIPES];
161 	void                *resource_1_addr[AMDGPU_MAX_MES_PIPES];
162 
163 	int				hung_queue_db_array_size;
164 	int				hung_queue_hqd_info_offset;
165 	struct amdgpu_bo		*hung_queue_db_array_gpu_obj[AMDGPU_MAX_MES_PIPES];
166 	uint64_t			hung_queue_db_array_gpu_addr[AMDGPU_MAX_MES_PIPES];
167 	void				*hung_queue_db_array_cpu_addr[AMDGPU_MAX_MES_PIPES];
168 
169 	/* cooperative dispatch */
170 	bool                enable_coop_mode;
171 	int                 master_xcc_ids[AMDGPU_MAX_MES_INST_PIPES];
172 	struct amdgpu_bo    *shared_cmd_buf_obj[AMDGPU_MAX_MES_INST_PIPES];
173 	uint64_t            shared_cmd_buf_gpu_addr[AMDGPU_MAX_MES_INST_PIPES];
174 };
175 
176 struct amdgpu_mes_gang {
177 	int 				gang_id;
178 	int 				priority;
179 	int 				inprocess_gang_priority;
180 	int 				global_priority_level;
181 	struct list_head 		list;
182 	struct amdgpu_mes_process 	*process;
183 	struct amdgpu_bo 		*gang_ctx_bo;
184 	uint64_t 			gang_ctx_gpu_addr;
185 	void 				*gang_ctx_cpu_ptr;
186 	uint64_t 			gang_quantum;
187 	struct list_head 		queue_list;
188 };
189 
190 struct amdgpu_mes_queue {
191 	struct list_head 		list;
192 	struct amdgpu_mes_gang 		*gang;
193 	int 				queue_id;
194 	uint64_t 			doorbell_off;
195 	struct amdgpu_bo		*mqd_obj;
196 	void				*mqd_cpu_ptr;
197 	uint64_t 			mqd_gpu_addr;
198 	uint64_t 			wptr_gpu_addr;
199 	int 				queue_type;
200 	int 				paging;
201 	struct amdgpu_ring 		*ring;
202 };
203 
204 struct amdgpu_mes_queue_properties {
205 	int 			queue_type;
206 	uint64_t                hqd_base_gpu_addr;
207 	uint64_t                rptr_gpu_addr;
208 	uint64_t                wptr_gpu_addr;
209 	uint64_t                wptr_mc_addr;
210 	uint32_t                queue_size;
211 	uint64_t                eop_gpu_addr;
212 	uint32_t                hqd_pipe_priority;
213 	uint32_t                hqd_queue_priority;
214 	bool 			paging;
215 	struct amdgpu_ring 	*ring;
216 	/* out */
217 	uint64_t       		doorbell_off;
218 };
219 
220 struct amdgpu_mes_gang_properties {
221 	uint32_t 	priority;
222 	uint32_t 	gang_quantum;
223 	uint32_t 	inprocess_gang_priority;
224 	uint32_t 	priority_level;
225 	int 		global_priority_level;
226 };
227 
228 struct mes_add_queue_input {
229 	uint32_t        xcc_id;
230 	uint32_t	process_id;
231 	uint64_t	page_table_base_addr;
232 	uint64_t	process_va_start;
233 	uint64_t	process_va_end;
234 	uint64_t	process_quantum;
235 	uint64_t	process_context_addr;
236 	uint64_t	gang_quantum;
237 	uint64_t	gang_context_addr;
238 	uint32_t	inprocess_gang_priority;
239 	uint32_t	gang_global_priority_level;
240 	uint32_t	doorbell_offset;
241 	uint64_t	mqd_addr;
242 	uint64_t	wptr_addr;
243 	uint64_t	wptr_mc_addr;
244 	uint32_t	queue_type;
245 	uint32_t	paging;
246 	uint32_t        gws_base;
247 	uint32_t        gws_size;
248 	uint64_t	tba_addr;
249 	uint64_t	tma_addr;
250 	uint32_t	trap_en;
251 	uint32_t	skip_process_ctx_clear;
252 	uint32_t	is_kfd_process;
253 	uint32_t	is_aql_queue;
254 	uint32_t	queue_size;
255 	uint32_t	exclusively_scheduled;
256 };
257 
258 struct mes_remove_queue_input {
259 	uint32_t        xcc_id;
260 	uint32_t	doorbell_offset;
261 	uint64_t	gang_context_addr;
262 	bool		remove_queue_after_reset;
263 };
264 
265 struct mes_map_legacy_queue_input {
266 	uint32_t			   xcc_id;
267 	uint32_t                           queue_type;
268 	uint32_t                           doorbell_offset;
269 	uint32_t                           pipe_id;
270 	uint32_t                           queue_id;
271 	uint64_t                           mqd_addr;
272 	uint64_t                           wptr_addr;
273 };
274 
275 struct mes_unmap_legacy_queue_input {
276 	uint32_t                           xcc_id;
277 	enum amdgpu_unmap_queues_action    action;
278 	uint32_t                           queue_type;
279 	uint32_t                           doorbell_offset;
280 	uint32_t                           pipe_id;
281 	uint32_t                           queue_id;
282 	uint64_t                           trail_fence_addr;
283 	uint64_t                           trail_fence_data;
284 };
285 
286 struct mes_suspend_gang_input {
287 	uint32_t        xcc_id;
288 	bool		suspend_all_gangs;
289 	uint64_t	gang_context_addr;
290 	uint64_t	suspend_fence_addr;
291 	uint32_t	suspend_fence_value;
292 };
293 
294 struct mes_resume_gang_input {
295 	uint32_t	xcc_id;
296 	bool		resume_all_gangs;
297 	uint64_t	gang_context_addr;
298 };
299 
300 struct mes_reset_queue_input {
301 	uint32_t			   xcc_id;
302 	uint32_t                           queue_type;
303 	uint32_t                           doorbell_offset;
304 	bool                               use_mmio;
305 	uint32_t                           me_id;
306 	uint32_t                           pipe_id;
307 	uint32_t                           queue_id;
308 	uint64_t                           mqd_addr;
309 	uint64_t                           wptr_addr;
310 	uint32_t                           vmid;
311 	bool                               legacy_gfx;
312 	bool                               is_kq;
313 };
314 
315 struct mes_detect_and_reset_queue_input {
316 	uint32_t                           queue_type;
317 	bool                               detect_only;
318 };
319 
320 struct mes_inv_tlbs_pasid_input {
321 	uint32_t        xcc_id;
322 	uint16_t        pasid;
323 	uint8_t         hub_id;
324 	uint8_t         flush_type;
325 };
326 
327 enum mes_misc_opcode {
328 	MES_MISC_OP_WRITE_REG,
329 	MES_MISC_OP_READ_REG,
330 	MES_MISC_OP_WRM_REG_WAIT,
331 	MES_MISC_OP_WRM_REG_WR_WAIT,
332 	MES_MISC_OP_SET_SHADER_DEBUGGER,
333 	MES_MISC_OP_CHANGE_CONFIG,
334 };
335 
336 struct mes_misc_op_input {
337 	uint32_t                 xcc_id;
338 	enum mes_misc_opcode     op;
339 
340 	union {
341 		struct {
342 			uint32_t                  reg_offset;
343 			uint64_t                  buffer_addr;
344 		} read_reg;
345 
346 		struct {
347 			uint32_t                  reg_offset;
348 			uint32_t                  reg_value;
349 		} write_reg;
350 
351 		struct {
352 			uint32_t                   ref;
353 			uint32_t                   mask;
354 			uint32_t                   reg0;
355 			uint32_t                   reg1;
356 		} wrm_reg;
357 
358 		struct {
359 			uint64_t process_context_addr;
360 			union {
361 				struct {
362 					uint32_t single_memop : 1;
363 					uint32_t single_alu_op : 1;
364 					uint32_t reserved: 29;
365 					uint32_t process_ctx_flush: 1;
366 				};
367 				uint32_t u32all;
368 			} flags;
369 			uint32_t spi_gdbg_per_vmid_cntl;
370 			uint32_t tcp_watch_cntl[4];
371 			uint32_t trap_en;
372 		} set_shader_debugger;
373 
374 		struct {
375 			union {
376 				struct {
377 					uint32_t limit_single_process : 1;
378 					uint32_t enable_hws_logging_buffer : 1;
379 					uint32_t reserved : 30;
380 				};
381 				uint32_t all;
382 			} option;
383 			struct {
384 				uint32_t tdr_level;
385 				uint32_t tdr_delay;
386 			} tdr_config;
387 		} change_config;
388 	};
389 };
390 
391 struct amdgpu_mes_funcs {
392 	int (*add_hw_queue)(struct amdgpu_mes *mes,
393 			    struct mes_add_queue_input *input);
394 
395 	int (*remove_hw_queue)(struct amdgpu_mes *mes,
396 			       struct mes_remove_queue_input *input);
397 
398 	int (*map_legacy_queue)(struct amdgpu_mes *mes,
399 				struct mes_map_legacy_queue_input *input);
400 
401 	int (*unmap_legacy_queue)(struct amdgpu_mes *mes,
402 				  struct mes_unmap_legacy_queue_input *input);
403 
404 	int (*suspend_gang)(struct amdgpu_mes *mes,
405 			    struct mes_suspend_gang_input *input);
406 
407 	int (*resume_gang)(struct amdgpu_mes *mes,
408 			   struct mes_resume_gang_input *input);
409 
410 	int (*misc_op)(struct amdgpu_mes *mes,
411 		       struct mes_misc_op_input *input);
412 
413 	int (*reset_hw_queue)(struct amdgpu_mes *mes,
414 			      struct mes_reset_queue_input *input);
415 
416 	int (*detect_and_reset_hung_queues)(struct amdgpu_mes *mes,
417 			      struct mes_detect_and_reset_queue_input *input);
418 
419 
420 	int (*invalidate_tlbs_pasid)(struct amdgpu_mes *mes,
421 			      struct mes_inv_tlbs_pasid_input *input);
422 };
423 
424 #define amdgpu_mes_kiq_hw_init(adev, xcc_id) \
425 	(adev)->mes.kiq_hw_init((adev), (xcc_id))
426 #define amdgpu_mes_kiq_hw_fini(adev, xcc_id) \
427 	(adev)->mes.kiq_hw_fini((adev), (xcc_id))
428 
429 int amdgpu_mes_init_microcode(struct amdgpu_device *adev, int pipe);
430 int amdgpu_mes_init(struct amdgpu_device *adev);
431 void amdgpu_mes_fini(struct amdgpu_device *adev);
432 
433 int amdgpu_mes_suspend(struct amdgpu_device *adev);
434 int amdgpu_mes_resume(struct amdgpu_device *adev);
435 
436 int amdgpu_mes_map_legacy_queue(struct amdgpu_device *adev,
437 				struct amdgpu_ring *ring, uint32_t xcc_id);
438 int amdgpu_mes_unmap_legacy_queue(struct amdgpu_device *adev,
439 				  struct amdgpu_ring *ring,
440 				  enum amdgpu_unmap_queues_action action,
441 				  u64 gpu_addr, u64 seq, uint32_t xcc_id);
442 int amdgpu_mes_reset_legacy_queue(struct amdgpu_device *adev,
443 				  struct amdgpu_ring *ring,
444 				  unsigned int vmid,
445 				  bool use_mmio,
446 				  uint32_t xcc_id);
447 
448 int amdgpu_mes_get_hung_queue_db_array_size(struct amdgpu_device *adev);
449 int amdgpu_mes_detect_and_reset_hung_queues(struct amdgpu_device *adev,
450 					    int queue_type,
451 					    bool detect_only,
452 					    unsigned int *hung_db_num,
453 					    u32 *hung_db_array,
454 					    uint32_t xcc_id);
455 
456 uint32_t amdgpu_mes_rreg(struct amdgpu_device *adev, uint32_t reg,
457 			 uint32_t xcc_id);
458 int amdgpu_mes_wreg(struct amdgpu_device *adev,
459 		    uint32_t reg, uint32_t val, uint32_t xcc_id);
460 int amdgpu_mes_reg_write_reg_wait(struct amdgpu_device *adev,
461 				  uint32_t reg0, uint32_t reg1,
462 				  uint32_t ref, uint32_t mask, uint32_t xcc_id);
463 int amdgpu_mes_hdp_flush(struct amdgpu_device *adev);
464 int amdgpu_mes_set_shader_debugger(struct amdgpu_device *adev,
465 				uint64_t process_context_addr,
466 				uint32_t spi_gdbg_per_vmid_cntl,
467 				const uint32_t *tcp_watch_cntl,
468 				uint32_t flags,
469 				bool trap_en,
470 				uint32_t xcc_id);
471 int amdgpu_mes_flush_shader_debugger(struct amdgpu_device *adev,
472 				uint64_t process_context_addr, uint32_t xcc_id);
473 
474 uint32_t amdgpu_mes_get_aggregated_doorbell_index(struct amdgpu_device *adev,
475 						   enum amdgpu_mes_priority_level prio);
476 
477 int amdgpu_mes_doorbell_process_slice(struct amdgpu_device *adev);
478 
479 /*
480  * MES lock can be taken in MMU notifiers.
481  *
482  * A bit more detail about why to set no-FS reclaim with MES lock:
483  *
484  * The purpose of the MMU notifier is to stop GPU access to memory so
485  * that the Linux VM subsystem can move pages around safely. This is
486  * done by preempting user mode queues for the affected process. When
487  * MES is used, MES lock needs to be taken to preempt the queues.
488  *
489  * The MMU notifier callback entry point in the driver is
490  * amdgpu_mn_invalidate_range_start_hsa. The relevant call chain from
491  * there is:
492  * amdgpu_amdkfd_evict_userptr -> kgd2kfd_quiesce_mm ->
493  * kfd_process_evict_queues -> pdd->dev->dqm->ops.evict_process_queues
494  *
495  * The last part of the chain is a function pointer where we take the
496  * MES lock.
497  *
498  * The problem with taking locks in the MMU notifier is, that MMU
499  * notifiers can be called in reclaim-FS context. That's where the
500  * kernel frees up pages to make room for new page allocations under
501  * memory pressure. While we are running in reclaim-FS context, we must
502  * not trigger another memory reclaim operation because that would
503  * recursively reenter the reclaim code and cause a deadlock. The
504  * memalloc_nofs_save/restore calls guarantee that.
505  *
506  * In addition we also need to avoid lock dependencies on other locks taken
507  * under the MES lock, for example reservation locks. Here is a possible
508  * scenario of a deadlock:
509  * Thread A: takes and holds reservation lock | triggers reclaim-FS |
510  * MMU notifier | blocks trying to take MES lock
511  * Thread B: takes and holds MES lock | blocks trying to take reservation lock
512  *
513  * In this scenario Thread B gets involved in a deadlock even without
514  * triggering a reclaim-FS operation itself.
515  * To fix this and break the lock dependency chain you'd need to either:
516  * 1. protect reservation locks with memalloc_nofs_save/restore, or
517  * 2. avoid taking reservation locks under the MES lock.
518  *
519  * Reservation locks are taken all over the kernel in different subsystems, we
520  * have no control over them and their lock dependencies.So the only workable
521  * solution is to avoid taking other locks under the MES lock.
522  * As a result, make sure no reclaim-FS happens while holding this lock anywhere
523  * to prevent deadlocks when an MMU notifier runs in reclaim-FS context.
524  */
525 static inline void amdgpu_mes_lock(struct amdgpu_mes *mes)
526 {
527 	mutex_lock(&mes->mutex_hidden);
528 	mes->saved_flags = memalloc_noreclaim_save();
529 }
530 
531 static inline void amdgpu_mes_unlock(struct amdgpu_mes *mes)
532 {
533 	memalloc_noreclaim_restore(mes->saved_flags);
534 	mutex_unlock(&mes->mutex_hidden);
535 }
536 
537 bool amdgpu_mes_suspend_resume_all_supported(struct amdgpu_device *adev);
538 
539 int amdgpu_mes_update_enforce_isolation(struct amdgpu_device *adev);
540 
541 #endif /* __AMDGPU_MES_H__ */
542