1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/kthread.h> 25 #include <linux/wait.h> 26 #include <linux/sched.h> 27 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_trace.h" 32 #include "amdgpu_reset.h" 33 #include "amdgpu_dev_coredump.h" 34 #include "amdgpu_xgmi.h" 35 36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev, 37 struct amdgpu_job *job) 38 { 39 int i; 40 41 dev_info(adev->dev, "Dumping IP State\n"); 42 for (i = 0; i < adev->num_ip_blocks; i++) 43 if (adev->ip_blocks[i].version->funcs->dump_ip_state) 44 adev->ip_blocks[i].version->funcs 45 ->dump_ip_state((void *)&adev->ip_blocks[i]); 46 dev_info(adev->dev, "Dumping IP State Completed\n"); 47 48 amdgpu_coredump(adev, true, false, job); 49 } 50 51 static void amdgpu_job_core_dump(struct amdgpu_device *adev, 52 struct amdgpu_job *job) 53 { 54 struct list_head device_list, *device_list_handle = NULL; 55 struct amdgpu_device *tmp_adev = NULL; 56 struct amdgpu_hive_info *hive = NULL; 57 58 if (!amdgpu_sriov_vf(adev)) 59 hive = amdgpu_get_xgmi_hive(adev); 60 if (hive) 61 mutex_lock(&hive->hive_lock); 62 /* 63 * Reuse the logic in amdgpu_device_gpu_recover() to build list of 64 * devices for code dump 65 */ 66 INIT_LIST_HEAD(&device_list); 67 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 68 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 69 list_add_tail(&tmp_adev->reset_list, &device_list); 70 if (!list_is_first(&adev->reset_list, &device_list)) 71 list_rotate_to_front(&adev->reset_list, &device_list); 72 device_list_handle = &device_list; 73 } else { 74 list_add_tail(&adev->reset_list, &device_list); 75 device_list_handle = &device_list; 76 } 77 78 /* Do the coredump for each device */ 79 list_for_each_entry(tmp_adev, device_list_handle, reset_list) 80 amdgpu_job_do_core_dump(tmp_adev, job); 81 82 if (hive) { 83 mutex_unlock(&hive->hive_lock); 84 amdgpu_put_xgmi_hive(hive); 85 } 86 } 87 88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job) 89 { 90 struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched); 91 struct amdgpu_job *job = to_amdgpu_job(s_job); 92 struct drm_wedge_task_info *info = NULL; 93 struct amdgpu_task_info *ti = NULL; 94 struct amdgpu_device *adev = ring->adev; 95 int idx, r; 96 97 if (!drm_dev_enter(adev_to_drm(adev), &idx)) { 98 dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s", 99 __func__, s_job->sched->name); 100 101 /* Effectively the job is aborted as the device is gone */ 102 return DRM_GPU_SCHED_STAT_ENODEV; 103 } 104 105 /* 106 * Do the coredump immediately after a job timeout to get a very 107 * close dump/snapshot/representation of GPU's current error status 108 * Skip it for SRIOV, since VF FLR will be triggered by host driver 109 * before job timeout 110 */ 111 if (!amdgpu_sriov_vf(adev)) 112 amdgpu_job_core_dump(adev, job); 113 114 if (amdgpu_gpu_recovery && 115 amdgpu_ring_is_reset_type_supported(ring, AMDGPU_RESET_TYPE_SOFT_RESET) && 116 amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) { 117 dev_err(adev->dev, "ring %s timeout, but soft recovered\n", 118 s_job->sched->name); 119 goto exit; 120 } 121 122 dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n", 123 job->base.sched->name, atomic_read(&ring->fence_drv.last_seq), 124 ring->fence_drv.sync_seq); 125 126 ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid); 127 if (ti) { 128 amdgpu_vm_print_task_info(adev, ti); 129 info = &ti->task; 130 } 131 132 /* attempt a per ring reset */ 133 if (unlikely(adev->debug_disable_gpu_ring_reset)) { 134 dev_err(adev->dev, "Ring reset disabled by debug mask\n"); 135 } else if (amdgpu_gpu_recovery && 136 amdgpu_ring_is_reset_type_supported(ring, AMDGPU_RESET_TYPE_PER_QUEUE) && 137 ring->funcs->reset) { 138 dev_err(adev->dev, "Starting %s ring reset\n", 139 s_job->sched->name); 140 r = amdgpu_ring_reset(ring, job->vmid, &job->hw_fence); 141 if (!r) { 142 atomic_inc(&ring->adev->gpu_reset_counter); 143 dev_err(adev->dev, "Ring %s reset succeeded\n", 144 ring->sched.name); 145 drm_dev_wedged_event(adev_to_drm(adev), 146 DRM_WEDGE_RECOVERY_NONE, info); 147 goto exit; 148 } 149 dev_err(adev->dev, "Ring %s reset failed\n", ring->sched.name); 150 } 151 152 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 153 154 if (amdgpu_device_should_recover_gpu(ring->adev)) { 155 struct amdgpu_reset_context reset_context; 156 memset(&reset_context, 0, sizeof(reset_context)); 157 158 reset_context.method = AMD_RESET_METHOD_NONE; 159 reset_context.reset_req_dev = adev; 160 reset_context.src = AMDGPU_RESET_SRC_JOB; 161 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 162 163 /* 164 * To avoid an unnecessary extra coredump, as we have already 165 * got the very close representation of GPU's error status 166 */ 167 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 168 169 r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context); 170 if (r) 171 dev_err(adev->dev, "GPU Recovery Failed: %d\n", r); 172 } else { 173 drm_sched_suspend_timeout(&ring->sched); 174 if (amdgpu_sriov_vf(adev)) 175 adev->virt.tdr_debug = true; 176 } 177 178 exit: 179 amdgpu_vm_put_task_info(ti); 180 drm_dev_exit(idx); 181 return DRM_GPU_SCHED_STAT_RESET; 182 } 183 184 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm, 185 struct drm_sched_entity *entity, void *owner, 186 unsigned int num_ibs, struct amdgpu_job **job, 187 u64 drm_client_id) 188 { 189 if (num_ibs == 0) 190 return -EINVAL; 191 192 *job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL); 193 if (!*job) 194 return -ENOMEM; 195 196 (*job)->vm = vm; 197 198 amdgpu_sync_create(&(*job)->explicit_sync); 199 (*job)->generation = amdgpu_vm_generation(adev, vm); 200 (*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET; 201 202 if (!entity) 203 return 0; 204 205 return drm_sched_job_init(&(*job)->base, entity, 1, owner, 206 drm_client_id); 207 } 208 209 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, 210 struct drm_sched_entity *entity, void *owner, 211 size_t size, enum amdgpu_ib_pool_type pool_type, 212 struct amdgpu_job **job) 213 { 214 int r; 215 216 r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job, 0); 217 if (r) 218 return r; 219 220 (*job)->num_ibs = 1; 221 r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]); 222 if (r) { 223 if (entity) 224 drm_sched_job_cleanup(&(*job)->base); 225 kfree(*job); 226 } 227 228 return r; 229 } 230 231 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds, 232 struct amdgpu_bo *gws, struct amdgpu_bo *oa) 233 { 234 if (gds) { 235 job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT; 236 job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT; 237 } 238 if (gws) { 239 job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT; 240 job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT; 241 } 242 if (oa) { 243 job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT; 244 job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT; 245 } 246 } 247 248 void amdgpu_job_free_resources(struct amdgpu_job *job) 249 { 250 struct dma_fence *f; 251 unsigned i; 252 253 /* Check if any fences where initialized */ 254 if (job->base.s_fence && job->base.s_fence->finished.ops) 255 f = &job->base.s_fence->finished; 256 else if (job->hw_fence.base.ops) 257 f = &job->hw_fence.base; 258 else 259 f = NULL; 260 261 for (i = 0; i < job->num_ibs; ++i) 262 amdgpu_ib_free(&job->ibs[i], f); 263 } 264 265 static void amdgpu_job_free_cb(struct drm_sched_job *s_job) 266 { 267 struct amdgpu_job *job = to_amdgpu_job(s_job); 268 269 drm_sched_job_cleanup(s_job); 270 271 amdgpu_sync_free(&job->explicit_sync); 272 273 /* only put the hw fence if has embedded fence */ 274 if (!job->hw_fence.base.ops) 275 kfree(job); 276 else 277 dma_fence_put(&job->hw_fence.base); 278 } 279 280 void amdgpu_job_set_gang_leader(struct amdgpu_job *job, 281 struct amdgpu_job *leader) 282 { 283 struct dma_fence *fence = &leader->base.s_fence->scheduled; 284 285 WARN_ON(job->gang_submit); 286 287 /* 288 * Don't add a reference when we are the gang leader to avoid circle 289 * dependency. 290 */ 291 if (job != leader) 292 dma_fence_get(fence); 293 job->gang_submit = fence; 294 } 295 296 void amdgpu_job_free(struct amdgpu_job *job) 297 { 298 if (job->base.entity) 299 drm_sched_job_cleanup(&job->base); 300 301 amdgpu_job_free_resources(job); 302 amdgpu_sync_free(&job->explicit_sync); 303 if (job->gang_submit != &job->base.s_fence->scheduled) 304 dma_fence_put(job->gang_submit); 305 306 if (!job->hw_fence.base.ops) 307 kfree(job); 308 else 309 dma_fence_put(&job->hw_fence.base); 310 } 311 312 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job) 313 { 314 struct dma_fence *f; 315 316 drm_sched_job_arm(&job->base); 317 f = dma_fence_get(&job->base.s_fence->finished); 318 amdgpu_job_free_resources(job); 319 drm_sched_entity_push_job(&job->base); 320 321 return f; 322 } 323 324 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring, 325 struct dma_fence **fence) 326 { 327 int r; 328 329 job->base.sched = &ring->sched; 330 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence); 331 332 if (r) 333 return r; 334 335 amdgpu_job_free(job); 336 return 0; 337 } 338 339 static struct dma_fence * 340 amdgpu_job_prepare_job(struct drm_sched_job *sched_job, 341 struct drm_sched_entity *s_entity) 342 { 343 struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched); 344 struct amdgpu_job *job = to_amdgpu_job(sched_job); 345 struct dma_fence *fence; 346 int r; 347 348 r = drm_sched_entity_error(s_entity); 349 if (r) 350 goto error; 351 352 if (job->gang_submit) { 353 fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit); 354 if (fence) 355 return fence; 356 } 357 358 fence = amdgpu_device_enforce_isolation(ring->adev, ring, job); 359 if (fence) 360 return fence; 361 362 if (job->vm && !job->vmid) { 363 r = amdgpu_vmid_grab(job->vm, ring, job, &fence); 364 if (r) { 365 dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r); 366 goto error; 367 } 368 return fence; 369 } 370 371 return NULL; 372 373 error: 374 dma_fence_set_error(&job->base.s_fence->finished, r); 375 return NULL; 376 } 377 378 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job) 379 { 380 struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched); 381 struct amdgpu_device *adev = ring->adev; 382 struct dma_fence *fence = NULL, *finished; 383 struct amdgpu_job *job; 384 int r = 0; 385 386 job = to_amdgpu_job(sched_job); 387 finished = &job->base.s_fence->finished; 388 389 trace_amdgpu_sched_run_job(job); 390 391 /* Skip job if VRAM is lost and never resubmit gangs */ 392 if (job->generation != amdgpu_vm_generation(adev, job->vm) || 393 (job->job_run_counter && job->gang_submit)) 394 dma_fence_set_error(finished, -ECANCELED); 395 396 if (finished->error < 0) { 397 dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)", 398 ring->name); 399 } else { 400 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, 401 &fence); 402 if (r) 403 dev_err(adev->dev, 404 "Error scheduling IBs (%d) in ring(%s)", r, 405 ring->name); 406 } 407 408 job->job_run_counter++; 409 amdgpu_job_free_resources(job); 410 411 fence = r ? ERR_PTR(r) : fence; 412 return fence; 413 } 414 415 /* 416 * This is a duplicate function from DRM scheduler sched_internal.h. 417 * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due 418 * latter being incorrect and racy. 419 * 420 * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/ 421 */ 422 static struct drm_sched_job * 423 drm_sched_entity_queue_pop(struct drm_sched_entity *entity) 424 { 425 struct spsc_node *node; 426 427 node = spsc_queue_pop(&entity->job_queue); 428 if (!node) 429 return NULL; 430 431 return container_of(node, struct drm_sched_job, queue_node); 432 } 433 434 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched) 435 { 436 struct drm_sched_job *s_job; 437 struct drm_sched_entity *s_entity = NULL; 438 int i; 439 440 /* Signal all jobs not yet scheduled */ 441 for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) { 442 struct drm_sched_rq *rq = sched->sched_rq[i]; 443 spin_lock(&rq->lock); 444 list_for_each_entry(s_entity, &rq->entities, list) { 445 while ((s_job = drm_sched_entity_queue_pop(s_entity))) { 446 struct drm_sched_fence *s_fence = s_job->s_fence; 447 448 dma_fence_signal(&s_fence->scheduled); 449 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 450 dma_fence_signal(&s_fence->finished); 451 } 452 } 453 spin_unlock(&rq->lock); 454 } 455 456 /* Signal all jobs already scheduled to HW */ 457 list_for_each_entry(s_job, &sched->pending_list, list) { 458 struct drm_sched_fence *s_fence = s_job->s_fence; 459 460 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 461 dma_fence_signal(&s_fence->finished); 462 } 463 } 464 465 const struct drm_sched_backend_ops amdgpu_sched_ops = { 466 .prepare_job = amdgpu_job_prepare_job, 467 .run_job = amdgpu_job_run, 468 .timedout_job = amdgpu_job_timedout, 469 .free_job = amdgpu_job_free_cb 470 }; 471