1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/kthread.h> 25 #include <linux/wait.h> 26 #include <linux/sched.h> 27 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_trace.h" 32 #include "amdgpu_reset.h" 33 #include "amdgpu_dev_coredump.h" 34 #include "amdgpu_xgmi.h" 35 36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev, 37 struct amdgpu_job *job) 38 { 39 int i; 40 41 dev_info(adev->dev, "Dumping IP State\n"); 42 for (i = 0; i < adev->num_ip_blocks; i++) 43 if (adev->ip_blocks[i].version->funcs->dump_ip_state) 44 adev->ip_blocks[i].version->funcs 45 ->dump_ip_state((void *)&adev->ip_blocks[i]); 46 dev_info(adev->dev, "Dumping IP State Completed\n"); 47 48 amdgpu_coredump(adev, true, false, job); 49 } 50 51 static void amdgpu_job_core_dump(struct amdgpu_device *adev, 52 struct amdgpu_job *job) 53 { 54 struct list_head device_list, *device_list_handle = NULL; 55 struct amdgpu_device *tmp_adev = NULL; 56 struct amdgpu_hive_info *hive = NULL; 57 58 if (!amdgpu_sriov_vf(adev)) 59 hive = amdgpu_get_xgmi_hive(adev); 60 if (hive) 61 mutex_lock(&hive->hive_lock); 62 /* 63 * Reuse the logic in amdgpu_device_gpu_recover() to build list of 64 * devices for code dump 65 */ 66 INIT_LIST_HEAD(&device_list); 67 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 68 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 69 list_add_tail(&tmp_adev->reset_list, &device_list); 70 if (!list_is_first(&adev->reset_list, &device_list)) 71 list_rotate_to_front(&adev->reset_list, &device_list); 72 device_list_handle = &device_list; 73 } else { 74 list_add_tail(&adev->reset_list, &device_list); 75 device_list_handle = &device_list; 76 } 77 78 /* Do the coredump for each device */ 79 list_for_each_entry(tmp_adev, device_list_handle, reset_list) 80 amdgpu_job_do_core_dump(tmp_adev, job); 81 82 if (hive) { 83 mutex_unlock(&hive->hive_lock); 84 amdgpu_put_xgmi_hive(hive); 85 } 86 } 87 88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job) 89 { 90 struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched); 91 struct amdgpu_job *job = to_amdgpu_job(s_job); 92 struct amdgpu_task_info *ti; 93 struct amdgpu_device *adev = ring->adev; 94 int idx; 95 int r; 96 97 if (!drm_dev_enter(adev_to_drm(adev), &idx)) { 98 dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s", 99 __func__, s_job->sched->name); 100 101 /* Effectively the job is aborted as the device is gone */ 102 return DRM_GPU_SCHED_STAT_ENODEV; 103 } 104 105 /* 106 * Do the coredump immediately after a job timeout to get a very 107 * close dump/snapshot/representation of GPU's current error status 108 * Skip it for SRIOV, since VF FLR will be triggered by host driver 109 * before job timeout 110 */ 111 if (!amdgpu_sriov_vf(adev)) 112 amdgpu_job_core_dump(adev, job); 113 114 if (amdgpu_gpu_recovery && 115 amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) { 116 dev_err(adev->dev, "ring %s timeout, but soft recovered\n", 117 s_job->sched->name); 118 goto exit; 119 } 120 121 dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n", 122 job->base.sched->name, atomic_read(&ring->fence_drv.last_seq), 123 ring->fence_drv.sync_seq); 124 125 ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid); 126 if (ti) { 127 dev_err(adev->dev, 128 "Process information: process %s pid %d thread %s pid %d\n", 129 ti->process_name, ti->tgid, ti->task_name, ti->pid); 130 amdgpu_vm_put_task_info(ti); 131 } 132 133 /* attempt a per ring reset */ 134 if (unlikely(adev->debug_disable_gpu_ring_reset)) { 135 dev_err(adev->dev, "Ring reset disabled by debug mask\n"); 136 } else if (amdgpu_gpu_recovery && ring->funcs->reset) { 137 bool is_guilty; 138 139 dev_err(adev->dev, "Starting %s ring reset\n", s_job->sched->name); 140 /* stop the scheduler, but don't mess with the 141 * bad job yet because if ring reset fails 142 * we'll fall back to full GPU reset. 143 */ 144 drm_sched_wqueue_stop(&ring->sched); 145 146 /* for engine resets, we need to reset the engine, 147 * but individual queues may be unaffected. 148 * check here to make sure the accounting is correct. 149 */ 150 if (ring->funcs->is_guilty) 151 is_guilty = ring->funcs->is_guilty(ring); 152 else 153 is_guilty = true; 154 155 if (is_guilty) 156 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 157 158 r = amdgpu_ring_reset(ring, job->vmid); 159 if (!r) { 160 if (amdgpu_ring_sched_ready(ring)) 161 drm_sched_stop(&ring->sched, s_job); 162 if (is_guilty) { 163 atomic_inc(&ring->adev->gpu_reset_counter); 164 amdgpu_fence_driver_force_completion(ring); 165 } 166 if (amdgpu_ring_sched_ready(ring)) 167 drm_sched_start(&ring->sched, 0); 168 dev_err(adev->dev, "Ring %s reset succeeded\n", ring->sched.name); 169 drm_dev_wedged_event(adev_to_drm(adev), DRM_WEDGE_RECOVERY_NONE); 170 goto exit; 171 } 172 dev_err(adev->dev, "Ring %s reset failure\n", ring->sched.name); 173 } 174 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 175 176 if (amdgpu_device_should_recover_gpu(ring->adev)) { 177 struct amdgpu_reset_context reset_context; 178 memset(&reset_context, 0, sizeof(reset_context)); 179 180 reset_context.method = AMD_RESET_METHOD_NONE; 181 reset_context.reset_req_dev = adev; 182 reset_context.src = AMDGPU_RESET_SRC_JOB; 183 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 184 185 /* 186 * To avoid an unnecessary extra coredump, as we have already 187 * got the very close representation of GPU's error status 188 */ 189 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 190 191 r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context); 192 if (r) 193 dev_err(adev->dev, "GPU Recovery Failed: %d\n", r); 194 } else { 195 drm_sched_suspend_timeout(&ring->sched); 196 if (amdgpu_sriov_vf(adev)) 197 adev->virt.tdr_debug = true; 198 } 199 200 exit: 201 drm_dev_exit(idx); 202 return DRM_GPU_SCHED_STAT_NOMINAL; 203 } 204 205 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm, 206 struct drm_sched_entity *entity, void *owner, 207 unsigned int num_ibs, struct amdgpu_job **job) 208 { 209 if (num_ibs == 0) 210 return -EINVAL; 211 212 *job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL); 213 if (!*job) 214 return -ENOMEM; 215 216 (*job)->vm = vm; 217 218 amdgpu_sync_create(&(*job)->explicit_sync); 219 (*job)->generation = amdgpu_vm_generation(adev, vm); 220 (*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET; 221 222 if (!entity) 223 return 0; 224 225 return drm_sched_job_init(&(*job)->base, entity, 1, owner); 226 } 227 228 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, 229 struct drm_sched_entity *entity, void *owner, 230 size_t size, enum amdgpu_ib_pool_type pool_type, 231 struct amdgpu_job **job) 232 { 233 int r; 234 235 r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job); 236 if (r) 237 return r; 238 239 (*job)->num_ibs = 1; 240 r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]); 241 if (r) { 242 if (entity) 243 drm_sched_job_cleanup(&(*job)->base); 244 kfree(*job); 245 } 246 247 return r; 248 } 249 250 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds, 251 struct amdgpu_bo *gws, struct amdgpu_bo *oa) 252 { 253 if (gds) { 254 job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT; 255 job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT; 256 } 257 if (gws) { 258 job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT; 259 job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT; 260 } 261 if (oa) { 262 job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT; 263 job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT; 264 } 265 } 266 267 void amdgpu_job_free_resources(struct amdgpu_job *job) 268 { 269 struct dma_fence *f; 270 unsigned i; 271 272 /* Check if any fences where initialized */ 273 if (job->base.s_fence && job->base.s_fence->finished.ops) 274 f = &job->base.s_fence->finished; 275 else if (job->hw_fence.ops) 276 f = &job->hw_fence; 277 else 278 f = NULL; 279 280 for (i = 0; i < job->num_ibs; ++i) 281 amdgpu_ib_free(&job->ibs[i], f); 282 } 283 284 static void amdgpu_job_free_cb(struct drm_sched_job *s_job) 285 { 286 struct amdgpu_job *job = to_amdgpu_job(s_job); 287 288 drm_sched_job_cleanup(s_job); 289 290 amdgpu_sync_free(&job->explicit_sync); 291 292 /* only put the hw fence if has embedded fence */ 293 if (!job->hw_fence.ops) 294 kfree(job); 295 else 296 dma_fence_put(&job->hw_fence); 297 } 298 299 void amdgpu_job_set_gang_leader(struct amdgpu_job *job, 300 struct amdgpu_job *leader) 301 { 302 struct dma_fence *fence = &leader->base.s_fence->scheduled; 303 304 WARN_ON(job->gang_submit); 305 306 /* 307 * Don't add a reference when we are the gang leader to avoid circle 308 * dependency. 309 */ 310 if (job != leader) 311 dma_fence_get(fence); 312 job->gang_submit = fence; 313 } 314 315 void amdgpu_job_free(struct amdgpu_job *job) 316 { 317 if (job->base.entity) 318 drm_sched_job_cleanup(&job->base); 319 320 amdgpu_job_free_resources(job); 321 amdgpu_sync_free(&job->explicit_sync); 322 if (job->gang_submit != &job->base.s_fence->scheduled) 323 dma_fence_put(job->gang_submit); 324 325 if (!job->hw_fence.ops) 326 kfree(job); 327 else 328 dma_fence_put(&job->hw_fence); 329 } 330 331 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job) 332 { 333 struct dma_fence *f; 334 335 drm_sched_job_arm(&job->base); 336 f = dma_fence_get(&job->base.s_fence->finished); 337 amdgpu_job_free_resources(job); 338 drm_sched_entity_push_job(&job->base); 339 340 return f; 341 } 342 343 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring, 344 struct dma_fence **fence) 345 { 346 int r; 347 348 job->base.sched = &ring->sched; 349 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence); 350 351 if (r) 352 return r; 353 354 amdgpu_job_free(job); 355 return 0; 356 } 357 358 static struct dma_fence * 359 amdgpu_job_prepare_job(struct drm_sched_job *sched_job, 360 struct drm_sched_entity *s_entity) 361 { 362 struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched); 363 struct amdgpu_job *job = to_amdgpu_job(sched_job); 364 struct dma_fence *fence; 365 int r; 366 367 r = drm_sched_entity_error(s_entity); 368 if (r) 369 goto error; 370 371 if (job->gang_submit) { 372 fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit); 373 if (fence) 374 return fence; 375 } 376 377 fence = amdgpu_device_enforce_isolation(ring->adev, ring, job); 378 if (fence) 379 return fence; 380 381 if (job->vm && !job->vmid) { 382 r = amdgpu_vmid_grab(job->vm, ring, job, &fence); 383 if (r) { 384 dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r); 385 goto error; 386 } 387 /* 388 * The VM structure might be released after the VMID is 389 * assigned, we had multiple problems with people trying to use 390 * the VM pointer so better set it to NULL. 391 */ 392 if (!fence) 393 job->vm = NULL; 394 return fence; 395 } 396 397 return NULL; 398 399 error: 400 dma_fence_set_error(&job->base.s_fence->finished, r); 401 return NULL; 402 } 403 404 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job) 405 { 406 struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched); 407 struct amdgpu_device *adev = ring->adev; 408 struct dma_fence *fence = NULL, *finished; 409 struct amdgpu_job *job; 410 int r = 0; 411 412 job = to_amdgpu_job(sched_job); 413 finished = &job->base.s_fence->finished; 414 415 trace_amdgpu_sched_run_job(job); 416 417 /* Skip job if VRAM is lost and never resubmit gangs */ 418 if (job->generation != amdgpu_vm_generation(adev, job->vm) || 419 (job->job_run_counter && job->gang_submit)) 420 dma_fence_set_error(finished, -ECANCELED); 421 422 if (finished->error < 0) { 423 dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)", 424 ring->name); 425 } else { 426 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, 427 &fence); 428 if (r) 429 dev_err(adev->dev, 430 "Error scheduling IBs (%d) in ring(%s)", r, 431 ring->name); 432 } 433 434 job->job_run_counter++; 435 amdgpu_job_free_resources(job); 436 437 fence = r ? ERR_PTR(r) : fence; 438 return fence; 439 } 440 441 /* 442 * This is a duplicate function from DRM scheduler sched_internal.h. 443 * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due 444 * latter being incorrect and racy. 445 * 446 * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/ 447 */ 448 static struct drm_sched_job * 449 drm_sched_entity_queue_pop(struct drm_sched_entity *entity) 450 { 451 struct spsc_node *node; 452 453 node = spsc_queue_pop(&entity->job_queue); 454 if (!node) 455 return NULL; 456 457 return container_of(node, struct drm_sched_job, queue_node); 458 } 459 460 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched) 461 { 462 struct drm_sched_job *s_job; 463 struct drm_sched_entity *s_entity = NULL; 464 int i; 465 466 /* Signal all jobs not yet scheduled */ 467 for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) { 468 struct drm_sched_rq *rq = sched->sched_rq[i]; 469 spin_lock(&rq->lock); 470 list_for_each_entry(s_entity, &rq->entities, list) { 471 while ((s_job = drm_sched_entity_queue_pop(s_entity))) { 472 struct drm_sched_fence *s_fence = s_job->s_fence; 473 474 dma_fence_signal(&s_fence->scheduled); 475 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 476 dma_fence_signal(&s_fence->finished); 477 } 478 } 479 spin_unlock(&rq->lock); 480 } 481 482 /* Signal all jobs already scheduled to HW */ 483 list_for_each_entry(s_job, &sched->pending_list, list) { 484 struct drm_sched_fence *s_fence = s_job->s_fence; 485 486 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 487 dma_fence_signal(&s_fence->finished); 488 } 489 } 490 491 const struct drm_sched_backend_ops amdgpu_sched_ops = { 492 .prepare_job = amdgpu_job_prepare_job, 493 .run_job = amdgpu_job_run, 494 .timedout_job = amdgpu_job_timedout, 495 .free_job = amdgpu_job_free_cb 496 }; 497