1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/kthread.h> 25 #include <linux/wait.h> 26 #include <linux/sched.h> 27 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_trace.h" 32 #include "amdgpu_reset.h" 33 #include "amdgpu_dev_coredump.h" 34 #include "amdgpu_xgmi.h" 35 36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev, 37 struct amdgpu_job *job) 38 { 39 int i; 40 41 dev_info(adev->dev, "Dumping IP State\n"); 42 for (i = 0; i < adev->num_ip_blocks; i++) 43 if (adev->ip_blocks[i].version->funcs->dump_ip_state) 44 adev->ip_blocks[i].version->funcs 45 ->dump_ip_state((void *)&adev->ip_blocks[i]); 46 dev_info(adev->dev, "Dumping IP State Completed\n"); 47 48 amdgpu_coredump(adev, true, false, job); 49 } 50 51 static void amdgpu_job_core_dump(struct amdgpu_device *adev, 52 struct amdgpu_job *job) 53 { 54 struct list_head device_list, *device_list_handle = NULL; 55 struct amdgpu_device *tmp_adev = NULL; 56 struct amdgpu_hive_info *hive = NULL; 57 58 if (!amdgpu_sriov_vf(adev)) 59 hive = amdgpu_get_xgmi_hive(adev); 60 if (hive) 61 mutex_lock(&hive->hive_lock); 62 /* 63 * Reuse the logic in amdgpu_device_gpu_recover() to build list of 64 * devices for code dump 65 */ 66 INIT_LIST_HEAD(&device_list); 67 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 68 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 69 list_add_tail(&tmp_adev->reset_list, &device_list); 70 if (!list_is_first(&adev->reset_list, &device_list)) 71 list_rotate_to_front(&adev->reset_list, &device_list); 72 device_list_handle = &device_list; 73 } else { 74 list_add_tail(&adev->reset_list, &device_list); 75 device_list_handle = &device_list; 76 } 77 78 /* Do the coredump for each device */ 79 list_for_each_entry(tmp_adev, device_list_handle, reset_list) 80 amdgpu_job_do_core_dump(tmp_adev, job); 81 82 if (hive) { 83 mutex_unlock(&hive->hive_lock); 84 amdgpu_put_xgmi_hive(hive); 85 } 86 } 87 88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job) 89 { 90 struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched); 91 struct amdgpu_job *job = to_amdgpu_job(s_job); 92 struct drm_wedge_task_info *info = NULL; 93 struct amdgpu_task_info *ti; 94 struct amdgpu_device *adev = ring->adev; 95 int idx, r; 96 97 if (!drm_dev_enter(adev_to_drm(adev), &idx)) { 98 dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s", 99 __func__, s_job->sched->name); 100 101 /* Effectively the job is aborted as the device is gone */ 102 return DRM_GPU_SCHED_STAT_ENODEV; 103 } 104 105 /* 106 * Do the coredump immediately after a job timeout to get a very 107 * close dump/snapshot/representation of GPU's current error status 108 * Skip it for SRIOV, since VF FLR will be triggered by host driver 109 * before job timeout 110 */ 111 if (!amdgpu_sriov_vf(adev)) 112 amdgpu_job_core_dump(adev, job); 113 114 if (amdgpu_gpu_recovery && 115 amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) { 116 dev_err(adev->dev, "ring %s timeout, but soft recovered\n", 117 s_job->sched->name); 118 goto exit; 119 } 120 121 dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n", 122 job->base.sched->name, atomic_read(&ring->fence_drv.last_seq), 123 ring->fence_drv.sync_seq); 124 125 ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid); 126 if (ti) { 127 amdgpu_vm_print_task_info(adev, ti); 128 info = &ti->task; 129 } 130 131 /* attempt a per ring reset */ 132 if (unlikely(adev->debug_disable_gpu_ring_reset)) { 133 dev_err(adev->dev, "Ring reset disabled by debug mask\n"); 134 } else if (amdgpu_gpu_recovery && ring->funcs->reset) { 135 dev_err(adev->dev, "Starting %s ring reset\n", 136 s_job->sched->name); 137 r = amdgpu_ring_reset(ring, job->vmid, NULL); 138 if (!r) { 139 atomic_inc(&ring->adev->gpu_reset_counter); 140 dev_err(adev->dev, "Ring %s reset succeeded\n", 141 ring->sched.name); 142 drm_dev_wedged_event(adev_to_drm(adev), 143 DRM_WEDGE_RECOVERY_NONE, info); 144 goto exit; 145 } 146 dev_err(adev->dev, "Ring %s reset failed\n", ring->sched.name); 147 } 148 149 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 150 151 amdgpu_vm_put_task_info(ti); 152 153 if (amdgpu_device_should_recover_gpu(ring->adev)) { 154 struct amdgpu_reset_context reset_context; 155 memset(&reset_context, 0, sizeof(reset_context)); 156 157 reset_context.method = AMD_RESET_METHOD_NONE; 158 reset_context.reset_req_dev = adev; 159 reset_context.src = AMDGPU_RESET_SRC_JOB; 160 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 161 162 /* 163 * To avoid an unnecessary extra coredump, as we have already 164 * got the very close representation of GPU's error status 165 */ 166 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 167 168 r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context); 169 if (r) 170 dev_err(adev->dev, "GPU Recovery Failed: %d\n", r); 171 } else { 172 drm_sched_suspend_timeout(&ring->sched); 173 if (amdgpu_sriov_vf(adev)) 174 adev->virt.tdr_debug = true; 175 } 176 177 exit: 178 drm_dev_exit(idx); 179 return DRM_GPU_SCHED_STAT_NOMINAL; 180 } 181 182 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm, 183 struct drm_sched_entity *entity, void *owner, 184 unsigned int num_ibs, struct amdgpu_job **job, 185 u64 drm_client_id) 186 { 187 if (num_ibs == 0) 188 return -EINVAL; 189 190 *job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL); 191 if (!*job) 192 return -ENOMEM; 193 194 (*job)->vm = vm; 195 196 amdgpu_sync_create(&(*job)->explicit_sync); 197 (*job)->generation = amdgpu_vm_generation(adev, vm); 198 (*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET; 199 200 if (!entity) 201 return 0; 202 203 return drm_sched_job_init(&(*job)->base, entity, 1, owner, 204 drm_client_id); 205 } 206 207 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, 208 struct drm_sched_entity *entity, void *owner, 209 size_t size, enum amdgpu_ib_pool_type pool_type, 210 struct amdgpu_job **job) 211 { 212 int r; 213 214 r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job, 0); 215 if (r) 216 return r; 217 218 (*job)->num_ibs = 1; 219 r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]); 220 if (r) { 221 if (entity) 222 drm_sched_job_cleanup(&(*job)->base); 223 kfree(*job); 224 } 225 226 return r; 227 } 228 229 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds, 230 struct amdgpu_bo *gws, struct amdgpu_bo *oa) 231 { 232 if (gds) { 233 job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT; 234 job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT; 235 } 236 if (gws) { 237 job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT; 238 job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT; 239 } 240 if (oa) { 241 job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT; 242 job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT; 243 } 244 } 245 246 void amdgpu_job_free_resources(struct amdgpu_job *job) 247 { 248 struct dma_fence *f; 249 unsigned i; 250 251 /* Check if any fences where initialized */ 252 if (job->base.s_fence && job->base.s_fence->finished.ops) 253 f = &job->base.s_fence->finished; 254 else if (job->hw_fence.base.ops) 255 f = &job->hw_fence.base; 256 else 257 f = NULL; 258 259 for (i = 0; i < job->num_ibs; ++i) 260 amdgpu_ib_free(&job->ibs[i], f); 261 } 262 263 static void amdgpu_job_free_cb(struct drm_sched_job *s_job) 264 { 265 struct amdgpu_job *job = to_amdgpu_job(s_job); 266 267 drm_sched_job_cleanup(s_job); 268 269 amdgpu_sync_free(&job->explicit_sync); 270 271 /* only put the hw fence if has embedded fence */ 272 if (!job->hw_fence.base.ops) 273 kfree(job); 274 else 275 dma_fence_put(&job->hw_fence.base); 276 } 277 278 void amdgpu_job_set_gang_leader(struct amdgpu_job *job, 279 struct amdgpu_job *leader) 280 { 281 struct dma_fence *fence = &leader->base.s_fence->scheduled; 282 283 WARN_ON(job->gang_submit); 284 285 /* 286 * Don't add a reference when we are the gang leader to avoid circle 287 * dependency. 288 */ 289 if (job != leader) 290 dma_fence_get(fence); 291 job->gang_submit = fence; 292 } 293 294 void amdgpu_job_free(struct amdgpu_job *job) 295 { 296 if (job->base.entity) 297 drm_sched_job_cleanup(&job->base); 298 299 amdgpu_job_free_resources(job); 300 amdgpu_sync_free(&job->explicit_sync); 301 if (job->gang_submit != &job->base.s_fence->scheduled) 302 dma_fence_put(job->gang_submit); 303 304 if (!job->hw_fence.base.ops) 305 kfree(job); 306 else 307 dma_fence_put(&job->hw_fence.base); 308 } 309 310 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job) 311 { 312 struct dma_fence *f; 313 314 drm_sched_job_arm(&job->base); 315 f = dma_fence_get(&job->base.s_fence->finished); 316 amdgpu_job_free_resources(job); 317 drm_sched_entity_push_job(&job->base); 318 319 return f; 320 } 321 322 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring, 323 struct dma_fence **fence) 324 { 325 int r; 326 327 job->base.sched = &ring->sched; 328 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence); 329 330 if (r) 331 return r; 332 333 amdgpu_job_free(job); 334 return 0; 335 } 336 337 static struct dma_fence * 338 amdgpu_job_prepare_job(struct drm_sched_job *sched_job, 339 struct drm_sched_entity *s_entity) 340 { 341 struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched); 342 struct amdgpu_job *job = to_amdgpu_job(sched_job); 343 struct dma_fence *fence; 344 int r; 345 346 r = drm_sched_entity_error(s_entity); 347 if (r) 348 goto error; 349 350 if (job->gang_submit) { 351 fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit); 352 if (fence) 353 return fence; 354 } 355 356 fence = amdgpu_device_enforce_isolation(ring->adev, ring, job); 357 if (fence) 358 return fence; 359 360 if (job->vm && !job->vmid) { 361 r = amdgpu_vmid_grab(job->vm, ring, job, &fence); 362 if (r) { 363 dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r); 364 goto error; 365 } 366 /* 367 * The VM structure might be released after the VMID is 368 * assigned, we had multiple problems with people trying to use 369 * the VM pointer so better set it to NULL. 370 */ 371 if (!fence) 372 job->vm = NULL; 373 return fence; 374 } 375 376 return NULL; 377 378 error: 379 dma_fence_set_error(&job->base.s_fence->finished, r); 380 return NULL; 381 } 382 383 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job) 384 { 385 struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched); 386 struct amdgpu_device *adev = ring->adev; 387 struct dma_fence *fence = NULL, *finished; 388 struct amdgpu_job *job; 389 int r = 0; 390 391 job = to_amdgpu_job(sched_job); 392 finished = &job->base.s_fence->finished; 393 394 trace_amdgpu_sched_run_job(job); 395 396 /* Skip job if VRAM is lost and never resubmit gangs */ 397 if (job->generation != amdgpu_vm_generation(adev, job->vm) || 398 (job->job_run_counter && job->gang_submit)) 399 dma_fence_set_error(finished, -ECANCELED); 400 401 if (finished->error < 0) { 402 dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)", 403 ring->name); 404 } else { 405 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, 406 &fence); 407 if (r) 408 dev_err(adev->dev, 409 "Error scheduling IBs (%d) in ring(%s)", r, 410 ring->name); 411 } 412 413 job->job_run_counter++; 414 amdgpu_job_free_resources(job); 415 416 fence = r ? ERR_PTR(r) : fence; 417 return fence; 418 } 419 420 /* 421 * This is a duplicate function from DRM scheduler sched_internal.h. 422 * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due 423 * latter being incorrect and racy. 424 * 425 * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/ 426 */ 427 static struct drm_sched_job * 428 drm_sched_entity_queue_pop(struct drm_sched_entity *entity) 429 { 430 struct spsc_node *node; 431 432 node = spsc_queue_pop(&entity->job_queue); 433 if (!node) 434 return NULL; 435 436 return container_of(node, struct drm_sched_job, queue_node); 437 } 438 439 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched) 440 { 441 struct drm_sched_job *s_job; 442 struct drm_sched_entity *s_entity = NULL; 443 int i; 444 445 /* Signal all jobs not yet scheduled */ 446 for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) { 447 struct drm_sched_rq *rq = sched->sched_rq[i]; 448 spin_lock(&rq->lock); 449 list_for_each_entry(s_entity, &rq->entities, list) { 450 while ((s_job = drm_sched_entity_queue_pop(s_entity))) { 451 struct drm_sched_fence *s_fence = s_job->s_fence; 452 453 dma_fence_signal(&s_fence->scheduled); 454 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 455 dma_fence_signal(&s_fence->finished); 456 } 457 } 458 spin_unlock(&rq->lock); 459 } 460 461 /* Signal all jobs already scheduled to HW */ 462 list_for_each_entry(s_job, &sched->pending_list, list) { 463 struct drm_sched_fence *s_fence = s_job->s_fence; 464 465 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 466 dma_fence_signal(&s_fence->finished); 467 } 468 } 469 470 const struct drm_sched_backend_ops amdgpu_sched_ops = { 471 .prepare_job = amdgpu_job_prepare_job, 472 .run_job = amdgpu_job_run, 473 .timedout_job = amdgpu_job_timedout, 474 .free_job = amdgpu_job_free_cb 475 }; 476