1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/kthread.h> 25 #include <linux/wait.h> 26 #include <linux/sched.h> 27 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_trace.h" 32 #include "amdgpu_reset.h" 33 #include "amdgpu_dev_coredump.h" 34 #include "amdgpu_xgmi.h" 35 36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev, 37 struct amdgpu_job *job) 38 { 39 int i; 40 41 dev_info(adev->dev, "Dumping IP State\n"); 42 for (i = 0; i < adev->num_ip_blocks; i++) 43 if (adev->ip_blocks[i].version->funcs->dump_ip_state) 44 adev->ip_blocks[i].version->funcs 45 ->dump_ip_state((void *)&adev->ip_blocks[i]); 46 dev_info(adev->dev, "Dumping IP State Completed\n"); 47 48 amdgpu_coredump(adev, true, false, job); 49 } 50 51 static void amdgpu_job_core_dump(struct amdgpu_device *adev, 52 struct amdgpu_job *job) 53 { 54 struct list_head device_list, *device_list_handle = NULL; 55 struct amdgpu_device *tmp_adev = NULL; 56 struct amdgpu_hive_info *hive = NULL; 57 58 if (!amdgpu_sriov_vf(adev)) 59 hive = amdgpu_get_xgmi_hive(adev); 60 if (hive) 61 mutex_lock(&hive->hive_lock); 62 /* 63 * Reuse the logic in amdgpu_device_gpu_recover() to build list of 64 * devices for code dump 65 */ 66 INIT_LIST_HEAD(&device_list); 67 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 68 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 69 list_add_tail(&tmp_adev->reset_list, &device_list); 70 if (!list_is_first(&adev->reset_list, &device_list)) 71 list_rotate_to_front(&adev->reset_list, &device_list); 72 device_list_handle = &device_list; 73 } else { 74 list_add_tail(&adev->reset_list, &device_list); 75 device_list_handle = &device_list; 76 } 77 78 /* Do the coredump for each device */ 79 list_for_each_entry(tmp_adev, device_list_handle, reset_list) 80 amdgpu_job_do_core_dump(tmp_adev, job); 81 82 if (hive) { 83 mutex_unlock(&hive->hive_lock); 84 amdgpu_put_xgmi_hive(hive); 85 } 86 } 87 88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job) 89 { 90 struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched); 91 struct amdgpu_job *job = to_amdgpu_job(s_job); 92 struct drm_wedge_task_info *info = NULL; 93 struct amdgpu_task_info *ti = NULL; 94 struct amdgpu_device *adev = ring->adev; 95 int idx, r; 96 97 if (!drm_dev_enter(adev_to_drm(adev), &idx)) { 98 dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s", 99 __func__, s_job->sched->name); 100 101 /* Effectively the job is aborted as the device is gone */ 102 return DRM_GPU_SCHED_STAT_ENODEV; 103 } 104 105 /* 106 * Do the coredump immediately after a job timeout to get a very 107 * close dump/snapshot/representation of GPU's current error status 108 * Skip it for SRIOV, since VF FLR will be triggered by host driver 109 * before job timeout 110 */ 111 if (!amdgpu_sriov_vf(adev)) 112 amdgpu_job_core_dump(adev, job); 113 114 if (amdgpu_gpu_recovery && 115 amdgpu_ring_is_reset_type_supported(ring, AMDGPU_RESET_TYPE_SOFT_RESET) && 116 amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) { 117 dev_err(adev->dev, "ring %s timeout, but soft recovered\n", 118 s_job->sched->name); 119 goto exit; 120 } 121 122 dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n", 123 job->base.sched->name, atomic_read(&ring->fence_drv.last_seq), 124 ring->fence_drv.sync_seq); 125 126 ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid); 127 if (ti) { 128 amdgpu_vm_print_task_info(adev, ti); 129 info = &ti->task; 130 } 131 132 /* attempt a per ring reset */ 133 if (amdgpu_gpu_recovery && 134 amdgpu_ring_is_reset_type_supported(ring, AMDGPU_RESET_TYPE_PER_QUEUE) && 135 ring->funcs->reset) { 136 dev_err(adev->dev, "Starting %s ring reset\n", 137 s_job->sched->name); 138 r = amdgpu_ring_reset(ring, job->vmid, job->hw_fence); 139 if (!r) { 140 atomic_inc(&ring->adev->gpu_reset_counter); 141 dev_err(adev->dev, "Ring %s reset succeeded\n", 142 ring->sched.name); 143 drm_dev_wedged_event(adev_to_drm(adev), 144 DRM_WEDGE_RECOVERY_NONE, info); 145 goto exit; 146 } 147 dev_err(adev->dev, "Ring %s reset failed\n", ring->sched.name); 148 } 149 150 if (dma_fence_get_status(&s_job->s_fence->finished) == 0) 151 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 152 153 if (amdgpu_device_should_recover_gpu(ring->adev)) { 154 struct amdgpu_reset_context reset_context; 155 memset(&reset_context, 0, sizeof(reset_context)); 156 157 reset_context.method = AMD_RESET_METHOD_NONE; 158 reset_context.reset_req_dev = adev; 159 reset_context.src = AMDGPU_RESET_SRC_JOB; 160 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 161 162 /* 163 * To avoid an unnecessary extra coredump, as we have already 164 * got the very close representation of GPU's error status 165 */ 166 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 167 168 r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context); 169 if (r) 170 dev_err(adev->dev, "GPU Recovery Failed: %d\n", r); 171 } else { 172 drm_sched_suspend_timeout(&ring->sched); 173 if (amdgpu_sriov_vf(adev)) 174 adev->virt.tdr_debug = true; 175 } 176 177 exit: 178 amdgpu_vm_put_task_info(ti); 179 drm_dev_exit(idx); 180 return DRM_GPU_SCHED_STAT_RESET; 181 } 182 183 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm, 184 struct drm_sched_entity *entity, void *owner, 185 unsigned int num_ibs, struct amdgpu_job **job, 186 u64 drm_client_id) 187 { 188 struct amdgpu_fence *af; 189 int r; 190 191 if (num_ibs == 0) 192 return -EINVAL; 193 194 *job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL); 195 if (!*job) 196 return -ENOMEM; 197 198 af = kzalloc(sizeof(struct amdgpu_fence), GFP_KERNEL); 199 if (!af) { 200 r = -ENOMEM; 201 goto err_job; 202 } 203 (*job)->hw_fence = af; 204 205 af = kzalloc(sizeof(struct amdgpu_fence), GFP_KERNEL); 206 if (!af) { 207 r = -ENOMEM; 208 goto err_fence; 209 } 210 (*job)->hw_vm_fence = af; 211 212 (*job)->vm = vm; 213 214 amdgpu_sync_create(&(*job)->explicit_sync); 215 (*job)->generation = amdgpu_vm_generation(adev, vm); 216 (*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET; 217 218 if (!entity) 219 return 0; 220 221 r = drm_sched_job_init(&(*job)->base, entity, 1, owner, drm_client_id); 222 if (!r) 223 return 0; 224 225 kfree((*job)->hw_vm_fence); 226 227 err_fence: 228 kfree((*job)->hw_fence); 229 err_job: 230 kfree(*job); 231 *job = NULL; 232 233 return r; 234 } 235 236 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, 237 struct drm_sched_entity *entity, void *owner, 238 size_t size, enum amdgpu_ib_pool_type pool_type, 239 struct amdgpu_job **job, u64 k_job_id) 240 { 241 int r; 242 243 r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job, 244 k_job_id); 245 if (r) 246 return r; 247 248 (*job)->num_ibs = 1; 249 r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]); 250 if (r) { 251 if (entity) 252 drm_sched_job_cleanup(&(*job)->base); 253 kfree((*job)->hw_vm_fence); 254 kfree((*job)->hw_fence); 255 kfree(*job); 256 *job = NULL; 257 } 258 259 return r; 260 } 261 262 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds, 263 struct amdgpu_bo *gws, struct amdgpu_bo *oa) 264 { 265 if (gds) { 266 job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT; 267 job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT; 268 } 269 if (gws) { 270 job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT; 271 job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT; 272 } 273 if (oa) { 274 job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT; 275 job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT; 276 } 277 } 278 279 void amdgpu_job_free_resources(struct amdgpu_job *job) 280 { 281 struct dma_fence *f; 282 unsigned i; 283 284 /* Check if any fences were initialized */ 285 if (job->base.s_fence && 286 dma_fence_was_initialized(&job->base.s_fence->finished)) 287 f = &job->base.s_fence->finished; 288 else if (dma_fence_was_initialized(&job->hw_fence->base)) 289 f = &job->hw_fence->base; 290 else 291 f = NULL; 292 293 for (i = 0; i < job->num_ibs; ++i) 294 amdgpu_ib_free(&job->ibs[i], f); 295 } 296 297 static void amdgpu_job_free_cb(struct drm_sched_job *s_job) 298 { 299 struct amdgpu_job *job = to_amdgpu_job(s_job); 300 301 drm_sched_job_cleanup(s_job); 302 303 amdgpu_sync_free(&job->explicit_sync); 304 305 if (dma_fence_was_initialized(&job->hw_fence->base)) 306 dma_fence_put(&job->hw_fence->base); 307 else 308 kfree(job->hw_fence); 309 if (dma_fence_was_initialized(&job->hw_vm_fence->base)) 310 dma_fence_put(&job->hw_vm_fence->base); 311 else 312 kfree(job->hw_vm_fence); 313 314 kfree(job); 315 } 316 317 void amdgpu_job_set_gang_leader(struct amdgpu_job *job, 318 struct amdgpu_job *leader) 319 { 320 struct dma_fence *fence = &leader->base.s_fence->scheduled; 321 322 WARN_ON(job->gang_submit); 323 324 /* 325 * Don't add a reference when we are the gang leader to avoid circle 326 * dependency. 327 */ 328 if (job != leader) 329 dma_fence_get(fence); 330 job->gang_submit = fence; 331 } 332 333 void amdgpu_job_free(struct amdgpu_job *job) 334 { 335 if (job->base.entity) 336 drm_sched_job_cleanup(&job->base); 337 338 amdgpu_job_free_resources(job); 339 amdgpu_sync_free(&job->explicit_sync); 340 if (job->gang_submit != &job->base.s_fence->scheduled) 341 dma_fence_put(job->gang_submit); 342 343 if (dma_fence_was_initialized(&job->hw_fence->base)) 344 dma_fence_put(&job->hw_fence->base); 345 else 346 kfree(job->hw_fence); 347 if (dma_fence_was_initialized(&job->hw_vm_fence->base)) 348 dma_fence_put(&job->hw_vm_fence->base); 349 else 350 kfree(job->hw_vm_fence); 351 352 kfree(job); 353 } 354 355 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job) 356 { 357 struct dma_fence *f; 358 359 drm_sched_job_arm(&job->base); 360 f = dma_fence_get(&job->base.s_fence->finished); 361 amdgpu_job_free_resources(job); 362 drm_sched_entity_push_job(&job->base); 363 364 return f; 365 } 366 367 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring, 368 struct dma_fence **fence) 369 { 370 int r; 371 372 job->base.sched = &ring->sched; 373 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence); 374 375 if (r) 376 return r; 377 378 amdgpu_job_free(job); 379 return 0; 380 } 381 382 static struct dma_fence * 383 amdgpu_job_prepare_job(struct drm_sched_job *sched_job, 384 struct drm_sched_entity *s_entity) 385 { 386 struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched); 387 struct amdgpu_job *job = to_amdgpu_job(sched_job); 388 struct dma_fence *fence; 389 int r; 390 391 r = drm_sched_entity_error(s_entity); 392 if (r) 393 goto error; 394 395 if (job->gang_submit) { 396 fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit); 397 if (fence) 398 return fence; 399 } 400 401 fence = amdgpu_device_enforce_isolation(ring->adev, ring, job); 402 if (fence) 403 return fence; 404 405 if (job->vm && !job->vmid) { 406 r = amdgpu_vmid_grab(job->vm, ring, job, &fence); 407 if (r) { 408 dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r); 409 goto error; 410 } 411 return fence; 412 } 413 414 return NULL; 415 416 error: 417 dma_fence_set_error(&job->base.s_fence->finished, r); 418 return NULL; 419 } 420 421 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job) 422 { 423 struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched); 424 struct amdgpu_device *adev = ring->adev; 425 struct dma_fence *fence = NULL, *finished; 426 struct amdgpu_job *job; 427 int r = 0; 428 429 job = to_amdgpu_job(sched_job); 430 finished = &job->base.s_fence->finished; 431 432 trace_amdgpu_sched_run_job(job); 433 434 /* Skip job if VRAM is lost and never resubmit gangs */ 435 if (job->generation != amdgpu_vm_generation(adev, job->vm) || 436 (job->job_run_counter && job->gang_submit)) 437 dma_fence_set_error(finished, -ECANCELED); 438 439 if (finished->error < 0) { 440 dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)", 441 ring->name); 442 } else { 443 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, 444 &fence); 445 if (r) 446 dev_err(adev->dev, 447 "Error scheduling IBs (%d) in ring(%s)", r, 448 ring->name); 449 } 450 451 job->job_run_counter++; 452 amdgpu_job_free_resources(job); 453 454 fence = r ? ERR_PTR(r) : fence; 455 return fence; 456 } 457 458 /* 459 * This is a duplicate function from DRM scheduler sched_internal.h. 460 * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due 461 * latter being incorrect and racy. 462 * 463 * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/ 464 */ 465 static struct drm_sched_job * 466 drm_sched_entity_queue_pop(struct drm_sched_entity *entity) 467 { 468 struct spsc_node *node; 469 470 node = spsc_queue_pop(&entity->job_queue); 471 if (!node) 472 return NULL; 473 474 return container_of(node, struct drm_sched_job, queue_node); 475 } 476 477 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched) 478 { 479 struct drm_sched_job *s_job; 480 struct drm_sched_entity *s_entity = NULL; 481 int i; 482 483 /* Signal all jobs not yet scheduled */ 484 for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) { 485 struct drm_sched_rq *rq = sched->sched_rq[i]; 486 spin_lock(&rq->lock); 487 list_for_each_entry(s_entity, &rq->entities, list) { 488 while ((s_job = drm_sched_entity_queue_pop(s_entity))) { 489 struct drm_sched_fence *s_fence = s_job->s_fence; 490 491 dma_fence_signal(&s_fence->scheduled); 492 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 493 dma_fence_signal(&s_fence->finished); 494 } 495 } 496 spin_unlock(&rq->lock); 497 } 498 499 /* Signal all jobs already scheduled to HW */ 500 list_for_each_entry(s_job, &sched->pending_list, list) { 501 struct drm_sched_fence *s_fence = s_job->s_fence; 502 503 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 504 dma_fence_signal(&s_fence->finished); 505 } 506 } 507 508 const struct drm_sched_backend_ops amdgpu_sched_ops = { 509 .prepare_job = amdgpu_job_prepare_job, 510 .run_job = amdgpu_job_run, 511 .timedout_job = amdgpu_job_timedout, 512 .free_job = amdgpu_job_free_cb 513 }; 514