1 /* 2 * Copyright 2015 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * 23 */ 24 #include <linux/kthread.h> 25 #include <linux/wait.h> 26 #include <linux/sched.h> 27 28 #include <drm/drm_drv.h> 29 30 #include "amdgpu.h" 31 #include "amdgpu_trace.h" 32 #include "amdgpu_reset.h" 33 #include "amdgpu_dev_coredump.h" 34 #include "amdgpu_xgmi.h" 35 36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev, 37 struct amdgpu_job *job) 38 { 39 int i; 40 41 dev_info(adev->dev, "Dumping IP State\n"); 42 for (i = 0; i < adev->num_ip_blocks; i++) 43 if (adev->ip_blocks[i].version->funcs->dump_ip_state) 44 adev->ip_blocks[i].version->funcs 45 ->dump_ip_state((void *)&adev->ip_blocks[i]); 46 dev_info(adev->dev, "Dumping IP State Completed\n"); 47 48 amdgpu_coredump(adev, true, false, job); 49 } 50 51 static void amdgpu_job_core_dump(struct amdgpu_device *adev, 52 struct amdgpu_job *job) 53 { 54 struct list_head device_list, *device_list_handle = NULL; 55 struct amdgpu_device *tmp_adev = NULL; 56 struct amdgpu_hive_info *hive = NULL; 57 58 if (!amdgpu_sriov_vf(adev)) 59 hive = amdgpu_get_xgmi_hive(adev); 60 if (hive) 61 mutex_lock(&hive->hive_lock); 62 /* 63 * Reuse the logic in amdgpu_device_gpu_recover() to build list of 64 * devices for code dump 65 */ 66 INIT_LIST_HEAD(&device_list); 67 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 68 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) 69 list_add_tail(&tmp_adev->reset_list, &device_list); 70 if (!list_is_first(&adev->reset_list, &device_list)) 71 list_rotate_to_front(&adev->reset_list, &device_list); 72 device_list_handle = &device_list; 73 } else { 74 list_add_tail(&adev->reset_list, &device_list); 75 device_list_handle = &device_list; 76 } 77 78 /* Do the coredump for each device */ 79 list_for_each_entry(tmp_adev, device_list_handle, reset_list) 80 amdgpu_job_do_core_dump(tmp_adev, job); 81 82 if (hive) { 83 mutex_unlock(&hive->hive_lock); 84 amdgpu_put_xgmi_hive(hive); 85 } 86 } 87 88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job) 89 { 90 struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched); 91 struct amdgpu_job *job = to_amdgpu_job(s_job); 92 struct drm_wedge_task_info *info = NULL; 93 struct amdgpu_task_info *ti; 94 struct amdgpu_device *adev = ring->adev; 95 int idx; 96 int r; 97 98 if (!drm_dev_enter(adev_to_drm(adev), &idx)) { 99 dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s", 100 __func__, s_job->sched->name); 101 102 /* Effectively the job is aborted as the device is gone */ 103 return DRM_GPU_SCHED_STAT_ENODEV; 104 } 105 106 /* 107 * Do the coredump immediately after a job timeout to get a very 108 * close dump/snapshot/representation of GPU's current error status 109 * Skip it for SRIOV, since VF FLR will be triggered by host driver 110 * before job timeout 111 */ 112 if (!amdgpu_sriov_vf(adev)) 113 amdgpu_job_core_dump(adev, job); 114 115 if (amdgpu_gpu_recovery && 116 amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) { 117 dev_err(adev->dev, "ring %s timeout, but soft recovered\n", 118 s_job->sched->name); 119 goto exit; 120 } 121 122 dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n", 123 job->base.sched->name, atomic_read(&ring->fence_drv.last_seq), 124 ring->fence_drv.sync_seq); 125 126 ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid); 127 if (ti) { 128 amdgpu_vm_print_task_info(adev, ti); 129 info = &ti->task; 130 } 131 132 /* attempt a per ring reset */ 133 if (unlikely(adev->debug_disable_gpu_ring_reset)) { 134 dev_err(adev->dev, "Ring reset disabled by debug mask\n"); 135 } else if (amdgpu_gpu_recovery && ring->funcs->reset) { 136 bool is_guilty; 137 138 dev_err(adev->dev, "Starting %s ring reset\n", s_job->sched->name); 139 /* stop the scheduler, but don't mess with the 140 * bad job yet because if ring reset fails 141 * we'll fall back to full GPU reset. 142 */ 143 drm_sched_wqueue_stop(&ring->sched); 144 145 /* for engine resets, we need to reset the engine, 146 * but individual queues may be unaffected. 147 * check here to make sure the accounting is correct. 148 */ 149 if (ring->funcs->is_guilty) 150 is_guilty = ring->funcs->is_guilty(ring); 151 else 152 is_guilty = true; 153 154 if (is_guilty) 155 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 156 157 r = amdgpu_ring_reset(ring, job->vmid); 158 if (!r) { 159 if (amdgpu_ring_sched_ready(ring)) 160 drm_sched_stop(&ring->sched, s_job); 161 if (is_guilty) { 162 atomic_inc(&ring->adev->gpu_reset_counter); 163 amdgpu_fence_driver_force_completion(ring); 164 } 165 if (amdgpu_ring_sched_ready(ring)) 166 drm_sched_start(&ring->sched, 0); 167 dev_err(adev->dev, "Ring %s reset succeeded\n", ring->sched.name); 168 drm_dev_wedged_event(adev_to_drm(adev), DRM_WEDGE_RECOVERY_NONE, info); 169 goto exit; 170 } 171 dev_err(adev->dev, "Ring %s reset failure\n", ring->sched.name); 172 } 173 dma_fence_set_error(&s_job->s_fence->finished, -ETIME); 174 175 amdgpu_vm_put_task_info(ti); 176 177 if (amdgpu_device_should_recover_gpu(ring->adev)) { 178 struct amdgpu_reset_context reset_context; 179 memset(&reset_context, 0, sizeof(reset_context)); 180 181 reset_context.method = AMD_RESET_METHOD_NONE; 182 reset_context.reset_req_dev = adev; 183 reset_context.src = AMDGPU_RESET_SRC_JOB; 184 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 185 186 /* 187 * To avoid an unnecessary extra coredump, as we have already 188 * got the very close representation of GPU's error status 189 */ 190 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 191 192 r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context); 193 if (r) 194 dev_err(adev->dev, "GPU Recovery Failed: %d\n", r); 195 } else { 196 drm_sched_suspend_timeout(&ring->sched); 197 if (amdgpu_sriov_vf(adev)) 198 adev->virt.tdr_debug = true; 199 } 200 201 exit: 202 drm_dev_exit(idx); 203 return DRM_GPU_SCHED_STAT_NOMINAL; 204 } 205 206 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm, 207 struct drm_sched_entity *entity, void *owner, 208 unsigned int num_ibs, struct amdgpu_job **job, 209 u64 drm_client_id) 210 { 211 if (num_ibs == 0) 212 return -EINVAL; 213 214 *job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL); 215 if (!*job) 216 return -ENOMEM; 217 218 (*job)->vm = vm; 219 220 amdgpu_sync_create(&(*job)->explicit_sync); 221 (*job)->generation = amdgpu_vm_generation(adev, vm); 222 (*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET; 223 224 if (!entity) 225 return 0; 226 227 return drm_sched_job_init(&(*job)->base, entity, 1, owner, 228 drm_client_id); 229 } 230 231 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, 232 struct drm_sched_entity *entity, void *owner, 233 size_t size, enum amdgpu_ib_pool_type pool_type, 234 struct amdgpu_job **job) 235 { 236 int r; 237 238 r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job, 0); 239 if (r) 240 return r; 241 242 (*job)->num_ibs = 1; 243 r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]); 244 if (r) { 245 if (entity) 246 drm_sched_job_cleanup(&(*job)->base); 247 kfree(*job); 248 } 249 250 return r; 251 } 252 253 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds, 254 struct amdgpu_bo *gws, struct amdgpu_bo *oa) 255 { 256 if (gds) { 257 job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT; 258 job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT; 259 } 260 if (gws) { 261 job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT; 262 job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT; 263 } 264 if (oa) { 265 job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT; 266 job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT; 267 } 268 } 269 270 void amdgpu_job_free_resources(struct amdgpu_job *job) 271 { 272 struct dma_fence *f; 273 unsigned i; 274 275 /* Check if any fences where initialized */ 276 if (job->base.s_fence && job->base.s_fence->finished.ops) 277 f = &job->base.s_fence->finished; 278 else if (job->hw_fence.ops) 279 f = &job->hw_fence; 280 else 281 f = NULL; 282 283 for (i = 0; i < job->num_ibs; ++i) 284 amdgpu_ib_free(&job->ibs[i], f); 285 } 286 287 static void amdgpu_job_free_cb(struct drm_sched_job *s_job) 288 { 289 struct amdgpu_job *job = to_amdgpu_job(s_job); 290 291 drm_sched_job_cleanup(s_job); 292 293 amdgpu_sync_free(&job->explicit_sync); 294 295 /* only put the hw fence if has embedded fence */ 296 if (!job->hw_fence.ops) 297 kfree(job); 298 else 299 dma_fence_put(&job->hw_fence); 300 } 301 302 void amdgpu_job_set_gang_leader(struct amdgpu_job *job, 303 struct amdgpu_job *leader) 304 { 305 struct dma_fence *fence = &leader->base.s_fence->scheduled; 306 307 WARN_ON(job->gang_submit); 308 309 /* 310 * Don't add a reference when we are the gang leader to avoid circle 311 * dependency. 312 */ 313 if (job != leader) 314 dma_fence_get(fence); 315 job->gang_submit = fence; 316 } 317 318 void amdgpu_job_free(struct amdgpu_job *job) 319 { 320 if (job->base.entity) 321 drm_sched_job_cleanup(&job->base); 322 323 amdgpu_job_free_resources(job); 324 amdgpu_sync_free(&job->explicit_sync); 325 if (job->gang_submit != &job->base.s_fence->scheduled) 326 dma_fence_put(job->gang_submit); 327 328 if (!job->hw_fence.ops) 329 kfree(job); 330 else 331 dma_fence_put(&job->hw_fence); 332 } 333 334 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job) 335 { 336 struct dma_fence *f; 337 338 drm_sched_job_arm(&job->base); 339 f = dma_fence_get(&job->base.s_fence->finished); 340 amdgpu_job_free_resources(job); 341 drm_sched_entity_push_job(&job->base); 342 343 return f; 344 } 345 346 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring, 347 struct dma_fence **fence) 348 { 349 int r; 350 351 job->base.sched = &ring->sched; 352 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence); 353 354 if (r) 355 return r; 356 357 amdgpu_job_free(job); 358 return 0; 359 } 360 361 static struct dma_fence * 362 amdgpu_job_prepare_job(struct drm_sched_job *sched_job, 363 struct drm_sched_entity *s_entity) 364 { 365 struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched); 366 struct amdgpu_job *job = to_amdgpu_job(sched_job); 367 struct dma_fence *fence; 368 int r; 369 370 r = drm_sched_entity_error(s_entity); 371 if (r) 372 goto error; 373 374 if (job->gang_submit) { 375 fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit); 376 if (fence) 377 return fence; 378 } 379 380 fence = amdgpu_device_enforce_isolation(ring->adev, ring, job); 381 if (fence) 382 return fence; 383 384 if (job->vm && !job->vmid) { 385 r = amdgpu_vmid_grab(job->vm, ring, job, &fence); 386 if (r) { 387 dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r); 388 goto error; 389 } 390 /* 391 * The VM structure might be released after the VMID is 392 * assigned, we had multiple problems with people trying to use 393 * the VM pointer so better set it to NULL. 394 */ 395 if (!fence) 396 job->vm = NULL; 397 return fence; 398 } 399 400 return NULL; 401 402 error: 403 dma_fence_set_error(&job->base.s_fence->finished, r); 404 return NULL; 405 } 406 407 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job) 408 { 409 struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched); 410 struct amdgpu_device *adev = ring->adev; 411 struct dma_fence *fence = NULL, *finished; 412 struct amdgpu_job *job; 413 int r = 0; 414 415 job = to_amdgpu_job(sched_job); 416 finished = &job->base.s_fence->finished; 417 418 trace_amdgpu_sched_run_job(job); 419 420 /* Skip job if VRAM is lost and never resubmit gangs */ 421 if (job->generation != amdgpu_vm_generation(adev, job->vm) || 422 (job->job_run_counter && job->gang_submit)) 423 dma_fence_set_error(finished, -ECANCELED); 424 425 if (finished->error < 0) { 426 dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)", 427 ring->name); 428 } else { 429 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, 430 &fence); 431 if (r) 432 dev_err(adev->dev, 433 "Error scheduling IBs (%d) in ring(%s)", r, 434 ring->name); 435 } 436 437 job->job_run_counter++; 438 amdgpu_job_free_resources(job); 439 440 fence = r ? ERR_PTR(r) : fence; 441 return fence; 442 } 443 444 /* 445 * This is a duplicate function from DRM scheduler sched_internal.h. 446 * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due 447 * latter being incorrect and racy. 448 * 449 * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/ 450 */ 451 static struct drm_sched_job * 452 drm_sched_entity_queue_pop(struct drm_sched_entity *entity) 453 { 454 struct spsc_node *node; 455 456 node = spsc_queue_pop(&entity->job_queue); 457 if (!node) 458 return NULL; 459 460 return container_of(node, struct drm_sched_job, queue_node); 461 } 462 463 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched) 464 { 465 struct drm_sched_job *s_job; 466 struct drm_sched_entity *s_entity = NULL; 467 int i; 468 469 /* Signal all jobs not yet scheduled */ 470 for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) { 471 struct drm_sched_rq *rq = sched->sched_rq[i]; 472 spin_lock(&rq->lock); 473 list_for_each_entry(s_entity, &rq->entities, list) { 474 while ((s_job = drm_sched_entity_queue_pop(s_entity))) { 475 struct drm_sched_fence *s_fence = s_job->s_fence; 476 477 dma_fence_signal(&s_fence->scheduled); 478 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 479 dma_fence_signal(&s_fence->finished); 480 } 481 } 482 spin_unlock(&rq->lock); 483 } 484 485 /* Signal all jobs already scheduled to HW */ 486 list_for_each_entry(s_job, &sched->pending_list, list) { 487 struct drm_sched_fence *s_fence = s_job->s_fence; 488 489 dma_fence_set_error(&s_fence->finished, -EHWPOISON); 490 dma_fence_signal(&s_fence->finished); 491 } 492 } 493 494 const struct drm_sched_backend_ops amdgpu_sched_ops = { 495 .prepare_job = amdgpu_job_prepare_job, 496 .run_job = amdgpu_job_run, 497 .timedout_job = amdgpu_job_timedout, 498 .free_job = amdgpu_job_free_cb 499 }; 500