xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_job.c (revision 16280ded45fba1216d1d4c6acfc20c2d5b45ef50)
1 /*
2  * Copyright 2015 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  *
23  */
24 #include <linux/kthread.h>
25 #include <linux/wait.h>
26 #include <linux/sched.h>
27 
28 #include <drm/drm_drv.h>
29 
30 #include "amdgpu.h"
31 #include "amdgpu_trace.h"
32 #include "amdgpu_reset.h"
33 #include "amdgpu_dev_coredump.h"
34 #include "amdgpu_xgmi.h"
35 
36 static void amdgpu_job_do_core_dump(struct amdgpu_device *adev,
37 				    struct amdgpu_job *job)
38 {
39 	int i;
40 
41 	dev_info(adev->dev, "Dumping IP State\n");
42 	for (i = 0; i < adev->num_ip_blocks; i++)
43 		if (adev->ip_blocks[i].version->funcs->dump_ip_state)
44 			adev->ip_blocks[i].version->funcs
45 				->dump_ip_state((void *)&adev->ip_blocks[i]);
46 	dev_info(adev->dev, "Dumping IP State Completed\n");
47 
48 	amdgpu_coredump(adev, true, false, job);
49 }
50 
51 static void amdgpu_job_core_dump(struct amdgpu_device *adev,
52 				 struct amdgpu_job *job)
53 {
54 	struct list_head device_list, *device_list_handle =  NULL;
55 	struct amdgpu_device *tmp_adev = NULL;
56 	struct amdgpu_hive_info *hive = NULL;
57 
58 	if (!amdgpu_sriov_vf(adev))
59 		hive = amdgpu_get_xgmi_hive(adev);
60 	if (hive)
61 		mutex_lock(&hive->hive_lock);
62 	/*
63 	 * Reuse the logic in amdgpu_device_gpu_recover() to build list of
64 	 * devices for code dump
65 	 */
66 	INIT_LIST_HEAD(&device_list);
67 	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) {
68 		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
69 			list_add_tail(&tmp_adev->reset_list, &device_list);
70 		if (!list_is_first(&adev->reset_list, &device_list))
71 			list_rotate_to_front(&adev->reset_list, &device_list);
72 		device_list_handle = &device_list;
73 	} else {
74 		list_add_tail(&adev->reset_list, &device_list);
75 		device_list_handle = &device_list;
76 	}
77 
78 	/* Do the coredump for each device */
79 	list_for_each_entry(tmp_adev, device_list_handle, reset_list)
80 		amdgpu_job_do_core_dump(tmp_adev, job);
81 
82 	if (hive) {
83 		mutex_unlock(&hive->hive_lock);
84 		amdgpu_put_xgmi_hive(hive);
85 	}
86 }
87 
88 static enum drm_gpu_sched_stat amdgpu_job_timedout(struct drm_sched_job *s_job)
89 {
90 	struct amdgpu_ring *ring = to_amdgpu_ring(s_job->sched);
91 	struct amdgpu_job *job = to_amdgpu_job(s_job);
92 	struct amdgpu_task_info *ti;
93 	struct amdgpu_device *adev = ring->adev;
94 	int idx;
95 	int r;
96 
97 	if (!drm_dev_enter(adev_to_drm(adev), &idx)) {
98 		dev_info(adev->dev, "%s - device unplugged skipping recovery on scheduler:%s",
99 			 __func__, s_job->sched->name);
100 
101 		/* Effectively the job is aborted as the device is gone */
102 		return DRM_GPU_SCHED_STAT_ENODEV;
103 	}
104 
105 	/*
106 	 * Do the coredump immediately after a job timeout to get a very
107 	 * close dump/snapshot/representation of GPU's current error status
108 	 * Skip it for SRIOV, since VF FLR will be triggered by host driver
109 	 * before job timeout
110 	 */
111 	if (!amdgpu_sriov_vf(adev))
112 		amdgpu_job_core_dump(adev, job);
113 
114 	if (amdgpu_gpu_recovery &&
115 	    amdgpu_ring_soft_recovery(ring, job->vmid, s_job->s_fence->parent)) {
116 		dev_err(adev->dev, "ring %s timeout, but soft recovered\n",
117 			s_job->sched->name);
118 		goto exit;
119 	}
120 
121 	dev_err(adev->dev, "ring %s timeout, signaled seq=%u, emitted seq=%u\n",
122 		job->base.sched->name, atomic_read(&ring->fence_drv.last_seq),
123 		ring->fence_drv.sync_seq);
124 
125 	ti = amdgpu_vm_get_task_info_pasid(ring->adev, job->pasid);
126 	if (ti) {
127 		dev_err(adev->dev,
128 			"Process information: process %s pid %d thread %s pid %d\n",
129 			ti->process_name, ti->tgid, ti->task_name, ti->pid);
130 		amdgpu_vm_put_task_info(ti);
131 	}
132 
133 	/* attempt a per ring reset */
134 	if (unlikely(adev->debug_disable_gpu_ring_reset)) {
135 		dev_err(adev->dev, "Ring reset disabled by debug mask\n");
136 	} else if (amdgpu_gpu_recovery && ring->funcs->reset) {
137 		bool is_guilty;
138 
139 		dev_err(adev->dev, "Starting %s ring reset\n", s_job->sched->name);
140 		/* stop the scheduler, but don't mess with the
141 		 * bad job yet because if ring reset fails
142 		 * we'll fall back to full GPU reset.
143 		 */
144 		drm_sched_wqueue_stop(&ring->sched);
145 
146 		/* for engine resets, we need to reset the engine,
147 		 * but individual queues may be unaffected.
148 		 * check here to make sure the accounting is correct.
149 		 */
150 		if (ring->funcs->is_guilty)
151 			is_guilty = ring->funcs->is_guilty(ring);
152 		else
153 			is_guilty = true;
154 
155 		if (is_guilty)
156 			dma_fence_set_error(&s_job->s_fence->finished, -ETIME);
157 
158 		r = amdgpu_ring_reset(ring, job->vmid);
159 		if (!r) {
160 			if (amdgpu_ring_sched_ready(ring))
161 				drm_sched_stop(&ring->sched, s_job);
162 			if (is_guilty) {
163 				atomic_inc(&ring->adev->gpu_reset_counter);
164 				amdgpu_fence_driver_force_completion(ring);
165 			}
166 			if (amdgpu_ring_sched_ready(ring))
167 				drm_sched_start(&ring->sched, 0);
168 			dev_err(adev->dev, "Ring %s reset succeeded\n", ring->sched.name);
169 			goto exit;
170 		}
171 		dev_err(adev->dev, "Ring %s reset failure\n", ring->sched.name);
172 	}
173 	dma_fence_set_error(&s_job->s_fence->finished, -ETIME);
174 
175 	if (amdgpu_device_should_recover_gpu(ring->adev)) {
176 		struct amdgpu_reset_context reset_context;
177 		memset(&reset_context, 0, sizeof(reset_context));
178 
179 		reset_context.method = AMD_RESET_METHOD_NONE;
180 		reset_context.reset_req_dev = adev;
181 		reset_context.src = AMDGPU_RESET_SRC_JOB;
182 		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
183 
184 		/*
185 		 * To avoid an unnecessary extra coredump, as we have already
186 		 * got the very close representation of GPU's error status
187 		 */
188 		set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags);
189 
190 		r = amdgpu_device_gpu_recover(ring->adev, job, &reset_context);
191 		if (r)
192 			dev_err(adev->dev, "GPU Recovery Failed: %d\n", r);
193 	} else {
194 		drm_sched_suspend_timeout(&ring->sched);
195 		if (amdgpu_sriov_vf(adev))
196 			adev->virt.tdr_debug = true;
197 	}
198 
199 exit:
200 	drm_dev_exit(idx);
201 	return DRM_GPU_SCHED_STAT_NOMINAL;
202 }
203 
204 int amdgpu_job_alloc(struct amdgpu_device *adev, struct amdgpu_vm *vm,
205 		     struct drm_sched_entity *entity, void *owner,
206 		     unsigned int num_ibs, struct amdgpu_job **job)
207 {
208 	if (num_ibs == 0)
209 		return -EINVAL;
210 
211 	*job = kzalloc(struct_size(*job, ibs, num_ibs), GFP_KERNEL);
212 	if (!*job)
213 		return -ENOMEM;
214 
215 	(*job)->vm = vm;
216 
217 	amdgpu_sync_create(&(*job)->explicit_sync);
218 	(*job)->generation = amdgpu_vm_generation(adev, vm);
219 	(*job)->vm_pd_addr = AMDGPU_BO_INVALID_OFFSET;
220 
221 	if (!entity)
222 		return 0;
223 
224 	return drm_sched_job_init(&(*job)->base, entity, 1, owner);
225 }
226 
227 int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev,
228 			     struct drm_sched_entity *entity, void *owner,
229 			     size_t size, enum amdgpu_ib_pool_type pool_type,
230 			     struct amdgpu_job **job)
231 {
232 	int r;
233 
234 	r = amdgpu_job_alloc(adev, NULL, entity, owner, 1, job);
235 	if (r)
236 		return r;
237 
238 	(*job)->num_ibs = 1;
239 	r = amdgpu_ib_get(adev, NULL, size, pool_type, &(*job)->ibs[0]);
240 	if (r) {
241 		if (entity)
242 			drm_sched_job_cleanup(&(*job)->base);
243 		kfree(*job);
244 	}
245 
246 	return r;
247 }
248 
249 void amdgpu_job_set_resources(struct amdgpu_job *job, struct amdgpu_bo *gds,
250 			      struct amdgpu_bo *gws, struct amdgpu_bo *oa)
251 {
252 	if (gds) {
253 		job->gds_base = amdgpu_bo_gpu_offset(gds) >> PAGE_SHIFT;
254 		job->gds_size = amdgpu_bo_size(gds) >> PAGE_SHIFT;
255 	}
256 	if (gws) {
257 		job->gws_base = amdgpu_bo_gpu_offset(gws) >> PAGE_SHIFT;
258 		job->gws_size = amdgpu_bo_size(gws) >> PAGE_SHIFT;
259 	}
260 	if (oa) {
261 		job->oa_base = amdgpu_bo_gpu_offset(oa) >> PAGE_SHIFT;
262 		job->oa_size = amdgpu_bo_size(oa) >> PAGE_SHIFT;
263 	}
264 }
265 
266 void amdgpu_job_free_resources(struct amdgpu_job *job)
267 {
268 	struct dma_fence *f;
269 	unsigned i;
270 
271 	/* Check if any fences where initialized */
272 	if (job->base.s_fence && job->base.s_fence->finished.ops)
273 		f = &job->base.s_fence->finished;
274 	else if (job->hw_fence.ops)
275 		f = &job->hw_fence;
276 	else
277 		f = NULL;
278 
279 	for (i = 0; i < job->num_ibs; ++i)
280 		amdgpu_ib_free(&job->ibs[i], f);
281 }
282 
283 static void amdgpu_job_free_cb(struct drm_sched_job *s_job)
284 {
285 	struct amdgpu_job *job = to_amdgpu_job(s_job);
286 
287 	drm_sched_job_cleanup(s_job);
288 
289 	amdgpu_sync_free(&job->explicit_sync);
290 
291 	/* only put the hw fence if has embedded fence */
292 	if (!job->hw_fence.ops)
293 		kfree(job);
294 	else
295 		dma_fence_put(&job->hw_fence);
296 }
297 
298 void amdgpu_job_set_gang_leader(struct amdgpu_job *job,
299 				struct amdgpu_job *leader)
300 {
301 	struct dma_fence *fence = &leader->base.s_fence->scheduled;
302 
303 	WARN_ON(job->gang_submit);
304 
305 	/*
306 	 * Don't add a reference when we are the gang leader to avoid circle
307 	 * dependency.
308 	 */
309 	if (job != leader)
310 		dma_fence_get(fence);
311 	job->gang_submit = fence;
312 }
313 
314 void amdgpu_job_free(struct amdgpu_job *job)
315 {
316 	if (job->base.entity)
317 		drm_sched_job_cleanup(&job->base);
318 
319 	amdgpu_job_free_resources(job);
320 	amdgpu_sync_free(&job->explicit_sync);
321 	if (job->gang_submit != &job->base.s_fence->scheduled)
322 		dma_fence_put(job->gang_submit);
323 
324 	if (!job->hw_fence.ops)
325 		kfree(job);
326 	else
327 		dma_fence_put(&job->hw_fence);
328 }
329 
330 struct dma_fence *amdgpu_job_submit(struct amdgpu_job *job)
331 {
332 	struct dma_fence *f;
333 
334 	drm_sched_job_arm(&job->base);
335 	f = dma_fence_get(&job->base.s_fence->finished);
336 	amdgpu_job_free_resources(job);
337 	drm_sched_entity_push_job(&job->base);
338 
339 	return f;
340 }
341 
342 int amdgpu_job_submit_direct(struct amdgpu_job *job, struct amdgpu_ring *ring,
343 			     struct dma_fence **fence)
344 {
345 	int r;
346 
347 	job->base.sched = &ring->sched;
348 	r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job, fence);
349 
350 	if (r)
351 		return r;
352 
353 	amdgpu_job_free(job);
354 	return 0;
355 }
356 
357 static struct dma_fence *
358 amdgpu_job_prepare_job(struct drm_sched_job *sched_job,
359 		      struct drm_sched_entity *s_entity)
360 {
361 	struct amdgpu_ring *ring = to_amdgpu_ring(s_entity->rq->sched);
362 	struct amdgpu_job *job = to_amdgpu_job(sched_job);
363 	struct dma_fence *fence = NULL;
364 	int r;
365 
366 	r = drm_sched_entity_error(s_entity);
367 	if (r)
368 		goto error;
369 
370 	if (job->gang_submit)
371 		fence = amdgpu_device_switch_gang(ring->adev, job->gang_submit);
372 
373 	if (!fence && job->vm && !job->vmid) {
374 		r = amdgpu_vmid_grab(job->vm, ring, job, &fence);
375 		if (r) {
376 			dev_err(ring->adev->dev, "Error getting VM ID (%d)\n", r);
377 			goto error;
378 		}
379 		/*
380 		 * The VM structure might be released after the VMID is
381 		 * assigned, we had multiple problems with people trying to use
382 		 * the VM pointer so better set it to NULL.
383 		 */
384 		if (!fence)
385 			job->vm = NULL;
386 	}
387 
388 	return fence;
389 
390 error:
391 	dma_fence_set_error(&job->base.s_fence->finished, r);
392 	return NULL;
393 }
394 
395 static struct dma_fence *amdgpu_job_run(struct drm_sched_job *sched_job)
396 {
397 	struct amdgpu_ring *ring = to_amdgpu_ring(sched_job->sched);
398 	struct amdgpu_device *adev = ring->adev;
399 	struct dma_fence *fence = NULL, *finished;
400 	struct amdgpu_job *job;
401 	int r = 0;
402 
403 	job = to_amdgpu_job(sched_job);
404 	finished = &job->base.s_fence->finished;
405 
406 	trace_amdgpu_sched_run_job(job);
407 
408 	/* Skip job if VRAM is lost and never resubmit gangs */
409 	if (job->generation != amdgpu_vm_generation(adev, job->vm) ||
410 	    (job->job_run_counter && job->gang_submit))
411 		dma_fence_set_error(finished, -ECANCELED);
412 
413 	if (finished->error < 0) {
414 		dev_dbg(adev->dev, "Skip scheduling IBs in ring(%s)",
415 			ring->name);
416 	} else {
417 		r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs, job,
418 				       &fence);
419 		if (r)
420 			dev_err(adev->dev,
421 				"Error scheduling IBs (%d) in ring(%s)", r,
422 				ring->name);
423 	}
424 
425 	job->job_run_counter++;
426 	amdgpu_job_free_resources(job);
427 
428 	fence = r ? ERR_PTR(r) : fence;
429 	return fence;
430 }
431 
432 /*
433  * This is a duplicate function from DRM scheduler sched_internal.h.
434  * Plan is to remove it when amdgpu_job_stop_all_jobs_on_sched is removed, due
435  * latter being incorrect and racy.
436  *
437  * See https://lore.kernel.org/amd-gfx/44edde63-7181-44fb-a4f7-94e50514f539@amd.com/
438  */
439 static struct drm_sched_job *
440 drm_sched_entity_queue_pop(struct drm_sched_entity *entity)
441 {
442 	struct spsc_node *node;
443 
444 	node = spsc_queue_pop(&entity->job_queue);
445 	if (!node)
446 		return NULL;
447 
448 	return container_of(node, struct drm_sched_job, queue_node);
449 }
450 
451 void amdgpu_job_stop_all_jobs_on_sched(struct drm_gpu_scheduler *sched)
452 {
453 	struct drm_sched_job *s_job;
454 	struct drm_sched_entity *s_entity = NULL;
455 	int i;
456 
457 	/* Signal all jobs not yet scheduled */
458 	for (i = DRM_SCHED_PRIORITY_KERNEL; i < sched->num_rqs; i++) {
459 		struct drm_sched_rq *rq = sched->sched_rq[i];
460 		spin_lock(&rq->lock);
461 		list_for_each_entry(s_entity, &rq->entities, list) {
462 			while ((s_job = drm_sched_entity_queue_pop(s_entity))) {
463 				struct drm_sched_fence *s_fence = s_job->s_fence;
464 
465 				dma_fence_signal(&s_fence->scheduled);
466 				dma_fence_set_error(&s_fence->finished, -EHWPOISON);
467 				dma_fence_signal(&s_fence->finished);
468 			}
469 		}
470 		spin_unlock(&rq->lock);
471 	}
472 
473 	/* Signal all jobs already scheduled to HW */
474 	list_for_each_entry(s_job, &sched->pending_list, list) {
475 		struct drm_sched_fence *s_fence = s_job->s_fence;
476 
477 		dma_fence_set_error(&s_fence->finished, -EHWPOISON);
478 		dma_fence_signal(&s_fence->finished);
479 	}
480 }
481 
482 const struct drm_sched_backend_ops amdgpu_sched_ops = {
483 	.prepare_job = amdgpu_job_prepare_job,
484 	.run_job = amdgpu_job_run,
485 	.timedout_job = amdgpu_job_timedout,
486 	.free_job = amdgpu_job_free_cb
487 };
488