1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 * Christian König 28 */ 29 #include <linux/seq_file.h> 30 #include <linux/slab.h> 31 32 #include <drm/amdgpu_drm.h> 33 34 #include "amdgpu.h" 35 #include "atom.h" 36 #include "amdgpu_trace.h" 37 38 #define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000) 39 #define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT msecs_to_jiffies(2000) 40 41 /* 42 * IB 43 * IBs (Indirect Buffers) and areas of GPU accessible memory where 44 * commands are stored. You can put a pointer to the IB in the 45 * command ring and the hw will fetch the commands from the IB 46 * and execute them. Generally userspace acceleration drivers 47 * produce command buffers which are send to the kernel and 48 * put in IBs for execution by the requested ring. 49 */ 50 51 /** 52 * amdgpu_ib_get - request an IB (Indirect Buffer) 53 * 54 * @adev: amdgpu_device pointer 55 * @vm: amdgpu_vm pointer 56 * @size: requested IB size 57 * @pool_type: IB pool type (delayed, immediate, direct) 58 * @ib: IB object returned 59 * 60 * Request an IB (all asics). IBs are allocated using the 61 * suballocator. 62 * Returns 0 on success, error on failure. 63 */ 64 int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm, 65 unsigned int size, enum amdgpu_ib_pool_type pool_type, 66 struct amdgpu_ib *ib) 67 { 68 int r; 69 70 if (size) { 71 r = amdgpu_sa_bo_new(&adev->ib_pools[pool_type], 72 &ib->sa_bo, size); 73 if (r) { 74 dev_err(adev->dev, "failed to get a new IB (%d)\n", r); 75 return r; 76 } 77 78 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo); 79 /* flush the cache before commit the IB */ 80 ib->flags = AMDGPU_IB_FLAG_EMIT_MEM_SYNC; 81 82 if (!vm) 83 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo); 84 } 85 86 return 0; 87 } 88 89 /** 90 * amdgpu_ib_free - free an IB (Indirect Buffer) 91 * 92 * @ib: IB object to free 93 * @f: the fence SA bo need wait on for the ib alloation 94 * 95 * Free an IB (all asics). 96 */ 97 void amdgpu_ib_free(struct amdgpu_ib *ib, struct dma_fence *f) 98 { 99 amdgpu_sa_bo_free(&ib->sa_bo, f); 100 } 101 102 /** 103 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring 104 * 105 * @ring: ring index the IB is associated with 106 * @num_ibs: number of IBs to schedule 107 * @ibs: IB objects to schedule 108 * @job: job to schedule 109 * @f: fence created during this submission 110 * 111 * Schedule an IB on the associated ring (all asics). 112 * Returns 0 on success, error on failure. 113 * 114 * On SI, there are two parallel engines fed from the primary ring, 115 * the CE (Constant Engine) and the DE (Drawing Engine). Since 116 * resource descriptors have moved to memory, the CE allows you to 117 * prime the caches while the DE is updating register state so that 118 * the resource descriptors will be already in cache when the draw is 119 * processed. To accomplish this, the userspace driver submits two 120 * IBs, one for the CE and one for the DE. If there is a CE IB (called 121 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior 122 * to SI there was just a DE IB. 123 */ 124 int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned int num_ibs, 125 struct amdgpu_ib *ibs, struct amdgpu_job *job, 126 struct dma_fence **f) 127 { 128 struct amdgpu_device *adev = ring->adev; 129 struct amdgpu_ib *ib = &ibs[0]; 130 struct dma_fence *tmp = NULL; 131 struct amdgpu_fence *af; 132 bool need_ctx_switch; 133 struct amdgpu_vm *vm; 134 uint64_t fence_ctx; 135 uint32_t status = 0, alloc_size; 136 unsigned int fence_flags = 0; 137 bool secure, init_shadow; 138 u64 shadow_va, csa_va, gds_va; 139 int vmid = AMDGPU_JOB_GET_VMID(job); 140 bool need_pipe_sync = false; 141 unsigned int cond_exec; 142 143 unsigned int i; 144 int r = 0; 145 146 if (num_ibs == 0) 147 return -EINVAL; 148 149 /* ring tests don't use a job */ 150 if (job) { 151 vm = job->vm; 152 fence_ctx = job->base.s_fence ? 153 job->base.s_fence->scheduled.context : 0; 154 shadow_va = job->shadow_va; 155 csa_va = job->csa_va; 156 gds_va = job->gds_va; 157 init_shadow = job->init_shadow; 158 af = &job->hw_fence; 159 } else { 160 vm = NULL; 161 fence_ctx = 0; 162 shadow_va = 0; 163 csa_va = 0; 164 gds_va = 0; 165 init_shadow = false; 166 af = NULL; 167 } 168 169 if (!ring->sched.ready) { 170 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name); 171 return -EINVAL; 172 } 173 174 if (vm && !job->vmid) { 175 dev_err(adev->dev, "VM IB without ID\n"); 176 return -EINVAL; 177 } 178 179 if ((ib->flags & AMDGPU_IB_FLAGS_SECURE) && 180 (!ring->funcs->secure_submission_supported)) { 181 dev_err(adev->dev, "secure submissions not supported on ring <%s>\n", ring->name); 182 return -EINVAL; 183 } 184 185 alloc_size = ring->funcs->emit_frame_size + num_ibs * 186 ring->funcs->emit_ib_size; 187 188 r = amdgpu_ring_alloc(ring, alloc_size); 189 if (r) { 190 dev_err(adev->dev, "scheduling IB failed (%d).\n", r); 191 return r; 192 } 193 194 need_ctx_switch = ring->current_ctx != fence_ctx; 195 if (ring->funcs->emit_pipeline_sync && job && 196 ((tmp = amdgpu_sync_get_fence(&job->explicit_sync)) || 197 need_ctx_switch || amdgpu_vm_need_pipeline_sync(ring, job))) { 198 199 need_pipe_sync = true; 200 201 if (tmp) 202 trace_amdgpu_ib_pipe_sync(job, tmp); 203 204 dma_fence_put(tmp); 205 } 206 207 if ((ib->flags & AMDGPU_IB_FLAG_EMIT_MEM_SYNC) && ring->funcs->emit_mem_sync) 208 ring->funcs->emit_mem_sync(ring); 209 210 if (ring->funcs->emit_wave_limit && 211 ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH) 212 ring->funcs->emit_wave_limit(ring, true); 213 214 if (ring->funcs->insert_start) 215 ring->funcs->insert_start(ring); 216 217 if (job) { 218 r = amdgpu_vm_flush(ring, job, need_pipe_sync); 219 if (r) { 220 amdgpu_ring_undo(ring); 221 return r; 222 } 223 } 224 225 amdgpu_ring_ib_begin(ring); 226 227 if (ring->funcs->emit_gfx_shadow) 228 amdgpu_ring_emit_gfx_shadow(ring, shadow_va, csa_va, gds_va, 229 init_shadow, vmid); 230 231 if (ring->funcs->init_cond_exec) 232 cond_exec = amdgpu_ring_init_cond_exec(ring, 233 ring->cond_exe_gpu_addr); 234 235 amdgpu_device_flush_hdp(adev, ring); 236 237 if (need_ctx_switch) 238 status |= AMDGPU_HAVE_CTX_SWITCH; 239 240 if (job && ring->funcs->emit_cntxcntl) { 241 status |= job->preamble_status; 242 status |= job->preemption_status; 243 amdgpu_ring_emit_cntxcntl(ring, status); 244 } 245 246 /* Setup initial TMZiness and send it off. 247 */ 248 secure = false; 249 if (job && ring->funcs->emit_frame_cntl) { 250 secure = ib->flags & AMDGPU_IB_FLAGS_SECURE; 251 amdgpu_ring_emit_frame_cntl(ring, true, secure); 252 } 253 254 for (i = 0; i < num_ibs; ++i) { 255 ib = &ibs[i]; 256 257 if (job && ring->funcs->emit_frame_cntl) { 258 if (secure != !!(ib->flags & AMDGPU_IB_FLAGS_SECURE)) { 259 amdgpu_ring_emit_frame_cntl(ring, false, secure); 260 secure = !secure; 261 amdgpu_ring_emit_frame_cntl(ring, true, secure); 262 } 263 } 264 265 amdgpu_ring_emit_ib(ring, job, ib, status); 266 status &= ~AMDGPU_HAVE_CTX_SWITCH; 267 } 268 269 if (job && ring->funcs->emit_frame_cntl) 270 amdgpu_ring_emit_frame_cntl(ring, false, secure); 271 272 amdgpu_device_invalidate_hdp(adev, ring); 273 274 if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE) 275 fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY; 276 277 /* wrap the last IB with fence */ 278 if (job && job->uf_addr) { 279 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence, 280 fence_flags | AMDGPU_FENCE_FLAG_64BIT); 281 } 282 283 if (ring->funcs->emit_gfx_shadow && ring->funcs->init_cond_exec) { 284 amdgpu_ring_emit_gfx_shadow(ring, 0, 0, 0, false, 0); 285 amdgpu_ring_init_cond_exec(ring, ring->cond_exe_gpu_addr); 286 } 287 288 r = amdgpu_fence_emit(ring, f, af, fence_flags); 289 if (r) { 290 dev_err(adev->dev, "failed to emit fence (%d)\n", r); 291 if (job && job->vmid) 292 amdgpu_vmid_reset(adev, ring->vm_hub, job->vmid); 293 amdgpu_ring_undo(ring); 294 return r; 295 } 296 297 if (ring->funcs->insert_end) 298 ring->funcs->insert_end(ring); 299 300 amdgpu_ring_patch_cond_exec(ring, cond_exec); 301 302 ring->current_ctx = fence_ctx; 303 if (job && ring->funcs->emit_switch_buffer) 304 amdgpu_ring_emit_switch_buffer(ring); 305 306 if (ring->funcs->emit_wave_limit && 307 ring->hw_prio == AMDGPU_GFX_PIPE_PRIO_HIGH) 308 ring->funcs->emit_wave_limit(ring, false); 309 310 amdgpu_ring_ib_end(ring); 311 amdgpu_ring_commit(ring); 312 return 0; 313 } 314 315 /** 316 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool 317 * 318 * @adev: amdgpu_device pointer 319 * 320 * Initialize the suballocator to manage a pool of memory 321 * for use as IBs (all asics). 322 * Returns 0 on success, error on failure. 323 */ 324 int amdgpu_ib_pool_init(struct amdgpu_device *adev) 325 { 326 int r, i; 327 328 if (adev->ib_pool_ready) 329 return 0; 330 331 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) { 332 r = amdgpu_sa_bo_manager_init(adev, &adev->ib_pools[i], 333 AMDGPU_IB_POOL_SIZE, 256, 334 AMDGPU_GEM_DOMAIN_GTT); 335 if (r) 336 goto error; 337 } 338 adev->ib_pool_ready = true; 339 340 return 0; 341 342 error: 343 while (i--) 344 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]); 345 return r; 346 } 347 348 /** 349 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool 350 * 351 * @adev: amdgpu_device pointer 352 * 353 * Tear down the suballocator managing the pool of memory 354 * for use as IBs (all asics). 355 */ 356 void amdgpu_ib_pool_fini(struct amdgpu_device *adev) 357 { 358 int i; 359 360 if (!adev->ib_pool_ready) 361 return; 362 363 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) 364 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]); 365 adev->ib_pool_ready = false; 366 } 367 368 /** 369 * amdgpu_ib_ring_tests - test IBs on the rings 370 * 371 * @adev: amdgpu_device pointer 372 * 373 * Test an IB (Indirect Buffer) on each ring. 374 * If the test fails, disable the ring. 375 * Returns 0 on success, error if the primary GFX ring 376 * IB test fails. 377 */ 378 int amdgpu_ib_ring_tests(struct amdgpu_device *adev) 379 { 380 long tmo_gfx, tmo_mm; 381 int r, ret = 0; 382 unsigned int i; 383 384 tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT; 385 if (amdgpu_sriov_vf(adev)) { 386 /* for MM engines in hypervisor side they are not scheduled together 387 * with CP and SDMA engines, so even in exclusive mode MM engine could 388 * still running on other VF thus the IB TEST TIMEOUT for MM engines 389 * under SR-IOV should be set to a long time. 8 sec should be enough 390 * for the MM comes back to this VF. 391 */ 392 tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT; 393 } 394 395 if (amdgpu_sriov_runtime(adev)) { 396 /* for CP & SDMA engines since they are scheduled together so 397 * need to make the timeout width enough to cover the time 398 * cost waiting for it coming back under RUNTIME only 399 */ 400 tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT; 401 } else if (adev->gmc.xgmi.hive_id) { 402 tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT; 403 } 404 405 for (i = 0; i < adev->num_rings; ++i) { 406 struct amdgpu_ring *ring = adev->rings[i]; 407 long tmo; 408 409 /* KIQ rings don't have an IB test because we never submit IBs 410 * to them and they have no interrupt support. 411 */ 412 if (!ring->sched.ready || !ring->funcs->test_ib) 413 continue; 414 415 if (adev->enable_mes && 416 ring->funcs->type == AMDGPU_RING_TYPE_KIQ) 417 continue; 418 419 /* MM engine need more time */ 420 if (ring->funcs->type == AMDGPU_RING_TYPE_UVD || 421 ring->funcs->type == AMDGPU_RING_TYPE_VCE || 422 ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC || 423 ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC || 424 ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC || 425 ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG) 426 tmo = tmo_mm; 427 else 428 tmo = tmo_gfx; 429 430 r = amdgpu_ring_test_ib(ring, tmo); 431 if (!r) { 432 DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n", 433 ring->name); 434 continue; 435 } 436 437 ring->sched.ready = false; 438 DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n", 439 ring->name, r); 440 441 if (ring == &adev->gfx.gfx_ring[0]) { 442 /* oh, oh, that's really bad */ 443 adev->accel_working = false; 444 return r; 445 446 } else { 447 ret = r; 448 } 449 } 450 return ret; 451 } 452 453 /* 454 * Debugfs info 455 */ 456 #if defined(CONFIG_DEBUG_FS) 457 458 static int amdgpu_debugfs_sa_info_show(struct seq_file *m, void *unused) 459 { 460 struct amdgpu_device *adev = m->private; 461 462 seq_puts(m, "--------------------- DELAYED ---------------------\n"); 463 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DELAYED], 464 m); 465 seq_puts(m, "-------------------- IMMEDIATE --------------------\n"); 466 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_IMMEDIATE], 467 m); 468 seq_puts(m, "--------------------- DIRECT ----------------------\n"); 469 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DIRECT], m); 470 471 return 0; 472 } 473 474 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_sa_info); 475 476 #endif 477 478 void amdgpu_debugfs_sa_init(struct amdgpu_device *adev) 479 { 480 #if defined(CONFIG_DEBUG_FS) 481 struct drm_minor *minor = adev_to_drm(adev)->primary; 482 struct dentry *root = minor->debugfs_root; 483 484 debugfs_create_file("amdgpu_sa_info", 0444, root, adev, 485 &amdgpu_debugfs_sa_info_fops); 486 487 #endif 488 } 489