1 /* 2 * Copyright 2014 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 */ 25 26 #include <linux/firmware.h> 27 #include "amdgpu.h" 28 #include "amdgpu_gfx.h" 29 #include "amdgpu_rlc.h" 30 #include "amdgpu_ras.h" 31 #include "amdgpu_xcp.h" 32 #include "amdgpu_xgmi.h" 33 34 /* delay 0.1 second to enable gfx off feature */ 35 #define GFX_OFF_DELAY_ENABLE msecs_to_jiffies(100) 36 37 #define GFX_OFF_NO_DELAY 0 38 39 /* 40 * GPU GFX IP block helpers function. 41 */ 42 43 int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec, 44 int pipe, int queue) 45 { 46 int bit = 0; 47 48 bit += mec * adev->gfx.mec.num_pipe_per_mec 49 * adev->gfx.mec.num_queue_per_pipe; 50 bit += pipe * adev->gfx.mec.num_queue_per_pipe; 51 bit += queue; 52 53 return bit; 54 } 55 56 void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit, 57 int *mec, int *pipe, int *queue) 58 { 59 *queue = bit % adev->gfx.mec.num_queue_per_pipe; 60 *pipe = (bit / adev->gfx.mec.num_queue_per_pipe) 61 % adev->gfx.mec.num_pipe_per_mec; 62 *mec = (bit / adev->gfx.mec.num_queue_per_pipe) 63 / adev->gfx.mec.num_pipe_per_mec; 64 65 } 66 67 bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, 68 int xcc_id, int mec, int pipe, int queue) 69 { 70 return test_bit(amdgpu_gfx_mec_queue_to_bit(adev, mec, pipe, queue), 71 adev->gfx.mec_bitmap[xcc_id].queue_bitmap); 72 } 73 74 int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, 75 int me, int pipe, int queue) 76 { 77 int bit = 0; 78 79 bit += me * adev->gfx.me.num_pipe_per_me 80 * adev->gfx.me.num_queue_per_pipe; 81 bit += pipe * adev->gfx.me.num_queue_per_pipe; 82 bit += queue; 83 84 return bit; 85 } 86 87 void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit, 88 int *me, int *pipe, int *queue) 89 { 90 *queue = bit % adev->gfx.me.num_queue_per_pipe; 91 *pipe = (bit / adev->gfx.me.num_queue_per_pipe) 92 % adev->gfx.me.num_pipe_per_me; 93 *me = (bit / adev->gfx.me.num_queue_per_pipe) 94 / adev->gfx.me.num_pipe_per_me; 95 } 96 97 bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, 98 int me, int pipe, int queue) 99 { 100 return test_bit(amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue), 101 adev->gfx.me.queue_bitmap); 102 } 103 104 /** 105 * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter 106 * 107 * @mask: array in which the per-shader array disable masks will be stored 108 * @max_se: number of SEs 109 * @max_sh: number of SHs 110 * 111 * The bitmask of CUs to be disabled in the shader array determined by se and 112 * sh is stored in mask[se * max_sh + sh]. 113 */ 114 void amdgpu_gfx_parse_disable_cu(unsigned int *mask, unsigned int max_se, unsigned int max_sh) 115 { 116 unsigned int se, sh, cu; 117 const char *p; 118 119 memset(mask, 0, sizeof(*mask) * max_se * max_sh); 120 121 if (!amdgpu_disable_cu || !*amdgpu_disable_cu) 122 return; 123 124 p = amdgpu_disable_cu; 125 for (;;) { 126 char *next; 127 int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu); 128 129 if (ret < 3) { 130 DRM_ERROR("amdgpu: could not parse disable_cu\n"); 131 return; 132 } 133 134 if (se < max_se && sh < max_sh && cu < 16) { 135 DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu); 136 mask[se * max_sh + sh] |= 1u << cu; 137 } else { 138 DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n", 139 se, sh, cu); 140 } 141 142 next = strchr(p, ','); 143 if (!next) 144 break; 145 p = next + 1; 146 } 147 } 148 149 static bool amdgpu_gfx_is_graphics_multipipe_capable(struct amdgpu_device *adev) 150 { 151 return amdgpu_async_gfx_ring && adev->gfx.me.num_pipe_per_me > 1; 152 } 153 154 static bool amdgpu_gfx_is_compute_multipipe_capable(struct amdgpu_device *adev) 155 { 156 if (amdgpu_compute_multipipe != -1) { 157 DRM_INFO("amdgpu: forcing compute pipe policy %d\n", 158 amdgpu_compute_multipipe); 159 return amdgpu_compute_multipipe == 1; 160 } 161 162 if (amdgpu_ip_version(adev, GC_HWIP, 0) > IP_VERSION(9, 0, 0)) 163 return true; 164 165 /* FIXME: spreading the queues across pipes causes perf regressions 166 * on POLARIS11 compute workloads */ 167 if (adev->asic_type == CHIP_POLARIS11) 168 return false; 169 170 return adev->gfx.mec.num_mec > 1; 171 } 172 173 bool amdgpu_gfx_is_high_priority_graphics_queue(struct amdgpu_device *adev, 174 struct amdgpu_ring *ring) 175 { 176 int queue = ring->queue; 177 int pipe = ring->pipe; 178 179 /* Policy: use pipe1 queue0 as high priority graphics queue if we 180 * have more than one gfx pipe. 181 */ 182 if (amdgpu_gfx_is_graphics_multipipe_capable(adev) && 183 adev->gfx.num_gfx_rings > 1 && pipe == 1 && queue == 0) { 184 int me = ring->me; 185 int bit; 186 187 bit = amdgpu_gfx_me_queue_to_bit(adev, me, pipe, queue); 188 if (ring == &adev->gfx.gfx_ring[bit]) 189 return true; 190 } 191 192 return false; 193 } 194 195 bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev, 196 struct amdgpu_ring *ring) 197 { 198 /* Policy: use 1st queue as high priority compute queue if we 199 * have more than one compute queue. 200 */ 201 if (adev->gfx.num_compute_rings > 1 && 202 ring == &adev->gfx.compute_ring[0]) 203 return true; 204 205 return false; 206 } 207 208 void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev) 209 { 210 int i, j, queue, pipe; 211 bool multipipe_policy = amdgpu_gfx_is_compute_multipipe_capable(adev); 212 int max_queues_per_mec = min(adev->gfx.mec.num_pipe_per_mec * 213 adev->gfx.mec.num_queue_per_pipe, 214 adev->gfx.num_compute_rings); 215 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1; 216 217 if (multipipe_policy) { 218 /* policy: make queues evenly cross all pipes on MEC1 only 219 * for multiple xcc, just use the original policy for simplicity */ 220 for (j = 0; j < num_xcc; j++) { 221 for (i = 0; i < max_queues_per_mec; i++) { 222 pipe = i % adev->gfx.mec.num_pipe_per_mec; 223 queue = (i / adev->gfx.mec.num_pipe_per_mec) % 224 adev->gfx.mec.num_queue_per_pipe; 225 226 set_bit(pipe * adev->gfx.mec.num_queue_per_pipe + queue, 227 adev->gfx.mec_bitmap[j].queue_bitmap); 228 } 229 } 230 } else { 231 /* policy: amdgpu owns all queues in the given pipe */ 232 for (j = 0; j < num_xcc; j++) { 233 for (i = 0; i < max_queues_per_mec; ++i) 234 set_bit(i, adev->gfx.mec_bitmap[j].queue_bitmap); 235 } 236 } 237 238 for (j = 0; j < num_xcc; j++) { 239 dev_dbg(adev->dev, "mec queue bitmap weight=%d\n", 240 bitmap_weight(adev->gfx.mec_bitmap[j].queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)); 241 } 242 } 243 244 void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev) 245 { 246 int i, queue, pipe; 247 bool multipipe_policy = amdgpu_gfx_is_graphics_multipipe_capable(adev); 248 int max_queues_per_me = adev->gfx.me.num_pipe_per_me * 249 adev->gfx.me.num_queue_per_pipe; 250 251 if (multipipe_policy) { 252 /* policy: amdgpu owns the first queue per pipe at this stage 253 * will extend to mulitple queues per pipe later */ 254 for (i = 0; i < max_queues_per_me; i++) { 255 pipe = i % adev->gfx.me.num_pipe_per_me; 256 queue = (i / adev->gfx.me.num_pipe_per_me) % 257 adev->gfx.me.num_queue_per_pipe; 258 259 set_bit(pipe * adev->gfx.me.num_queue_per_pipe + queue, 260 adev->gfx.me.queue_bitmap); 261 } 262 } else { 263 for (i = 0; i < max_queues_per_me; ++i) 264 set_bit(i, adev->gfx.me.queue_bitmap); 265 } 266 267 /* update the number of active graphics rings */ 268 adev->gfx.num_gfx_rings = 269 bitmap_weight(adev->gfx.me.queue_bitmap, AMDGPU_MAX_GFX_QUEUES); 270 } 271 272 static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev, 273 struct amdgpu_ring *ring, int xcc_id) 274 { 275 int queue_bit; 276 int mec, pipe, queue; 277 278 queue_bit = adev->gfx.mec.num_mec 279 * adev->gfx.mec.num_pipe_per_mec 280 * adev->gfx.mec.num_queue_per_pipe; 281 282 while (--queue_bit >= 0) { 283 if (test_bit(queue_bit, adev->gfx.mec_bitmap[xcc_id].queue_bitmap)) 284 continue; 285 286 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 287 288 /* 289 * 1. Using pipes 2/3 from MEC 2 seems cause problems. 290 * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN 291 * only can be issued on queue 0. 292 */ 293 if ((mec == 1 && pipe > 1) || queue != 0) 294 continue; 295 296 ring->me = mec + 1; 297 ring->pipe = pipe; 298 ring->queue = queue; 299 300 return 0; 301 } 302 303 dev_err(adev->dev, "Failed to find a queue for KIQ\n"); 304 return -EINVAL; 305 } 306 307 int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev, int xcc_id) 308 { 309 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 310 struct amdgpu_irq_src *irq = &kiq->irq; 311 struct amdgpu_ring *ring = &kiq->ring; 312 int r = 0; 313 314 spin_lock_init(&kiq->ring_lock); 315 316 ring->adev = NULL; 317 ring->ring_obj = NULL; 318 ring->use_doorbell = true; 319 ring->xcc_id = xcc_id; 320 ring->vm_hub = AMDGPU_GFXHUB(xcc_id); 321 ring->doorbell_index = 322 (adev->doorbell_index.kiq + 323 xcc_id * adev->doorbell_index.xcc_doorbell_range) 324 << 1; 325 326 r = amdgpu_gfx_kiq_acquire(adev, ring, xcc_id); 327 if (r) 328 return r; 329 330 ring->eop_gpu_addr = kiq->eop_gpu_addr; 331 ring->no_scheduler = true; 332 snprintf(ring->name, sizeof(ring->name), "kiq_%d.%d.%d.%d", 333 xcc_id, ring->me, ring->pipe, ring->queue); 334 r = amdgpu_ring_init(adev, ring, 1024, irq, AMDGPU_CP_KIQ_IRQ_DRIVER0, 335 AMDGPU_RING_PRIO_DEFAULT, NULL); 336 if (r) 337 dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r); 338 339 return r; 340 } 341 342 void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring) 343 { 344 amdgpu_ring_fini(ring); 345 } 346 347 void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev, int xcc_id) 348 { 349 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 350 351 amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL); 352 } 353 354 int amdgpu_gfx_kiq_init(struct amdgpu_device *adev, 355 unsigned int hpd_size, int xcc_id) 356 { 357 int r; 358 u32 *hpd; 359 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 360 361 r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE, 362 AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj, 363 &kiq->eop_gpu_addr, (void **)&hpd); 364 if (r) { 365 dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r); 366 return r; 367 } 368 369 memset(hpd, 0, hpd_size); 370 371 r = amdgpu_bo_reserve(kiq->eop_obj, true); 372 if (unlikely(r != 0)) 373 dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r); 374 amdgpu_bo_kunmap(kiq->eop_obj); 375 amdgpu_bo_unreserve(kiq->eop_obj); 376 377 return 0; 378 } 379 380 /* create MQD for each compute/gfx queue */ 381 int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev, 382 unsigned int mqd_size, int xcc_id) 383 { 384 int r, i, j; 385 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 386 struct amdgpu_ring *ring = &kiq->ring; 387 u32 domain = AMDGPU_GEM_DOMAIN_GTT; 388 389 #if !defined(CONFIG_ARM) && !defined(CONFIG_ARM64) 390 /* Only enable on gfx10 and 11 for now to avoid changing behavior on older chips */ 391 if (amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 0, 0)) 392 domain |= AMDGPU_GEM_DOMAIN_VRAM; 393 #endif 394 395 /* create MQD for KIQ */ 396 if (!adev->enable_mes_kiq && !ring->mqd_obj) { 397 /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must 398 * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD 399 * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for 400 * KIQ MQD no matter SRIOV or Bare-metal 401 */ 402 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 403 AMDGPU_GEM_DOMAIN_VRAM | 404 AMDGPU_GEM_DOMAIN_GTT, 405 &ring->mqd_obj, 406 &ring->mqd_gpu_addr, 407 &ring->mqd_ptr); 408 if (r) { 409 dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r); 410 return r; 411 } 412 413 /* prepare MQD backup */ 414 kiq->mqd_backup = kmalloc(mqd_size, GFP_KERNEL); 415 if (!kiq->mqd_backup) { 416 dev_warn(adev->dev, 417 "no memory to create MQD backup for ring %s\n", ring->name); 418 return -ENOMEM; 419 } 420 } 421 422 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 423 /* create MQD for each KGQ */ 424 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 425 ring = &adev->gfx.gfx_ring[i]; 426 if (!ring->mqd_obj) { 427 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 428 domain, &ring->mqd_obj, 429 &ring->mqd_gpu_addr, &ring->mqd_ptr); 430 if (r) { 431 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 432 return r; 433 } 434 435 ring->mqd_size = mqd_size; 436 /* prepare MQD backup */ 437 adev->gfx.me.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL); 438 if (!adev->gfx.me.mqd_backup[i]) { 439 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 440 return -ENOMEM; 441 } 442 } 443 } 444 } 445 446 /* create MQD for each KCQ */ 447 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 448 j = i + xcc_id * adev->gfx.num_compute_rings; 449 ring = &adev->gfx.compute_ring[j]; 450 if (!ring->mqd_obj) { 451 r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE, 452 domain, &ring->mqd_obj, 453 &ring->mqd_gpu_addr, &ring->mqd_ptr); 454 if (r) { 455 dev_warn(adev->dev, "failed to create ring mqd bo (%d)", r); 456 return r; 457 } 458 459 ring->mqd_size = mqd_size; 460 /* prepare MQD backup */ 461 adev->gfx.mec.mqd_backup[j] = kmalloc(mqd_size, GFP_KERNEL); 462 if (!adev->gfx.mec.mqd_backup[j]) { 463 dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name); 464 return -ENOMEM; 465 } 466 } 467 } 468 469 return 0; 470 } 471 472 void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev, int xcc_id) 473 { 474 struct amdgpu_ring *ring = NULL; 475 int i, j; 476 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 477 478 if (adev->asic_type >= CHIP_NAVI10 && amdgpu_async_gfx_ring) { 479 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 480 ring = &adev->gfx.gfx_ring[i]; 481 kfree(adev->gfx.me.mqd_backup[i]); 482 amdgpu_bo_free_kernel(&ring->mqd_obj, 483 &ring->mqd_gpu_addr, 484 &ring->mqd_ptr); 485 } 486 } 487 488 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 489 j = i + xcc_id * adev->gfx.num_compute_rings; 490 ring = &adev->gfx.compute_ring[j]; 491 kfree(adev->gfx.mec.mqd_backup[j]); 492 amdgpu_bo_free_kernel(&ring->mqd_obj, 493 &ring->mqd_gpu_addr, 494 &ring->mqd_ptr); 495 } 496 497 ring = &kiq->ring; 498 kfree(kiq->mqd_backup); 499 amdgpu_bo_free_kernel(&ring->mqd_obj, 500 &ring->mqd_gpu_addr, 501 &ring->mqd_ptr); 502 } 503 504 int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev, int xcc_id) 505 { 506 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 507 struct amdgpu_ring *kiq_ring = &kiq->ring; 508 struct amdgpu_hive_info *hive; 509 struct amdgpu_ras *ras; 510 int hive_ras_recovery = 0; 511 int i, r = 0; 512 int j; 513 514 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues) 515 return -EINVAL; 516 517 spin_lock(&kiq->ring_lock); 518 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size * 519 adev->gfx.num_compute_rings)) { 520 spin_unlock(&kiq->ring_lock); 521 return -ENOMEM; 522 } 523 524 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 525 j = i + xcc_id * adev->gfx.num_compute_rings; 526 kiq->pmf->kiq_unmap_queues(kiq_ring, 527 &adev->gfx.compute_ring[j], 528 RESET_QUEUES, 0, 0); 529 } 530 531 /** 532 * This is workaround: only skip kiq_ring test 533 * during ras recovery in suspend stage for gfx9.4.3 534 */ 535 hive = amdgpu_get_xgmi_hive(adev); 536 if (hive) { 537 hive_ras_recovery = atomic_read(&hive->ras_recovery); 538 amdgpu_put_xgmi_hive(hive); 539 } 540 541 ras = amdgpu_ras_get_context(adev); 542 if ((amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) || 543 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4)) && 544 ras && (atomic_read(&ras->in_recovery) || hive_ras_recovery)) { 545 spin_unlock(&kiq->ring_lock); 546 return 0; 547 } 548 549 if (kiq_ring->sched.ready && !adev->job_hang) 550 r = amdgpu_ring_test_helper(kiq_ring); 551 spin_unlock(&kiq->ring_lock); 552 553 return r; 554 } 555 556 int amdgpu_gfx_disable_kgq(struct amdgpu_device *adev, int xcc_id) 557 { 558 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 559 struct amdgpu_ring *kiq_ring = &kiq->ring; 560 int i, r = 0; 561 int j; 562 563 if (!kiq->pmf || !kiq->pmf->kiq_unmap_queues) 564 return -EINVAL; 565 566 spin_lock(&kiq->ring_lock); 567 if (amdgpu_gfx_is_master_xcc(adev, xcc_id)) { 568 if (amdgpu_ring_alloc(kiq_ring, kiq->pmf->unmap_queues_size * 569 adev->gfx.num_gfx_rings)) { 570 spin_unlock(&kiq->ring_lock); 571 return -ENOMEM; 572 } 573 574 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 575 j = i + xcc_id * adev->gfx.num_gfx_rings; 576 kiq->pmf->kiq_unmap_queues(kiq_ring, 577 &adev->gfx.gfx_ring[j], 578 PREEMPT_QUEUES, 0, 0); 579 } 580 } 581 582 if (adev->gfx.kiq[0].ring.sched.ready && !adev->job_hang) 583 r = amdgpu_ring_test_helper(kiq_ring); 584 spin_unlock(&kiq->ring_lock); 585 586 return r; 587 } 588 589 int amdgpu_queue_mask_bit_to_set_resource_bit(struct amdgpu_device *adev, 590 int queue_bit) 591 { 592 int mec, pipe, queue; 593 int set_resource_bit = 0; 594 595 amdgpu_queue_mask_bit_to_mec_queue(adev, queue_bit, &mec, &pipe, &queue); 596 597 set_resource_bit = mec * 4 * 8 + pipe * 8 + queue; 598 599 return set_resource_bit; 600 } 601 602 static int amdgpu_gfx_mes_enable_kcq(struct amdgpu_device *adev, int xcc_id) 603 { 604 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 605 struct amdgpu_ring *kiq_ring = &kiq->ring; 606 uint64_t queue_mask = ~0ULL; 607 int r, i, j; 608 609 amdgpu_device_flush_hdp(adev, NULL); 610 611 if (!adev->enable_uni_mes) { 612 spin_lock(&kiq->ring_lock); 613 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->set_resources_size); 614 if (r) { 615 dev_err(adev->dev, "Failed to lock KIQ (%d).\n", r); 616 spin_unlock(&kiq->ring_lock); 617 return r; 618 } 619 620 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask); 621 r = amdgpu_ring_test_helper(kiq_ring); 622 spin_unlock(&kiq->ring_lock); 623 if (r) 624 dev_err(adev->dev, "KIQ failed to set resources\n"); 625 } 626 627 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 628 j = i + xcc_id * adev->gfx.num_compute_rings; 629 r = amdgpu_mes_map_legacy_queue(adev, 630 &adev->gfx.compute_ring[j]); 631 if (r) { 632 dev_err(adev->dev, "failed to map compute queue\n"); 633 return r; 634 } 635 } 636 637 return 0; 638 } 639 640 int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev, int xcc_id) 641 { 642 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 643 struct amdgpu_ring *kiq_ring = &kiq->ring; 644 uint64_t queue_mask = 0; 645 int r, i, j; 646 647 if (adev->enable_mes) 648 return amdgpu_gfx_mes_enable_kcq(adev, xcc_id); 649 650 if (!kiq->pmf || !kiq->pmf->kiq_map_queues || !kiq->pmf->kiq_set_resources) 651 return -EINVAL; 652 653 for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) { 654 if (!test_bit(i, adev->gfx.mec_bitmap[xcc_id].queue_bitmap)) 655 continue; 656 657 /* This situation may be hit in the future if a new HW 658 * generation exposes more than 64 queues. If so, the 659 * definition of queue_mask needs updating */ 660 if (WARN_ON(i > (sizeof(queue_mask)*8))) { 661 DRM_ERROR("Invalid KCQ enabled: %d\n", i); 662 break; 663 } 664 665 queue_mask |= (1ull << amdgpu_queue_mask_bit_to_set_resource_bit(adev, i)); 666 } 667 668 amdgpu_device_flush_hdp(adev, NULL); 669 670 DRM_INFO("kiq ring mec %d pipe %d q %d\n", kiq_ring->me, kiq_ring->pipe, 671 kiq_ring->queue); 672 673 spin_lock(&kiq->ring_lock); 674 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size * 675 adev->gfx.num_compute_rings + 676 kiq->pmf->set_resources_size); 677 if (r) { 678 DRM_ERROR("Failed to lock KIQ (%d).\n", r); 679 spin_unlock(&kiq->ring_lock); 680 return r; 681 } 682 683 kiq->pmf->kiq_set_resources(kiq_ring, queue_mask); 684 for (i = 0; i < adev->gfx.num_compute_rings; i++) { 685 j = i + xcc_id * adev->gfx.num_compute_rings; 686 kiq->pmf->kiq_map_queues(kiq_ring, 687 &adev->gfx.compute_ring[j]); 688 } 689 690 r = amdgpu_ring_test_helper(kiq_ring); 691 spin_unlock(&kiq->ring_lock); 692 if (r) 693 DRM_ERROR("KCQ enable failed\n"); 694 695 return r; 696 } 697 698 int amdgpu_gfx_enable_kgq(struct amdgpu_device *adev, int xcc_id) 699 { 700 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 701 struct amdgpu_ring *kiq_ring = &kiq->ring; 702 int r, i, j; 703 704 if (!kiq->pmf || !kiq->pmf->kiq_map_queues) 705 return -EINVAL; 706 707 amdgpu_device_flush_hdp(adev, NULL); 708 709 if (adev->enable_mes) { 710 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 711 j = i + xcc_id * adev->gfx.num_gfx_rings; 712 r = amdgpu_mes_map_legacy_queue(adev, 713 &adev->gfx.gfx_ring[j]); 714 if (r) { 715 DRM_ERROR("failed to map gfx queue\n"); 716 return r; 717 } 718 } 719 720 return 0; 721 } 722 723 spin_lock(&kiq->ring_lock); 724 /* No need to map kcq on the slave */ 725 if (amdgpu_gfx_is_master_xcc(adev, xcc_id)) { 726 r = amdgpu_ring_alloc(kiq_ring, kiq->pmf->map_queues_size * 727 adev->gfx.num_gfx_rings); 728 if (r) { 729 DRM_ERROR("Failed to lock KIQ (%d).\n", r); 730 spin_unlock(&kiq->ring_lock); 731 return r; 732 } 733 734 for (i = 0; i < adev->gfx.num_gfx_rings; i++) { 735 j = i + xcc_id * adev->gfx.num_gfx_rings; 736 kiq->pmf->kiq_map_queues(kiq_ring, 737 &adev->gfx.gfx_ring[j]); 738 } 739 } 740 741 r = amdgpu_ring_test_helper(kiq_ring); 742 spin_unlock(&kiq->ring_lock); 743 if (r) 744 DRM_ERROR("KGQ enable failed\n"); 745 746 return r; 747 } 748 749 /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable 750 * 751 * @adev: amdgpu_device pointer 752 * @bool enable true: enable gfx off feature, false: disable gfx off feature 753 * 754 * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled. 755 * 2. other client can send request to disable gfx off feature, the request should be honored. 756 * 3. other client can cancel their request of disable gfx off feature 757 * 4. other client should not send request to enable gfx off feature before disable gfx off feature. 758 */ 759 760 void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable) 761 { 762 unsigned long delay = GFX_OFF_DELAY_ENABLE; 763 764 if (!(adev->pm.pp_feature & PP_GFXOFF_MASK)) 765 return; 766 767 mutex_lock(&adev->gfx.gfx_off_mutex); 768 769 if (enable) { 770 /* If the count is already 0, it means there's an imbalance bug somewhere. 771 * Note that the bug may be in a different caller than the one which triggers the 772 * WARN_ON_ONCE. 773 */ 774 if (WARN_ON_ONCE(adev->gfx.gfx_off_req_count == 0)) 775 goto unlock; 776 777 adev->gfx.gfx_off_req_count--; 778 779 if (adev->gfx.gfx_off_req_count == 0 && 780 !adev->gfx.gfx_off_state) { 781 /* If going to s2idle, no need to wait */ 782 if (adev->in_s0ix) { 783 if (!amdgpu_dpm_set_powergating_by_smu(adev, 784 AMD_IP_BLOCK_TYPE_GFX, true)) 785 adev->gfx.gfx_off_state = true; 786 } else { 787 schedule_delayed_work(&adev->gfx.gfx_off_delay_work, 788 delay); 789 } 790 } 791 } else { 792 if (adev->gfx.gfx_off_req_count == 0) { 793 cancel_delayed_work_sync(&adev->gfx.gfx_off_delay_work); 794 795 if (adev->gfx.gfx_off_state && 796 !amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false)) { 797 adev->gfx.gfx_off_state = false; 798 799 if (adev->gfx.funcs->init_spm_golden) { 800 dev_dbg(adev->dev, 801 "GFXOFF is disabled, re-init SPM golden settings\n"); 802 amdgpu_gfx_init_spm_golden(adev); 803 } 804 } 805 } 806 807 adev->gfx.gfx_off_req_count++; 808 } 809 810 unlock: 811 mutex_unlock(&adev->gfx.gfx_off_mutex); 812 } 813 814 int amdgpu_set_gfx_off_residency(struct amdgpu_device *adev, bool value) 815 { 816 int r = 0; 817 818 mutex_lock(&adev->gfx.gfx_off_mutex); 819 820 r = amdgpu_dpm_set_residency_gfxoff(adev, value); 821 822 mutex_unlock(&adev->gfx.gfx_off_mutex); 823 824 return r; 825 } 826 827 int amdgpu_get_gfx_off_residency(struct amdgpu_device *adev, u32 *value) 828 { 829 int r = 0; 830 831 mutex_lock(&adev->gfx.gfx_off_mutex); 832 833 r = amdgpu_dpm_get_residency_gfxoff(adev, value); 834 835 mutex_unlock(&adev->gfx.gfx_off_mutex); 836 837 return r; 838 } 839 840 int amdgpu_get_gfx_off_entrycount(struct amdgpu_device *adev, u64 *value) 841 { 842 int r = 0; 843 844 mutex_lock(&adev->gfx.gfx_off_mutex); 845 846 r = amdgpu_dpm_get_entrycount_gfxoff(adev, value); 847 848 mutex_unlock(&adev->gfx.gfx_off_mutex); 849 850 return r; 851 } 852 853 int amdgpu_get_gfx_off_status(struct amdgpu_device *adev, uint32_t *value) 854 { 855 856 int r = 0; 857 858 mutex_lock(&adev->gfx.gfx_off_mutex); 859 860 r = amdgpu_dpm_get_status_gfxoff(adev, value); 861 862 mutex_unlock(&adev->gfx.gfx_off_mutex); 863 864 return r; 865 } 866 867 int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block) 868 { 869 int r; 870 871 if (amdgpu_ras_is_supported(adev, ras_block->block)) { 872 if (!amdgpu_persistent_edc_harvesting_supported(adev)) 873 amdgpu_ras_reset_error_status(adev, AMDGPU_RAS_BLOCK__GFX); 874 875 r = amdgpu_ras_block_late_init(adev, ras_block); 876 if (r) 877 return r; 878 879 if (adev->gfx.cp_ecc_error_irq.funcs) { 880 r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0); 881 if (r) 882 goto late_fini; 883 } 884 } else { 885 amdgpu_ras_feature_enable_on_boot(adev, ras_block, 0); 886 } 887 888 return 0; 889 late_fini: 890 amdgpu_ras_block_late_fini(adev, ras_block); 891 return r; 892 } 893 894 int amdgpu_gfx_ras_sw_init(struct amdgpu_device *adev) 895 { 896 int err = 0; 897 struct amdgpu_gfx_ras *ras = NULL; 898 899 /* adev->gfx.ras is NULL, which means gfx does not 900 * support ras function, then do nothing here. 901 */ 902 if (!adev->gfx.ras) 903 return 0; 904 905 ras = adev->gfx.ras; 906 907 err = amdgpu_ras_register_ras_block(adev, &ras->ras_block); 908 if (err) { 909 dev_err(adev->dev, "Failed to register gfx ras block!\n"); 910 return err; 911 } 912 913 strcpy(ras->ras_block.ras_comm.name, "gfx"); 914 ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__GFX; 915 ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE; 916 adev->gfx.ras_if = &ras->ras_block.ras_comm; 917 918 /* If not define special ras_late_init function, use gfx default ras_late_init */ 919 if (!ras->ras_block.ras_late_init) 920 ras->ras_block.ras_late_init = amdgpu_gfx_ras_late_init; 921 922 /* If not defined special ras_cb function, use default ras_cb */ 923 if (!ras->ras_block.ras_cb) 924 ras->ras_block.ras_cb = amdgpu_gfx_process_ras_data_cb; 925 926 return 0; 927 } 928 929 int amdgpu_gfx_poison_consumption_handler(struct amdgpu_device *adev, 930 struct amdgpu_iv_entry *entry) 931 { 932 if (adev->gfx.ras && adev->gfx.ras->poison_consumption_handler) 933 return adev->gfx.ras->poison_consumption_handler(adev, entry); 934 935 return 0; 936 } 937 938 int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev, 939 void *err_data, 940 struct amdgpu_iv_entry *entry) 941 { 942 /* TODO ue will trigger an interrupt. 943 * 944 * When “Full RAS” is enabled, the per-IP interrupt sources should 945 * be disabled and the driver should only look for the aggregated 946 * interrupt via sync flood 947 */ 948 if (!amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__GFX)) { 949 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev); 950 if (adev->gfx.ras && adev->gfx.ras->ras_block.hw_ops && 951 adev->gfx.ras->ras_block.hw_ops->query_ras_error_count) 952 adev->gfx.ras->ras_block.hw_ops->query_ras_error_count(adev, err_data); 953 amdgpu_ras_reset_gpu(adev); 954 } 955 return AMDGPU_RAS_SUCCESS; 956 } 957 958 int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev, 959 struct amdgpu_irq_src *source, 960 struct amdgpu_iv_entry *entry) 961 { 962 struct ras_common_if *ras_if = adev->gfx.ras_if; 963 struct ras_dispatch_if ih_data = { 964 .entry = entry, 965 }; 966 967 if (!ras_if) 968 return 0; 969 970 ih_data.head = *ras_if; 971 972 DRM_ERROR("CP ECC ERROR IRQ\n"); 973 amdgpu_ras_interrupt_dispatch(adev, &ih_data); 974 return 0; 975 } 976 977 void amdgpu_gfx_ras_error_func(struct amdgpu_device *adev, 978 void *ras_error_status, 979 void (*func)(struct amdgpu_device *adev, void *ras_error_status, 980 int xcc_id)) 981 { 982 int i; 983 int num_xcc = adev->gfx.xcc_mask ? NUM_XCC(adev->gfx.xcc_mask) : 1; 984 uint32_t xcc_mask = GENMASK(num_xcc - 1, 0); 985 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status; 986 987 if (err_data) { 988 err_data->ue_count = 0; 989 err_data->ce_count = 0; 990 } 991 992 for_each_inst(i, xcc_mask) 993 func(adev, ras_error_status, i); 994 } 995 996 uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg, uint32_t xcc_id) 997 { 998 signed long r, cnt = 0; 999 unsigned long flags; 1000 uint32_t seq, reg_val_offs = 0, value = 0; 1001 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 1002 struct amdgpu_ring *ring = &kiq->ring; 1003 1004 if (amdgpu_device_skip_hw_access(adev)) 1005 return 0; 1006 1007 if (adev->mes.ring.sched.ready) 1008 return amdgpu_mes_rreg(adev, reg); 1009 1010 BUG_ON(!ring->funcs->emit_rreg); 1011 1012 spin_lock_irqsave(&kiq->ring_lock, flags); 1013 if (amdgpu_device_wb_get(adev, ®_val_offs)) { 1014 pr_err("critical bug! too many kiq readers\n"); 1015 goto failed_unlock; 1016 } 1017 amdgpu_ring_alloc(ring, 32); 1018 amdgpu_ring_emit_rreg(ring, reg, reg_val_offs); 1019 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT); 1020 if (r) 1021 goto failed_undo; 1022 1023 amdgpu_ring_commit(ring); 1024 spin_unlock_irqrestore(&kiq->ring_lock, flags); 1025 1026 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 1027 1028 /* don't wait anymore for gpu reset case because this way may 1029 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 1030 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 1031 * never return if we keep waiting in virt_kiq_rreg, which cause 1032 * gpu_recover() hang there. 1033 * 1034 * also don't wait anymore for IRQ context 1035 * */ 1036 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt())) 1037 goto failed_kiq_read; 1038 1039 might_sleep(); 1040 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 1041 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 1042 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 1043 } 1044 1045 if (cnt > MAX_KIQ_REG_TRY) 1046 goto failed_kiq_read; 1047 1048 mb(); 1049 value = adev->wb.wb[reg_val_offs]; 1050 amdgpu_device_wb_free(adev, reg_val_offs); 1051 return value; 1052 1053 failed_undo: 1054 amdgpu_ring_undo(ring); 1055 failed_unlock: 1056 spin_unlock_irqrestore(&kiq->ring_lock, flags); 1057 failed_kiq_read: 1058 if (reg_val_offs) 1059 amdgpu_device_wb_free(adev, reg_val_offs); 1060 dev_err(adev->dev, "failed to read reg:%x\n", reg); 1061 return ~0; 1062 } 1063 1064 void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v, uint32_t xcc_id) 1065 { 1066 signed long r, cnt = 0; 1067 unsigned long flags; 1068 uint32_t seq; 1069 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_id]; 1070 struct amdgpu_ring *ring = &kiq->ring; 1071 1072 BUG_ON(!ring->funcs->emit_wreg); 1073 1074 if (amdgpu_device_skip_hw_access(adev)) 1075 return; 1076 1077 if (adev->mes.ring.sched.ready) { 1078 amdgpu_mes_wreg(adev, reg, v); 1079 return; 1080 } 1081 1082 spin_lock_irqsave(&kiq->ring_lock, flags); 1083 amdgpu_ring_alloc(ring, 32); 1084 amdgpu_ring_emit_wreg(ring, reg, v); 1085 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT); 1086 if (r) 1087 goto failed_undo; 1088 1089 amdgpu_ring_commit(ring); 1090 spin_unlock_irqrestore(&kiq->ring_lock, flags); 1091 1092 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 1093 1094 /* don't wait anymore for gpu reset case because this way may 1095 * block gpu_recover() routine forever, e.g. this virt_kiq_rreg 1096 * is triggered in TTM and ttm_bo_lock_delayed_workqueue() will 1097 * never return if we keep waiting in virt_kiq_rreg, which cause 1098 * gpu_recover() hang there. 1099 * 1100 * also don't wait anymore for IRQ context 1101 * */ 1102 if (r < 1 && (amdgpu_in_reset(adev) || in_interrupt())) 1103 goto failed_kiq_write; 1104 1105 might_sleep(); 1106 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY) { 1107 1108 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL); 1109 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT); 1110 } 1111 1112 if (cnt > MAX_KIQ_REG_TRY) 1113 goto failed_kiq_write; 1114 1115 return; 1116 1117 failed_undo: 1118 amdgpu_ring_undo(ring); 1119 spin_unlock_irqrestore(&kiq->ring_lock, flags); 1120 failed_kiq_write: 1121 dev_err(adev->dev, "failed to write reg:%x\n", reg); 1122 } 1123 1124 int amdgpu_gfx_get_num_kcq(struct amdgpu_device *adev) 1125 { 1126 if (amdgpu_num_kcq == -1) { 1127 return 8; 1128 } else if (amdgpu_num_kcq > 8 || amdgpu_num_kcq < 0) { 1129 dev_warn(adev->dev, "set kernel compute queue number to 8 due to invalid parameter provided by user\n"); 1130 return 8; 1131 } 1132 return amdgpu_num_kcq; 1133 } 1134 1135 void amdgpu_gfx_cp_init_microcode(struct amdgpu_device *adev, 1136 uint32_t ucode_id) 1137 { 1138 const struct gfx_firmware_header_v1_0 *cp_hdr; 1139 const struct gfx_firmware_header_v2_0 *cp_hdr_v2_0; 1140 struct amdgpu_firmware_info *info = NULL; 1141 const struct firmware *ucode_fw; 1142 unsigned int fw_size; 1143 1144 switch (ucode_id) { 1145 case AMDGPU_UCODE_ID_CP_PFP: 1146 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1147 adev->gfx.pfp_fw->data; 1148 adev->gfx.pfp_fw_version = 1149 le32_to_cpu(cp_hdr->header.ucode_version); 1150 adev->gfx.pfp_feature_version = 1151 le32_to_cpu(cp_hdr->ucode_feature_version); 1152 ucode_fw = adev->gfx.pfp_fw; 1153 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 1154 break; 1155 case AMDGPU_UCODE_ID_CP_RS64_PFP: 1156 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 1157 adev->gfx.pfp_fw->data; 1158 adev->gfx.pfp_fw_version = 1159 le32_to_cpu(cp_hdr_v2_0->header.ucode_version); 1160 adev->gfx.pfp_feature_version = 1161 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version); 1162 ucode_fw = adev->gfx.pfp_fw; 1163 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes); 1164 break; 1165 case AMDGPU_UCODE_ID_CP_RS64_PFP_P0_STACK: 1166 case AMDGPU_UCODE_ID_CP_RS64_PFP_P1_STACK: 1167 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 1168 adev->gfx.pfp_fw->data; 1169 ucode_fw = adev->gfx.pfp_fw; 1170 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes); 1171 break; 1172 case AMDGPU_UCODE_ID_CP_ME: 1173 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1174 adev->gfx.me_fw->data; 1175 adev->gfx.me_fw_version = 1176 le32_to_cpu(cp_hdr->header.ucode_version); 1177 adev->gfx.me_feature_version = 1178 le32_to_cpu(cp_hdr->ucode_feature_version); 1179 ucode_fw = adev->gfx.me_fw; 1180 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 1181 break; 1182 case AMDGPU_UCODE_ID_CP_RS64_ME: 1183 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 1184 adev->gfx.me_fw->data; 1185 adev->gfx.me_fw_version = 1186 le32_to_cpu(cp_hdr_v2_0->header.ucode_version); 1187 adev->gfx.me_feature_version = 1188 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version); 1189 ucode_fw = adev->gfx.me_fw; 1190 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes); 1191 break; 1192 case AMDGPU_UCODE_ID_CP_RS64_ME_P0_STACK: 1193 case AMDGPU_UCODE_ID_CP_RS64_ME_P1_STACK: 1194 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 1195 adev->gfx.me_fw->data; 1196 ucode_fw = adev->gfx.me_fw; 1197 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes); 1198 break; 1199 case AMDGPU_UCODE_ID_CP_CE: 1200 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1201 adev->gfx.ce_fw->data; 1202 adev->gfx.ce_fw_version = 1203 le32_to_cpu(cp_hdr->header.ucode_version); 1204 adev->gfx.ce_feature_version = 1205 le32_to_cpu(cp_hdr->ucode_feature_version); 1206 ucode_fw = adev->gfx.ce_fw; 1207 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes); 1208 break; 1209 case AMDGPU_UCODE_ID_CP_MEC1: 1210 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1211 adev->gfx.mec_fw->data; 1212 adev->gfx.mec_fw_version = 1213 le32_to_cpu(cp_hdr->header.ucode_version); 1214 adev->gfx.mec_feature_version = 1215 le32_to_cpu(cp_hdr->ucode_feature_version); 1216 ucode_fw = adev->gfx.mec_fw; 1217 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) - 1218 le32_to_cpu(cp_hdr->jt_size) * 4; 1219 break; 1220 case AMDGPU_UCODE_ID_CP_MEC1_JT: 1221 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1222 adev->gfx.mec_fw->data; 1223 ucode_fw = adev->gfx.mec_fw; 1224 fw_size = le32_to_cpu(cp_hdr->jt_size) * 4; 1225 break; 1226 case AMDGPU_UCODE_ID_CP_MEC2: 1227 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1228 adev->gfx.mec2_fw->data; 1229 adev->gfx.mec2_fw_version = 1230 le32_to_cpu(cp_hdr->header.ucode_version); 1231 adev->gfx.mec2_feature_version = 1232 le32_to_cpu(cp_hdr->ucode_feature_version); 1233 ucode_fw = adev->gfx.mec2_fw; 1234 fw_size = le32_to_cpu(cp_hdr->header.ucode_size_bytes) - 1235 le32_to_cpu(cp_hdr->jt_size) * 4; 1236 break; 1237 case AMDGPU_UCODE_ID_CP_MEC2_JT: 1238 cp_hdr = (const struct gfx_firmware_header_v1_0 *) 1239 adev->gfx.mec2_fw->data; 1240 ucode_fw = adev->gfx.mec2_fw; 1241 fw_size = le32_to_cpu(cp_hdr->jt_size) * 4; 1242 break; 1243 case AMDGPU_UCODE_ID_CP_RS64_MEC: 1244 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 1245 adev->gfx.mec_fw->data; 1246 adev->gfx.mec_fw_version = 1247 le32_to_cpu(cp_hdr_v2_0->header.ucode_version); 1248 adev->gfx.mec_feature_version = 1249 le32_to_cpu(cp_hdr_v2_0->ucode_feature_version); 1250 ucode_fw = adev->gfx.mec_fw; 1251 fw_size = le32_to_cpu(cp_hdr_v2_0->ucode_size_bytes); 1252 break; 1253 case AMDGPU_UCODE_ID_CP_RS64_MEC_P0_STACK: 1254 case AMDGPU_UCODE_ID_CP_RS64_MEC_P1_STACK: 1255 case AMDGPU_UCODE_ID_CP_RS64_MEC_P2_STACK: 1256 case AMDGPU_UCODE_ID_CP_RS64_MEC_P3_STACK: 1257 cp_hdr_v2_0 = (const struct gfx_firmware_header_v2_0 *) 1258 adev->gfx.mec_fw->data; 1259 ucode_fw = adev->gfx.mec_fw; 1260 fw_size = le32_to_cpu(cp_hdr_v2_0->data_size_bytes); 1261 break; 1262 default: 1263 dev_err(adev->dev, "Invalid ucode id %u\n", ucode_id); 1264 return; 1265 } 1266 1267 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) { 1268 info = &adev->firmware.ucode[ucode_id]; 1269 info->ucode_id = ucode_id; 1270 info->fw = ucode_fw; 1271 adev->firmware.fw_size += ALIGN(fw_size, PAGE_SIZE); 1272 } 1273 } 1274 1275 bool amdgpu_gfx_is_master_xcc(struct amdgpu_device *adev, int xcc_id) 1276 { 1277 return !(xcc_id % (adev->gfx.num_xcc_per_xcp ? 1278 adev->gfx.num_xcc_per_xcp : 1)); 1279 } 1280 1281 static ssize_t amdgpu_gfx_get_current_compute_partition(struct device *dev, 1282 struct device_attribute *addr, 1283 char *buf) 1284 { 1285 struct drm_device *ddev = dev_get_drvdata(dev); 1286 struct amdgpu_device *adev = drm_to_adev(ddev); 1287 int mode; 1288 1289 mode = amdgpu_xcp_query_partition_mode(adev->xcp_mgr, 1290 AMDGPU_XCP_FL_NONE); 1291 1292 return sysfs_emit(buf, "%s\n", amdgpu_gfx_compute_mode_desc(mode)); 1293 } 1294 1295 static ssize_t amdgpu_gfx_set_compute_partition(struct device *dev, 1296 struct device_attribute *addr, 1297 const char *buf, size_t count) 1298 { 1299 struct drm_device *ddev = dev_get_drvdata(dev); 1300 struct amdgpu_device *adev = drm_to_adev(ddev); 1301 enum amdgpu_gfx_partition mode; 1302 int ret = 0, num_xcc; 1303 1304 num_xcc = NUM_XCC(adev->gfx.xcc_mask); 1305 if (num_xcc % 2 != 0) 1306 return -EINVAL; 1307 1308 if (!strncasecmp("SPX", buf, strlen("SPX"))) { 1309 mode = AMDGPU_SPX_PARTITION_MODE; 1310 } else if (!strncasecmp("DPX", buf, strlen("DPX"))) { 1311 /* 1312 * DPX mode needs AIDs to be in multiple of 2. 1313 * Each AID connects 2 XCCs. 1314 */ 1315 if (num_xcc%4) 1316 return -EINVAL; 1317 mode = AMDGPU_DPX_PARTITION_MODE; 1318 } else if (!strncasecmp("TPX", buf, strlen("TPX"))) { 1319 if (num_xcc != 6) 1320 return -EINVAL; 1321 mode = AMDGPU_TPX_PARTITION_MODE; 1322 } else if (!strncasecmp("QPX", buf, strlen("QPX"))) { 1323 if (num_xcc != 8) 1324 return -EINVAL; 1325 mode = AMDGPU_QPX_PARTITION_MODE; 1326 } else if (!strncasecmp("CPX", buf, strlen("CPX"))) { 1327 mode = AMDGPU_CPX_PARTITION_MODE; 1328 } else { 1329 return -EINVAL; 1330 } 1331 1332 ret = amdgpu_xcp_switch_partition_mode(adev->xcp_mgr, mode); 1333 1334 if (ret) 1335 return ret; 1336 1337 return count; 1338 } 1339 1340 static ssize_t amdgpu_gfx_get_available_compute_partition(struct device *dev, 1341 struct device_attribute *addr, 1342 char *buf) 1343 { 1344 struct drm_device *ddev = dev_get_drvdata(dev); 1345 struct amdgpu_device *adev = drm_to_adev(ddev); 1346 char *supported_partition; 1347 1348 /* TBD */ 1349 switch (NUM_XCC(adev->gfx.xcc_mask)) { 1350 case 8: 1351 supported_partition = "SPX, DPX, QPX, CPX"; 1352 break; 1353 case 6: 1354 supported_partition = "SPX, TPX, CPX"; 1355 break; 1356 case 4: 1357 supported_partition = "SPX, DPX, CPX"; 1358 break; 1359 /* this seems only existing in emulation phase */ 1360 case 2: 1361 supported_partition = "SPX, CPX"; 1362 break; 1363 default: 1364 supported_partition = "Not supported"; 1365 break; 1366 } 1367 1368 return sysfs_emit(buf, "%s\n", supported_partition); 1369 } 1370 1371 static DEVICE_ATTR(current_compute_partition, 0644, 1372 amdgpu_gfx_get_current_compute_partition, 1373 amdgpu_gfx_set_compute_partition); 1374 1375 static DEVICE_ATTR(available_compute_partition, 0444, 1376 amdgpu_gfx_get_available_compute_partition, NULL); 1377 1378 int amdgpu_gfx_sysfs_init(struct amdgpu_device *adev) 1379 { 1380 int r; 1381 1382 r = device_create_file(adev->dev, &dev_attr_current_compute_partition); 1383 if (r) 1384 return r; 1385 1386 r = device_create_file(adev->dev, &dev_attr_available_compute_partition); 1387 1388 return r; 1389 } 1390 1391 void amdgpu_gfx_sysfs_fini(struct amdgpu_device *adev) 1392 { 1393 device_remove_file(adev->dev, &dev_attr_current_compute_partition); 1394 device_remove_file(adev->dev, &dev_attr_available_compute_partition); 1395 } 1396