1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #include <linux/ktime.h> 29 #include <linux/module.h> 30 #include <linux/pagemap.h> 31 #include <linux/pci.h> 32 #include <linux/dma-buf.h> 33 34 #include <drm/amdgpu_drm.h> 35 #include <drm/drm_drv.h> 36 #include <drm/drm_exec.h> 37 #include <drm/drm_gem_ttm_helper.h> 38 #include <drm/ttm/ttm_tt.h> 39 #include <drm/drm_syncobj.h> 40 41 #include "amdgpu.h" 42 #include "amdgpu_display.h" 43 #include "amdgpu_dma_buf.h" 44 #include "amdgpu_hmm.h" 45 #include "amdgpu_xgmi.h" 46 #include "amdgpu_vm.h" 47 48 static int 49 amdgpu_gem_add_input_fence(struct drm_file *filp, 50 uint64_t syncobj_handles_array, 51 uint32_t num_syncobj_handles) 52 { 53 struct dma_fence *fence; 54 uint32_t *syncobj_handles; 55 int ret, i; 56 57 if (!num_syncobj_handles) 58 return 0; 59 60 syncobj_handles = memdup_user(u64_to_user_ptr(syncobj_handles_array), 61 size_mul(sizeof(uint32_t), num_syncobj_handles)); 62 if (IS_ERR(syncobj_handles)) 63 return PTR_ERR(syncobj_handles); 64 65 for (i = 0; i < num_syncobj_handles; i++) { 66 67 if (!syncobj_handles[i]) { 68 ret = -EINVAL; 69 goto free_memdup; 70 } 71 72 ret = drm_syncobj_find_fence(filp, syncobj_handles[i], 0, 0, &fence); 73 if (ret) 74 goto free_memdup; 75 76 dma_fence_wait(fence, false); 77 78 /* TODO: optimize async handling */ 79 dma_fence_put(fence); 80 } 81 82 free_memdup: 83 kfree(syncobj_handles); 84 return ret; 85 } 86 87 static int 88 amdgpu_gem_update_timeline_node(struct drm_file *filp, 89 uint32_t syncobj_handle, 90 uint64_t point, 91 struct drm_syncobj **syncobj, 92 struct dma_fence_chain **chain) 93 { 94 if (!syncobj_handle) 95 return 0; 96 97 /* Find the sync object */ 98 *syncobj = drm_syncobj_find(filp, syncobj_handle); 99 if (!*syncobj) 100 return -ENOENT; 101 102 if (!point) 103 return 0; 104 105 /* Allocate the chain node */ 106 *chain = dma_fence_chain_alloc(); 107 if (!*chain) { 108 drm_syncobj_put(*syncobj); 109 return -ENOMEM; 110 } 111 112 return 0; 113 } 114 115 static void 116 amdgpu_gem_update_bo_mapping(struct drm_file *filp, 117 struct amdgpu_bo_va *bo_va, 118 uint32_t operation, 119 uint64_t point, 120 struct dma_fence *fence, 121 struct drm_syncobj *syncobj, 122 struct dma_fence_chain *chain) 123 { 124 struct amdgpu_bo *bo = bo_va ? bo_va->base.bo : NULL; 125 struct amdgpu_fpriv *fpriv = filp->driver_priv; 126 struct amdgpu_vm *vm = &fpriv->vm; 127 struct dma_fence *last_update; 128 129 if (!syncobj) 130 return; 131 132 /* Find the last update fence */ 133 switch (operation) { 134 case AMDGPU_VA_OP_MAP: 135 case AMDGPU_VA_OP_REPLACE: 136 if (bo && (bo->tbo.base.resv == vm->root.bo->tbo.base.resv)) 137 last_update = vm->last_update; 138 else 139 last_update = bo_va->last_pt_update; 140 break; 141 case AMDGPU_VA_OP_UNMAP: 142 case AMDGPU_VA_OP_CLEAR: 143 last_update = fence; 144 break; 145 default: 146 return; 147 } 148 149 /* Add fence to timeline */ 150 if (!point) 151 drm_syncobj_replace_fence(syncobj, last_update); 152 else 153 drm_syncobj_add_point(syncobj, chain, last_update, point); 154 } 155 156 static vm_fault_t amdgpu_gem_fault(struct vm_fault *vmf) 157 { 158 struct ttm_buffer_object *bo = vmf->vma->vm_private_data; 159 struct drm_device *ddev = bo->base.dev; 160 vm_fault_t ret; 161 int idx; 162 163 ret = ttm_bo_vm_reserve(bo, vmf); 164 if (ret) 165 return ret; 166 167 if (drm_dev_enter(ddev, &idx)) { 168 ret = amdgpu_bo_fault_reserve_notify(bo); 169 if (ret) { 170 drm_dev_exit(idx); 171 goto unlock; 172 } 173 174 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot, 175 TTM_BO_VM_NUM_PREFAULT); 176 177 drm_dev_exit(idx); 178 } else { 179 ret = ttm_bo_vm_dummy_page(vmf, vmf->vma->vm_page_prot); 180 } 181 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT)) 182 return ret; 183 184 unlock: 185 dma_resv_unlock(bo->base.resv); 186 return ret; 187 } 188 189 static const struct vm_operations_struct amdgpu_gem_vm_ops = { 190 .fault = amdgpu_gem_fault, 191 .open = ttm_bo_vm_open, 192 .close = ttm_bo_vm_close, 193 .access = ttm_bo_vm_access 194 }; 195 196 static void amdgpu_gem_object_free(struct drm_gem_object *gobj) 197 { 198 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(gobj); 199 200 amdgpu_hmm_unregister(aobj); 201 ttm_bo_put(&aobj->tbo); 202 } 203 204 int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size, 205 int alignment, u32 initial_domain, 206 u64 flags, enum ttm_bo_type type, 207 struct dma_resv *resv, 208 struct drm_gem_object **obj, int8_t xcp_id_plus1) 209 { 210 struct amdgpu_bo *bo; 211 struct amdgpu_bo_user *ubo; 212 struct amdgpu_bo_param bp; 213 int r; 214 215 memset(&bp, 0, sizeof(bp)); 216 *obj = NULL; 217 flags |= AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE; 218 219 bp.size = size; 220 bp.byte_align = alignment; 221 bp.type = type; 222 bp.resv = resv; 223 bp.preferred_domain = initial_domain; 224 bp.flags = flags; 225 bp.domain = initial_domain; 226 bp.bo_ptr_size = sizeof(struct amdgpu_bo); 227 bp.xcp_id_plus1 = xcp_id_plus1; 228 229 r = amdgpu_bo_create_user(adev, &bp, &ubo); 230 if (r) 231 return r; 232 233 bo = &ubo->bo; 234 *obj = &bo->tbo.base; 235 236 return 0; 237 } 238 239 void amdgpu_gem_force_release(struct amdgpu_device *adev) 240 { 241 struct drm_device *ddev = adev_to_drm(adev); 242 struct drm_file *file; 243 244 mutex_lock(&ddev->filelist_mutex); 245 246 list_for_each_entry(file, &ddev->filelist, lhead) { 247 struct drm_gem_object *gobj; 248 int handle; 249 250 WARN_ONCE(1, "Still active user space clients!\n"); 251 spin_lock(&file->table_lock); 252 idr_for_each_entry(&file->object_idr, gobj, handle) { 253 WARN_ONCE(1, "And also active allocations!\n"); 254 drm_gem_object_put(gobj); 255 } 256 idr_destroy(&file->object_idr); 257 spin_unlock(&file->table_lock); 258 } 259 260 mutex_unlock(&ddev->filelist_mutex); 261 } 262 263 /* 264 * Call from drm_gem_handle_create which appear in both new and open ioctl 265 * case. 266 */ 267 static int amdgpu_gem_object_open(struct drm_gem_object *obj, 268 struct drm_file *file_priv) 269 { 270 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj); 271 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); 272 struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 273 struct amdgpu_vm *vm = &fpriv->vm; 274 struct amdgpu_bo_va *bo_va; 275 struct mm_struct *mm; 276 int r; 277 278 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm); 279 if (mm && mm != current->mm) 280 return -EPERM; 281 282 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID && 283 !amdgpu_vm_is_bo_always_valid(vm, abo)) 284 return -EPERM; 285 286 r = amdgpu_bo_reserve(abo, false); 287 if (r) 288 return r; 289 290 amdgpu_vm_bo_update_shared(abo); 291 bo_va = amdgpu_vm_bo_find(vm, abo); 292 if (!bo_va) 293 bo_va = amdgpu_vm_bo_add(adev, vm, abo); 294 else 295 ++bo_va->ref_count; 296 297 /* attach gfx eviction fence */ 298 r = amdgpu_eviction_fence_attach(&fpriv->evf_mgr, abo); 299 if (r) { 300 DRM_DEBUG_DRIVER("Failed to attach eviction fence to BO\n"); 301 amdgpu_bo_unreserve(abo); 302 return r; 303 } 304 305 amdgpu_bo_unreserve(abo); 306 307 /* Validate and add eviction fence to DMABuf imports with dynamic 308 * attachment in compute VMs. Re-validation will be done by 309 * amdgpu_vm_validate. Fences are on the reservation shared with the 310 * export, which is currently required to be validated and fenced 311 * already by amdgpu_amdkfd_gpuvm_restore_process_bos. 312 * 313 * Nested locking below for the case that a GEM object is opened in 314 * kfd_mem_export_dmabuf. Since the lock below is only taken for imports, 315 * but not for export, this is a different lock class that cannot lead to 316 * circular lock dependencies. 317 */ 318 if (!vm->is_compute_context || !vm->process_info) 319 return 0; 320 if (!drm_gem_is_imported(obj) || !dma_buf_is_dynamic(obj->dma_buf)) 321 return 0; 322 mutex_lock_nested(&vm->process_info->lock, 1); 323 if (!WARN_ON(!vm->process_info->eviction_fence)) { 324 r = amdgpu_amdkfd_bo_validate_and_fence(abo, AMDGPU_GEM_DOMAIN_GTT, 325 &vm->process_info->eviction_fence->base); 326 if (r) { 327 struct amdgpu_task_info *ti = amdgpu_vm_get_task_info_vm(vm); 328 329 dev_warn(adev->dev, "validate_and_fence failed: %d\n", r); 330 if (ti) { 331 dev_warn(adev->dev, "pid %d\n", ti->task.pid); 332 amdgpu_vm_put_task_info(ti); 333 } 334 } 335 } 336 mutex_unlock(&vm->process_info->lock); 337 338 return r; 339 } 340 341 static void amdgpu_gem_object_close(struct drm_gem_object *obj, 342 struct drm_file *file_priv) 343 { 344 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 345 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 346 struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 347 struct amdgpu_vm *vm = &fpriv->vm; 348 349 struct dma_fence *fence = NULL; 350 struct amdgpu_bo_va *bo_va; 351 struct drm_exec exec; 352 long r; 353 354 drm_exec_init(&exec, DRM_EXEC_IGNORE_DUPLICATES, 0); 355 drm_exec_until_all_locked(&exec) { 356 r = drm_exec_prepare_obj(&exec, &bo->tbo.base, 1); 357 drm_exec_retry_on_contention(&exec); 358 if (unlikely(r)) 359 goto out_unlock; 360 361 r = amdgpu_vm_lock_pd(vm, &exec, 0); 362 drm_exec_retry_on_contention(&exec); 363 if (unlikely(r)) 364 goto out_unlock; 365 } 366 367 if (!amdgpu_vm_is_bo_always_valid(vm, bo)) 368 amdgpu_eviction_fence_detach(&fpriv->evf_mgr, bo); 369 370 bo_va = amdgpu_vm_bo_find(vm, bo); 371 if (!bo_va || --bo_va->ref_count) 372 goto out_unlock; 373 374 amdgpu_vm_bo_del(adev, bo_va); 375 amdgpu_vm_bo_update_shared(bo); 376 if (!amdgpu_vm_ready(vm)) 377 goto out_unlock; 378 379 r = amdgpu_vm_clear_freed(adev, vm, &fence); 380 if (unlikely(r < 0)) 381 dev_err(adev->dev, "failed to clear page " 382 "tables on GEM object close (%ld)\n", r); 383 if (r || !fence) 384 goto out_unlock; 385 386 amdgpu_bo_fence(bo, fence, true); 387 dma_fence_put(fence); 388 389 out_unlock: 390 if (r) 391 dev_err(adev->dev, "leaking bo va (%ld)\n", r); 392 drm_exec_fini(&exec); 393 } 394 395 static int amdgpu_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma) 396 { 397 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 398 399 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) 400 return -EPERM; 401 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) 402 return -EPERM; 403 404 /* Workaround for Thunk bug creating PROT_NONE,MAP_PRIVATE mappings 405 * for debugger access to invisible VRAM. Should have used MAP_SHARED 406 * instead. Clearing VM_MAYWRITE prevents the mapping from ever 407 * becoming writable and makes is_cow_mapping(vm_flags) false. 408 */ 409 if (is_cow_mapping(vma->vm_flags) && 410 !(vma->vm_flags & VM_ACCESS_FLAGS)) 411 vm_flags_clear(vma, VM_MAYWRITE); 412 413 return drm_gem_ttm_mmap(obj, vma); 414 } 415 416 const struct drm_gem_object_funcs amdgpu_gem_object_funcs = { 417 .free = amdgpu_gem_object_free, 418 .open = amdgpu_gem_object_open, 419 .close = amdgpu_gem_object_close, 420 .export = amdgpu_gem_prime_export, 421 .vmap = drm_gem_ttm_vmap, 422 .vunmap = drm_gem_ttm_vunmap, 423 .mmap = amdgpu_gem_object_mmap, 424 .vm_ops = &amdgpu_gem_vm_ops, 425 }; 426 427 /* 428 * GEM ioctls. 429 */ 430 int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data, 431 struct drm_file *filp) 432 { 433 struct amdgpu_device *adev = drm_to_adev(dev); 434 struct amdgpu_fpriv *fpriv = filp->driver_priv; 435 struct amdgpu_vm *vm = &fpriv->vm; 436 union drm_amdgpu_gem_create *args = data; 437 uint64_t flags = args->in.domain_flags; 438 uint64_t size = args->in.bo_size; 439 struct dma_resv *resv = NULL; 440 struct drm_gem_object *gobj; 441 uint32_t handle, initial_domain; 442 int r; 443 444 /* reject invalid gem flags */ 445 if (flags & ~AMDGPU_GEM_CREATE_SETTABLE_MASK) 446 return -EINVAL; 447 448 /* reject invalid gem domains */ 449 if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK) 450 return -EINVAL; 451 452 if (!amdgpu_is_tmz(adev) && (flags & AMDGPU_GEM_CREATE_ENCRYPTED)) { 453 DRM_NOTE_ONCE("Cannot allocate secure buffer since TMZ is disabled\n"); 454 return -EINVAL; 455 } 456 457 /* always clear VRAM */ 458 flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED; 459 460 /* create a gem object to contain this object in */ 461 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS | 462 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) { 463 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) { 464 /* if gds bo is created from user space, it must be 465 * passed to bo list 466 */ 467 DRM_ERROR("GDS bo cannot be per-vm-bo\n"); 468 return -EINVAL; 469 } 470 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS; 471 } 472 473 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) { 474 r = amdgpu_bo_reserve(vm->root.bo, false); 475 if (r) 476 return r; 477 478 resv = vm->root.bo->tbo.base.resv; 479 } 480 481 initial_domain = (u32)(0xffffffff & args->in.domains); 482 retry: 483 r = amdgpu_gem_object_create(adev, size, args->in.alignment, 484 initial_domain, 485 flags, ttm_bo_type_device, resv, &gobj, fpriv->xcp_id + 1); 486 if (r && r != -ERESTARTSYS) { 487 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) { 488 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 489 goto retry; 490 } 491 492 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) { 493 initial_domain |= AMDGPU_GEM_DOMAIN_GTT; 494 goto retry; 495 } 496 DRM_DEBUG("Failed to allocate GEM object (%llu, %d, %llu, %d)\n", 497 size, initial_domain, args->in.alignment, r); 498 } 499 500 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) { 501 if (!r) { 502 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj); 503 504 abo->parent = amdgpu_bo_ref(vm->root.bo); 505 } 506 amdgpu_bo_unreserve(vm->root.bo); 507 } 508 if (r) 509 return r; 510 511 r = drm_gem_handle_create(filp, gobj, &handle); 512 /* drop reference from allocate - handle holds it now */ 513 drm_gem_object_put(gobj); 514 if (r) 515 return r; 516 517 memset(args, 0, sizeof(*args)); 518 args->out.handle = handle; 519 return 0; 520 } 521 522 int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data, 523 struct drm_file *filp) 524 { 525 struct ttm_operation_ctx ctx = { true, false }; 526 struct amdgpu_device *adev = drm_to_adev(dev); 527 struct drm_amdgpu_gem_userptr *args = data; 528 struct amdgpu_fpriv *fpriv = filp->driver_priv; 529 struct drm_gem_object *gobj; 530 struct hmm_range *range; 531 struct amdgpu_bo *bo; 532 uint32_t handle; 533 int r; 534 535 args->addr = untagged_addr(args->addr); 536 537 if (offset_in_page(args->addr | args->size)) 538 return -EINVAL; 539 540 /* reject unknown flag values */ 541 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY | 542 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE | 543 AMDGPU_GEM_USERPTR_REGISTER)) 544 return -EINVAL; 545 546 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) && 547 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) { 548 549 /* if we want to write to it we must install a MMU notifier */ 550 return -EACCES; 551 } 552 553 /* create a gem object to contain this object in */ 554 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU, 555 0, ttm_bo_type_device, NULL, &gobj, fpriv->xcp_id + 1); 556 if (r) 557 return r; 558 559 bo = gem_to_amdgpu_bo(gobj); 560 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT; 561 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT; 562 r = amdgpu_ttm_tt_set_userptr(&bo->tbo, args->addr, args->flags); 563 if (r) 564 goto release_object; 565 566 r = amdgpu_hmm_register(bo, args->addr); 567 if (r) 568 goto release_object; 569 570 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) { 571 r = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages, 572 &range); 573 if (r) 574 goto release_object; 575 576 r = amdgpu_bo_reserve(bo, true); 577 if (r) 578 goto user_pages_done; 579 580 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 581 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 582 amdgpu_bo_unreserve(bo); 583 if (r) 584 goto user_pages_done; 585 } 586 587 r = drm_gem_handle_create(filp, gobj, &handle); 588 if (r) 589 goto user_pages_done; 590 591 args->handle = handle; 592 593 user_pages_done: 594 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) 595 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range); 596 597 release_object: 598 drm_gem_object_put(gobj); 599 600 return r; 601 } 602 603 int amdgpu_mode_dumb_mmap(struct drm_file *filp, 604 struct drm_device *dev, 605 uint32_t handle, uint64_t *offset_p) 606 { 607 struct drm_gem_object *gobj; 608 struct amdgpu_bo *robj; 609 610 gobj = drm_gem_object_lookup(filp, handle); 611 if (!gobj) 612 return -ENOENT; 613 614 robj = gem_to_amdgpu_bo(gobj); 615 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) || 616 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) { 617 drm_gem_object_put(gobj); 618 return -EPERM; 619 } 620 *offset_p = amdgpu_bo_mmap_offset(robj); 621 drm_gem_object_put(gobj); 622 return 0; 623 } 624 625 int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data, 626 struct drm_file *filp) 627 { 628 union drm_amdgpu_gem_mmap *args = data; 629 uint32_t handle = args->in.handle; 630 631 memset(args, 0, sizeof(*args)); 632 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr); 633 } 634 635 /** 636 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value 637 * 638 * @timeout_ns: timeout in ns 639 * 640 * Calculate the timeout in jiffies from an absolute timeout in ns. 641 */ 642 unsigned long amdgpu_gem_timeout(uint64_t timeout_ns) 643 { 644 unsigned long timeout_jiffies; 645 ktime_t timeout; 646 647 /* clamp timeout if it's to large */ 648 if (((int64_t)timeout_ns) < 0) 649 return MAX_SCHEDULE_TIMEOUT; 650 651 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get()); 652 if (ktime_to_ns(timeout) < 0) 653 return 0; 654 655 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout)); 656 /* clamp timeout to avoid unsigned-> signed overflow */ 657 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT) 658 return MAX_SCHEDULE_TIMEOUT - 1; 659 660 return timeout_jiffies; 661 } 662 663 int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data, 664 struct drm_file *filp) 665 { 666 union drm_amdgpu_gem_wait_idle *args = data; 667 struct drm_gem_object *gobj; 668 struct amdgpu_bo *robj; 669 uint32_t handle = args->in.handle; 670 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout); 671 int r = 0; 672 long ret; 673 674 gobj = drm_gem_object_lookup(filp, handle); 675 if (!gobj) 676 return -ENOENT; 677 678 robj = gem_to_amdgpu_bo(gobj); 679 ret = dma_resv_wait_timeout(robj->tbo.base.resv, DMA_RESV_USAGE_READ, 680 true, timeout); 681 682 /* ret == 0 means not signaled, 683 * ret > 0 means signaled 684 * ret < 0 means interrupted before timeout 685 */ 686 if (ret >= 0) { 687 memset(args, 0, sizeof(*args)); 688 args->out.status = (ret == 0); 689 } else 690 r = ret; 691 692 drm_gem_object_put(gobj); 693 return r; 694 } 695 696 int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data, 697 struct drm_file *filp) 698 { 699 struct drm_amdgpu_gem_metadata *args = data; 700 struct drm_gem_object *gobj; 701 struct amdgpu_bo *robj; 702 int r = -1; 703 704 DRM_DEBUG("%d\n", args->handle); 705 gobj = drm_gem_object_lookup(filp, args->handle); 706 if (gobj == NULL) 707 return -ENOENT; 708 robj = gem_to_amdgpu_bo(gobj); 709 710 r = amdgpu_bo_reserve(robj, false); 711 if (unlikely(r != 0)) 712 goto out; 713 714 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) { 715 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info); 716 r = amdgpu_bo_get_metadata(robj, args->data.data, 717 sizeof(args->data.data), 718 &args->data.data_size_bytes, 719 &args->data.flags); 720 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) { 721 if (args->data.data_size_bytes > sizeof(args->data.data)) { 722 r = -EINVAL; 723 goto unreserve; 724 } 725 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info); 726 if (!r) 727 r = amdgpu_bo_set_metadata(robj, args->data.data, 728 args->data.data_size_bytes, 729 args->data.flags); 730 } 731 732 unreserve: 733 amdgpu_bo_unreserve(robj); 734 out: 735 drm_gem_object_put(gobj); 736 return r; 737 } 738 739 /** 740 * amdgpu_gem_va_update_vm -update the bo_va in its VM 741 * 742 * @adev: amdgpu_device pointer 743 * @vm: vm to update 744 * @bo_va: bo_va to update 745 * @operation: map, unmap or clear 746 * 747 * Update the bo_va directly after setting its address. Errors are not 748 * vital here, so they are not reported back to userspace. 749 * 750 * Returns resulting fence if freed BO(s) got cleared from the PT. 751 * otherwise stub fence in case of error. 752 */ 753 static struct dma_fence * 754 amdgpu_gem_va_update_vm(struct amdgpu_device *adev, 755 struct amdgpu_vm *vm, 756 struct amdgpu_bo_va *bo_va, 757 uint32_t operation) 758 { 759 struct dma_fence *fence = dma_fence_get_stub(); 760 int r; 761 762 if (!amdgpu_vm_ready(vm)) 763 return fence; 764 765 r = amdgpu_vm_clear_freed(adev, vm, &fence); 766 if (r) 767 goto error; 768 769 if (operation == AMDGPU_VA_OP_MAP || 770 operation == AMDGPU_VA_OP_REPLACE) { 771 r = amdgpu_vm_bo_update(adev, bo_va, false); 772 if (r) 773 goto error; 774 } 775 776 r = amdgpu_vm_update_pdes(adev, vm, false); 777 778 error: 779 if (r && r != -ERESTARTSYS) 780 DRM_ERROR("Couldn't update BO_VA (%d)\n", r); 781 782 return fence; 783 } 784 785 int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data, 786 struct drm_file *filp) 787 { 788 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE | 789 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE | 790 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK | 791 AMDGPU_VM_PAGE_NOALLOC; 792 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE | 793 AMDGPU_VM_PAGE_PRT; 794 795 struct drm_amdgpu_gem_va *args = data; 796 struct drm_gem_object *gobj; 797 struct amdgpu_device *adev = drm_to_adev(dev); 798 struct amdgpu_fpriv *fpriv = filp->driver_priv; 799 struct amdgpu_bo *abo; 800 struct amdgpu_bo_va *bo_va; 801 struct drm_syncobj *timeline_syncobj = NULL; 802 struct dma_fence_chain *timeline_chain = NULL; 803 struct dma_fence *fence; 804 struct drm_exec exec; 805 uint64_t vm_size; 806 int r = 0; 807 808 if (args->va_address < AMDGPU_VA_RESERVED_BOTTOM) { 809 dev_dbg(dev->dev, 810 "va_address 0x%llx is in reserved area 0x%llx\n", 811 args->va_address, AMDGPU_VA_RESERVED_BOTTOM); 812 return -EINVAL; 813 } 814 815 if (args->va_address >= AMDGPU_GMC_HOLE_START && 816 args->va_address < AMDGPU_GMC_HOLE_END) { 817 dev_dbg(dev->dev, 818 "va_address 0x%llx is in VA hole 0x%llx-0x%llx\n", 819 args->va_address, AMDGPU_GMC_HOLE_START, 820 AMDGPU_GMC_HOLE_END); 821 return -EINVAL; 822 } 823 824 args->va_address &= AMDGPU_GMC_HOLE_MASK; 825 826 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE; 827 vm_size -= AMDGPU_VA_RESERVED_TOP; 828 if (args->va_address + args->map_size > vm_size) { 829 dev_dbg(dev->dev, 830 "va_address 0x%llx is in top reserved area 0x%llx\n", 831 args->va_address + args->map_size, vm_size); 832 return -EINVAL; 833 } 834 835 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) { 836 dev_dbg(dev->dev, "invalid flags combination 0x%08X\n", 837 args->flags); 838 return -EINVAL; 839 } 840 841 switch (args->operation) { 842 case AMDGPU_VA_OP_MAP: 843 case AMDGPU_VA_OP_UNMAP: 844 case AMDGPU_VA_OP_CLEAR: 845 case AMDGPU_VA_OP_REPLACE: 846 break; 847 default: 848 dev_dbg(dev->dev, "unsupported operation %d\n", 849 args->operation); 850 return -EINVAL; 851 } 852 853 if ((args->operation != AMDGPU_VA_OP_CLEAR) && 854 !(args->flags & AMDGPU_VM_PAGE_PRT)) { 855 gobj = drm_gem_object_lookup(filp, args->handle); 856 if (gobj == NULL) 857 return -ENOENT; 858 abo = gem_to_amdgpu_bo(gobj); 859 } else { 860 gobj = NULL; 861 abo = NULL; 862 } 863 864 r = amdgpu_gem_add_input_fence(filp, 865 args->input_fence_syncobj_handles, 866 args->num_syncobj_handles); 867 if (r) 868 goto error_put_gobj; 869 870 drm_exec_init(&exec, DRM_EXEC_INTERRUPTIBLE_WAIT | 871 DRM_EXEC_IGNORE_DUPLICATES, 0); 872 drm_exec_until_all_locked(&exec) { 873 if (gobj) { 874 r = drm_exec_lock_obj(&exec, gobj); 875 drm_exec_retry_on_contention(&exec); 876 if (unlikely(r)) 877 goto error; 878 } 879 880 r = amdgpu_vm_lock_pd(&fpriv->vm, &exec, 2); 881 drm_exec_retry_on_contention(&exec); 882 if (unlikely(r)) 883 goto error; 884 } 885 886 if (abo) { 887 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo); 888 if (!bo_va) { 889 r = -ENOENT; 890 goto error; 891 } 892 } else if (args->operation != AMDGPU_VA_OP_CLEAR) { 893 bo_va = fpriv->prt_va; 894 } else { 895 bo_va = NULL; 896 } 897 898 r = amdgpu_gem_update_timeline_node(filp, 899 args->vm_timeline_syncobj_out, 900 args->vm_timeline_point, 901 &timeline_syncobj, 902 &timeline_chain); 903 if (r) 904 goto error; 905 906 switch (args->operation) { 907 case AMDGPU_VA_OP_MAP: 908 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address, 909 args->offset_in_bo, args->map_size, 910 args->flags); 911 break; 912 case AMDGPU_VA_OP_UNMAP: 913 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address); 914 break; 915 916 case AMDGPU_VA_OP_CLEAR: 917 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm, 918 args->va_address, 919 args->map_size); 920 break; 921 case AMDGPU_VA_OP_REPLACE: 922 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address, 923 args->offset_in_bo, args->map_size, 924 args->flags); 925 break; 926 default: 927 break; 928 } 929 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !adev->debug_vm) { 930 fence = amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, 931 args->operation); 932 933 if (timeline_syncobj) 934 amdgpu_gem_update_bo_mapping(filp, bo_va, 935 args->operation, 936 args->vm_timeline_point, 937 fence, timeline_syncobj, 938 timeline_chain); 939 else 940 dma_fence_put(fence); 941 942 } 943 944 error: 945 drm_exec_fini(&exec); 946 error_put_gobj: 947 drm_gem_object_put(gobj); 948 return r; 949 } 950 951 int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data, 952 struct drm_file *filp) 953 { 954 struct drm_amdgpu_gem_op *args = data; 955 struct drm_gem_object *gobj; 956 struct amdgpu_vm_bo_base *base; 957 struct amdgpu_bo *robj; 958 struct drm_exec exec; 959 struct amdgpu_fpriv *fpriv = filp->driver_priv; 960 int r; 961 962 if (args->padding) 963 return -EINVAL; 964 965 gobj = drm_gem_object_lookup(filp, args->handle); 966 if (!gobj) 967 return -ENOENT; 968 969 robj = gem_to_amdgpu_bo(gobj); 970 971 drm_exec_init(&exec, DRM_EXEC_INTERRUPTIBLE_WAIT | 972 DRM_EXEC_IGNORE_DUPLICATES, 0); 973 drm_exec_until_all_locked(&exec) { 974 r = drm_exec_lock_obj(&exec, gobj); 975 drm_exec_retry_on_contention(&exec); 976 if (r) 977 goto out_exec; 978 979 if (args->op == AMDGPU_GEM_OP_GET_MAPPING_INFO) { 980 r = amdgpu_vm_lock_pd(&fpriv->vm, &exec, 0); 981 drm_exec_retry_on_contention(&exec); 982 if (r) 983 goto out_exec; 984 } 985 } 986 987 switch (args->op) { 988 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: { 989 struct drm_amdgpu_gem_create_in info; 990 void __user *out = u64_to_user_ptr(args->value); 991 992 info.bo_size = robj->tbo.base.size; 993 info.alignment = robj->tbo.page_alignment << PAGE_SHIFT; 994 info.domains = robj->preferred_domains; 995 info.domain_flags = robj->flags; 996 drm_exec_fini(&exec); 997 if (copy_to_user(out, &info, sizeof(info))) 998 r = -EFAULT; 999 break; 1000 } 1001 case AMDGPU_GEM_OP_SET_PLACEMENT: 1002 if (drm_gem_is_imported(&robj->tbo.base) && 1003 args->value & AMDGPU_GEM_DOMAIN_VRAM) { 1004 r = -EINVAL; 1005 goto out_exec; 1006 } 1007 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) { 1008 r = -EPERM; 1009 goto out_exec; 1010 } 1011 for (base = robj->vm_bo; base; base = base->next) 1012 if (amdgpu_xgmi_same_hive(amdgpu_ttm_adev(robj->tbo.bdev), 1013 amdgpu_ttm_adev(base->vm->root.bo->tbo.bdev))) { 1014 r = -EINVAL; 1015 goto out_exec; 1016 } 1017 1018 1019 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM | 1020 AMDGPU_GEM_DOMAIN_GTT | 1021 AMDGPU_GEM_DOMAIN_CPU); 1022 robj->allowed_domains = robj->preferred_domains; 1023 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) 1024 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; 1025 1026 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) 1027 amdgpu_vm_bo_invalidate(robj, true); 1028 drm_exec_fini(&exec); 1029 break; 1030 case AMDGPU_GEM_OP_GET_MAPPING_INFO: { 1031 struct amdgpu_bo_va *bo_va = amdgpu_vm_bo_find(&fpriv->vm, robj); 1032 struct drm_amdgpu_gem_vm_entry *vm_entries; 1033 struct amdgpu_bo_va_mapping *mapping; 1034 int num_mappings = 0; 1035 /* 1036 * num_entries is set as an input to the size of the user-allocated array of 1037 * drm_amdgpu_gem_vm_entry stored at args->value. 1038 * num_entries is sent back as output as the number of mappings the bo has. 1039 * If that number is larger than the size of the array, the ioctl must 1040 * be retried. 1041 */ 1042 vm_entries = kvcalloc(args->num_entries, sizeof(*vm_entries), GFP_KERNEL); 1043 if (!vm_entries) 1044 return -ENOMEM; 1045 1046 amdgpu_vm_bo_va_for_each_valid_mapping(bo_va, mapping) { 1047 if (num_mappings < args->num_entries) { 1048 vm_entries[num_mappings].addr = mapping->start * AMDGPU_GPU_PAGE_SIZE; 1049 vm_entries[num_mappings].size = (mapping->last - mapping->start + 1) * AMDGPU_GPU_PAGE_SIZE; 1050 vm_entries[num_mappings].offset = mapping->offset; 1051 vm_entries[num_mappings].flags = mapping->flags; 1052 } 1053 num_mappings += 1; 1054 } 1055 1056 amdgpu_vm_bo_va_for_each_invalid_mapping(bo_va, mapping) { 1057 if (num_mappings < args->num_entries) { 1058 vm_entries[num_mappings].addr = mapping->start * AMDGPU_GPU_PAGE_SIZE; 1059 vm_entries[num_mappings].size = (mapping->last - mapping->start + 1) * AMDGPU_GPU_PAGE_SIZE; 1060 vm_entries[num_mappings].offset = mapping->offset; 1061 vm_entries[num_mappings].flags = mapping->flags; 1062 } 1063 num_mappings += 1; 1064 } 1065 1066 drm_exec_fini(&exec); 1067 1068 if (num_mappings > 0 && num_mappings <= args->num_entries) 1069 r = copy_to_user(u64_to_user_ptr(args->value), vm_entries, num_mappings * sizeof(*vm_entries)); 1070 1071 args->num_entries = num_mappings; 1072 1073 kvfree(vm_entries); 1074 break; 1075 } 1076 default: 1077 drm_exec_fini(&exec); 1078 r = -EINVAL; 1079 } 1080 1081 drm_gem_object_put(gobj); 1082 return r; 1083 out_exec: 1084 drm_exec_fini(&exec); 1085 drm_gem_object_put(gobj); 1086 return r; 1087 } 1088 1089 /** 1090 * drm_amdgpu_gem_list_handles_ioctl - get information about a process' buffer objects 1091 * 1092 * @dev: drm device pointer 1093 * @data: drm_amdgpu_gem_list_handles 1094 * @filp: drm file pointer 1095 * 1096 * num_entries is set as an input to the size of the entries array. 1097 * num_entries is sent back as output as the number of bos in the process. 1098 * If that number is larger than the size of the array, the ioctl must 1099 * be retried. 1100 * 1101 * Returns: 1102 * 0 for success, -errno for errors. 1103 */ 1104 int amdgpu_gem_list_handles_ioctl(struct drm_device *dev, void *data, 1105 struct drm_file *filp) 1106 { 1107 struct drm_amdgpu_gem_list_handles *args = data; 1108 struct drm_amdgpu_gem_list_handles_entry *bo_entries; 1109 struct drm_gem_object *gobj; 1110 int id, ret = 0; 1111 int bo_index = 0; 1112 int num_bos = 0; 1113 1114 spin_lock(&filp->table_lock); 1115 idr_for_each_entry(&filp->object_idr, gobj, id) 1116 num_bos += 1; 1117 spin_unlock(&filp->table_lock); 1118 1119 if (args->num_entries < num_bos) { 1120 args->num_entries = num_bos; 1121 return 0; 1122 } 1123 1124 if (num_bos == 0) { 1125 args->num_entries = 0; 1126 return 0; 1127 } 1128 1129 bo_entries = kvcalloc(num_bos, sizeof(*bo_entries), GFP_KERNEL); 1130 if (!bo_entries) 1131 return -ENOMEM; 1132 1133 spin_lock(&filp->table_lock); 1134 idr_for_each_entry(&filp->object_idr, gobj, id) { 1135 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj); 1136 struct drm_amdgpu_gem_list_handles_entry *bo_entry; 1137 1138 if (bo_index >= num_bos) { 1139 ret = -EAGAIN; 1140 break; 1141 } 1142 1143 bo_entry = &bo_entries[bo_index]; 1144 1145 bo_entry->size = amdgpu_bo_size(bo); 1146 bo_entry->alloc_flags = bo->flags & AMDGPU_GEM_CREATE_SETTABLE_MASK; 1147 bo_entry->preferred_domains = bo->preferred_domains; 1148 bo_entry->gem_handle = id; 1149 bo_entry->alignment = bo->tbo.page_alignment; 1150 1151 if (bo->tbo.base.import_attach) 1152 bo_entry->flags |= AMDGPU_GEM_LIST_HANDLES_FLAG_IS_IMPORT; 1153 1154 bo_index += 1; 1155 } 1156 spin_unlock(&filp->table_lock); 1157 1158 args->num_entries = bo_index; 1159 1160 if (!ret) 1161 ret = copy_to_user(u64_to_user_ptr(args->entries), bo_entries, num_bos * sizeof(*bo_entries)); 1162 1163 kvfree(bo_entries); 1164 1165 return ret; 1166 } 1167 1168 static int amdgpu_gem_align_pitch(struct amdgpu_device *adev, 1169 int width, 1170 int cpp, 1171 bool tiled) 1172 { 1173 int aligned = width; 1174 int pitch_mask = 0; 1175 1176 switch (cpp) { 1177 case 1: 1178 pitch_mask = 255; 1179 break; 1180 case 2: 1181 pitch_mask = 127; 1182 break; 1183 case 3: 1184 case 4: 1185 pitch_mask = 63; 1186 break; 1187 } 1188 1189 aligned += pitch_mask; 1190 aligned &= ~pitch_mask; 1191 return aligned * cpp; 1192 } 1193 1194 int amdgpu_mode_dumb_create(struct drm_file *file_priv, 1195 struct drm_device *dev, 1196 struct drm_mode_create_dumb *args) 1197 { 1198 struct amdgpu_device *adev = drm_to_adev(dev); 1199 struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 1200 struct drm_gem_object *gobj; 1201 uint32_t handle; 1202 u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | 1203 AMDGPU_GEM_CREATE_CPU_GTT_USWC | 1204 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 1205 u32 domain; 1206 int r; 1207 1208 /* 1209 * The buffer returned from this function should be cleared, but 1210 * it can only be done if the ring is enabled or we'll fail to 1211 * create the buffer. 1212 */ 1213 if (adev->mman.buffer_funcs_enabled) 1214 flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED; 1215 1216 args->pitch = amdgpu_gem_align_pitch(adev, args->width, 1217 DIV_ROUND_UP(args->bpp, 8), 0); 1218 args->size = (u64)args->pitch * args->height; 1219 args->size = ALIGN(args->size, PAGE_SIZE); 1220 domain = amdgpu_bo_get_preferred_domain(adev, 1221 amdgpu_display_supported_domains(adev, flags)); 1222 r = amdgpu_gem_object_create(adev, args->size, 0, domain, flags, 1223 ttm_bo_type_device, NULL, &gobj, fpriv->xcp_id + 1); 1224 if (r) 1225 return -ENOMEM; 1226 1227 r = drm_gem_handle_create(file_priv, gobj, &handle); 1228 /* drop reference from allocate - handle holds it now */ 1229 drm_gem_object_put(gobj); 1230 if (r) 1231 return r; 1232 1233 args->handle = handle; 1234 return 0; 1235 } 1236 1237 #if defined(CONFIG_DEBUG_FS) 1238 static int amdgpu_debugfs_gem_info_show(struct seq_file *m, void *unused) 1239 { 1240 struct amdgpu_device *adev = m->private; 1241 struct drm_device *dev = adev_to_drm(adev); 1242 struct drm_file *file; 1243 int r; 1244 1245 r = mutex_lock_interruptible(&dev->filelist_mutex); 1246 if (r) 1247 return r; 1248 1249 list_for_each_entry(file, &dev->filelist, lhead) { 1250 struct task_struct *task; 1251 struct drm_gem_object *gobj; 1252 struct pid *pid; 1253 int id; 1254 1255 /* 1256 * Although we have a valid reference on file->pid, that does 1257 * not guarantee that the task_struct who called get_pid() is 1258 * still alive (e.g. get_pid(current) => fork() => exit()). 1259 * Therefore, we need to protect this ->comm access using RCU. 1260 */ 1261 rcu_read_lock(); 1262 pid = rcu_dereference(file->pid); 1263 task = pid_task(pid, PIDTYPE_TGID); 1264 seq_printf(m, "pid %8d command %s:\n", pid_nr(pid), 1265 task ? task->comm : "<unknown>"); 1266 rcu_read_unlock(); 1267 1268 spin_lock(&file->table_lock); 1269 idr_for_each_entry(&file->object_idr, gobj, id) { 1270 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj); 1271 1272 amdgpu_bo_print_info(id, bo, m); 1273 } 1274 spin_unlock(&file->table_lock); 1275 } 1276 1277 mutex_unlock(&dev->filelist_mutex); 1278 return 0; 1279 } 1280 1281 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_gem_info); 1282 1283 #endif 1284 1285 void amdgpu_debugfs_gem_init(struct amdgpu_device *adev) 1286 { 1287 #if defined(CONFIG_DEBUG_FS) 1288 struct drm_minor *minor = adev_to_drm(adev)->primary; 1289 struct dentry *root = minor->debugfs_root; 1290 1291 debugfs_create_file("amdgpu_gem_info", 0444, root, adev, 1292 &amdgpu_debugfs_gem_info_fops); 1293 #endif 1294 } 1295