1 /* 2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California. 3 * All Rights Reserved. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #include <drm/amdgpu_drm.h> 26 #include <drm/drm_drv.h> 27 #include <drm/drm_fbdev_generic.h> 28 #include <drm/drm_gem.h> 29 #include <drm/drm_managed.h> 30 #include <drm/drm_pciids.h> 31 #include <drm/drm_probe_helper.h> 32 #include <drm/drm_vblank.h> 33 34 #include <linux/cc_platform.h> 35 #include <linux/dynamic_debug.h> 36 #include <linux/module.h> 37 #include <linux/mmu_notifier.h> 38 #include <linux/pm_runtime.h> 39 #include <linux/suspend.h> 40 #include <linux/vga_switcheroo.h> 41 42 #include "amdgpu.h" 43 #include "amdgpu_amdkfd.h" 44 #include "amdgpu_dma_buf.h" 45 #include "amdgpu_drv.h" 46 #include "amdgpu_fdinfo.h" 47 #include "amdgpu_irq.h" 48 #include "amdgpu_psp.h" 49 #include "amdgpu_ras.h" 50 #include "amdgpu_reset.h" 51 #include "amdgpu_sched.h" 52 #include "amdgpu_xgmi.h" 53 #include "../amdxcp/amdgpu_xcp_drv.h" 54 55 /* 56 * KMS wrapper. 57 * - 3.0.0 - initial driver 58 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP) 59 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same 60 * at the end of IBs. 61 * - 3.3.0 - Add VM support for UVD on supported hardware. 62 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS. 63 * - 3.5.0 - Add support for new UVD_NO_OP register. 64 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer. 65 * - 3.7.0 - Add support for VCE clock list packet 66 * - 3.8.0 - Add support raster config init in the kernel 67 * - 3.9.0 - Add support for memory query info about VRAM and GTT. 68 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags 69 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc). 70 * - 3.12.0 - Add query for double offchip LDS buffers 71 * - 3.13.0 - Add PRT support 72 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality 73 * - 3.15.0 - Export more gpu info for gfx9 74 * - 3.16.0 - Add reserved vmid support 75 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS. 76 * - 3.18.0 - Export gpu always on cu bitmap 77 * - 3.19.0 - Add support for UVD MJPEG decode 78 * - 3.20.0 - Add support for local BOs 79 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl 80 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl 81 * - 3.23.0 - Add query for VRAM lost counter 82 * - 3.24.0 - Add high priority compute support for gfx9 83 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk). 84 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE. 85 * - 3.27.0 - Add new chunk to AMDGPU_CS to enable BO_LIST creation. 86 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 87 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID 88 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE. 89 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC 90 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS. 91 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS. 92 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches 93 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask 94 * - 3.36.0 - Allow reading more status registers on si/cik 95 * - 3.37.0 - L2 is invalidated before SDMA IBs, needed for correctness 96 * - 3.38.0 - Add AMDGPU_IB_FLAG_EMIT_MEM_SYNC 97 * - 3.39.0 - DMABUF implicit sync does a full pipeline sync 98 * - 3.40.0 - Add AMDGPU_IDS_FLAGS_TMZ 99 * - 3.41.0 - Add video codec query 100 * - 3.42.0 - Add 16bpc fixed point display support 101 * - 3.43.0 - Add device hot plug/unplug support 102 * - 3.44.0 - DCN3 supports DCC independent block settings: !64B && 128B, 64B && 128B 103 * - 3.45.0 - Add context ioctl stable pstate interface 104 * - 3.46.0 - To enable hot plug amdgpu tests in libdrm 105 * - 3.47.0 - Add AMDGPU_GEM_CREATE_DISCARDABLE and AMDGPU_VM_NOALLOC flags 106 * - 3.48.0 - Add IP discovery version info to HW INFO 107 * - 3.49.0 - Add gang submit into CS IOCTL 108 * - 3.50.0 - Update AMDGPU_INFO_DEV_INFO IOCTL for minimum engine and memory clock 109 * Update AMDGPU_INFO_SENSOR IOCTL for PEAK_PSTATE engine and memory clock 110 * 3.51.0 - Return the PCIe gen and lanes from the INFO ioctl 111 * 3.52.0 - Add AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD, add device_info fields: 112 * tcp_cache_size, num_sqc_per_wgp, sqc_data_cache_size, sqc_inst_cache_size, 113 * gl1c_cache_size, gl2c_cache_size, mall_size, enabled_rb_pipes_mask_hi 114 * 3.53.0 - Support for GFX11 CP GFX shadowing 115 * 3.54.0 - Add AMDGPU_CTX_QUERY2_FLAGS_RESET_IN_PROGRESS support 116 * - 3.55.0 - Add AMDGPU_INFO_GPUVM_FAULT query 117 * - 3.56.0 - Update IB start address and size alignment for decode and encode 118 * - 3.57.0 - Compute tunneling on GFX10+ 119 */ 120 #define KMS_DRIVER_MAJOR 3 121 #define KMS_DRIVER_MINOR 57 122 #define KMS_DRIVER_PATCHLEVEL 0 123 124 /* 125 * amdgpu.debug module options. Are all disabled by default 126 */ 127 enum AMDGPU_DEBUG_MASK { 128 AMDGPU_DEBUG_VM = BIT(0), 129 AMDGPU_DEBUG_LARGEBAR = BIT(1), 130 AMDGPU_DEBUG_DISABLE_GPU_SOFT_RECOVERY = BIT(2), 131 }; 132 133 unsigned int amdgpu_vram_limit = UINT_MAX; 134 int amdgpu_vis_vram_limit; 135 int amdgpu_gart_size = -1; /* auto */ 136 int amdgpu_gtt_size = -1; /* auto */ 137 int amdgpu_moverate = -1; /* auto */ 138 int amdgpu_audio = -1; 139 int amdgpu_disp_priority; 140 int amdgpu_hw_i2c; 141 int amdgpu_pcie_gen2 = -1; 142 int amdgpu_msi = -1; 143 char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH]; 144 int amdgpu_dpm = -1; 145 int amdgpu_fw_load_type = -1; 146 int amdgpu_aspm = -1; 147 int amdgpu_runtime_pm = -1; 148 uint amdgpu_ip_block_mask = 0xffffffff; 149 int amdgpu_bapm = -1; 150 int amdgpu_deep_color; 151 int amdgpu_vm_size = -1; 152 int amdgpu_vm_fragment_size = -1; 153 int amdgpu_vm_block_size = -1; 154 int amdgpu_vm_fault_stop; 155 int amdgpu_vm_update_mode = -1; 156 int amdgpu_exp_hw_support; 157 int amdgpu_dc = -1; 158 int amdgpu_sched_jobs = 32; 159 int amdgpu_sched_hw_submission = 2; 160 uint amdgpu_pcie_gen_cap; 161 uint amdgpu_pcie_lane_cap; 162 u64 amdgpu_cg_mask = 0xffffffffffffffff; 163 uint amdgpu_pg_mask = 0xffffffff; 164 uint amdgpu_sdma_phase_quantum = 32; 165 char *amdgpu_disable_cu; 166 char *amdgpu_virtual_display; 167 bool enforce_isolation; 168 /* 169 * OverDrive(bit 14) disabled by default 170 * GFX DCS(bit 19) disabled by default 171 */ 172 uint amdgpu_pp_feature_mask = 0xfff7bfff; 173 uint amdgpu_force_long_training; 174 int amdgpu_lbpw = -1; 175 int amdgpu_compute_multipipe = -1; 176 int amdgpu_gpu_recovery = -1; /* auto */ 177 int amdgpu_emu_mode; 178 uint amdgpu_smu_memory_pool_size; 179 int amdgpu_smu_pptable_id = -1; 180 /* 181 * FBC (bit 0) disabled by default 182 * MULTI_MON_PP_MCLK_SWITCH (bit 1) enabled by default 183 * - With this, for multiple monitors in sync(e.g. with the same model), 184 * mclk switching will be allowed. And the mclk will be not foced to the 185 * highest. That helps saving some idle power. 186 * DISABLE_FRACTIONAL_PWM (bit 2) disabled by default 187 * PSR (bit 3) disabled by default 188 * EDP NO POWER SEQUENCING (bit 4) disabled by default 189 */ 190 uint amdgpu_dc_feature_mask = 2; 191 uint amdgpu_dc_debug_mask; 192 uint amdgpu_dc_visual_confirm; 193 int amdgpu_async_gfx_ring = 1; 194 int amdgpu_mcbp = -1; 195 int amdgpu_discovery = -1; 196 int amdgpu_mes; 197 int amdgpu_mes_kiq; 198 int amdgpu_noretry = -1; 199 int amdgpu_force_asic_type = -1; 200 int amdgpu_tmz = -1; /* auto */ 201 int amdgpu_reset_method = -1; /* auto */ 202 int amdgpu_num_kcq = -1; 203 int amdgpu_smartshift_bias; 204 int amdgpu_use_xgmi_p2p = 1; 205 int amdgpu_vcnfw_log; 206 int amdgpu_sg_display = -1; /* auto */ 207 int amdgpu_user_partt_mode = AMDGPU_AUTO_COMPUTE_PARTITION_MODE; 208 int amdgpu_umsch_mm; 209 int amdgpu_seamless = -1; /* auto */ 210 uint amdgpu_debug_mask; 211 int amdgpu_agp = -1; /* auto */ 212 int amdgpu_wbrf = -1; 213 int fw_bo_location = -1; 214 215 static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work); 216 217 DECLARE_DYNDBG_CLASSMAP(drm_debug_classes, DD_CLASS_TYPE_DISJOINT_BITS, 0, 218 "DRM_UT_CORE", 219 "DRM_UT_DRIVER", 220 "DRM_UT_KMS", 221 "DRM_UT_PRIME", 222 "DRM_UT_ATOMIC", 223 "DRM_UT_VBL", 224 "DRM_UT_STATE", 225 "DRM_UT_LEASE", 226 "DRM_UT_DP", 227 "DRM_UT_DRMRES"); 228 229 struct amdgpu_mgpu_info mgpu_info = { 230 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex), 231 .delayed_reset_work = __DELAYED_WORK_INITIALIZER( 232 mgpu_info.delayed_reset_work, 233 amdgpu_drv_delayed_reset_work_handler, 0), 234 }; 235 int amdgpu_ras_enable = -1; 236 uint amdgpu_ras_mask = 0xffffffff; 237 int amdgpu_bad_page_threshold = -1; 238 struct amdgpu_watchdog_timer amdgpu_watchdog_timer = { 239 .timeout_fatal_disable = false, 240 .period = 0x0, /* default to 0x0 (timeout disable) */ 241 }; 242 243 /** 244 * DOC: vramlimit (int) 245 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM). 246 */ 247 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes"); 248 module_param_named(vramlimit, amdgpu_vram_limit, int, 0600); 249 250 /** 251 * DOC: vis_vramlimit (int) 252 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM). 253 */ 254 MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes"); 255 module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444); 256 257 /** 258 * DOC: gartsize (uint) 259 * Restrict the size of GART (for kernel use) in Mib (32, 64, etc.) for testing. 260 * The default is -1 (The size depends on asic). 261 */ 262 MODULE_PARM_DESC(gartsize, "Size of kernel GART to setup in megabytes (32, 64, etc., -1=auto)"); 263 module_param_named(gartsize, amdgpu_gart_size, uint, 0600); 264 265 /** 266 * DOC: gttsize (int) 267 * Restrict the size of GTT domain (for userspace use) in MiB for testing. 268 * The default is -1 (Use 1/2 RAM, minimum value is 3GB). 269 */ 270 MODULE_PARM_DESC(gttsize, "Size of the GTT userspace domain in megabytes (-1 = auto)"); 271 module_param_named(gttsize, amdgpu_gtt_size, int, 0600); 272 273 /** 274 * DOC: moverate (int) 275 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s). 276 */ 277 MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)"); 278 module_param_named(moverate, amdgpu_moverate, int, 0600); 279 280 /** 281 * DOC: audio (int) 282 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it. 283 */ 284 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)"); 285 module_param_named(audio, amdgpu_audio, int, 0444); 286 287 /** 288 * DOC: disp_priority (int) 289 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto). 290 */ 291 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)"); 292 module_param_named(disp_priority, amdgpu_disp_priority, int, 0444); 293 294 /** 295 * DOC: hw_i2c (int) 296 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled). 297 */ 298 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)"); 299 module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444); 300 301 /** 302 * DOC: pcie_gen2 (int) 303 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled). 304 */ 305 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)"); 306 module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444); 307 308 /** 309 * DOC: msi (int) 310 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled). 311 */ 312 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)"); 313 module_param_named(msi, amdgpu_msi, int, 0444); 314 315 /** 316 * DOC: lockup_timeout (string) 317 * Set GPU scheduler timeout value in ms. 318 * 319 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or 320 * multiple values specified. 0 and negative values are invalidated. They will be adjusted 321 * to the default timeout. 322 * 323 * - With one value specified, the setting will apply to all non-compute jobs. 324 * - With multiple values specified, the first one will be for GFX. 325 * The second one is for Compute. The third and fourth ones are 326 * for SDMA and Video. 327 * 328 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video) 329 * jobs is 10000. The timeout for compute is 60000. 330 */ 331 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and 60000 for compute jobs; " 332 "for passthrough or sriov, 10000 for all jobs. 0: keep default value. negative: infinity timeout), format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; " 333 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video]."); 334 module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444); 335 336 /** 337 * DOC: dpm (int) 338 * Override for dynamic power management setting 339 * (0 = disable, 1 = enable) 340 * The default is -1 (auto). 341 */ 342 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)"); 343 module_param_named(dpm, amdgpu_dpm, int, 0444); 344 345 /** 346 * DOC: fw_load_type (int) 347 * Set different firmware loading type for debugging, if supported. 348 * Set to 0 to force direct loading if supported by the ASIC. Set 349 * to -1 to select the default loading mode for the ASIC, as defined 350 * by the driver. The default is -1 (auto). 351 */ 352 MODULE_PARM_DESC(fw_load_type, "firmware loading type (3 = rlc backdoor autoload if supported, 2 = smu load if supported, 1 = psp load, 0 = force direct if supported, -1 = auto)"); 353 module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444); 354 355 /** 356 * DOC: aspm (int) 357 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled). 358 */ 359 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)"); 360 module_param_named(aspm, amdgpu_aspm, int, 0444); 361 362 /** 363 * DOC: runpm (int) 364 * Override for runtime power management control for dGPUs. The amdgpu driver can dynamically power down 365 * the dGPUs when they are idle if supported. The default is -1 (auto enable). 366 * Setting the value to 0 disables this functionality. 367 * Setting the value to -2 is auto enabled with power down when displays are attached. 368 */ 369 MODULE_PARM_DESC(runpm, "PX runtime pm (2 = force enable with BAMACO, 1 = force enable with BACO, 0 = disable, -1 = auto, -2 = autowith displays)"); 370 module_param_named(runpm, amdgpu_runtime_pm, int, 0444); 371 372 /** 373 * DOC: ip_block_mask (uint) 374 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.). 375 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have 376 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in 377 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device). 378 */ 379 MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))"); 380 module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444); 381 382 /** 383 * DOC: bapm (int) 384 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it. 385 * The default -1 (auto, enabled) 386 */ 387 MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)"); 388 module_param_named(bapm, amdgpu_bapm, int, 0444); 389 390 /** 391 * DOC: deep_color (int) 392 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled). 393 */ 394 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))"); 395 module_param_named(deep_color, amdgpu_deep_color, int, 0444); 396 397 /** 398 * DOC: vm_size (int) 399 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic). 400 */ 401 MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)"); 402 module_param_named(vm_size, amdgpu_vm_size, int, 0444); 403 404 /** 405 * DOC: vm_fragment_size (int) 406 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic). 407 */ 408 MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)"); 409 module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444); 410 411 /** 412 * DOC: vm_block_size (int) 413 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic). 414 */ 415 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)"); 416 module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444); 417 418 /** 419 * DOC: vm_fault_stop (int) 420 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop). 421 */ 422 MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)"); 423 module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444); 424 425 /** 426 * DOC: vm_update_mode (int) 427 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default 428 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never). 429 */ 430 MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both"); 431 module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444); 432 433 /** 434 * DOC: exp_hw_support (int) 435 * Enable experimental hw support (1 = enable). The default is 0 (disabled). 436 */ 437 MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))"); 438 module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444); 439 440 /** 441 * DOC: dc (int) 442 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic). 443 */ 444 MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))"); 445 module_param_named(dc, amdgpu_dc, int, 0444); 446 447 /** 448 * DOC: sched_jobs (int) 449 * Override the max number of jobs supported in the sw queue. The default is 32. 450 */ 451 MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)"); 452 module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444); 453 454 /** 455 * DOC: sched_hw_submission (int) 456 * Override the max number of HW submissions. The default is 2. 457 */ 458 MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)"); 459 module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444); 460 461 /** 462 * DOC: ppfeaturemask (hexint) 463 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h. 464 * The default is the current set of stable power features. 465 */ 466 MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))"); 467 module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, hexint, 0444); 468 469 /** 470 * DOC: forcelongtraining (uint) 471 * Force long memory training in resume. 472 * The default is zero, indicates short training in resume. 473 */ 474 MODULE_PARM_DESC(forcelongtraining, "force memory long training"); 475 module_param_named(forcelongtraining, amdgpu_force_long_training, uint, 0444); 476 477 /** 478 * DOC: pcie_gen_cap (uint) 479 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h. 480 * The default is 0 (automatic for each asic). 481 */ 482 MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))"); 483 module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444); 484 485 /** 486 * DOC: pcie_lane_cap (uint) 487 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h. 488 * The default is 0 (automatic for each asic). 489 */ 490 MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))"); 491 module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444); 492 493 /** 494 * DOC: cg_mask (ullong) 495 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in 496 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffffffffffff (all enabled). 497 */ 498 MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)"); 499 module_param_named(cg_mask, amdgpu_cg_mask, ullong, 0444); 500 501 /** 502 * DOC: pg_mask (uint) 503 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in 504 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled). 505 */ 506 MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)"); 507 module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444); 508 509 /** 510 * DOC: sdma_phase_quantum (uint) 511 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32. 512 */ 513 MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))"); 514 module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444); 515 516 /** 517 * DOC: disable_cu (charp) 518 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL. 519 */ 520 MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)"); 521 module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444); 522 523 /** 524 * DOC: virtual_display (charp) 525 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards 526 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of 527 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci 528 * device at 26:00.0. The default is NULL. 529 */ 530 MODULE_PARM_DESC(virtual_display, 531 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)"); 532 module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444); 533 534 /** 535 * DOC: lbpw (int) 536 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled). 537 */ 538 MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)"); 539 module_param_named(lbpw, amdgpu_lbpw, int, 0444); 540 541 MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)"); 542 module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444); 543 544 /** 545 * DOC: gpu_recovery (int) 546 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV). 547 */ 548 MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (1 = enable, 0 = disable, -1 = auto)"); 549 module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444); 550 551 /** 552 * DOC: emu_mode (int) 553 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled). 554 */ 555 MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)"); 556 module_param_named(emu_mode, amdgpu_emu_mode, int, 0444); 557 558 /** 559 * DOC: ras_enable (int) 560 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default)) 561 */ 562 MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))"); 563 module_param_named(ras_enable, amdgpu_ras_enable, int, 0444); 564 565 /** 566 * DOC: ras_mask (uint) 567 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1 568 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h 569 */ 570 MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1"); 571 module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444); 572 573 /** 574 * DOC: timeout_fatal_disable (bool) 575 * Disable Watchdog timeout fatal error event 576 */ 577 MODULE_PARM_DESC(timeout_fatal_disable, "disable watchdog timeout fatal error (false = default)"); 578 module_param_named(timeout_fatal_disable, amdgpu_watchdog_timer.timeout_fatal_disable, bool, 0644); 579 580 /** 581 * DOC: timeout_period (uint) 582 * Modify the watchdog timeout max_cycles as (1 << period) 583 */ 584 MODULE_PARM_DESC(timeout_period, "watchdog timeout period (0 = timeout disabled, 1 ~ 0x23 = timeout maxcycles = (1 << period)"); 585 module_param_named(timeout_period, amdgpu_watchdog_timer.period, uint, 0644); 586 587 /** 588 * DOC: si_support (int) 589 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled, 590 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available, 591 * otherwise using amdgpu driver. 592 */ 593 #ifdef CONFIG_DRM_AMDGPU_SI 594 595 #if IS_ENABLED(CONFIG_DRM_RADEON) || IS_ENABLED(CONFIG_DRM_RADEON_MODULE) 596 int amdgpu_si_support = 0; 597 MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))"); 598 #else 599 int amdgpu_si_support = 1; 600 MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)"); 601 #endif 602 603 module_param_named(si_support, amdgpu_si_support, int, 0444); 604 #endif 605 606 /** 607 * DOC: cik_support (int) 608 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled, 609 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available, 610 * otherwise using amdgpu driver. 611 */ 612 #ifdef CONFIG_DRM_AMDGPU_CIK 613 614 #if IS_ENABLED(CONFIG_DRM_RADEON) || IS_ENABLED(CONFIG_DRM_RADEON_MODULE) 615 int amdgpu_cik_support = 0; 616 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))"); 617 #else 618 int amdgpu_cik_support = 1; 619 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)"); 620 #endif 621 622 module_param_named(cik_support, amdgpu_cik_support, int, 0444); 623 #endif 624 625 /** 626 * DOC: smu_memory_pool_size (uint) 627 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB. 628 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled). 629 */ 630 MODULE_PARM_DESC(smu_memory_pool_size, 631 "reserve gtt for smu debug usage, 0 = disable,0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte"); 632 module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444); 633 634 /** 635 * DOC: async_gfx_ring (int) 636 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities 637 */ 638 MODULE_PARM_DESC(async_gfx_ring, 639 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))"); 640 module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444); 641 642 /** 643 * DOC: mcbp (int) 644 * It is used to enable mid command buffer preemption. (0 = disabled, 1 = enabled, -1 auto (default)) 645 */ 646 MODULE_PARM_DESC(mcbp, 647 "Enable Mid-command buffer preemption (0 = disabled, 1 = enabled), -1 = auto (default)"); 648 module_param_named(mcbp, amdgpu_mcbp, int, 0444); 649 650 /** 651 * DOC: discovery (int) 652 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM. 653 * (-1 = auto (default), 0 = disabled, 1 = enabled, 2 = use ip_discovery table from file) 654 */ 655 MODULE_PARM_DESC(discovery, 656 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM"); 657 module_param_named(discovery, amdgpu_discovery, int, 0444); 658 659 /** 660 * DOC: mes (int) 661 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute. 662 * (0 = disabled (default), 1 = enabled) 663 */ 664 MODULE_PARM_DESC(mes, 665 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)"); 666 module_param_named(mes, amdgpu_mes, int, 0444); 667 668 /** 669 * DOC: mes_kiq (int) 670 * Enable Micro Engine Scheduler KIQ. This is a new engine pipe for kiq. 671 * (0 = disabled (default), 1 = enabled) 672 */ 673 MODULE_PARM_DESC(mes_kiq, 674 "Enable Micro Engine Scheduler KIQ (0 = disabled (default), 1 = enabled)"); 675 module_param_named(mes_kiq, amdgpu_mes_kiq, int, 0444); 676 677 /** 678 * DOC: noretry (int) 679 * Disable XNACK retry in the SQ by default on GFXv9 hardware. On ASICs that 680 * do not support per-process XNACK this also disables retry page faults. 681 * (0 = retry enabled, 1 = retry disabled, -1 auto (default)) 682 */ 683 MODULE_PARM_DESC(noretry, 684 "Disable retry faults (0 = retry enabled, 1 = retry disabled, -1 auto (default))"); 685 module_param_named(noretry, amdgpu_noretry, int, 0644); 686 687 /** 688 * DOC: force_asic_type (int) 689 * A non negative value used to specify the asic type for all supported GPUs. 690 */ 691 MODULE_PARM_DESC(force_asic_type, 692 "A non negative value used to specify the asic type for all supported GPUs"); 693 module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444); 694 695 /** 696 * DOC: use_xgmi_p2p (int) 697 * Enables/disables XGMI P2P interface (0 = disable, 1 = enable). 698 */ 699 MODULE_PARM_DESC(use_xgmi_p2p, 700 "Enable XGMI P2P interface (0 = disable; 1 = enable (default))"); 701 module_param_named(use_xgmi_p2p, amdgpu_use_xgmi_p2p, int, 0444); 702 703 704 #ifdef CONFIG_HSA_AMD 705 /** 706 * DOC: sched_policy (int) 707 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription. 708 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically 709 * assigns queues to HQDs. 710 */ 711 int sched_policy = KFD_SCHED_POLICY_HWS; 712 module_param(sched_policy, int, 0444); 713 MODULE_PARM_DESC(sched_policy, 714 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)"); 715 716 /** 717 * DOC: hws_max_conc_proc (int) 718 * Maximum number of processes that HWS can schedule concurrently. The maximum is the 719 * number of VMIDs assigned to the HWS, which is also the default. 720 */ 721 int hws_max_conc_proc = -1; 722 module_param(hws_max_conc_proc, int, 0444); 723 MODULE_PARM_DESC(hws_max_conc_proc, 724 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))"); 725 726 /** 727 * DOC: cwsr_enable (int) 728 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in 729 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0 730 * disables it. 731 */ 732 int cwsr_enable = 1; 733 module_param(cwsr_enable, int, 0444); 734 MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))"); 735 736 /** 737 * DOC: max_num_of_queues_per_device (int) 738 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default 739 * is 4096. 740 */ 741 int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT; 742 module_param(max_num_of_queues_per_device, int, 0444); 743 MODULE_PARM_DESC(max_num_of_queues_per_device, 744 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)"); 745 746 /** 747 * DOC: send_sigterm (int) 748 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm 749 * but just print errors on dmesg. Setting 1 enables sending sigterm. 750 */ 751 int send_sigterm; 752 module_param(send_sigterm, int, 0444); 753 MODULE_PARM_DESC(send_sigterm, 754 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)"); 755 756 /** 757 * DOC: halt_if_hws_hang (int) 758 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang. 759 * Setting 1 enables halt on hang. 760 */ 761 int halt_if_hws_hang; 762 module_param(halt_if_hws_hang, int, 0644); 763 MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)"); 764 765 /** 766 * DOC: hws_gws_support(bool) 767 * Assume that HWS supports GWS barriers regardless of what firmware version 768 * check says. Default value: false (rely on MEC2 firmware version check). 769 */ 770 bool hws_gws_support; 771 module_param(hws_gws_support, bool, 0444); 772 MODULE_PARM_DESC(hws_gws_support, "Assume MEC2 FW supports GWS barriers (false = rely on FW version check (Default), true = force supported)"); 773 774 /** 775 * DOC: queue_preemption_timeout_ms (int) 776 * queue preemption timeout in ms (1 = Minimum, 9000 = default) 777 */ 778 int queue_preemption_timeout_ms = 9000; 779 module_param(queue_preemption_timeout_ms, int, 0644); 780 MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)"); 781 782 /** 783 * DOC: debug_evictions(bool) 784 * Enable extra debug messages to help determine the cause of evictions 785 */ 786 bool debug_evictions; 787 module_param(debug_evictions, bool, 0644); 788 MODULE_PARM_DESC(debug_evictions, "enable eviction debug messages (false = default)"); 789 790 /** 791 * DOC: no_system_mem_limit(bool) 792 * Disable system memory limit, to support multiple process shared memory 793 */ 794 bool no_system_mem_limit; 795 module_param(no_system_mem_limit, bool, 0644); 796 MODULE_PARM_DESC(no_system_mem_limit, "disable system memory limit (false = default)"); 797 798 /** 799 * DOC: no_queue_eviction_on_vm_fault (int) 800 * If set, process queues will not be evicted on gpuvm fault. This is to keep the wavefront context for debugging (0 = queue eviction, 1 = no queue eviction). The default is 0 (queue eviction). 801 */ 802 int amdgpu_no_queue_eviction_on_vm_fault; 803 MODULE_PARM_DESC(no_queue_eviction_on_vm_fault, "No queue eviction on VM fault (0 = queue eviction, 1 = no queue eviction)"); 804 module_param_named(no_queue_eviction_on_vm_fault, amdgpu_no_queue_eviction_on_vm_fault, int, 0444); 805 #endif 806 807 /** 808 * DOC: mtype_local (int) 809 */ 810 int amdgpu_mtype_local; 811 MODULE_PARM_DESC(mtype_local, "MTYPE for local memory (0 = MTYPE_RW (default), 1 = MTYPE_NC, 2 = MTYPE_CC)"); 812 module_param_named(mtype_local, amdgpu_mtype_local, int, 0444); 813 814 /** 815 * DOC: pcie_p2p (bool) 816 * Enable PCIe P2P (requires large-BAR). Default value: true (on) 817 */ 818 #ifdef CONFIG_HSA_AMD_P2P 819 bool pcie_p2p = true; 820 module_param(pcie_p2p, bool, 0444); 821 MODULE_PARM_DESC(pcie_p2p, "Enable PCIe P2P (requires large-BAR). (N = off, Y = on(default))"); 822 #endif 823 824 /** 825 * DOC: dcfeaturemask (uint) 826 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h. 827 * The default is the current set of stable display features. 828 */ 829 MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))"); 830 module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444); 831 832 /** 833 * DOC: dcdebugmask (uint) 834 * Override display features enabled. See enum DC_DEBUG_MASK in drivers/gpu/drm/amd/include/amd_shared.h. 835 */ 836 MODULE_PARM_DESC(dcdebugmask, "all debug options disabled (default))"); 837 module_param_named(dcdebugmask, amdgpu_dc_debug_mask, uint, 0444); 838 839 MODULE_PARM_DESC(visualconfirm, "Visual confirm (0 = off (default), 1 = MPO, 5 = PSR)"); 840 module_param_named(visualconfirm, amdgpu_dc_visual_confirm, uint, 0444); 841 842 /** 843 * DOC: abmlevel (uint) 844 * Override the default ABM (Adaptive Backlight Management) level used for DC 845 * enabled hardware. Requires DMCU to be supported and loaded. 846 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by 847 * default. Values 1-4 control the maximum allowable brightness reduction via 848 * the ABM algorithm, with 1 being the least reduction and 4 being the most 849 * reduction. 850 * 851 * Defaults to 0, or disabled. Userspace can still override this level later 852 * after boot. 853 */ 854 uint amdgpu_dm_abm_level; 855 MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) "); 856 module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444); 857 858 int amdgpu_backlight = -1; 859 MODULE_PARM_DESC(backlight, "Backlight control (0 = pwm, 1 = aux, -1 auto (default))"); 860 module_param_named(backlight, amdgpu_backlight, bint, 0444); 861 862 /** 863 * DOC: tmz (int) 864 * Trusted Memory Zone (TMZ) is a method to protect data being written 865 * to or read from memory. 866 * 867 * The default value: 0 (off). TODO: change to auto till it is completed. 868 */ 869 MODULE_PARM_DESC(tmz, "Enable TMZ feature (-1 = auto (default), 0 = off, 1 = on)"); 870 module_param_named(tmz, amdgpu_tmz, int, 0444); 871 872 /** 873 * DOC: reset_method (int) 874 * GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco) 875 */ 876 MODULE_PARM_DESC(reset_method, "GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco/bamaco)"); 877 module_param_named(reset_method, amdgpu_reset_method, int, 0444); 878 879 /** 880 * DOC: bad_page_threshold (int) Bad page threshold is specifies the 881 * threshold value of faulty pages detected by RAS ECC, which may 882 * result in the GPU entering bad status when the number of total 883 * faulty pages by ECC exceeds the threshold value. 884 */ 885 MODULE_PARM_DESC(bad_page_threshold, "Bad page threshold(-1 = ignore threshold (default value), 0 = disable bad page retirement, -2 = driver sets threshold)"); 886 module_param_named(bad_page_threshold, amdgpu_bad_page_threshold, int, 0444); 887 888 MODULE_PARM_DESC(num_kcq, "number of kernel compute queue user want to setup (8 if set to greater than 8 or less than 0, only affect gfx 8+)"); 889 module_param_named(num_kcq, amdgpu_num_kcq, int, 0444); 890 891 /** 892 * DOC: vcnfw_log (int) 893 * Enable vcnfw log output for debugging, the default is disabled. 894 */ 895 MODULE_PARM_DESC(vcnfw_log, "Enable vcnfw log(0 = disable (default value), 1 = enable)"); 896 module_param_named(vcnfw_log, amdgpu_vcnfw_log, int, 0444); 897 898 /** 899 * DOC: sg_display (int) 900 * Disable S/G (scatter/gather) display (i.e., display from system memory). 901 * This option is only relevant on APUs. Set this option to 0 to disable 902 * S/G display if you experience flickering or other issues under memory 903 * pressure and report the issue. 904 */ 905 MODULE_PARM_DESC(sg_display, "S/G Display (-1 = auto (default), 0 = disable)"); 906 module_param_named(sg_display, amdgpu_sg_display, int, 0444); 907 908 /** 909 * DOC: umsch_mm (int) 910 * Enable Multi Media User Mode Scheduler. This is a HW scheduling engine for VCN and VPE. 911 * (0 = disabled (default), 1 = enabled) 912 */ 913 MODULE_PARM_DESC(umsch_mm, 914 "Enable Multi Media User Mode Scheduler (0 = disabled (default), 1 = enabled)"); 915 module_param_named(umsch_mm, amdgpu_umsch_mm, int, 0444); 916 917 /** 918 * DOC: smu_pptable_id (int) 919 * Used to override pptable id. id = 0 use VBIOS pptable. 920 * id > 0 use the soft pptable with specicfied id. 921 */ 922 MODULE_PARM_DESC(smu_pptable_id, 923 "specify pptable id to be used (-1 = auto(default) value, 0 = use pptable from vbios, > 0 = soft pptable id)"); 924 module_param_named(smu_pptable_id, amdgpu_smu_pptable_id, int, 0444); 925 926 /** 927 * DOC: partition_mode (int) 928 * Used to override the default SPX mode. 929 */ 930 MODULE_PARM_DESC( 931 user_partt_mode, 932 "specify partition mode to be used (-2 = AMDGPU_AUTO_COMPUTE_PARTITION_MODE(default value) \ 933 0 = AMDGPU_SPX_PARTITION_MODE, \ 934 1 = AMDGPU_DPX_PARTITION_MODE, \ 935 2 = AMDGPU_TPX_PARTITION_MODE, \ 936 3 = AMDGPU_QPX_PARTITION_MODE, \ 937 4 = AMDGPU_CPX_PARTITION_MODE)"); 938 module_param_named(user_partt_mode, amdgpu_user_partt_mode, uint, 0444); 939 940 941 /** 942 * DOC: enforce_isolation (bool) 943 * enforce process isolation between graphics and compute via using the same reserved vmid. 944 */ 945 module_param(enforce_isolation, bool, 0444); 946 MODULE_PARM_DESC(enforce_isolation, "enforce process isolation between graphics and compute . enforce_isolation = on"); 947 948 /** 949 * DOC: seamless (int) 950 * Seamless boot will keep the image on the screen during the boot process. 951 */ 952 MODULE_PARM_DESC(seamless, "Seamless boot (-1 = auto (default), 0 = disable, 1 = enable)"); 953 module_param_named(seamless, amdgpu_seamless, int, 0444); 954 955 /** 956 * DOC: debug_mask (uint) 957 * Debug options for amdgpu, work as a binary mask with the following options: 958 * 959 * - 0x1: Debug VM handling 960 * - 0x2: Enable simulating large-bar capability on non-large bar system. This 961 * limits the VRAM size reported to ROCm applications to the visible 962 * size, usually 256MB. 963 * - 0x4: Disable GPU soft recovery, always do a full reset 964 */ 965 MODULE_PARM_DESC(debug_mask, "debug options for amdgpu, disabled by default"); 966 module_param_named(debug_mask, amdgpu_debug_mask, uint, 0444); 967 968 /** 969 * DOC: agp (int) 970 * Enable the AGP aperture. This provides an aperture in the GPU's internal 971 * address space for direct access to system memory. Note that these accesses 972 * are non-snooped, so they are only used for access to uncached memory. 973 */ 974 MODULE_PARM_DESC(agp, "AGP (-1 = auto (default), 0 = disable, 1 = enable)"); 975 module_param_named(agp, amdgpu_agp, int, 0444); 976 977 /** 978 * DOC: wbrf (int) 979 * Enable Wifi RFI interference mitigation feature. 980 * Due to electrical and mechanical constraints there may be likely interference of 981 * relatively high-powered harmonics of the (G-)DDR memory clocks with local radio 982 * module frequency bands used by Wifi 6/6e/7. To mitigate the possible RFI interference, 983 * with this feature enabled, PMFW will use either “shadowed P-State” or “P-State” based 984 * on active list of frequencies in-use (to be avoided) as part of initial setting or 985 * P-state transition. However, there may be potential performance impact with this 986 * feature enabled. 987 * (0 = disabled, 1 = enabled, -1 = auto (default setting, will be enabled if supported)) 988 */ 989 MODULE_PARM_DESC(wbrf, 990 "Enable Wifi RFI interference mitigation (0 = disabled, 1 = enabled, -1 = auto(default)"); 991 module_param_named(wbrf, amdgpu_wbrf, int, 0444); 992 993 MODULE_PARM_DESC(fw_bo_location, 994 "location to put firmware bo for frontdoor loading (-1 = auto (default), 0 = on ram, 1 = on vram"); 995 module_param(fw_bo_location, int, 0644); 996 997 /* These devices are not supported by amdgpu. 998 * They are supported by the mach64, r128, radeon drivers 999 */ 1000 static const u16 amdgpu_unsupported_pciidlist[] = { 1001 /* mach64 */ 1002 0x4354, 1003 0x4358, 1004 0x4554, 1005 0x4742, 1006 0x4744, 1007 0x4749, 1008 0x474C, 1009 0x474D, 1010 0x474E, 1011 0x474F, 1012 0x4750, 1013 0x4751, 1014 0x4752, 1015 0x4753, 1016 0x4754, 1017 0x4755, 1018 0x4756, 1019 0x4757, 1020 0x4758, 1021 0x4759, 1022 0x475A, 1023 0x4C42, 1024 0x4C44, 1025 0x4C47, 1026 0x4C49, 1027 0x4C4D, 1028 0x4C4E, 1029 0x4C50, 1030 0x4C51, 1031 0x4C52, 1032 0x4C53, 1033 0x5654, 1034 0x5655, 1035 0x5656, 1036 /* r128 */ 1037 0x4c45, 1038 0x4c46, 1039 0x4d46, 1040 0x4d4c, 1041 0x5041, 1042 0x5042, 1043 0x5043, 1044 0x5044, 1045 0x5045, 1046 0x5046, 1047 0x5047, 1048 0x5048, 1049 0x5049, 1050 0x504A, 1051 0x504B, 1052 0x504C, 1053 0x504D, 1054 0x504E, 1055 0x504F, 1056 0x5050, 1057 0x5051, 1058 0x5052, 1059 0x5053, 1060 0x5054, 1061 0x5055, 1062 0x5056, 1063 0x5057, 1064 0x5058, 1065 0x5245, 1066 0x5246, 1067 0x5247, 1068 0x524b, 1069 0x524c, 1070 0x534d, 1071 0x5446, 1072 0x544C, 1073 0x5452, 1074 /* radeon */ 1075 0x3150, 1076 0x3151, 1077 0x3152, 1078 0x3154, 1079 0x3155, 1080 0x3E50, 1081 0x3E54, 1082 0x4136, 1083 0x4137, 1084 0x4144, 1085 0x4145, 1086 0x4146, 1087 0x4147, 1088 0x4148, 1089 0x4149, 1090 0x414A, 1091 0x414B, 1092 0x4150, 1093 0x4151, 1094 0x4152, 1095 0x4153, 1096 0x4154, 1097 0x4155, 1098 0x4156, 1099 0x4237, 1100 0x4242, 1101 0x4336, 1102 0x4337, 1103 0x4437, 1104 0x4966, 1105 0x4967, 1106 0x4A48, 1107 0x4A49, 1108 0x4A4A, 1109 0x4A4B, 1110 0x4A4C, 1111 0x4A4D, 1112 0x4A4E, 1113 0x4A4F, 1114 0x4A50, 1115 0x4A54, 1116 0x4B48, 1117 0x4B49, 1118 0x4B4A, 1119 0x4B4B, 1120 0x4B4C, 1121 0x4C57, 1122 0x4C58, 1123 0x4C59, 1124 0x4C5A, 1125 0x4C64, 1126 0x4C66, 1127 0x4C67, 1128 0x4E44, 1129 0x4E45, 1130 0x4E46, 1131 0x4E47, 1132 0x4E48, 1133 0x4E49, 1134 0x4E4A, 1135 0x4E4B, 1136 0x4E50, 1137 0x4E51, 1138 0x4E52, 1139 0x4E53, 1140 0x4E54, 1141 0x4E56, 1142 0x5144, 1143 0x5145, 1144 0x5146, 1145 0x5147, 1146 0x5148, 1147 0x514C, 1148 0x514D, 1149 0x5157, 1150 0x5158, 1151 0x5159, 1152 0x515A, 1153 0x515E, 1154 0x5460, 1155 0x5462, 1156 0x5464, 1157 0x5548, 1158 0x5549, 1159 0x554A, 1160 0x554B, 1161 0x554C, 1162 0x554D, 1163 0x554E, 1164 0x554F, 1165 0x5550, 1166 0x5551, 1167 0x5552, 1168 0x5554, 1169 0x564A, 1170 0x564B, 1171 0x564F, 1172 0x5652, 1173 0x5653, 1174 0x5657, 1175 0x5834, 1176 0x5835, 1177 0x5954, 1178 0x5955, 1179 0x5974, 1180 0x5975, 1181 0x5960, 1182 0x5961, 1183 0x5962, 1184 0x5964, 1185 0x5965, 1186 0x5969, 1187 0x5a41, 1188 0x5a42, 1189 0x5a61, 1190 0x5a62, 1191 0x5b60, 1192 0x5b62, 1193 0x5b63, 1194 0x5b64, 1195 0x5b65, 1196 0x5c61, 1197 0x5c63, 1198 0x5d48, 1199 0x5d49, 1200 0x5d4a, 1201 0x5d4c, 1202 0x5d4d, 1203 0x5d4e, 1204 0x5d4f, 1205 0x5d50, 1206 0x5d52, 1207 0x5d57, 1208 0x5e48, 1209 0x5e4a, 1210 0x5e4b, 1211 0x5e4c, 1212 0x5e4d, 1213 0x5e4f, 1214 0x6700, 1215 0x6701, 1216 0x6702, 1217 0x6703, 1218 0x6704, 1219 0x6705, 1220 0x6706, 1221 0x6707, 1222 0x6708, 1223 0x6709, 1224 0x6718, 1225 0x6719, 1226 0x671c, 1227 0x671d, 1228 0x671f, 1229 0x6720, 1230 0x6721, 1231 0x6722, 1232 0x6723, 1233 0x6724, 1234 0x6725, 1235 0x6726, 1236 0x6727, 1237 0x6728, 1238 0x6729, 1239 0x6738, 1240 0x6739, 1241 0x673e, 1242 0x6740, 1243 0x6741, 1244 0x6742, 1245 0x6743, 1246 0x6744, 1247 0x6745, 1248 0x6746, 1249 0x6747, 1250 0x6748, 1251 0x6749, 1252 0x674A, 1253 0x6750, 1254 0x6751, 1255 0x6758, 1256 0x6759, 1257 0x675B, 1258 0x675D, 1259 0x675F, 1260 0x6760, 1261 0x6761, 1262 0x6762, 1263 0x6763, 1264 0x6764, 1265 0x6765, 1266 0x6766, 1267 0x6767, 1268 0x6768, 1269 0x6770, 1270 0x6771, 1271 0x6772, 1272 0x6778, 1273 0x6779, 1274 0x677B, 1275 0x6840, 1276 0x6841, 1277 0x6842, 1278 0x6843, 1279 0x6849, 1280 0x684C, 1281 0x6850, 1282 0x6858, 1283 0x6859, 1284 0x6880, 1285 0x6888, 1286 0x6889, 1287 0x688A, 1288 0x688C, 1289 0x688D, 1290 0x6898, 1291 0x6899, 1292 0x689b, 1293 0x689c, 1294 0x689d, 1295 0x689e, 1296 0x68a0, 1297 0x68a1, 1298 0x68a8, 1299 0x68a9, 1300 0x68b0, 1301 0x68b8, 1302 0x68b9, 1303 0x68ba, 1304 0x68be, 1305 0x68bf, 1306 0x68c0, 1307 0x68c1, 1308 0x68c7, 1309 0x68c8, 1310 0x68c9, 1311 0x68d8, 1312 0x68d9, 1313 0x68da, 1314 0x68de, 1315 0x68e0, 1316 0x68e1, 1317 0x68e4, 1318 0x68e5, 1319 0x68e8, 1320 0x68e9, 1321 0x68f1, 1322 0x68f2, 1323 0x68f8, 1324 0x68f9, 1325 0x68fa, 1326 0x68fe, 1327 0x7100, 1328 0x7101, 1329 0x7102, 1330 0x7103, 1331 0x7104, 1332 0x7105, 1333 0x7106, 1334 0x7108, 1335 0x7109, 1336 0x710A, 1337 0x710B, 1338 0x710C, 1339 0x710E, 1340 0x710F, 1341 0x7140, 1342 0x7141, 1343 0x7142, 1344 0x7143, 1345 0x7144, 1346 0x7145, 1347 0x7146, 1348 0x7147, 1349 0x7149, 1350 0x714A, 1351 0x714B, 1352 0x714C, 1353 0x714D, 1354 0x714E, 1355 0x714F, 1356 0x7151, 1357 0x7152, 1358 0x7153, 1359 0x715E, 1360 0x715F, 1361 0x7180, 1362 0x7181, 1363 0x7183, 1364 0x7186, 1365 0x7187, 1366 0x7188, 1367 0x718A, 1368 0x718B, 1369 0x718C, 1370 0x718D, 1371 0x718F, 1372 0x7193, 1373 0x7196, 1374 0x719B, 1375 0x719F, 1376 0x71C0, 1377 0x71C1, 1378 0x71C2, 1379 0x71C3, 1380 0x71C4, 1381 0x71C5, 1382 0x71C6, 1383 0x71C7, 1384 0x71CD, 1385 0x71CE, 1386 0x71D2, 1387 0x71D4, 1388 0x71D5, 1389 0x71D6, 1390 0x71DA, 1391 0x71DE, 1392 0x7200, 1393 0x7210, 1394 0x7211, 1395 0x7240, 1396 0x7243, 1397 0x7244, 1398 0x7245, 1399 0x7246, 1400 0x7247, 1401 0x7248, 1402 0x7249, 1403 0x724A, 1404 0x724B, 1405 0x724C, 1406 0x724D, 1407 0x724E, 1408 0x724F, 1409 0x7280, 1410 0x7281, 1411 0x7283, 1412 0x7284, 1413 0x7287, 1414 0x7288, 1415 0x7289, 1416 0x728B, 1417 0x728C, 1418 0x7290, 1419 0x7291, 1420 0x7293, 1421 0x7297, 1422 0x7834, 1423 0x7835, 1424 0x791e, 1425 0x791f, 1426 0x793f, 1427 0x7941, 1428 0x7942, 1429 0x796c, 1430 0x796d, 1431 0x796e, 1432 0x796f, 1433 0x9400, 1434 0x9401, 1435 0x9402, 1436 0x9403, 1437 0x9405, 1438 0x940A, 1439 0x940B, 1440 0x940F, 1441 0x94A0, 1442 0x94A1, 1443 0x94A3, 1444 0x94B1, 1445 0x94B3, 1446 0x94B4, 1447 0x94B5, 1448 0x94B9, 1449 0x9440, 1450 0x9441, 1451 0x9442, 1452 0x9443, 1453 0x9444, 1454 0x9446, 1455 0x944A, 1456 0x944B, 1457 0x944C, 1458 0x944E, 1459 0x9450, 1460 0x9452, 1461 0x9456, 1462 0x945A, 1463 0x945B, 1464 0x945E, 1465 0x9460, 1466 0x9462, 1467 0x946A, 1468 0x946B, 1469 0x947A, 1470 0x947B, 1471 0x9480, 1472 0x9487, 1473 0x9488, 1474 0x9489, 1475 0x948A, 1476 0x948F, 1477 0x9490, 1478 0x9491, 1479 0x9495, 1480 0x9498, 1481 0x949C, 1482 0x949E, 1483 0x949F, 1484 0x94C0, 1485 0x94C1, 1486 0x94C3, 1487 0x94C4, 1488 0x94C5, 1489 0x94C6, 1490 0x94C7, 1491 0x94C8, 1492 0x94C9, 1493 0x94CB, 1494 0x94CC, 1495 0x94CD, 1496 0x9500, 1497 0x9501, 1498 0x9504, 1499 0x9505, 1500 0x9506, 1501 0x9507, 1502 0x9508, 1503 0x9509, 1504 0x950F, 1505 0x9511, 1506 0x9515, 1507 0x9517, 1508 0x9519, 1509 0x9540, 1510 0x9541, 1511 0x9542, 1512 0x954E, 1513 0x954F, 1514 0x9552, 1515 0x9553, 1516 0x9555, 1517 0x9557, 1518 0x955f, 1519 0x9580, 1520 0x9581, 1521 0x9583, 1522 0x9586, 1523 0x9587, 1524 0x9588, 1525 0x9589, 1526 0x958A, 1527 0x958B, 1528 0x958C, 1529 0x958D, 1530 0x958E, 1531 0x958F, 1532 0x9590, 1533 0x9591, 1534 0x9593, 1535 0x9595, 1536 0x9596, 1537 0x9597, 1538 0x9598, 1539 0x9599, 1540 0x959B, 1541 0x95C0, 1542 0x95C2, 1543 0x95C4, 1544 0x95C5, 1545 0x95C6, 1546 0x95C7, 1547 0x95C9, 1548 0x95CC, 1549 0x95CD, 1550 0x95CE, 1551 0x95CF, 1552 0x9610, 1553 0x9611, 1554 0x9612, 1555 0x9613, 1556 0x9614, 1557 0x9615, 1558 0x9616, 1559 0x9640, 1560 0x9641, 1561 0x9642, 1562 0x9643, 1563 0x9644, 1564 0x9645, 1565 0x9647, 1566 0x9648, 1567 0x9649, 1568 0x964a, 1569 0x964b, 1570 0x964c, 1571 0x964e, 1572 0x964f, 1573 0x9710, 1574 0x9711, 1575 0x9712, 1576 0x9713, 1577 0x9714, 1578 0x9715, 1579 0x9802, 1580 0x9803, 1581 0x9804, 1582 0x9805, 1583 0x9806, 1584 0x9807, 1585 0x9808, 1586 0x9809, 1587 0x980A, 1588 0x9900, 1589 0x9901, 1590 0x9903, 1591 0x9904, 1592 0x9905, 1593 0x9906, 1594 0x9907, 1595 0x9908, 1596 0x9909, 1597 0x990A, 1598 0x990B, 1599 0x990C, 1600 0x990D, 1601 0x990E, 1602 0x990F, 1603 0x9910, 1604 0x9913, 1605 0x9917, 1606 0x9918, 1607 0x9919, 1608 0x9990, 1609 0x9991, 1610 0x9992, 1611 0x9993, 1612 0x9994, 1613 0x9995, 1614 0x9996, 1615 0x9997, 1616 0x9998, 1617 0x9999, 1618 0x999A, 1619 0x999B, 1620 0x999C, 1621 0x999D, 1622 0x99A0, 1623 0x99A2, 1624 0x99A4, 1625 /* radeon secondary ids */ 1626 0x3171, 1627 0x3e70, 1628 0x4164, 1629 0x4165, 1630 0x4166, 1631 0x4168, 1632 0x4170, 1633 0x4171, 1634 0x4172, 1635 0x4173, 1636 0x496e, 1637 0x4a69, 1638 0x4a6a, 1639 0x4a6b, 1640 0x4a70, 1641 0x4a74, 1642 0x4b69, 1643 0x4b6b, 1644 0x4b6c, 1645 0x4c6e, 1646 0x4e64, 1647 0x4e65, 1648 0x4e66, 1649 0x4e67, 1650 0x4e68, 1651 0x4e69, 1652 0x4e6a, 1653 0x4e71, 1654 0x4f73, 1655 0x5569, 1656 0x556b, 1657 0x556d, 1658 0x556f, 1659 0x5571, 1660 0x5854, 1661 0x5874, 1662 0x5940, 1663 0x5941, 1664 0x5b70, 1665 0x5b72, 1666 0x5b73, 1667 0x5b74, 1668 0x5b75, 1669 0x5d44, 1670 0x5d45, 1671 0x5d6d, 1672 0x5d6f, 1673 0x5d72, 1674 0x5d77, 1675 0x5e6b, 1676 0x5e6d, 1677 0x7120, 1678 0x7124, 1679 0x7129, 1680 0x712e, 1681 0x712f, 1682 0x7162, 1683 0x7163, 1684 0x7166, 1685 0x7167, 1686 0x7172, 1687 0x7173, 1688 0x71a0, 1689 0x71a1, 1690 0x71a3, 1691 0x71a7, 1692 0x71bb, 1693 0x71e0, 1694 0x71e1, 1695 0x71e2, 1696 0x71e6, 1697 0x71e7, 1698 0x71f2, 1699 0x7269, 1700 0x726b, 1701 0x726e, 1702 0x72a0, 1703 0x72a8, 1704 0x72b1, 1705 0x72b3, 1706 0x793f, 1707 }; 1708 1709 static const struct pci_device_id pciidlist[] = { 1710 #ifdef CONFIG_DRM_AMDGPU_SI 1711 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1712 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1713 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1714 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1715 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1716 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1717 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1718 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1719 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1720 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1721 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1722 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1723 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI}, 1724 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY}, 1725 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY}, 1726 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY}, 1727 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1728 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1729 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1730 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1731 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1732 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1733 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1734 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1735 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN}, 1736 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1737 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1738 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1739 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1740 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1741 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1742 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1743 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1744 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 1745 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 1746 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 1747 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 1748 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1749 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1750 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1751 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY}, 1752 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND}, 1753 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1754 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1755 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1756 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1757 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1758 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1759 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1760 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1761 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1762 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1763 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1764 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1765 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1766 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1767 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1768 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1769 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY}, 1770 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1771 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1772 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1773 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1774 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1775 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1776 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE}, 1777 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 1778 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 1779 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 1780 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 1781 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 1782 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY}, 1783 #endif 1784 #ifdef CONFIG_DRM_AMDGPU_CIK 1785 /* Kaveri */ 1786 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1787 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1788 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1789 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1790 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1791 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1792 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1793 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1794 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1795 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1796 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1797 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1798 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1799 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1800 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1801 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1802 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1803 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1804 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU}, 1805 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1806 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1807 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU}, 1808 /* Bonaire */ 1809 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 1810 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 1811 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 1812 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY}, 1813 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1814 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1815 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1816 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1817 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1818 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1819 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE}, 1820 /* Hawaii */ 1821 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1822 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1823 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1824 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1825 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1826 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1827 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1828 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1829 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1830 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1831 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1832 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII}, 1833 /* Kabini */ 1834 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1835 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1836 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1837 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1838 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1839 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1840 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1841 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1842 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1843 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1844 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1845 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU}, 1846 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1847 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1848 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1849 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU}, 1850 /* mullins */ 1851 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1852 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1853 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1854 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1855 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1856 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1857 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1858 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1859 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1860 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1861 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1862 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1863 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1864 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1865 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1866 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU}, 1867 #endif 1868 /* topaz */ 1869 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 1870 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 1871 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 1872 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 1873 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ}, 1874 /* tonga */ 1875 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1876 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1877 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1878 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1879 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1880 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1881 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1882 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1883 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA}, 1884 /* fiji */ 1885 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI}, 1886 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI}, 1887 /* carrizo */ 1888 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 1889 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 1890 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 1891 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 1892 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU}, 1893 /* stoney */ 1894 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU}, 1895 /* Polaris11 */ 1896 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1897 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1898 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1899 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1900 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1901 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1902 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1903 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1904 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11}, 1905 /* Polaris10 */ 1906 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1907 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1908 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1909 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1910 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1911 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1912 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1913 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1914 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1915 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1916 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1917 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1918 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10}, 1919 /* Polaris12 */ 1920 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1921 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1922 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1923 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1924 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1925 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1926 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1927 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12}, 1928 /* VEGAM */ 1929 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM}, 1930 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM}, 1931 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM}, 1932 /* Vega 10 */ 1933 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1934 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1935 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1936 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1937 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1938 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1939 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1940 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1941 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1942 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1943 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1944 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1945 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1946 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1947 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10}, 1948 /* Vega 12 */ 1949 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12}, 1950 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12}, 1951 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12}, 1952 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12}, 1953 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12}, 1954 /* Vega 20 */ 1955 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1956 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1957 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1958 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1959 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1960 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1961 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20}, 1962 /* Raven */ 1963 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU}, 1964 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU}, 1965 /* Arcturus */ 1966 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS}, 1967 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS}, 1968 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS}, 1969 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS}, 1970 /* Navi10 */ 1971 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1972 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1973 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1974 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1975 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1976 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1977 {0x1002, 0x731E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1978 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10}, 1979 /* Navi14 */ 1980 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14}, 1981 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14}, 1982 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14}, 1983 {0x1002, 0x734F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14}, 1984 1985 /* Renoir */ 1986 {0x1002, 0x15E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU}, 1987 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU}, 1988 {0x1002, 0x1638, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU}, 1989 {0x1002, 0x164C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU}, 1990 1991 /* Navi12 */ 1992 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12}, 1993 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12}, 1994 1995 /* Sienna_Cichlid */ 1996 {0x1002, 0x73A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 1997 {0x1002, 0x73A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 1998 {0x1002, 0x73A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 1999 {0x1002, 0x73A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2000 {0x1002, 0x73A5, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2001 {0x1002, 0x73A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2002 {0x1002, 0x73A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2003 {0x1002, 0x73AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2004 {0x1002, 0x73AC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2005 {0x1002, 0x73AD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2006 {0x1002, 0x73AE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2007 {0x1002, 0x73AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2008 {0x1002, 0x73BF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID}, 2009 2010 /* Yellow Carp */ 2011 {0x1002, 0x164D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_YELLOW_CARP|AMD_IS_APU}, 2012 {0x1002, 0x1681, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_YELLOW_CARP|AMD_IS_APU}, 2013 2014 /* Navy_Flounder */ 2015 {0x1002, 0x73C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2016 {0x1002, 0x73C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2017 {0x1002, 0x73C3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2018 {0x1002, 0x73DA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2019 {0x1002, 0x73DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2020 {0x1002, 0x73DC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2021 {0x1002, 0x73DD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2022 {0x1002, 0x73DE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2023 {0x1002, 0x73DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER}, 2024 2025 /* DIMGREY_CAVEFISH */ 2026 {0x1002, 0x73E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2027 {0x1002, 0x73E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2028 {0x1002, 0x73E2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2029 {0x1002, 0x73E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2030 {0x1002, 0x73E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2031 {0x1002, 0x73E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2032 {0x1002, 0x73EA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2033 {0x1002, 0x73EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2034 {0x1002, 0x73EC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2035 {0x1002, 0x73ED, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2036 {0x1002, 0x73EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2037 {0x1002, 0x73FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH}, 2038 2039 /* Aldebaran */ 2040 {0x1002, 0x7408, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN}, 2041 {0x1002, 0x740C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN}, 2042 {0x1002, 0x740F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN}, 2043 {0x1002, 0x7410, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN}, 2044 2045 /* CYAN_SKILLFISH */ 2046 {0x1002, 0x13FE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CYAN_SKILLFISH|AMD_IS_APU}, 2047 {0x1002, 0x143F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CYAN_SKILLFISH|AMD_IS_APU}, 2048 2049 /* BEIGE_GOBY */ 2050 {0x1002, 0x7420, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY}, 2051 {0x1002, 0x7421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY}, 2052 {0x1002, 0x7422, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY}, 2053 {0x1002, 0x7423, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY}, 2054 {0x1002, 0x7424, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY}, 2055 {0x1002, 0x743F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY}, 2056 2057 { PCI_DEVICE(0x1002, PCI_ANY_ID), 2058 .class = PCI_CLASS_DISPLAY_VGA << 8, 2059 .class_mask = 0xffffff, 2060 .driver_data = CHIP_IP_DISCOVERY }, 2061 2062 { PCI_DEVICE(0x1002, PCI_ANY_ID), 2063 .class = PCI_CLASS_DISPLAY_OTHER << 8, 2064 .class_mask = 0xffffff, 2065 .driver_data = CHIP_IP_DISCOVERY }, 2066 2067 { PCI_DEVICE(0x1002, PCI_ANY_ID), 2068 .class = PCI_CLASS_ACCELERATOR_PROCESSING << 8, 2069 .class_mask = 0xffffff, 2070 .driver_data = CHIP_IP_DISCOVERY }, 2071 2072 {0, 0, 0} 2073 }; 2074 2075 MODULE_DEVICE_TABLE(pci, pciidlist); 2076 2077 static const struct amdgpu_asic_type_quirk asic_type_quirks[] = { 2078 /* differentiate between P10 and P11 asics with the same DID */ 2079 {0x67FF, 0xE3, CHIP_POLARIS10}, 2080 {0x67FF, 0xE7, CHIP_POLARIS10}, 2081 {0x67FF, 0xF3, CHIP_POLARIS10}, 2082 {0x67FF, 0xF7, CHIP_POLARIS10}, 2083 }; 2084 2085 static const struct drm_driver amdgpu_kms_driver; 2086 2087 static void amdgpu_get_secondary_funcs(struct amdgpu_device *adev) 2088 { 2089 struct pci_dev *p = NULL; 2090 int i; 2091 2092 /* 0 - GPU 2093 * 1 - audio 2094 * 2 - USB 2095 * 3 - UCSI 2096 */ 2097 for (i = 1; i < 4; i++) { 2098 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 2099 adev->pdev->bus->number, i); 2100 if (p) { 2101 pm_runtime_get_sync(&p->dev); 2102 pm_runtime_mark_last_busy(&p->dev); 2103 pm_runtime_put_autosuspend(&p->dev); 2104 pci_dev_put(p); 2105 } 2106 } 2107 } 2108 2109 static void amdgpu_init_debug_options(struct amdgpu_device *adev) 2110 { 2111 if (amdgpu_debug_mask & AMDGPU_DEBUG_VM) { 2112 pr_info("debug: VM handling debug enabled\n"); 2113 adev->debug_vm = true; 2114 } 2115 2116 if (amdgpu_debug_mask & AMDGPU_DEBUG_LARGEBAR) { 2117 pr_info("debug: enabled simulating large-bar capability on non-large bar system\n"); 2118 adev->debug_largebar = true; 2119 } 2120 2121 if (amdgpu_debug_mask & AMDGPU_DEBUG_DISABLE_GPU_SOFT_RECOVERY) { 2122 pr_info("debug: soft reset for GPU recovery disabled\n"); 2123 adev->debug_disable_soft_recovery = true; 2124 } 2125 } 2126 2127 static unsigned long amdgpu_fix_asic_type(struct pci_dev *pdev, unsigned long flags) 2128 { 2129 int i; 2130 2131 for (i = 0; i < ARRAY_SIZE(asic_type_quirks); i++) { 2132 if (pdev->device == asic_type_quirks[i].device && 2133 pdev->revision == asic_type_quirks[i].revision) { 2134 flags &= ~AMD_ASIC_MASK; 2135 flags |= asic_type_quirks[i].type; 2136 break; 2137 } 2138 } 2139 2140 return flags; 2141 } 2142 2143 static int amdgpu_pci_probe(struct pci_dev *pdev, 2144 const struct pci_device_id *ent) 2145 { 2146 struct drm_device *ddev; 2147 struct amdgpu_device *adev; 2148 unsigned long flags = ent->driver_data; 2149 int ret, retry = 0, i; 2150 bool supports_atomic = false; 2151 2152 /* skip devices which are owned by radeon */ 2153 for (i = 0; i < ARRAY_SIZE(amdgpu_unsupported_pciidlist); i++) { 2154 if (amdgpu_unsupported_pciidlist[i] == pdev->device) 2155 return -ENODEV; 2156 } 2157 2158 if (amdgpu_aspm == -1 && !pcie_aspm_enabled(pdev)) 2159 amdgpu_aspm = 0; 2160 2161 if (amdgpu_virtual_display || 2162 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK)) 2163 supports_atomic = true; 2164 2165 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) { 2166 DRM_INFO("This hardware requires experimental hardware support.\n" 2167 "See modparam exp_hw_support\n"); 2168 return -ENODEV; 2169 } 2170 2171 flags = amdgpu_fix_asic_type(pdev, flags); 2172 2173 /* Due to hardware bugs, S/G Display on raven requires a 1:1 IOMMU mapping, 2174 * however, SME requires an indirect IOMMU mapping because the encryption 2175 * bit is beyond the DMA mask of the chip. 2176 */ 2177 if (cc_platform_has(CC_ATTR_MEM_ENCRYPT) && 2178 ((flags & AMD_ASIC_MASK) == CHIP_RAVEN)) { 2179 dev_info(&pdev->dev, 2180 "SME is not compatible with RAVEN\n"); 2181 return -ENOTSUPP; 2182 } 2183 2184 #ifdef CONFIG_DRM_AMDGPU_SI 2185 if (!amdgpu_si_support) { 2186 switch (flags & AMD_ASIC_MASK) { 2187 case CHIP_TAHITI: 2188 case CHIP_PITCAIRN: 2189 case CHIP_VERDE: 2190 case CHIP_OLAND: 2191 case CHIP_HAINAN: 2192 dev_info(&pdev->dev, 2193 "SI support provided by radeon.\n"); 2194 dev_info(&pdev->dev, 2195 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n" 2196 ); 2197 return -ENODEV; 2198 } 2199 } 2200 #endif 2201 #ifdef CONFIG_DRM_AMDGPU_CIK 2202 if (!amdgpu_cik_support) { 2203 switch (flags & AMD_ASIC_MASK) { 2204 case CHIP_KAVERI: 2205 case CHIP_BONAIRE: 2206 case CHIP_HAWAII: 2207 case CHIP_KABINI: 2208 case CHIP_MULLINS: 2209 dev_info(&pdev->dev, 2210 "CIK support provided by radeon.\n"); 2211 dev_info(&pdev->dev, 2212 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n" 2213 ); 2214 return -ENODEV; 2215 } 2216 } 2217 #endif 2218 2219 adev = devm_drm_dev_alloc(&pdev->dev, &amdgpu_kms_driver, typeof(*adev), ddev); 2220 if (IS_ERR(adev)) 2221 return PTR_ERR(adev); 2222 2223 adev->dev = &pdev->dev; 2224 adev->pdev = pdev; 2225 ddev = adev_to_drm(adev); 2226 2227 if (!supports_atomic) 2228 ddev->driver_features &= ~DRIVER_ATOMIC; 2229 2230 ret = pci_enable_device(pdev); 2231 if (ret) 2232 return ret; 2233 2234 pci_set_drvdata(pdev, ddev); 2235 2236 ret = amdgpu_driver_load_kms(adev, flags); 2237 if (ret) 2238 goto err_pci; 2239 2240 retry_init: 2241 ret = drm_dev_register(ddev, flags); 2242 if (ret == -EAGAIN && ++retry <= 3) { 2243 DRM_INFO("retry init %d\n", retry); 2244 /* Don't request EX mode too frequently which is attacking */ 2245 msleep(5000); 2246 goto retry_init; 2247 } else if (ret) { 2248 goto err_pci; 2249 } 2250 2251 ret = amdgpu_xcp_dev_register(adev, ent); 2252 if (ret) 2253 goto err_pci; 2254 2255 /* 2256 * 1. don't init fbdev on hw without DCE 2257 * 2. don't init fbdev if there are no connectors 2258 */ 2259 if (adev->mode_info.mode_config_initialized && 2260 !list_empty(&adev_to_drm(adev)->mode_config.connector_list)) { 2261 /* select 8 bpp console on low vram cards */ 2262 if (adev->gmc.real_vram_size <= (32*1024*1024)) 2263 drm_fbdev_generic_setup(adev_to_drm(adev), 8); 2264 else 2265 drm_fbdev_generic_setup(adev_to_drm(adev), 32); 2266 } 2267 2268 ret = amdgpu_debugfs_init(adev); 2269 if (ret) 2270 DRM_ERROR("Creating debugfs files failed (%d).\n", ret); 2271 2272 if (adev->pm.rpm_mode != AMDGPU_RUNPM_NONE) { 2273 /* only need to skip on ATPX */ 2274 if (amdgpu_device_supports_px(ddev)) 2275 dev_pm_set_driver_flags(ddev->dev, DPM_FLAG_NO_DIRECT_COMPLETE); 2276 /* we want direct complete for BOCO */ 2277 if (amdgpu_device_supports_boco(ddev)) 2278 dev_pm_set_driver_flags(ddev->dev, DPM_FLAG_SMART_PREPARE | 2279 DPM_FLAG_SMART_SUSPEND | 2280 DPM_FLAG_MAY_SKIP_RESUME); 2281 pm_runtime_use_autosuspend(ddev->dev); 2282 pm_runtime_set_autosuspend_delay(ddev->dev, 5000); 2283 2284 pm_runtime_allow(ddev->dev); 2285 2286 pm_runtime_mark_last_busy(ddev->dev); 2287 pm_runtime_put_autosuspend(ddev->dev); 2288 2289 pci_wake_from_d3(pdev, TRUE); 2290 2291 /* 2292 * For runpm implemented via BACO, PMFW will handle the 2293 * timing for BACO in and out: 2294 * - put ASIC into BACO state only when both video and 2295 * audio functions are in D3 state. 2296 * - pull ASIC out of BACO state when either video or 2297 * audio function is in D0 state. 2298 * Also, at startup, PMFW assumes both functions are in 2299 * D0 state. 2300 * 2301 * So if snd driver was loaded prior to amdgpu driver 2302 * and audio function was put into D3 state, there will 2303 * be no PMFW-aware D-state transition(D0->D3) on runpm 2304 * suspend. Thus the BACO will be not correctly kicked in. 2305 * 2306 * Via amdgpu_get_secondary_funcs(), the audio dev is put 2307 * into D0 state. Then there will be a PMFW-aware D-state 2308 * transition(D0->D3) on runpm suspend. 2309 */ 2310 if (amdgpu_device_supports_baco(ddev) && 2311 !(adev->flags & AMD_IS_APU) && 2312 (adev->asic_type >= CHIP_NAVI10)) 2313 amdgpu_get_secondary_funcs(adev); 2314 } 2315 2316 amdgpu_init_debug_options(adev); 2317 2318 return 0; 2319 2320 err_pci: 2321 pci_disable_device(pdev); 2322 return ret; 2323 } 2324 2325 static void 2326 amdgpu_pci_remove(struct pci_dev *pdev) 2327 { 2328 struct drm_device *dev = pci_get_drvdata(pdev); 2329 struct amdgpu_device *adev = drm_to_adev(dev); 2330 2331 amdgpu_xcp_dev_unplug(adev); 2332 drm_dev_unplug(dev); 2333 2334 if (adev->pm.rpm_mode != AMDGPU_RUNPM_NONE) { 2335 pm_runtime_get_sync(dev->dev); 2336 pm_runtime_forbid(dev->dev); 2337 } 2338 2339 if (amdgpu_ip_version(adev, MP1_HWIP, 0) == IP_VERSION(13, 0, 2) && 2340 !amdgpu_sriov_vf(adev)) { 2341 bool need_to_reset_gpu = false; 2342 2343 if (adev->gmc.xgmi.num_physical_nodes > 1) { 2344 struct amdgpu_hive_info *hive; 2345 2346 hive = amdgpu_get_xgmi_hive(adev); 2347 if (hive->device_remove_count == 0) 2348 need_to_reset_gpu = true; 2349 hive->device_remove_count++; 2350 amdgpu_put_xgmi_hive(hive); 2351 } else { 2352 need_to_reset_gpu = true; 2353 } 2354 2355 /* Workaround for ASICs need to reset SMU. 2356 * Called only when the first device is removed. 2357 */ 2358 if (need_to_reset_gpu) { 2359 struct amdgpu_reset_context reset_context; 2360 2361 adev->shutdown = true; 2362 memset(&reset_context, 0, sizeof(reset_context)); 2363 reset_context.method = AMD_RESET_METHOD_NONE; 2364 reset_context.reset_req_dev = adev; 2365 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 2366 set_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context.flags); 2367 amdgpu_device_gpu_recover(adev, NULL, &reset_context); 2368 } 2369 } 2370 2371 amdgpu_driver_unload_kms(dev); 2372 2373 /* 2374 * Flush any in flight DMA operations from device. 2375 * Clear the Bus Master Enable bit and then wait on the PCIe Device 2376 * StatusTransactions Pending bit. 2377 */ 2378 pci_disable_device(pdev); 2379 pci_wait_for_pending_transaction(pdev); 2380 } 2381 2382 static void 2383 amdgpu_pci_shutdown(struct pci_dev *pdev) 2384 { 2385 struct drm_device *dev = pci_get_drvdata(pdev); 2386 struct amdgpu_device *adev = drm_to_adev(dev); 2387 2388 if (amdgpu_ras_intr_triggered()) 2389 return; 2390 2391 /* if we are running in a VM, make sure the device 2392 * torn down properly on reboot/shutdown. 2393 * unfortunately we can't detect certain 2394 * hypervisors so just do this all the time. 2395 */ 2396 if (!amdgpu_passthrough(adev)) 2397 adev->mp1_state = PP_MP1_STATE_UNLOAD; 2398 amdgpu_device_ip_suspend(adev); 2399 adev->mp1_state = PP_MP1_STATE_NONE; 2400 } 2401 2402 /** 2403 * amdgpu_drv_delayed_reset_work_handler - work handler for reset 2404 * 2405 * @work: work_struct. 2406 */ 2407 static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work) 2408 { 2409 struct list_head device_list; 2410 struct amdgpu_device *adev; 2411 int i, r; 2412 struct amdgpu_reset_context reset_context; 2413 2414 memset(&reset_context, 0, sizeof(reset_context)); 2415 2416 mutex_lock(&mgpu_info.mutex); 2417 if (mgpu_info.pending_reset == true) { 2418 mutex_unlock(&mgpu_info.mutex); 2419 return; 2420 } 2421 mgpu_info.pending_reset = true; 2422 mutex_unlock(&mgpu_info.mutex); 2423 2424 /* Use a common context, just need to make sure full reset is done */ 2425 reset_context.method = AMD_RESET_METHOD_NONE; 2426 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 2427 2428 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2429 adev = mgpu_info.gpu_ins[i].adev; 2430 reset_context.reset_req_dev = adev; 2431 r = amdgpu_device_pre_asic_reset(adev, &reset_context); 2432 if (r) { 2433 dev_err(adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ", 2434 r, adev_to_drm(adev)->unique); 2435 } 2436 if (!queue_work(system_unbound_wq, &adev->xgmi_reset_work)) 2437 r = -EALREADY; 2438 } 2439 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2440 adev = mgpu_info.gpu_ins[i].adev; 2441 flush_work(&adev->xgmi_reset_work); 2442 adev->gmc.xgmi.pending_reset = false; 2443 } 2444 2445 /* reset function will rebuild the xgmi hive info , clear it now */ 2446 for (i = 0; i < mgpu_info.num_dgpu; i++) 2447 amdgpu_xgmi_remove_device(mgpu_info.gpu_ins[i].adev); 2448 2449 INIT_LIST_HEAD(&device_list); 2450 2451 for (i = 0; i < mgpu_info.num_dgpu; i++) 2452 list_add_tail(&mgpu_info.gpu_ins[i].adev->reset_list, &device_list); 2453 2454 /* unregister the GPU first, reset function will add them back */ 2455 list_for_each_entry(adev, &device_list, reset_list) 2456 amdgpu_unregister_gpu_instance(adev); 2457 2458 /* Use a common context, just need to make sure full reset is done */ 2459 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags); 2460 r = amdgpu_do_asic_reset(&device_list, &reset_context); 2461 2462 if (r) { 2463 DRM_ERROR("reinit gpus failure"); 2464 return; 2465 } 2466 for (i = 0; i < mgpu_info.num_dgpu; i++) { 2467 adev = mgpu_info.gpu_ins[i].adev; 2468 if (!adev->kfd.init_complete) 2469 amdgpu_amdkfd_device_init(adev); 2470 amdgpu_ttm_set_buffer_funcs_status(adev, true); 2471 } 2472 } 2473 2474 static int amdgpu_pmops_prepare(struct device *dev) 2475 { 2476 struct drm_device *drm_dev = dev_get_drvdata(dev); 2477 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2478 2479 /* Return a positive number here so 2480 * DPM_FLAG_SMART_SUSPEND works properly 2481 */ 2482 if (amdgpu_device_supports_boco(drm_dev) && 2483 pm_runtime_suspended(dev)) 2484 return 1; 2485 2486 /* if we will not support s3 or s2i for the device 2487 * then skip suspend 2488 */ 2489 if (!amdgpu_acpi_is_s0ix_active(adev) && 2490 !amdgpu_acpi_is_s3_active(adev)) 2491 return 1; 2492 2493 return amdgpu_device_prepare(drm_dev); 2494 } 2495 2496 static void amdgpu_pmops_complete(struct device *dev) 2497 { 2498 /* nothing to do */ 2499 } 2500 2501 static int amdgpu_pmops_suspend(struct device *dev) 2502 { 2503 struct drm_device *drm_dev = dev_get_drvdata(dev); 2504 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2505 2506 if (amdgpu_acpi_is_s0ix_active(adev)) 2507 adev->in_s0ix = true; 2508 else if (amdgpu_acpi_is_s3_active(adev)) 2509 adev->in_s3 = true; 2510 if (!adev->in_s0ix && !adev->in_s3) 2511 return 0; 2512 return amdgpu_device_suspend(drm_dev, true); 2513 } 2514 2515 static int amdgpu_pmops_suspend_noirq(struct device *dev) 2516 { 2517 struct drm_device *drm_dev = dev_get_drvdata(dev); 2518 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2519 2520 if (amdgpu_acpi_should_gpu_reset(adev)) 2521 return amdgpu_asic_reset(adev); 2522 2523 return 0; 2524 } 2525 2526 static int amdgpu_pmops_resume(struct device *dev) 2527 { 2528 struct drm_device *drm_dev = dev_get_drvdata(dev); 2529 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2530 int r; 2531 2532 if (!adev->in_s0ix && !adev->in_s3) 2533 return 0; 2534 2535 /* Avoids registers access if device is physically gone */ 2536 if (!pci_device_is_present(adev->pdev)) 2537 adev->no_hw_access = true; 2538 2539 r = amdgpu_device_resume(drm_dev, true); 2540 if (amdgpu_acpi_is_s0ix_active(adev)) 2541 adev->in_s0ix = false; 2542 else 2543 adev->in_s3 = false; 2544 return r; 2545 } 2546 2547 static int amdgpu_pmops_freeze(struct device *dev) 2548 { 2549 struct drm_device *drm_dev = dev_get_drvdata(dev); 2550 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2551 int r; 2552 2553 adev->in_s4 = true; 2554 r = amdgpu_device_suspend(drm_dev, true); 2555 adev->in_s4 = false; 2556 if (r) 2557 return r; 2558 2559 if (amdgpu_acpi_should_gpu_reset(adev)) 2560 return amdgpu_asic_reset(adev); 2561 return 0; 2562 } 2563 2564 static int amdgpu_pmops_thaw(struct device *dev) 2565 { 2566 struct drm_device *drm_dev = dev_get_drvdata(dev); 2567 2568 return amdgpu_device_resume(drm_dev, true); 2569 } 2570 2571 static int amdgpu_pmops_poweroff(struct device *dev) 2572 { 2573 struct drm_device *drm_dev = dev_get_drvdata(dev); 2574 2575 return amdgpu_device_suspend(drm_dev, true); 2576 } 2577 2578 static int amdgpu_pmops_restore(struct device *dev) 2579 { 2580 struct drm_device *drm_dev = dev_get_drvdata(dev); 2581 2582 return amdgpu_device_resume(drm_dev, true); 2583 } 2584 2585 static int amdgpu_runtime_idle_check_display(struct device *dev) 2586 { 2587 struct pci_dev *pdev = to_pci_dev(dev); 2588 struct drm_device *drm_dev = pci_get_drvdata(pdev); 2589 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2590 2591 if (adev->mode_info.num_crtc) { 2592 struct drm_connector *list_connector; 2593 struct drm_connector_list_iter iter; 2594 int ret = 0; 2595 2596 if (amdgpu_runtime_pm != -2) { 2597 /* XXX: Return busy if any displays are connected to avoid 2598 * possible display wakeups after runtime resume due to 2599 * hotplug events in case any displays were connected while 2600 * the GPU was in suspend. Remove this once that is fixed. 2601 */ 2602 mutex_lock(&drm_dev->mode_config.mutex); 2603 drm_connector_list_iter_begin(drm_dev, &iter); 2604 drm_for_each_connector_iter(list_connector, &iter) { 2605 if (list_connector->status == connector_status_connected) { 2606 ret = -EBUSY; 2607 break; 2608 } 2609 } 2610 drm_connector_list_iter_end(&iter); 2611 mutex_unlock(&drm_dev->mode_config.mutex); 2612 2613 if (ret) 2614 return ret; 2615 } 2616 2617 if (adev->dc_enabled) { 2618 struct drm_crtc *crtc; 2619 2620 drm_for_each_crtc(crtc, drm_dev) { 2621 drm_modeset_lock(&crtc->mutex, NULL); 2622 if (crtc->state->active) 2623 ret = -EBUSY; 2624 drm_modeset_unlock(&crtc->mutex); 2625 if (ret < 0) 2626 break; 2627 } 2628 } else { 2629 mutex_lock(&drm_dev->mode_config.mutex); 2630 drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL); 2631 2632 drm_connector_list_iter_begin(drm_dev, &iter); 2633 drm_for_each_connector_iter(list_connector, &iter) { 2634 if (list_connector->dpms == DRM_MODE_DPMS_ON) { 2635 ret = -EBUSY; 2636 break; 2637 } 2638 } 2639 2640 drm_connector_list_iter_end(&iter); 2641 2642 drm_modeset_unlock(&drm_dev->mode_config.connection_mutex); 2643 mutex_unlock(&drm_dev->mode_config.mutex); 2644 } 2645 if (ret) 2646 return ret; 2647 } 2648 2649 return 0; 2650 } 2651 2652 static int amdgpu_pmops_runtime_suspend(struct device *dev) 2653 { 2654 struct pci_dev *pdev = to_pci_dev(dev); 2655 struct drm_device *drm_dev = pci_get_drvdata(pdev); 2656 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2657 int ret, i; 2658 2659 if (adev->pm.rpm_mode == AMDGPU_RUNPM_NONE) { 2660 pm_runtime_forbid(dev); 2661 return -EBUSY; 2662 } 2663 2664 ret = amdgpu_runtime_idle_check_display(dev); 2665 if (ret) 2666 return ret; 2667 2668 /* wait for all rings to drain before suspending */ 2669 for (i = 0; i < AMDGPU_MAX_RINGS; i++) { 2670 struct amdgpu_ring *ring = adev->rings[i]; 2671 2672 if (ring && ring->sched.ready) { 2673 ret = amdgpu_fence_wait_empty(ring); 2674 if (ret) 2675 return -EBUSY; 2676 } 2677 } 2678 2679 adev->in_runpm = true; 2680 if (amdgpu_device_supports_px(drm_dev)) 2681 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 2682 2683 /* 2684 * By setting mp1_state as PP_MP1_STATE_UNLOAD, MP1 will do some 2685 * proper cleanups and put itself into a state ready for PNP. That 2686 * can address some random resuming failure observed on BOCO capable 2687 * platforms. 2688 * TODO: this may be also needed for PX capable platform. 2689 */ 2690 if (amdgpu_device_supports_boco(drm_dev)) 2691 adev->mp1_state = PP_MP1_STATE_UNLOAD; 2692 2693 ret = amdgpu_device_prepare(drm_dev); 2694 if (ret) 2695 return ret; 2696 ret = amdgpu_device_suspend(drm_dev, false); 2697 if (ret) { 2698 adev->in_runpm = false; 2699 if (amdgpu_device_supports_boco(drm_dev)) 2700 adev->mp1_state = PP_MP1_STATE_NONE; 2701 return ret; 2702 } 2703 2704 if (amdgpu_device_supports_boco(drm_dev)) 2705 adev->mp1_state = PP_MP1_STATE_NONE; 2706 2707 if (amdgpu_device_supports_px(drm_dev)) { 2708 /* Only need to handle PCI state in the driver for ATPX 2709 * PCI core handles it for _PR3. 2710 */ 2711 amdgpu_device_cache_pci_state(pdev); 2712 pci_disable_device(pdev); 2713 pci_ignore_hotplug(pdev); 2714 pci_set_power_state(pdev, PCI_D3cold); 2715 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF; 2716 } else if (amdgpu_device_supports_boco(drm_dev)) { 2717 /* nothing to do */ 2718 } else if (amdgpu_device_supports_baco(drm_dev)) { 2719 amdgpu_device_baco_enter(drm_dev); 2720 } 2721 2722 dev_dbg(&pdev->dev, "asic/device is runtime suspended\n"); 2723 2724 return 0; 2725 } 2726 2727 static int amdgpu_pmops_runtime_resume(struct device *dev) 2728 { 2729 struct pci_dev *pdev = to_pci_dev(dev); 2730 struct drm_device *drm_dev = pci_get_drvdata(pdev); 2731 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2732 int ret; 2733 2734 if (adev->pm.rpm_mode == AMDGPU_RUNPM_NONE) 2735 return -EINVAL; 2736 2737 /* Avoids registers access if device is physically gone */ 2738 if (!pci_device_is_present(adev->pdev)) 2739 adev->no_hw_access = true; 2740 2741 if (amdgpu_device_supports_px(drm_dev)) { 2742 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 2743 2744 /* Only need to handle PCI state in the driver for ATPX 2745 * PCI core handles it for _PR3. 2746 */ 2747 pci_set_power_state(pdev, PCI_D0); 2748 amdgpu_device_load_pci_state(pdev); 2749 ret = pci_enable_device(pdev); 2750 if (ret) 2751 return ret; 2752 pci_set_master(pdev); 2753 } else if (amdgpu_device_supports_boco(drm_dev)) { 2754 /* Only need to handle PCI state in the driver for ATPX 2755 * PCI core handles it for _PR3. 2756 */ 2757 pci_set_master(pdev); 2758 } else if (amdgpu_device_supports_baco(drm_dev)) { 2759 amdgpu_device_baco_exit(drm_dev); 2760 } 2761 ret = amdgpu_device_resume(drm_dev, false); 2762 if (ret) { 2763 if (amdgpu_device_supports_px(drm_dev)) 2764 pci_disable_device(pdev); 2765 return ret; 2766 } 2767 2768 if (amdgpu_device_supports_px(drm_dev)) 2769 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON; 2770 adev->in_runpm = false; 2771 return 0; 2772 } 2773 2774 static int amdgpu_pmops_runtime_idle(struct device *dev) 2775 { 2776 struct drm_device *drm_dev = dev_get_drvdata(dev); 2777 struct amdgpu_device *adev = drm_to_adev(drm_dev); 2778 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */ 2779 int ret = 1; 2780 2781 if (adev->pm.rpm_mode == AMDGPU_RUNPM_NONE) { 2782 pm_runtime_forbid(dev); 2783 return -EBUSY; 2784 } 2785 2786 ret = amdgpu_runtime_idle_check_display(dev); 2787 2788 pm_runtime_mark_last_busy(dev); 2789 pm_runtime_autosuspend(dev); 2790 return ret; 2791 } 2792 2793 long amdgpu_drm_ioctl(struct file *filp, 2794 unsigned int cmd, unsigned long arg) 2795 { 2796 struct drm_file *file_priv = filp->private_data; 2797 struct drm_device *dev; 2798 long ret; 2799 2800 dev = file_priv->minor->dev; 2801 ret = pm_runtime_get_sync(dev->dev); 2802 if (ret < 0) 2803 goto out; 2804 2805 ret = drm_ioctl(filp, cmd, arg); 2806 2807 pm_runtime_mark_last_busy(dev->dev); 2808 out: 2809 pm_runtime_put_autosuspend(dev->dev); 2810 return ret; 2811 } 2812 2813 static const struct dev_pm_ops amdgpu_pm_ops = { 2814 .prepare = amdgpu_pmops_prepare, 2815 .complete = amdgpu_pmops_complete, 2816 .suspend = amdgpu_pmops_suspend, 2817 .suspend_noirq = amdgpu_pmops_suspend_noirq, 2818 .resume = amdgpu_pmops_resume, 2819 .freeze = amdgpu_pmops_freeze, 2820 .thaw = amdgpu_pmops_thaw, 2821 .poweroff = amdgpu_pmops_poweroff, 2822 .restore = amdgpu_pmops_restore, 2823 .runtime_suspend = amdgpu_pmops_runtime_suspend, 2824 .runtime_resume = amdgpu_pmops_runtime_resume, 2825 .runtime_idle = amdgpu_pmops_runtime_idle, 2826 }; 2827 2828 static int amdgpu_flush(struct file *f, fl_owner_t id) 2829 { 2830 struct drm_file *file_priv = f->private_data; 2831 struct amdgpu_fpriv *fpriv = file_priv->driver_priv; 2832 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY; 2833 2834 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout); 2835 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout); 2836 2837 return timeout >= 0 ? 0 : timeout; 2838 } 2839 2840 static const struct file_operations amdgpu_driver_kms_fops = { 2841 .owner = THIS_MODULE, 2842 .open = drm_open, 2843 .flush = amdgpu_flush, 2844 .release = drm_release, 2845 .unlocked_ioctl = amdgpu_drm_ioctl, 2846 .mmap = drm_gem_mmap, 2847 .poll = drm_poll, 2848 .read = drm_read, 2849 #ifdef CONFIG_COMPAT 2850 .compat_ioctl = amdgpu_kms_compat_ioctl, 2851 #endif 2852 #ifdef CONFIG_PROC_FS 2853 .show_fdinfo = drm_show_fdinfo, 2854 #endif 2855 }; 2856 2857 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv) 2858 { 2859 struct drm_file *file; 2860 2861 if (!filp) 2862 return -EINVAL; 2863 2864 if (filp->f_op != &amdgpu_driver_kms_fops) 2865 return -EINVAL; 2866 2867 file = filp->private_data; 2868 *fpriv = file->driver_priv; 2869 return 0; 2870 } 2871 2872 const struct drm_ioctl_desc amdgpu_ioctls_kms[] = { 2873 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2874 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2875 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2876 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER), 2877 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2878 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2879 /* KMS */ 2880 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2881 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2882 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2883 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2884 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2885 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2886 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2887 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2888 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2889 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW), 2890 }; 2891 2892 static const struct drm_driver amdgpu_kms_driver = { 2893 .driver_features = 2894 DRIVER_ATOMIC | 2895 DRIVER_GEM | 2896 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ | 2897 DRIVER_SYNCOBJ_TIMELINE, 2898 .open = amdgpu_driver_open_kms, 2899 .postclose = amdgpu_driver_postclose_kms, 2900 .lastclose = amdgpu_driver_lastclose_kms, 2901 .ioctls = amdgpu_ioctls_kms, 2902 .num_ioctls = ARRAY_SIZE(amdgpu_ioctls_kms), 2903 .dumb_create = amdgpu_mode_dumb_create, 2904 .dumb_map_offset = amdgpu_mode_dumb_mmap, 2905 .fops = &amdgpu_driver_kms_fops, 2906 .release = &amdgpu_driver_release_kms, 2907 #ifdef CONFIG_PROC_FS 2908 .show_fdinfo = amdgpu_show_fdinfo, 2909 #endif 2910 2911 .gem_prime_import = amdgpu_gem_prime_import, 2912 2913 .name = DRIVER_NAME, 2914 .desc = DRIVER_DESC, 2915 .date = DRIVER_DATE, 2916 .major = KMS_DRIVER_MAJOR, 2917 .minor = KMS_DRIVER_MINOR, 2918 .patchlevel = KMS_DRIVER_PATCHLEVEL, 2919 }; 2920 2921 const struct drm_driver amdgpu_partition_driver = { 2922 .driver_features = 2923 DRIVER_GEM | DRIVER_RENDER | DRIVER_SYNCOBJ | 2924 DRIVER_SYNCOBJ_TIMELINE, 2925 .open = amdgpu_driver_open_kms, 2926 .postclose = amdgpu_driver_postclose_kms, 2927 .lastclose = amdgpu_driver_lastclose_kms, 2928 .ioctls = amdgpu_ioctls_kms, 2929 .num_ioctls = ARRAY_SIZE(amdgpu_ioctls_kms), 2930 .dumb_create = amdgpu_mode_dumb_create, 2931 .dumb_map_offset = amdgpu_mode_dumb_mmap, 2932 .fops = &amdgpu_driver_kms_fops, 2933 .release = &amdgpu_driver_release_kms, 2934 2935 .gem_prime_import = amdgpu_gem_prime_import, 2936 2937 .name = DRIVER_NAME, 2938 .desc = DRIVER_DESC, 2939 .date = DRIVER_DATE, 2940 .major = KMS_DRIVER_MAJOR, 2941 .minor = KMS_DRIVER_MINOR, 2942 .patchlevel = KMS_DRIVER_PATCHLEVEL, 2943 }; 2944 2945 static struct pci_error_handlers amdgpu_pci_err_handler = { 2946 .error_detected = amdgpu_pci_error_detected, 2947 .mmio_enabled = amdgpu_pci_mmio_enabled, 2948 .slot_reset = amdgpu_pci_slot_reset, 2949 .resume = amdgpu_pci_resume, 2950 }; 2951 2952 static const struct attribute_group *amdgpu_sysfs_groups[] = { 2953 &amdgpu_vram_mgr_attr_group, 2954 &amdgpu_gtt_mgr_attr_group, 2955 &amdgpu_flash_attr_group, 2956 NULL, 2957 }; 2958 2959 static struct pci_driver amdgpu_kms_pci_driver = { 2960 .name = DRIVER_NAME, 2961 .id_table = pciidlist, 2962 .probe = amdgpu_pci_probe, 2963 .remove = amdgpu_pci_remove, 2964 .shutdown = amdgpu_pci_shutdown, 2965 .driver.pm = &amdgpu_pm_ops, 2966 .err_handler = &amdgpu_pci_err_handler, 2967 .dev_groups = amdgpu_sysfs_groups, 2968 }; 2969 2970 static int __init amdgpu_init(void) 2971 { 2972 int r; 2973 2974 if (drm_firmware_drivers_only()) 2975 return -EINVAL; 2976 2977 r = amdgpu_sync_init(); 2978 if (r) 2979 goto error_sync; 2980 2981 r = amdgpu_fence_slab_init(); 2982 if (r) 2983 goto error_fence; 2984 2985 DRM_INFO("amdgpu kernel modesetting enabled.\n"); 2986 amdgpu_register_atpx_handler(); 2987 amdgpu_acpi_detect(); 2988 2989 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */ 2990 amdgpu_amdkfd_init(); 2991 2992 /* let modprobe override vga console setting */ 2993 return pci_register_driver(&amdgpu_kms_pci_driver); 2994 2995 error_fence: 2996 amdgpu_sync_fini(); 2997 2998 error_sync: 2999 return r; 3000 } 3001 3002 static void __exit amdgpu_exit(void) 3003 { 3004 amdgpu_amdkfd_fini(); 3005 pci_unregister_driver(&amdgpu_kms_pci_driver); 3006 amdgpu_unregister_atpx_handler(); 3007 amdgpu_acpi_release(); 3008 amdgpu_sync_fini(); 3009 amdgpu_fence_slab_fini(); 3010 mmu_notifier_synchronize(); 3011 amdgpu_xcp_drv_release(); 3012 } 3013 3014 module_init(amdgpu_init); 3015 module_exit(amdgpu_exit); 3016 3017 MODULE_AUTHOR(DRIVER_AUTHOR); 3018 MODULE_DESCRIPTION(DRIVER_DESC); 3019 MODULE_LICENSE("GPL and additional rights"); 3020