xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_dma_buf.c (revision f694f30e81c4ade358eb8c75273bac1a48f0cb8f)
1 /*
2  * Copyright 2019 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * based on nouveau_prime.c
23  *
24  * Authors: Alex Deucher
25  */
26 
27 /**
28  * DOC: PRIME Buffer Sharing
29  *
30  * The following callback implementations are used for :ref:`sharing GEM buffer
31  * objects between different devices via PRIME <prime_buffer_sharing>`.
32  */
33 
34 #include "amdgpu.h"
35 #include "amdgpu_display.h"
36 #include "amdgpu_gem.h"
37 #include "amdgpu_dma_buf.h"
38 #include "amdgpu_xgmi.h"
39 #include "amdgpu_vm.h"
40 #include <drm/amdgpu_drm.h>
41 #include <drm/ttm/ttm_tt.h>
42 #include <linux/dma-buf.h>
43 #include <linux/dma-fence-array.h>
44 #include <linux/pci-p2pdma.h>
45 
46 /**
47  * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation
48  *
49  * @dmabuf: DMA-buf where we attach to
50  * @attach: attachment to add
51  *
52  * Add the attachment as user to the exported DMA-buf.
53  */
54 static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf,
55 				 struct dma_buf_attachment *attach)
56 {
57 	struct drm_gem_object *obj = dmabuf->priv;
58 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
59 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
60 
61 	if (pci_p2pdma_distance(adev->pdev, attach->dev, false) < 0)
62 		attach->peer2peer = false;
63 
64 	amdgpu_vm_bo_update_shared(bo);
65 
66 	return 0;
67 }
68 
69 /**
70  * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation
71  *
72  * @attach: attachment to pin down
73  *
74  * Pin the BO which is backing the DMA-buf so that it can't move any more.
75  */
76 static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach)
77 {
78 	struct dma_buf *dmabuf = attach->dmabuf;
79 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(dmabuf->priv);
80 	u32 domains = bo->preferred_domains;
81 
82 	dma_resv_assert_held(dmabuf->resv);
83 
84 	/*
85 	 * Try pinning into VRAM to allow P2P with RDMA NICs without ODP
86 	 * support if all attachments can do P2P. If any attachment can't do
87 	 * P2P just pin into GTT instead.
88 	 */
89 	list_for_each_entry(attach, &dmabuf->attachments, node)
90 		if (!attach->peer2peer)
91 			domains &= ~AMDGPU_GEM_DOMAIN_VRAM;
92 
93 	if (domains & AMDGPU_GEM_DOMAIN_VRAM)
94 		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
95 
96 	return amdgpu_bo_pin(bo, domains);
97 }
98 
99 /**
100  * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation
101  *
102  * @attach: attachment to unpin
103  *
104  * Unpin a previously pinned BO to make it movable again.
105  */
106 static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach)
107 {
108 	struct drm_gem_object *obj = attach->dmabuf->priv;
109 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
110 
111 	amdgpu_bo_unpin(bo);
112 }
113 
114 /**
115  * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation
116  * @attach: DMA-buf attachment
117  * @dir: DMA direction
118  *
119  * Makes sure that the shared DMA buffer can be accessed by the target device.
120  * For now, simply pins it to the GTT domain, where it should be accessible by
121  * all DMA devices.
122  *
123  * Returns:
124  * sg_table filled with the DMA addresses to use or ERR_PRT with negative error
125  * code.
126  */
127 static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach,
128 					   enum dma_data_direction dir)
129 {
130 	struct dma_buf *dma_buf = attach->dmabuf;
131 	struct drm_gem_object *obj = dma_buf->priv;
132 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
133 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
134 	struct sg_table *sgt;
135 	long r;
136 
137 	if (!bo->tbo.pin_count) {
138 		/* move buffer into GTT or VRAM */
139 		struct ttm_operation_ctx ctx = { false, false };
140 		unsigned int domains = AMDGPU_GEM_DOMAIN_GTT;
141 
142 		if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM &&
143 		    attach->peer2peer) {
144 			bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
145 			domains |= AMDGPU_GEM_DOMAIN_VRAM;
146 		}
147 		amdgpu_bo_placement_from_domain(bo, domains);
148 		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
149 		if (r)
150 			return ERR_PTR(r);
151 	}
152 
153 	switch (bo->tbo.resource->mem_type) {
154 	case TTM_PL_TT:
155 		sgt = drm_prime_pages_to_sg(obj->dev,
156 					    bo->tbo.ttm->pages,
157 					    bo->tbo.ttm->num_pages);
158 		if (IS_ERR(sgt))
159 			return sgt;
160 
161 		if (dma_map_sgtable(attach->dev, sgt, dir,
162 				    DMA_ATTR_SKIP_CPU_SYNC))
163 			goto error_free;
164 		break;
165 
166 	case TTM_PL_VRAM:
167 		r = amdgpu_vram_mgr_alloc_sgt(adev, bo->tbo.resource, 0,
168 					      bo->tbo.base.size, attach->dev,
169 					      dir, &sgt);
170 		if (r)
171 			return ERR_PTR(r);
172 		break;
173 	default:
174 		return ERR_PTR(-EINVAL);
175 	}
176 
177 	return sgt;
178 
179 error_free:
180 	sg_free_table(sgt);
181 	kfree(sgt);
182 	return ERR_PTR(-EBUSY);
183 }
184 
185 /**
186  * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation
187  * @attach: DMA-buf attachment
188  * @sgt: sg_table to unmap
189  * @dir: DMA direction
190  *
191  * This is called when a shared DMA buffer no longer needs to be accessible by
192  * another device. For now, simply unpins the buffer from GTT.
193  */
194 static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach,
195 				 struct sg_table *sgt,
196 				 enum dma_data_direction dir)
197 {
198 	if (sg_page(sgt->sgl)) {
199 		dma_unmap_sgtable(attach->dev, sgt, dir, 0);
200 		sg_free_table(sgt);
201 		kfree(sgt);
202 	} else {
203 		amdgpu_vram_mgr_free_sgt(attach->dev, dir, sgt);
204 	}
205 }
206 
207 /**
208  * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation
209  * @dma_buf: Shared DMA buffer
210  * @direction: Direction of DMA transfer
211  *
212  * This is called before CPU access to the shared DMA buffer's memory. If it's
213  * a read access, the buffer is moved to the GTT domain if possible, for optimal
214  * CPU read performance.
215  *
216  * Returns:
217  * 0 on success or a negative error code on failure.
218  */
219 static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf,
220 					   enum dma_data_direction direction)
221 {
222 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv);
223 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
224 	struct ttm_operation_ctx ctx = { true, false };
225 	u32 domain = amdgpu_display_supported_domains(adev, bo->flags);
226 	int ret;
227 	bool reads = (direction == DMA_BIDIRECTIONAL ||
228 		      direction == DMA_FROM_DEVICE);
229 
230 	if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT))
231 		return 0;
232 
233 	/* move to gtt */
234 	ret = amdgpu_bo_reserve(bo, false);
235 	if (unlikely(ret != 0))
236 		return ret;
237 
238 	if (!bo->tbo.pin_count &&
239 	    (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) {
240 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
241 		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
242 	}
243 
244 	amdgpu_bo_unreserve(bo);
245 	return ret;
246 }
247 
248 const struct dma_buf_ops amdgpu_dmabuf_ops = {
249 	.attach = amdgpu_dma_buf_attach,
250 	.pin = amdgpu_dma_buf_pin,
251 	.unpin = amdgpu_dma_buf_unpin,
252 	.map_dma_buf = amdgpu_dma_buf_map,
253 	.unmap_dma_buf = amdgpu_dma_buf_unmap,
254 	.release = drm_gem_dmabuf_release,
255 	.begin_cpu_access = amdgpu_dma_buf_begin_cpu_access,
256 	.mmap = drm_gem_dmabuf_mmap,
257 	.vmap = drm_gem_dmabuf_vmap,
258 	.vunmap = drm_gem_dmabuf_vunmap,
259 };
260 
261 /**
262  * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation
263  * @gobj: GEM BO
264  * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR.
265  *
266  * The main work is done by the &drm_gem_prime_export helper.
267  *
268  * Returns:
269  * Shared DMA buffer representing the GEM BO from the given device.
270  */
271 struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj,
272 					int flags)
273 {
274 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
275 	struct dma_buf *buf;
276 
277 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) ||
278 	    bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
279 		return ERR_PTR(-EPERM);
280 
281 	buf = drm_gem_prime_export(gobj, flags);
282 	if (!IS_ERR(buf))
283 		buf->ops = &amdgpu_dmabuf_ops;
284 
285 	return buf;
286 }
287 
288 /**
289  * amdgpu_dma_buf_create_obj - create BO for DMA-buf import
290  *
291  * @dev: DRM device
292  * @dma_buf: DMA-buf
293  *
294  * Creates an empty SG BO for DMA-buf import.
295  *
296  * Returns:
297  * A new GEM BO of the given DRM device, representing the memory
298  * described by the given DMA-buf attachment and scatter/gather table.
299  */
300 static struct drm_gem_object *
301 amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf)
302 {
303 	struct dma_resv *resv = dma_buf->resv;
304 	struct amdgpu_device *adev = drm_to_adev(dev);
305 	struct drm_gem_object *gobj;
306 	struct amdgpu_bo *bo;
307 	uint64_t flags = 0;
308 	int ret;
309 
310 	dma_resv_lock(resv, NULL);
311 
312 	if (dma_buf->ops == &amdgpu_dmabuf_ops) {
313 		struct amdgpu_bo *other = gem_to_amdgpu_bo(dma_buf->priv);
314 
315 		flags |= other->flags & (AMDGPU_GEM_CREATE_CPU_GTT_USWC |
316 					 AMDGPU_GEM_CREATE_COHERENT |
317 					 AMDGPU_GEM_CREATE_EXT_COHERENT |
318 					 AMDGPU_GEM_CREATE_UNCACHED);
319 	}
320 
321 	ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE,
322 				       AMDGPU_GEM_DOMAIN_CPU, flags,
323 				       ttm_bo_type_sg, resv, &gobj, 0);
324 	if (ret)
325 		goto error;
326 
327 	bo = gem_to_amdgpu_bo(gobj);
328 	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
329 	bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
330 
331 	dma_resv_unlock(resv);
332 	return gobj;
333 
334 error:
335 	dma_resv_unlock(resv);
336 	return ERR_PTR(ret);
337 }
338 
339 /**
340  * amdgpu_dma_buf_move_notify - &attach.move_notify implementation
341  *
342  * @attach: the DMA-buf attachment
343  *
344  * Invalidate the DMA-buf attachment, making sure that the we re-create the
345  * mapping before the next use.
346  */
347 static void
348 amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach)
349 {
350 	struct drm_gem_object *obj = attach->importer_priv;
351 	struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv);
352 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
353 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
354 	struct ttm_operation_ctx ctx = { false, false };
355 	struct ttm_placement placement = {};
356 	struct amdgpu_vm_bo_base *bo_base;
357 	int r;
358 
359 	/* FIXME: This should be after the "if", but needs a fix to make sure
360 	 * DMABuf imports are initialized in the right VM list.
361 	 */
362 	amdgpu_vm_bo_invalidate(bo, false);
363 	if (!bo->tbo.resource || bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
364 		return;
365 
366 	r = ttm_bo_validate(&bo->tbo, &placement, &ctx);
367 	if (r) {
368 		DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r);
369 		return;
370 	}
371 
372 	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
373 		struct amdgpu_vm *vm = bo_base->vm;
374 		struct dma_resv *resv = vm->root.bo->tbo.base.resv;
375 
376 		if (ticket) {
377 			/* When we get an error here it means that somebody
378 			 * else is holding the VM lock and updating page tables
379 			 * So we can just continue here.
380 			 */
381 			r = dma_resv_lock(resv, ticket);
382 			if (r)
383 				continue;
384 
385 		} else {
386 			/* TODO: This is more problematic and we actually need
387 			 * to allow page tables updates without holding the
388 			 * lock.
389 			 */
390 			if (!dma_resv_trylock(resv))
391 				continue;
392 		}
393 
394 		/* Reserve fences for two SDMA page table updates */
395 		r = dma_resv_reserve_fences(resv, 2);
396 		if (!r)
397 			r = amdgpu_vm_clear_freed(adev, vm, NULL);
398 		if (!r)
399 			r = amdgpu_vm_handle_moved(adev, vm, ticket);
400 
401 		if (r && r != -EBUSY)
402 			DRM_ERROR("Failed to invalidate VM page tables (%d))\n",
403 				  r);
404 
405 		dma_resv_unlock(resv);
406 	}
407 }
408 
409 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = {
410 	.allow_peer2peer = true,
411 	.move_notify = amdgpu_dma_buf_move_notify
412 };
413 
414 /**
415  * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation
416  * @dev: DRM device
417  * @dma_buf: Shared DMA buffer
418  *
419  * Import a dma_buf into a the driver and potentially create a new GEM object.
420  *
421  * Returns:
422  * GEM BO representing the shared DMA buffer for the given device.
423  */
424 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
425 					       struct dma_buf *dma_buf)
426 {
427 	struct dma_buf_attachment *attach;
428 	struct drm_gem_object *obj;
429 
430 	if (dma_buf->ops == &amdgpu_dmabuf_ops) {
431 		obj = dma_buf->priv;
432 		if (obj->dev == dev) {
433 			/*
434 			 * Importing dmabuf exported from out own gem increases
435 			 * refcount on gem itself instead of f_count of dmabuf.
436 			 */
437 			drm_gem_object_get(obj);
438 			return obj;
439 		}
440 	}
441 
442 	obj = amdgpu_dma_buf_create_obj(dev, dma_buf);
443 	if (IS_ERR(obj))
444 		return obj;
445 
446 	attach = dma_buf_dynamic_attach(dma_buf, dev->dev,
447 					&amdgpu_dma_buf_attach_ops, obj);
448 	if (IS_ERR(attach)) {
449 		drm_gem_object_put(obj);
450 		return ERR_CAST(attach);
451 	}
452 
453 	get_dma_buf(dma_buf);
454 	obj->import_attach = attach;
455 	return obj;
456 }
457 
458 /**
459  * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer
460  *
461  * @adev: amdgpu_device pointer of the importer
462  * @bo: amdgpu buffer object
463  *
464  * Returns:
465  * True if dmabuf accessible over xgmi, false otherwise.
466  */
467 bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev,
468 				      struct amdgpu_bo *bo)
469 {
470 	struct drm_gem_object *obj = &bo->tbo.base;
471 	struct drm_gem_object *gobj;
472 
473 	if (obj->import_attach) {
474 		struct dma_buf *dma_buf = obj->import_attach->dmabuf;
475 
476 		if (dma_buf->ops != &amdgpu_dmabuf_ops)
477 			/* No XGMI with non AMD GPUs */
478 			return false;
479 
480 		gobj = dma_buf->priv;
481 		bo = gem_to_amdgpu_bo(gobj);
482 	}
483 
484 	if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
485 			(bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM))
486 		return true;
487 
488 	return false;
489 }
490