1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * based on nouveau_prime.c 23 * 24 * Authors: Alex Deucher 25 */ 26 27 /** 28 * DOC: PRIME Buffer Sharing 29 * 30 * The following callback implementations are used for :ref:`sharing GEM buffer 31 * objects between different devices via PRIME <prime_buffer_sharing>`. 32 */ 33 34 #include "amdgpu.h" 35 #include "amdgpu_display.h" 36 #include "amdgpu_gem.h" 37 #include "amdgpu_dma_buf.h" 38 #include "amdgpu_xgmi.h" 39 #include "amdgpu_vm.h" 40 #include <drm/amdgpu_drm.h> 41 #include <drm/ttm/ttm_tt.h> 42 #include <linux/dma-buf.h> 43 #include <linux/dma-fence-array.h> 44 #include <linux/pci-p2pdma.h> 45 46 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops; 47 48 /** 49 * dma_buf_attach_adev - Helper to get adev of an attachment 50 * 51 * @attach: attachment 52 * 53 * Returns: 54 * A struct amdgpu_device * if the attaching device is an amdgpu device or 55 * partition, NULL otherwise. 56 */ 57 static struct amdgpu_device *dma_buf_attach_adev(struct dma_buf_attachment *attach) 58 { 59 if (attach->importer_ops == &amdgpu_dma_buf_attach_ops) { 60 struct drm_gem_object *obj = attach->importer_priv; 61 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 62 63 return amdgpu_ttm_adev(bo->tbo.bdev); 64 } 65 66 return NULL; 67 } 68 69 /** 70 * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation 71 * 72 * @dmabuf: DMA-buf where we attach to 73 * @attach: attachment to add 74 * 75 * Add the attachment as user to the exported DMA-buf. 76 */ 77 static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf, 78 struct dma_buf_attachment *attach) 79 { 80 struct amdgpu_device *attach_adev = dma_buf_attach_adev(attach); 81 struct drm_gem_object *obj = dmabuf->priv; 82 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 83 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 84 85 if (!amdgpu_dmabuf_is_xgmi_accessible(attach_adev, bo) && 86 pci_p2pdma_distance(adev->pdev, attach->dev, false) < 0) 87 attach->peer2peer = false; 88 89 amdgpu_vm_bo_update_shared(bo); 90 91 return 0; 92 } 93 94 /** 95 * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation 96 * 97 * @attach: attachment to pin down 98 * 99 * Pin the BO which is backing the DMA-buf so that it can't move any more. 100 */ 101 static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach) 102 { 103 struct dma_buf *dmabuf = attach->dmabuf; 104 struct amdgpu_bo *bo = gem_to_amdgpu_bo(dmabuf->priv); 105 u32 domains = bo->allowed_domains; 106 107 dma_resv_assert_held(dmabuf->resv); 108 109 /* Try pinning into VRAM to allow P2P with RDMA NICs without ODP 110 * support if all attachments can do P2P. If any attachment can't do 111 * P2P just pin into GTT instead. 112 * 113 * To avoid with conflicting pinnings between GPUs and RDMA when move 114 * notifiers are disabled, only allow pinning in VRAM when move 115 * notiers are enabled. 116 */ 117 if (!IS_ENABLED(CONFIG_DMABUF_MOVE_NOTIFY)) { 118 domains &= ~AMDGPU_GEM_DOMAIN_VRAM; 119 } else { 120 list_for_each_entry(attach, &dmabuf->attachments, node) 121 if (!attach->peer2peer) 122 domains &= ~AMDGPU_GEM_DOMAIN_VRAM; 123 } 124 125 if (domains & AMDGPU_GEM_DOMAIN_VRAM) 126 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 127 128 if (WARN_ON(!domains)) 129 return -EINVAL; 130 131 return amdgpu_bo_pin(bo, domains); 132 } 133 134 /** 135 * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation 136 * 137 * @attach: attachment to unpin 138 * 139 * Unpin a previously pinned BO to make it movable again. 140 */ 141 static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach) 142 { 143 struct drm_gem_object *obj = attach->dmabuf->priv; 144 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 145 146 amdgpu_bo_unpin(bo); 147 } 148 149 /** 150 * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation 151 * @attach: DMA-buf attachment 152 * @dir: DMA direction 153 * 154 * Makes sure that the shared DMA buffer can be accessed by the target device. 155 * For now, simply pins it to the GTT domain, where it should be accessible by 156 * all DMA devices. 157 * 158 * Returns: 159 * sg_table filled with the DMA addresses to use or ERR_PRT with negative error 160 * code. 161 */ 162 static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach, 163 enum dma_data_direction dir) 164 { 165 struct dma_buf *dma_buf = attach->dmabuf; 166 struct drm_gem_object *obj = dma_buf->priv; 167 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 168 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 169 struct sg_table *sgt; 170 long r; 171 172 if (!bo->tbo.pin_count) { 173 /* move buffer into GTT or VRAM */ 174 struct ttm_operation_ctx ctx = { false, false }; 175 unsigned int domains = AMDGPU_GEM_DOMAIN_GTT; 176 177 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM && 178 attach->peer2peer) { 179 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 180 domains |= AMDGPU_GEM_DOMAIN_VRAM; 181 } 182 amdgpu_bo_placement_from_domain(bo, domains); 183 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 184 if (r) 185 return ERR_PTR(r); 186 } 187 188 switch (bo->tbo.resource->mem_type) { 189 case TTM_PL_TT: 190 sgt = drm_prime_pages_to_sg(obj->dev, 191 bo->tbo.ttm->pages, 192 bo->tbo.ttm->num_pages); 193 if (IS_ERR(sgt)) 194 return sgt; 195 196 if (dma_map_sgtable(attach->dev, sgt, dir, 197 DMA_ATTR_SKIP_CPU_SYNC)) 198 goto error_free; 199 break; 200 201 case TTM_PL_VRAM: 202 /* XGMI-accessible memory should never be DMA-mapped */ 203 if (WARN_ON(amdgpu_dmabuf_is_xgmi_accessible( 204 dma_buf_attach_adev(attach), bo))) 205 return ERR_PTR(-EINVAL); 206 207 r = amdgpu_vram_mgr_alloc_sgt(adev, bo->tbo.resource, 0, 208 bo->tbo.base.size, attach->dev, 209 dir, &sgt); 210 if (r) 211 return ERR_PTR(r); 212 break; 213 default: 214 return ERR_PTR(-EINVAL); 215 } 216 217 return sgt; 218 219 error_free: 220 sg_free_table(sgt); 221 kfree(sgt); 222 return ERR_PTR(-EBUSY); 223 } 224 225 /** 226 * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation 227 * @attach: DMA-buf attachment 228 * @sgt: sg_table to unmap 229 * @dir: DMA direction 230 * 231 * This is called when a shared DMA buffer no longer needs to be accessible by 232 * another device. For now, simply unpins the buffer from GTT. 233 */ 234 static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach, 235 struct sg_table *sgt, 236 enum dma_data_direction dir) 237 { 238 if (sg_page(sgt->sgl)) { 239 dma_unmap_sgtable(attach->dev, sgt, dir, 0); 240 sg_free_table(sgt); 241 kfree(sgt); 242 } else { 243 amdgpu_vram_mgr_free_sgt(attach->dev, dir, sgt); 244 } 245 } 246 247 /** 248 * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation 249 * @dma_buf: Shared DMA buffer 250 * @direction: Direction of DMA transfer 251 * 252 * This is called before CPU access to the shared DMA buffer's memory. If it's 253 * a read access, the buffer is moved to the GTT domain if possible, for optimal 254 * CPU read performance. 255 * 256 * Returns: 257 * 0 on success or a negative error code on failure. 258 */ 259 static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf, 260 enum dma_data_direction direction) 261 { 262 struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv); 263 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 264 struct ttm_operation_ctx ctx = { true, false }; 265 u32 domain = amdgpu_display_supported_domains(adev, bo->flags); 266 int ret; 267 bool reads = (direction == DMA_BIDIRECTIONAL || 268 direction == DMA_FROM_DEVICE); 269 270 if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT)) 271 return 0; 272 273 /* move to gtt */ 274 ret = amdgpu_bo_reserve(bo, false); 275 if (unlikely(ret != 0)) 276 return ret; 277 278 if (!bo->tbo.pin_count && 279 (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) { 280 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 281 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 282 } 283 284 amdgpu_bo_unreserve(bo); 285 return ret; 286 } 287 288 const struct dma_buf_ops amdgpu_dmabuf_ops = { 289 .attach = amdgpu_dma_buf_attach, 290 .pin = amdgpu_dma_buf_pin, 291 .unpin = amdgpu_dma_buf_unpin, 292 .map_dma_buf = amdgpu_dma_buf_map, 293 .unmap_dma_buf = amdgpu_dma_buf_unmap, 294 .release = drm_gem_dmabuf_release, 295 .begin_cpu_access = amdgpu_dma_buf_begin_cpu_access, 296 .mmap = drm_gem_dmabuf_mmap, 297 .vmap = drm_gem_dmabuf_vmap, 298 .vunmap = drm_gem_dmabuf_vunmap, 299 }; 300 301 /** 302 * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation 303 * @gobj: GEM BO 304 * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR. 305 * 306 * The main work is done by the &drm_gem_prime_export helper. 307 * 308 * Returns: 309 * Shared DMA buffer representing the GEM BO from the given device. 310 */ 311 struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj, 312 int flags) 313 { 314 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj); 315 struct dma_buf *buf; 316 struct ttm_operation_ctx ctx = { 317 .interruptible = true, 318 .no_wait_gpu = true, 319 /* We opt to avoid OOM on system pages allocations */ 320 .gfp_retry_mayfail = true, 321 .allow_res_evict = false, 322 }; 323 int ret; 324 325 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) || 326 bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) 327 return ERR_PTR(-EPERM); 328 329 ret = ttm_bo_setup_export(&bo->tbo, &ctx); 330 if (ret) 331 return ERR_PTR(ret); 332 333 buf = drm_gem_prime_export(gobj, flags); 334 if (!IS_ERR(buf)) 335 buf->ops = &amdgpu_dmabuf_ops; 336 337 return buf; 338 } 339 340 /** 341 * amdgpu_dma_buf_create_obj - create BO for DMA-buf import 342 * 343 * @dev: DRM device 344 * @dma_buf: DMA-buf 345 * 346 * Creates an empty SG BO for DMA-buf import. 347 * 348 * Returns: 349 * A new GEM BO of the given DRM device, representing the memory 350 * described by the given DMA-buf attachment and scatter/gather table. 351 */ 352 static struct drm_gem_object * 353 amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf) 354 { 355 struct dma_resv *resv = dma_buf->resv; 356 struct amdgpu_device *adev = drm_to_adev(dev); 357 struct drm_gem_object *gobj; 358 struct amdgpu_bo *bo; 359 uint64_t flags = 0; 360 int ret; 361 362 dma_resv_lock(resv, NULL); 363 364 if (dma_buf->ops == &amdgpu_dmabuf_ops) { 365 struct amdgpu_bo *other = gem_to_amdgpu_bo(dma_buf->priv); 366 367 flags |= other->flags & (AMDGPU_GEM_CREATE_CPU_GTT_USWC | 368 AMDGPU_GEM_CREATE_COHERENT | 369 AMDGPU_GEM_CREATE_EXT_COHERENT | 370 AMDGPU_GEM_CREATE_UNCACHED); 371 } 372 373 ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE, 374 AMDGPU_GEM_DOMAIN_CPU, flags, 375 ttm_bo_type_sg, resv, &gobj, 0); 376 if (ret) 377 goto error; 378 379 bo = gem_to_amdgpu_bo(gobj); 380 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT; 381 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT; 382 383 dma_resv_unlock(resv); 384 return gobj; 385 386 error: 387 dma_resv_unlock(resv); 388 return ERR_PTR(ret); 389 } 390 391 /** 392 * amdgpu_dma_buf_move_notify - &attach.move_notify implementation 393 * 394 * @attach: the DMA-buf attachment 395 * 396 * Invalidate the DMA-buf attachment, making sure that the we re-create the 397 * mapping before the next use. 398 */ 399 static void 400 amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach) 401 { 402 struct drm_gem_object *obj = attach->importer_priv; 403 struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv); 404 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 405 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 406 struct ttm_operation_ctx ctx = { false, false }; 407 struct ttm_placement placement = {}; 408 struct amdgpu_vm_bo_base *bo_base; 409 int r; 410 411 /* FIXME: This should be after the "if", but needs a fix to make sure 412 * DMABuf imports are initialized in the right VM list. 413 */ 414 amdgpu_vm_bo_invalidate(bo, false); 415 if (!bo->tbo.resource || bo->tbo.resource->mem_type == TTM_PL_SYSTEM) 416 return; 417 418 r = ttm_bo_validate(&bo->tbo, &placement, &ctx); 419 if (r) { 420 DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r); 421 return; 422 } 423 424 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 425 struct amdgpu_vm *vm = bo_base->vm; 426 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 427 428 if (ticket) { 429 /* When we get an error here it means that somebody 430 * else is holding the VM lock and updating page tables 431 * So we can just continue here. 432 */ 433 r = dma_resv_lock(resv, ticket); 434 if (r) 435 continue; 436 437 } else { 438 /* TODO: This is more problematic and we actually need 439 * to allow page tables updates without holding the 440 * lock. 441 */ 442 if (!dma_resv_trylock(resv)) 443 continue; 444 } 445 446 /* Reserve fences for two SDMA page table updates */ 447 r = dma_resv_reserve_fences(resv, 2); 448 if (!r) 449 r = amdgpu_vm_clear_freed(adev, vm, NULL); 450 if (!r) 451 r = amdgpu_vm_handle_moved(adev, vm, ticket); 452 453 if (r && r != -EBUSY) 454 DRM_ERROR("Failed to invalidate VM page tables (%d))\n", 455 r); 456 457 dma_resv_unlock(resv); 458 } 459 } 460 461 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = { 462 .allow_peer2peer = true, 463 .move_notify = amdgpu_dma_buf_move_notify 464 }; 465 466 /** 467 * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation 468 * @dev: DRM device 469 * @dma_buf: Shared DMA buffer 470 * 471 * Import a dma_buf into a the driver and potentially create a new GEM object. 472 * 473 * Returns: 474 * GEM BO representing the shared DMA buffer for the given device. 475 */ 476 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev, 477 struct dma_buf *dma_buf) 478 { 479 struct dma_buf_attachment *attach; 480 struct drm_gem_object *obj; 481 482 if (dma_buf->ops == &amdgpu_dmabuf_ops) { 483 obj = dma_buf->priv; 484 if (obj->dev == dev) { 485 /* 486 * Importing dmabuf exported from out own gem increases 487 * refcount on gem itself instead of f_count of dmabuf. 488 */ 489 drm_gem_object_get(obj); 490 return obj; 491 } 492 } 493 494 obj = amdgpu_dma_buf_create_obj(dev, dma_buf); 495 if (IS_ERR(obj)) 496 return obj; 497 498 attach = dma_buf_dynamic_attach(dma_buf, dev->dev, 499 &amdgpu_dma_buf_attach_ops, obj); 500 if (IS_ERR(attach)) { 501 drm_gem_object_put(obj); 502 return ERR_CAST(attach); 503 } 504 505 get_dma_buf(dma_buf); 506 obj->import_attach = attach; 507 return obj; 508 } 509 510 /** 511 * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer 512 * 513 * @adev: amdgpu_device pointer of the importer 514 * @bo: amdgpu buffer object 515 * 516 * Returns: 517 * True if dmabuf accessible over xgmi, false otherwise. 518 */ 519 bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev, 520 struct amdgpu_bo *bo) 521 { 522 struct drm_gem_object *obj = &bo->tbo.base; 523 struct drm_gem_object *gobj; 524 525 if (!adev) 526 return false; 527 528 if (drm_gem_is_imported(obj)) { 529 struct dma_buf *dma_buf = obj->dma_buf; 530 531 if (dma_buf->ops != &amdgpu_dmabuf_ops) 532 /* No XGMI with non AMD GPUs */ 533 return false; 534 535 gobj = dma_buf->priv; 536 bo = gem_to_amdgpu_bo(gobj); 537 } 538 539 if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) && 540 (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) 541 return true; 542 543 return false; 544 } 545