1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * based on nouveau_prime.c 23 * 24 * Authors: Alex Deucher 25 */ 26 27 /** 28 * DOC: PRIME Buffer Sharing 29 * 30 * The following callback implementations are used for :ref:`sharing GEM buffer 31 * objects between different devices via PRIME <prime_buffer_sharing>`. 32 */ 33 34 #include "amdgpu.h" 35 #include "amdgpu_display.h" 36 #include "amdgpu_gem.h" 37 #include "amdgpu_dma_buf.h" 38 #include "amdgpu_xgmi.h" 39 #include <drm/amdgpu_drm.h> 40 #include <linux/dma-buf.h> 41 #include <linux/dma-fence-array.h> 42 #include <linux/pci-p2pdma.h> 43 #include <linux/pm_runtime.h> 44 45 /** 46 * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation 47 * 48 * @dmabuf: DMA-buf where we attach to 49 * @attach: attachment to add 50 * 51 * Add the attachment as user to the exported DMA-buf. 52 */ 53 static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf, 54 struct dma_buf_attachment *attach) 55 { 56 struct drm_gem_object *obj = dmabuf->priv; 57 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 58 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 59 int r; 60 61 if (pci_p2pdma_distance_many(adev->pdev, &attach->dev, 1, true) < 0) 62 attach->peer2peer = false; 63 64 if (attach->dev->driver == adev->dev->driver) 65 return 0; 66 67 r = pm_runtime_get_sync(adev_to_drm(adev)->dev); 68 if (r < 0) 69 goto out; 70 71 return 0; 72 73 out: 74 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 75 return r; 76 } 77 78 /** 79 * amdgpu_dma_buf_detach - &dma_buf_ops.detach implementation 80 * 81 * @dmabuf: DMA-buf where we remove the attachment from 82 * @attach: the attachment to remove 83 * 84 * Called when an attachment is removed from the DMA-buf. 85 */ 86 static void amdgpu_dma_buf_detach(struct dma_buf *dmabuf, 87 struct dma_buf_attachment *attach) 88 { 89 struct drm_gem_object *obj = dmabuf->priv; 90 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 91 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 92 93 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev); 94 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev); 95 } 96 97 /** 98 * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation 99 * 100 * @attach: attachment to pin down 101 * 102 * Pin the BO which is backing the DMA-buf so that it can't move any more. 103 */ 104 static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach) 105 { 106 struct drm_gem_object *obj = attach->dmabuf->priv; 107 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 108 109 /* pin buffer into GTT */ 110 return amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT); 111 } 112 113 /** 114 * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation 115 * 116 * @attach: attachment to unpin 117 * 118 * Unpin a previously pinned BO to make it movable again. 119 */ 120 static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach) 121 { 122 struct drm_gem_object *obj = attach->dmabuf->priv; 123 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 124 125 amdgpu_bo_unpin(bo); 126 } 127 128 /** 129 * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation 130 * @attach: DMA-buf attachment 131 * @dir: DMA direction 132 * 133 * Makes sure that the shared DMA buffer can be accessed by the target device. 134 * For now, simply pins it to the GTT domain, where it should be accessible by 135 * all DMA devices. 136 * 137 * Returns: 138 * sg_table filled with the DMA addresses to use or ERR_PRT with negative error 139 * code. 140 */ 141 static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach, 142 enum dma_data_direction dir) 143 { 144 struct dma_buf *dma_buf = attach->dmabuf; 145 struct drm_gem_object *obj = dma_buf->priv; 146 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 147 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 148 struct sg_table *sgt; 149 long r; 150 151 if (!bo->tbo.pin_count) { 152 /* move buffer into GTT or VRAM */ 153 struct ttm_operation_ctx ctx = { false, false }; 154 unsigned domains = AMDGPU_GEM_DOMAIN_GTT; 155 156 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM && 157 attach->peer2peer) { 158 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 159 domains |= AMDGPU_GEM_DOMAIN_VRAM; 160 } 161 amdgpu_bo_placement_from_domain(bo, domains); 162 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 163 if (r) 164 return ERR_PTR(r); 165 166 } else if (!(amdgpu_mem_type_to_domain(bo->tbo.resource->mem_type) & 167 AMDGPU_GEM_DOMAIN_GTT)) { 168 return ERR_PTR(-EBUSY); 169 } 170 171 switch (bo->tbo.resource->mem_type) { 172 case TTM_PL_TT: 173 sgt = drm_prime_pages_to_sg(obj->dev, 174 bo->tbo.ttm->pages, 175 bo->tbo.ttm->num_pages); 176 if (IS_ERR(sgt)) 177 return sgt; 178 179 if (dma_map_sgtable(attach->dev, sgt, dir, 180 DMA_ATTR_SKIP_CPU_SYNC)) 181 goto error_free; 182 break; 183 184 case TTM_PL_VRAM: 185 r = amdgpu_vram_mgr_alloc_sgt(adev, bo->tbo.resource, 0, 186 bo->tbo.base.size, attach->dev, 187 dir, &sgt); 188 if (r) 189 return ERR_PTR(r); 190 break; 191 default: 192 return ERR_PTR(-EINVAL); 193 } 194 195 return sgt; 196 197 error_free: 198 sg_free_table(sgt); 199 kfree(sgt); 200 return ERR_PTR(-EBUSY); 201 } 202 203 /** 204 * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation 205 * @attach: DMA-buf attachment 206 * @sgt: sg_table to unmap 207 * @dir: DMA direction 208 * 209 * This is called when a shared DMA buffer no longer needs to be accessible by 210 * another device. For now, simply unpins the buffer from GTT. 211 */ 212 static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach, 213 struct sg_table *sgt, 214 enum dma_data_direction dir) 215 { 216 if (sgt->sgl->page_link) { 217 dma_unmap_sgtable(attach->dev, sgt, dir, 0); 218 sg_free_table(sgt); 219 kfree(sgt); 220 } else { 221 amdgpu_vram_mgr_free_sgt(attach->dev, dir, sgt); 222 } 223 } 224 225 /** 226 * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation 227 * @dma_buf: Shared DMA buffer 228 * @direction: Direction of DMA transfer 229 * 230 * This is called before CPU access to the shared DMA buffer's memory. If it's 231 * a read access, the buffer is moved to the GTT domain if possible, for optimal 232 * CPU read performance. 233 * 234 * Returns: 235 * 0 on success or a negative error code on failure. 236 */ 237 static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf, 238 enum dma_data_direction direction) 239 { 240 struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv); 241 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 242 struct ttm_operation_ctx ctx = { true, false }; 243 u32 domain = amdgpu_display_supported_domains(adev, bo->flags); 244 int ret; 245 bool reads = (direction == DMA_BIDIRECTIONAL || 246 direction == DMA_FROM_DEVICE); 247 248 if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT)) 249 return 0; 250 251 /* move to gtt */ 252 ret = amdgpu_bo_reserve(bo, false); 253 if (unlikely(ret != 0)) 254 return ret; 255 256 if (!bo->tbo.pin_count && 257 (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) { 258 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 259 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 260 } 261 262 amdgpu_bo_unreserve(bo); 263 return ret; 264 } 265 266 const struct dma_buf_ops amdgpu_dmabuf_ops = { 267 .attach = amdgpu_dma_buf_attach, 268 .detach = amdgpu_dma_buf_detach, 269 .pin = amdgpu_dma_buf_pin, 270 .unpin = amdgpu_dma_buf_unpin, 271 .map_dma_buf = amdgpu_dma_buf_map, 272 .unmap_dma_buf = amdgpu_dma_buf_unmap, 273 .release = drm_gem_dmabuf_release, 274 .begin_cpu_access = amdgpu_dma_buf_begin_cpu_access, 275 .mmap = drm_gem_dmabuf_mmap, 276 .vmap = drm_gem_dmabuf_vmap, 277 .vunmap = drm_gem_dmabuf_vunmap, 278 }; 279 280 /** 281 * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation 282 * @gobj: GEM BO 283 * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR. 284 * 285 * The main work is done by the &drm_gem_prime_export helper. 286 * 287 * Returns: 288 * Shared DMA buffer representing the GEM BO from the given device. 289 */ 290 struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj, 291 int flags) 292 { 293 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj); 294 struct dma_buf *buf; 295 296 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) || 297 bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) 298 return ERR_PTR(-EPERM); 299 300 buf = drm_gem_prime_export(gobj, flags); 301 if (!IS_ERR(buf)) 302 buf->ops = &amdgpu_dmabuf_ops; 303 304 return buf; 305 } 306 307 /** 308 * amdgpu_dma_buf_create_obj - create BO for DMA-buf import 309 * 310 * @dev: DRM device 311 * @dma_buf: DMA-buf 312 * 313 * Creates an empty SG BO for DMA-buf import. 314 * 315 * Returns: 316 * A new GEM BO of the given DRM device, representing the memory 317 * described by the given DMA-buf attachment and scatter/gather table. 318 */ 319 static struct drm_gem_object * 320 amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf) 321 { 322 struct dma_resv *resv = dma_buf->resv; 323 struct amdgpu_device *adev = drm_to_adev(dev); 324 struct drm_gem_object *gobj; 325 struct amdgpu_bo *bo; 326 uint64_t flags = 0; 327 int ret; 328 329 dma_resv_lock(resv, NULL); 330 331 if (dma_buf->ops == &amdgpu_dmabuf_ops) { 332 struct amdgpu_bo *other = gem_to_amdgpu_bo(dma_buf->priv); 333 334 flags |= other->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC; 335 } 336 337 ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE, 338 AMDGPU_GEM_DOMAIN_CPU, flags, 339 ttm_bo_type_sg, resv, &gobj); 340 if (ret) 341 goto error; 342 343 bo = gem_to_amdgpu_bo(gobj); 344 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT; 345 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT; 346 347 dma_resv_unlock(resv); 348 return gobj; 349 350 error: 351 dma_resv_unlock(resv); 352 return ERR_PTR(ret); 353 } 354 355 /** 356 * amdgpu_dma_buf_move_notify - &attach.move_notify implementation 357 * 358 * @attach: the DMA-buf attachment 359 * 360 * Invalidate the DMA-buf attachment, making sure that the we re-create the 361 * mapping before the next use. 362 */ 363 static void 364 amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach) 365 { 366 struct drm_gem_object *obj = attach->importer_priv; 367 struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv); 368 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 369 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 370 struct ttm_operation_ctx ctx = { false, false }; 371 struct ttm_placement placement = {}; 372 struct amdgpu_vm_bo_base *bo_base; 373 int r; 374 375 if (bo->tbo.resource->mem_type == TTM_PL_SYSTEM) 376 return; 377 378 r = ttm_bo_validate(&bo->tbo, &placement, &ctx); 379 if (r) { 380 DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r); 381 return; 382 } 383 384 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 385 struct amdgpu_vm *vm = bo_base->vm; 386 struct dma_resv *resv = vm->root.base.bo->tbo.base.resv; 387 388 if (ticket) { 389 /* When we get an error here it means that somebody 390 * else is holding the VM lock and updating page tables 391 * So we can just continue here. 392 */ 393 r = dma_resv_lock(resv, ticket); 394 if (r) 395 continue; 396 397 } else { 398 /* TODO: This is more problematic and we actually need 399 * to allow page tables updates without holding the 400 * lock. 401 */ 402 if (!dma_resv_trylock(resv)) 403 continue; 404 } 405 406 r = amdgpu_vm_clear_freed(adev, vm, NULL); 407 if (!r) 408 r = amdgpu_vm_handle_moved(adev, vm); 409 410 if (r && r != -EBUSY) 411 DRM_ERROR("Failed to invalidate VM page tables (%d))\n", 412 r); 413 414 dma_resv_unlock(resv); 415 } 416 } 417 418 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = { 419 .allow_peer2peer = true, 420 .move_notify = amdgpu_dma_buf_move_notify 421 }; 422 423 /** 424 * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation 425 * @dev: DRM device 426 * @dma_buf: Shared DMA buffer 427 * 428 * Import a dma_buf into a the driver and potentially create a new GEM object. 429 * 430 * Returns: 431 * GEM BO representing the shared DMA buffer for the given device. 432 */ 433 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev, 434 struct dma_buf *dma_buf) 435 { 436 struct dma_buf_attachment *attach; 437 struct drm_gem_object *obj; 438 439 if (dma_buf->ops == &amdgpu_dmabuf_ops) { 440 obj = dma_buf->priv; 441 if (obj->dev == dev) { 442 /* 443 * Importing dmabuf exported from out own gem increases 444 * refcount on gem itself instead of f_count of dmabuf. 445 */ 446 drm_gem_object_get(obj); 447 return obj; 448 } 449 } 450 451 obj = amdgpu_dma_buf_create_obj(dev, dma_buf); 452 if (IS_ERR(obj)) 453 return obj; 454 455 attach = dma_buf_dynamic_attach(dma_buf, dev->dev, 456 &amdgpu_dma_buf_attach_ops, obj); 457 if (IS_ERR(attach)) { 458 drm_gem_object_put(obj); 459 return ERR_CAST(attach); 460 } 461 462 get_dma_buf(dma_buf); 463 obj->import_attach = attach; 464 return obj; 465 } 466 467 /** 468 * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer 469 * 470 * @adev: amdgpu_device pointer of the importer 471 * @bo: amdgpu buffer object 472 * 473 * Returns: 474 * True if dmabuf accessible over xgmi, false otherwise. 475 */ 476 bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev, 477 struct amdgpu_bo *bo) 478 { 479 struct drm_gem_object *obj = &bo->tbo.base; 480 struct drm_gem_object *gobj; 481 482 if (obj->import_attach) { 483 struct dma_buf *dma_buf = obj->import_attach->dmabuf; 484 485 if (dma_buf->ops != &amdgpu_dmabuf_ops) 486 /* No XGMI with non AMD GPUs */ 487 return false; 488 489 gobj = dma_buf->priv; 490 bo = gem_to_amdgpu_bo(gobj); 491 } 492 493 if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) && 494 (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) 495 return true; 496 497 return false; 498 } 499