1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * based on nouveau_prime.c 23 * 24 * Authors: Alex Deucher 25 */ 26 27 /** 28 * DOC: PRIME Buffer Sharing 29 * 30 * The following callback implementations are used for :ref:`sharing GEM buffer 31 * objects between different devices via PRIME <prime_buffer_sharing>`. 32 */ 33 34 #include "amdgpu.h" 35 #include "amdgpu_display.h" 36 #include "amdgpu_gem.h" 37 #include "amdgpu_dma_buf.h" 38 #include "amdgpu_xgmi.h" 39 #include "amdgpu_vm.h" 40 #include <drm/amdgpu_drm.h> 41 #include <drm/ttm/ttm_tt.h> 42 #include <linux/dma-buf.h> 43 #include <linux/dma-fence-array.h> 44 #include <linux/pci-p2pdma.h> 45 46 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops; 47 48 /** 49 * dma_buf_attach_adev - Helper to get adev of an attachment 50 * 51 * @attach: attachment 52 * 53 * Returns: 54 * A struct amdgpu_device * if the attaching device is an amdgpu device or 55 * partition, NULL otherwise. 56 */ 57 static struct amdgpu_device *dma_buf_attach_adev(struct dma_buf_attachment *attach) 58 { 59 if (attach->importer_ops == &amdgpu_dma_buf_attach_ops) { 60 struct drm_gem_object *obj = attach->importer_priv; 61 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 62 63 return amdgpu_ttm_adev(bo->tbo.bdev); 64 } 65 66 return NULL; 67 } 68 69 /** 70 * amdgpu_dma_buf_attach - &dma_buf_ops.attach implementation 71 * 72 * @dmabuf: DMA-buf where we attach to 73 * @attach: attachment to add 74 * 75 * Add the attachment as user to the exported DMA-buf. 76 */ 77 static int amdgpu_dma_buf_attach(struct dma_buf *dmabuf, 78 struct dma_buf_attachment *attach) 79 { 80 struct amdgpu_device *attach_adev = dma_buf_attach_adev(attach); 81 struct drm_gem_object *obj = dmabuf->priv; 82 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 83 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 84 85 if (!amdgpu_dmabuf_is_xgmi_accessible(attach_adev, bo) && 86 pci_p2pdma_distance(adev->pdev, attach->dev, false) < 0) 87 attach->peer2peer = false; 88 89 amdgpu_vm_bo_update_shared(bo); 90 91 return 0; 92 } 93 94 /** 95 * amdgpu_dma_buf_pin - &dma_buf_ops.pin implementation 96 * 97 * @attach: attachment to pin down 98 * 99 * Pin the BO which is backing the DMA-buf so that it can't move any more. 100 */ 101 static int amdgpu_dma_buf_pin(struct dma_buf_attachment *attach) 102 { 103 struct dma_buf *dmabuf = attach->dmabuf; 104 struct amdgpu_bo *bo = gem_to_amdgpu_bo(dmabuf->priv); 105 u32 domains = bo->allowed_domains; 106 107 dma_resv_assert_held(dmabuf->resv); 108 109 /* Try pinning into VRAM to allow P2P with RDMA NICs without ODP 110 * support if all attachments can do P2P. If any attachment can't do 111 * P2P just pin into GTT instead. 112 * 113 * To avoid with conflicting pinnings between GPUs and RDMA when move 114 * notifiers are disabled, only allow pinning in VRAM when move 115 * notiers are enabled. 116 */ 117 if (!IS_ENABLED(CONFIG_DMABUF_MOVE_NOTIFY)) { 118 domains &= ~AMDGPU_GEM_DOMAIN_VRAM; 119 } else { 120 list_for_each_entry(attach, &dmabuf->attachments, node) 121 if (!attach->peer2peer) 122 domains &= ~AMDGPU_GEM_DOMAIN_VRAM; 123 } 124 125 if (domains & AMDGPU_GEM_DOMAIN_VRAM) 126 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 127 128 if (WARN_ON(!domains)) 129 return -EINVAL; 130 131 return amdgpu_bo_pin(bo, domains); 132 } 133 134 /** 135 * amdgpu_dma_buf_unpin - &dma_buf_ops.unpin implementation 136 * 137 * @attach: attachment to unpin 138 * 139 * Unpin a previously pinned BO to make it movable again. 140 */ 141 static void amdgpu_dma_buf_unpin(struct dma_buf_attachment *attach) 142 { 143 struct drm_gem_object *obj = attach->dmabuf->priv; 144 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 145 146 amdgpu_bo_unpin(bo); 147 } 148 149 /** 150 * amdgpu_dma_buf_map - &dma_buf_ops.map_dma_buf implementation 151 * @attach: DMA-buf attachment 152 * @dir: DMA direction 153 * 154 * Makes sure that the shared DMA buffer can be accessed by the target device. 155 * For now, simply pins it to the GTT domain, where it should be accessible by 156 * all DMA devices. 157 * 158 * Returns: 159 * sg_table filled with the DMA addresses to use or ERR_PRT with negative error 160 * code. 161 */ 162 static struct sg_table *amdgpu_dma_buf_map(struct dma_buf_attachment *attach, 163 enum dma_data_direction dir) 164 { 165 struct dma_buf *dma_buf = attach->dmabuf; 166 struct drm_gem_object *obj = dma_buf->priv; 167 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 168 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 169 struct sg_table *sgt; 170 long r; 171 172 if (!bo->tbo.pin_count) { 173 /* move buffer into GTT or VRAM */ 174 struct ttm_operation_ctx ctx = { false, false }; 175 unsigned int domains = AMDGPU_GEM_DOMAIN_GTT; 176 177 if (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM && 178 attach->peer2peer) { 179 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; 180 domains |= AMDGPU_GEM_DOMAIN_VRAM; 181 } 182 amdgpu_bo_placement_from_domain(bo, domains); 183 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 184 if (r) 185 return ERR_PTR(r); 186 } 187 188 switch (bo->tbo.resource->mem_type) { 189 case TTM_PL_TT: 190 sgt = drm_prime_pages_to_sg(obj->dev, 191 bo->tbo.ttm->pages, 192 bo->tbo.ttm->num_pages); 193 if (IS_ERR(sgt)) 194 return sgt; 195 196 if (dma_map_sgtable(attach->dev, sgt, dir, 197 DMA_ATTR_SKIP_CPU_SYNC)) 198 goto error_free; 199 break; 200 201 case TTM_PL_VRAM: 202 r = amdgpu_vram_mgr_alloc_sgt(adev, bo->tbo.resource, 0, 203 bo->tbo.base.size, attach->dev, 204 dir, &sgt); 205 if (r) 206 return ERR_PTR(r); 207 break; 208 default: 209 return ERR_PTR(-EINVAL); 210 } 211 212 return sgt; 213 214 error_free: 215 sg_free_table(sgt); 216 kfree(sgt); 217 return ERR_PTR(-EBUSY); 218 } 219 220 /** 221 * amdgpu_dma_buf_unmap - &dma_buf_ops.unmap_dma_buf implementation 222 * @attach: DMA-buf attachment 223 * @sgt: sg_table to unmap 224 * @dir: DMA direction 225 * 226 * This is called when a shared DMA buffer no longer needs to be accessible by 227 * another device. For now, simply unpins the buffer from GTT. 228 */ 229 static void amdgpu_dma_buf_unmap(struct dma_buf_attachment *attach, 230 struct sg_table *sgt, 231 enum dma_data_direction dir) 232 { 233 if (sg_page(sgt->sgl)) { 234 dma_unmap_sgtable(attach->dev, sgt, dir, 0); 235 sg_free_table(sgt); 236 kfree(sgt); 237 } else { 238 amdgpu_vram_mgr_free_sgt(attach->dev, dir, sgt); 239 } 240 } 241 242 /** 243 * amdgpu_dma_buf_begin_cpu_access - &dma_buf_ops.begin_cpu_access implementation 244 * @dma_buf: Shared DMA buffer 245 * @direction: Direction of DMA transfer 246 * 247 * This is called before CPU access to the shared DMA buffer's memory. If it's 248 * a read access, the buffer is moved to the GTT domain if possible, for optimal 249 * CPU read performance. 250 * 251 * Returns: 252 * 0 on success or a negative error code on failure. 253 */ 254 static int amdgpu_dma_buf_begin_cpu_access(struct dma_buf *dma_buf, 255 enum dma_data_direction direction) 256 { 257 struct amdgpu_bo *bo = gem_to_amdgpu_bo(dma_buf->priv); 258 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 259 struct ttm_operation_ctx ctx = { true, false }; 260 u32 domain = amdgpu_display_supported_domains(adev, bo->flags); 261 int ret; 262 bool reads = (direction == DMA_BIDIRECTIONAL || 263 direction == DMA_FROM_DEVICE); 264 265 if (!reads || !(domain & AMDGPU_GEM_DOMAIN_GTT)) 266 return 0; 267 268 /* move to gtt */ 269 ret = amdgpu_bo_reserve(bo, false); 270 if (unlikely(ret != 0)) 271 return ret; 272 273 if (!bo->tbo.pin_count && 274 (bo->allowed_domains & AMDGPU_GEM_DOMAIN_GTT)) { 275 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 276 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 277 } 278 279 amdgpu_bo_unreserve(bo); 280 return ret; 281 } 282 283 const struct dma_buf_ops amdgpu_dmabuf_ops = { 284 .attach = amdgpu_dma_buf_attach, 285 .pin = amdgpu_dma_buf_pin, 286 .unpin = amdgpu_dma_buf_unpin, 287 .map_dma_buf = amdgpu_dma_buf_map, 288 .unmap_dma_buf = amdgpu_dma_buf_unmap, 289 .release = drm_gem_dmabuf_release, 290 .begin_cpu_access = amdgpu_dma_buf_begin_cpu_access, 291 .mmap = drm_gem_dmabuf_mmap, 292 .vmap = drm_gem_dmabuf_vmap, 293 .vunmap = drm_gem_dmabuf_vunmap, 294 }; 295 296 /** 297 * amdgpu_gem_prime_export - &drm_driver.gem_prime_export implementation 298 * @gobj: GEM BO 299 * @flags: Flags such as DRM_CLOEXEC and DRM_RDWR. 300 * 301 * The main work is done by the &drm_gem_prime_export helper. 302 * 303 * Returns: 304 * Shared DMA buffer representing the GEM BO from the given device. 305 */ 306 struct dma_buf *amdgpu_gem_prime_export(struct drm_gem_object *gobj, 307 int flags) 308 { 309 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj); 310 struct dma_buf *buf; 311 312 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) || 313 bo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) 314 return ERR_PTR(-EPERM); 315 316 buf = drm_gem_prime_export(gobj, flags); 317 if (!IS_ERR(buf)) 318 buf->ops = &amdgpu_dmabuf_ops; 319 320 return buf; 321 } 322 323 /** 324 * amdgpu_dma_buf_create_obj - create BO for DMA-buf import 325 * 326 * @dev: DRM device 327 * @dma_buf: DMA-buf 328 * 329 * Creates an empty SG BO for DMA-buf import. 330 * 331 * Returns: 332 * A new GEM BO of the given DRM device, representing the memory 333 * described by the given DMA-buf attachment and scatter/gather table. 334 */ 335 static struct drm_gem_object * 336 amdgpu_dma_buf_create_obj(struct drm_device *dev, struct dma_buf *dma_buf) 337 { 338 struct dma_resv *resv = dma_buf->resv; 339 struct amdgpu_device *adev = drm_to_adev(dev); 340 struct drm_gem_object *gobj; 341 struct amdgpu_bo *bo; 342 uint64_t flags = 0; 343 int ret; 344 345 dma_resv_lock(resv, NULL); 346 347 if (dma_buf->ops == &amdgpu_dmabuf_ops) { 348 struct amdgpu_bo *other = gem_to_amdgpu_bo(dma_buf->priv); 349 350 flags |= other->flags & (AMDGPU_GEM_CREATE_CPU_GTT_USWC | 351 AMDGPU_GEM_CREATE_COHERENT | 352 AMDGPU_GEM_CREATE_EXT_COHERENT | 353 AMDGPU_GEM_CREATE_UNCACHED); 354 } 355 356 ret = amdgpu_gem_object_create(adev, dma_buf->size, PAGE_SIZE, 357 AMDGPU_GEM_DOMAIN_CPU, flags, 358 ttm_bo_type_sg, resv, &gobj, 0); 359 if (ret) 360 goto error; 361 362 bo = gem_to_amdgpu_bo(gobj); 363 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT; 364 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT; 365 366 dma_resv_unlock(resv); 367 return gobj; 368 369 error: 370 dma_resv_unlock(resv); 371 return ERR_PTR(ret); 372 } 373 374 /** 375 * amdgpu_dma_buf_move_notify - &attach.move_notify implementation 376 * 377 * @attach: the DMA-buf attachment 378 * 379 * Invalidate the DMA-buf attachment, making sure that the we re-create the 380 * mapping before the next use. 381 */ 382 static void 383 amdgpu_dma_buf_move_notify(struct dma_buf_attachment *attach) 384 { 385 struct drm_gem_object *obj = attach->importer_priv; 386 struct ww_acquire_ctx *ticket = dma_resv_locking_ctx(obj->resv); 387 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 388 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 389 struct ttm_operation_ctx ctx = { false, false }; 390 struct ttm_placement placement = {}; 391 struct amdgpu_vm_bo_base *bo_base; 392 int r; 393 394 /* FIXME: This should be after the "if", but needs a fix to make sure 395 * DMABuf imports are initialized in the right VM list. 396 */ 397 amdgpu_vm_bo_invalidate(bo, false); 398 if (!bo->tbo.resource || bo->tbo.resource->mem_type == TTM_PL_SYSTEM) 399 return; 400 401 r = ttm_bo_validate(&bo->tbo, &placement, &ctx); 402 if (r) { 403 DRM_ERROR("Failed to invalidate DMA-buf import (%d))\n", r); 404 return; 405 } 406 407 for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) { 408 struct amdgpu_vm *vm = bo_base->vm; 409 struct dma_resv *resv = vm->root.bo->tbo.base.resv; 410 411 if (ticket) { 412 /* When we get an error here it means that somebody 413 * else is holding the VM lock and updating page tables 414 * So we can just continue here. 415 */ 416 r = dma_resv_lock(resv, ticket); 417 if (r) 418 continue; 419 420 } else { 421 /* TODO: This is more problematic and we actually need 422 * to allow page tables updates without holding the 423 * lock. 424 */ 425 if (!dma_resv_trylock(resv)) 426 continue; 427 } 428 429 /* Reserve fences for two SDMA page table updates */ 430 r = dma_resv_reserve_fences(resv, 2); 431 if (!r) 432 r = amdgpu_vm_clear_freed(adev, vm, NULL); 433 if (!r) 434 r = amdgpu_vm_handle_moved(adev, vm, ticket); 435 436 if (r && r != -EBUSY) 437 DRM_ERROR("Failed to invalidate VM page tables (%d))\n", 438 r); 439 440 dma_resv_unlock(resv); 441 } 442 } 443 444 static const struct dma_buf_attach_ops amdgpu_dma_buf_attach_ops = { 445 .allow_peer2peer = true, 446 .move_notify = amdgpu_dma_buf_move_notify 447 }; 448 449 /** 450 * amdgpu_gem_prime_import - &drm_driver.gem_prime_import implementation 451 * @dev: DRM device 452 * @dma_buf: Shared DMA buffer 453 * 454 * Import a dma_buf into a the driver and potentially create a new GEM object. 455 * 456 * Returns: 457 * GEM BO representing the shared DMA buffer for the given device. 458 */ 459 struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev, 460 struct dma_buf *dma_buf) 461 { 462 struct dma_buf_attachment *attach; 463 struct drm_gem_object *obj; 464 465 if (dma_buf->ops == &amdgpu_dmabuf_ops) { 466 obj = dma_buf->priv; 467 if (obj->dev == dev) { 468 /* 469 * Importing dmabuf exported from out own gem increases 470 * refcount on gem itself instead of f_count of dmabuf. 471 */ 472 drm_gem_object_get(obj); 473 return obj; 474 } 475 } 476 477 obj = amdgpu_dma_buf_create_obj(dev, dma_buf); 478 if (IS_ERR(obj)) 479 return obj; 480 481 attach = dma_buf_dynamic_attach(dma_buf, dev->dev, 482 &amdgpu_dma_buf_attach_ops, obj); 483 if (IS_ERR(attach)) { 484 drm_gem_object_put(obj); 485 return ERR_CAST(attach); 486 } 487 488 get_dma_buf(dma_buf); 489 obj->import_attach = attach; 490 return obj; 491 } 492 493 /** 494 * amdgpu_dmabuf_is_xgmi_accessible - Check if xgmi available for P2P transfer 495 * 496 * @adev: amdgpu_device pointer of the importer 497 * @bo: amdgpu buffer object 498 * 499 * Returns: 500 * True if dmabuf accessible over xgmi, false otherwise. 501 */ 502 bool amdgpu_dmabuf_is_xgmi_accessible(struct amdgpu_device *adev, 503 struct amdgpu_bo *bo) 504 { 505 struct drm_gem_object *obj = &bo->tbo.base; 506 struct drm_gem_object *gobj; 507 508 if (!adev) 509 return false; 510 511 if (obj->import_attach) { 512 struct dma_buf *dma_buf = obj->import_attach->dmabuf; 513 514 if (dma_buf->ops != &amdgpu_dmabuf_ops) 515 /* No XGMI with non AMD GPUs */ 516 return false; 517 518 gobj = dma_buf->priv; 519 bo = gem_to_amdgpu_bo(gobj); 520 } 521 522 if (amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) && 523 (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) 524 return true; 525 526 return false; 527 } 528