1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 29 #include <linux/aperture.h> 30 #include <linux/power_supply.h> 31 #include <linux/kthread.h> 32 #include <linux/module.h> 33 #include <linux/console.h> 34 #include <linux/slab.h> 35 #include <linux/iommu.h> 36 #include <linux/pci.h> 37 #include <linux/pci-p2pdma.h> 38 #include <linux/apple-gmux.h> 39 40 #include <drm/drm_atomic_helper.h> 41 #include <drm/drm_client_event.h> 42 #include <drm/drm_crtc_helper.h> 43 #include <drm/drm_probe_helper.h> 44 #include <drm/amdgpu_drm.h> 45 #include <linux/device.h> 46 #include <linux/vgaarb.h> 47 #include <linux/vga_switcheroo.h> 48 #include <linux/efi.h> 49 #include "amdgpu.h" 50 #include "amdgpu_trace.h" 51 #include "amdgpu_i2c.h" 52 #include "atom.h" 53 #include "amdgpu_atombios.h" 54 #include "amdgpu_atomfirmware.h" 55 #include "amd_pcie.h" 56 #ifdef CONFIG_DRM_AMDGPU_SI 57 #include "si.h" 58 #endif 59 #ifdef CONFIG_DRM_AMDGPU_CIK 60 #include "cik.h" 61 #endif 62 #include "vi.h" 63 #include "soc15.h" 64 #include "nv.h" 65 #include "bif/bif_4_1_d.h" 66 #include <linux/firmware.h> 67 #include "amdgpu_vf_error.h" 68 69 #include "amdgpu_amdkfd.h" 70 #include "amdgpu_pm.h" 71 72 #include "amdgpu_xgmi.h" 73 #include "amdgpu_ras.h" 74 #include "amdgpu_pmu.h" 75 #include "amdgpu_fru_eeprom.h" 76 #include "amdgpu_reset.h" 77 #include "amdgpu_virt.h" 78 #include "amdgpu_dev_coredump.h" 79 80 #include <linux/suspend.h> 81 #include <drm/task_barrier.h> 82 #include <linux/pm_runtime.h> 83 84 #include <drm/drm_drv.h> 85 86 #if IS_ENABLED(CONFIG_X86) 87 #include <asm/intel-family.h> 88 #include <asm/cpu_device_id.h> 89 #endif 90 91 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin"); 92 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin"); 93 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin"); 94 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin"); 95 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin"); 96 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin"); 97 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin"); 98 MODULE_FIRMWARE("amdgpu/cyan_skillfish_gpu_info.bin"); 99 100 #define AMDGPU_RESUME_MS 2000 101 #define AMDGPU_MAX_RETRY_LIMIT 2 102 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL) 103 #define AMDGPU_PCIE_INDEX_FALLBACK (0x38 >> 2) 104 #define AMDGPU_PCIE_INDEX_HI_FALLBACK (0x44 >> 2) 105 #define AMDGPU_PCIE_DATA_FALLBACK (0x3C >> 2) 106 107 #define AMDGPU_VBIOS_SKIP (1U << 0) 108 #define AMDGPU_VBIOS_OPTIONAL (1U << 1) 109 110 static const struct drm_driver amdgpu_kms_driver; 111 112 const char *amdgpu_asic_name[] = { 113 "TAHITI", 114 "PITCAIRN", 115 "VERDE", 116 "OLAND", 117 "HAINAN", 118 "BONAIRE", 119 "KAVERI", 120 "KABINI", 121 "HAWAII", 122 "MULLINS", 123 "TOPAZ", 124 "TONGA", 125 "FIJI", 126 "CARRIZO", 127 "STONEY", 128 "POLARIS10", 129 "POLARIS11", 130 "POLARIS12", 131 "VEGAM", 132 "VEGA10", 133 "VEGA12", 134 "VEGA20", 135 "RAVEN", 136 "ARCTURUS", 137 "RENOIR", 138 "ALDEBARAN", 139 "NAVI10", 140 "CYAN_SKILLFISH", 141 "NAVI14", 142 "NAVI12", 143 "SIENNA_CICHLID", 144 "NAVY_FLOUNDER", 145 "VANGOGH", 146 "DIMGREY_CAVEFISH", 147 "BEIGE_GOBY", 148 "YELLOW_CARP", 149 "IP DISCOVERY", 150 "LAST", 151 }; 152 153 #define AMDGPU_IP_BLK_MASK_ALL GENMASK(AMD_IP_BLOCK_TYPE_NUM - 1, 0) 154 /* 155 * Default init level where all blocks are expected to be initialized. This is 156 * the level of initialization expected by default and also after a full reset 157 * of the device. 158 */ 159 struct amdgpu_init_level amdgpu_init_default = { 160 .level = AMDGPU_INIT_LEVEL_DEFAULT, 161 .hwini_ip_block_mask = AMDGPU_IP_BLK_MASK_ALL, 162 }; 163 164 struct amdgpu_init_level amdgpu_init_recovery = { 165 .level = AMDGPU_INIT_LEVEL_RESET_RECOVERY, 166 .hwini_ip_block_mask = AMDGPU_IP_BLK_MASK_ALL, 167 }; 168 169 /* 170 * Minimal blocks needed to be initialized before a XGMI hive can be reset. This 171 * is used for cases like reset on initialization where the entire hive needs to 172 * be reset before first use. 173 */ 174 struct amdgpu_init_level amdgpu_init_minimal_xgmi = { 175 .level = AMDGPU_INIT_LEVEL_MINIMAL_XGMI, 176 .hwini_ip_block_mask = 177 BIT(AMD_IP_BLOCK_TYPE_GMC) | BIT(AMD_IP_BLOCK_TYPE_SMC) | 178 BIT(AMD_IP_BLOCK_TYPE_COMMON) | BIT(AMD_IP_BLOCK_TYPE_IH) | 179 BIT(AMD_IP_BLOCK_TYPE_PSP) 180 }; 181 182 static void amdgpu_device_load_switch_state(struct amdgpu_device *adev); 183 184 static inline bool amdgpu_ip_member_of_hwini(struct amdgpu_device *adev, 185 enum amd_ip_block_type block) 186 { 187 return (adev->init_lvl->hwini_ip_block_mask & (1U << block)) != 0; 188 } 189 190 void amdgpu_set_init_level(struct amdgpu_device *adev, 191 enum amdgpu_init_lvl_id lvl) 192 { 193 switch (lvl) { 194 case AMDGPU_INIT_LEVEL_MINIMAL_XGMI: 195 adev->init_lvl = &amdgpu_init_minimal_xgmi; 196 break; 197 case AMDGPU_INIT_LEVEL_RESET_RECOVERY: 198 adev->init_lvl = &amdgpu_init_recovery; 199 break; 200 case AMDGPU_INIT_LEVEL_DEFAULT: 201 fallthrough; 202 default: 203 adev->init_lvl = &amdgpu_init_default; 204 break; 205 } 206 } 207 208 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev); 209 static int amdgpu_device_pm_notifier(struct notifier_block *nb, unsigned long mode, 210 void *data); 211 212 /** 213 * DOC: pcie_replay_count 214 * 215 * The amdgpu driver provides a sysfs API for reporting the total number 216 * of PCIe replays (NAKs). 217 * The file pcie_replay_count is used for this and returns the total 218 * number of replays as a sum of the NAKs generated and NAKs received. 219 */ 220 221 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev, 222 struct device_attribute *attr, char *buf) 223 { 224 struct drm_device *ddev = dev_get_drvdata(dev); 225 struct amdgpu_device *adev = drm_to_adev(ddev); 226 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev); 227 228 return sysfs_emit(buf, "%llu\n", cnt); 229 } 230 231 static DEVICE_ATTR(pcie_replay_count, 0444, 232 amdgpu_device_get_pcie_replay_count, NULL); 233 234 static int amdgpu_device_attr_sysfs_init(struct amdgpu_device *adev) 235 { 236 int ret = 0; 237 238 if (amdgpu_nbio_is_replay_cnt_supported(adev)) 239 ret = sysfs_create_file(&adev->dev->kobj, 240 &dev_attr_pcie_replay_count.attr); 241 242 return ret; 243 } 244 245 static void amdgpu_device_attr_sysfs_fini(struct amdgpu_device *adev) 246 { 247 if (amdgpu_nbio_is_replay_cnt_supported(adev)) 248 sysfs_remove_file(&adev->dev->kobj, 249 &dev_attr_pcie_replay_count.attr); 250 } 251 252 static ssize_t amdgpu_sysfs_reg_state_get(struct file *f, struct kobject *kobj, 253 const struct bin_attribute *attr, char *buf, 254 loff_t ppos, size_t count) 255 { 256 struct device *dev = kobj_to_dev(kobj); 257 struct drm_device *ddev = dev_get_drvdata(dev); 258 struct amdgpu_device *adev = drm_to_adev(ddev); 259 ssize_t bytes_read; 260 261 switch (ppos) { 262 case AMDGPU_SYS_REG_STATE_XGMI: 263 bytes_read = amdgpu_asic_get_reg_state( 264 adev, AMDGPU_REG_STATE_TYPE_XGMI, buf, count); 265 break; 266 case AMDGPU_SYS_REG_STATE_WAFL: 267 bytes_read = amdgpu_asic_get_reg_state( 268 adev, AMDGPU_REG_STATE_TYPE_WAFL, buf, count); 269 break; 270 case AMDGPU_SYS_REG_STATE_PCIE: 271 bytes_read = amdgpu_asic_get_reg_state( 272 adev, AMDGPU_REG_STATE_TYPE_PCIE, buf, count); 273 break; 274 case AMDGPU_SYS_REG_STATE_USR: 275 bytes_read = amdgpu_asic_get_reg_state( 276 adev, AMDGPU_REG_STATE_TYPE_USR, buf, count); 277 break; 278 case AMDGPU_SYS_REG_STATE_USR_1: 279 bytes_read = amdgpu_asic_get_reg_state( 280 adev, AMDGPU_REG_STATE_TYPE_USR_1, buf, count); 281 break; 282 default: 283 return -EINVAL; 284 } 285 286 return bytes_read; 287 } 288 289 static const BIN_ATTR(reg_state, 0444, amdgpu_sysfs_reg_state_get, NULL, 290 AMDGPU_SYS_REG_STATE_END); 291 292 int amdgpu_reg_state_sysfs_init(struct amdgpu_device *adev) 293 { 294 int ret; 295 296 if (!amdgpu_asic_get_reg_state_supported(adev)) 297 return 0; 298 299 ret = sysfs_create_bin_file(&adev->dev->kobj, &bin_attr_reg_state); 300 301 return ret; 302 } 303 304 void amdgpu_reg_state_sysfs_fini(struct amdgpu_device *adev) 305 { 306 if (!amdgpu_asic_get_reg_state_supported(adev)) 307 return; 308 sysfs_remove_bin_file(&adev->dev->kobj, &bin_attr_reg_state); 309 } 310 311 int amdgpu_ip_block_suspend(struct amdgpu_ip_block *ip_block) 312 { 313 int r; 314 315 if (ip_block->version->funcs->suspend) { 316 r = ip_block->version->funcs->suspend(ip_block); 317 if (r) { 318 dev_err(ip_block->adev->dev, 319 "suspend of IP block <%s> failed %d\n", 320 ip_block->version->funcs->name, r); 321 return r; 322 } 323 } 324 325 ip_block->status.hw = false; 326 return 0; 327 } 328 329 int amdgpu_ip_block_resume(struct amdgpu_ip_block *ip_block) 330 { 331 int r; 332 333 if (ip_block->version->funcs->resume) { 334 r = ip_block->version->funcs->resume(ip_block); 335 if (r) { 336 dev_err(ip_block->adev->dev, 337 "resume of IP block <%s> failed %d\n", 338 ip_block->version->funcs->name, r); 339 return r; 340 } 341 } 342 343 ip_block->status.hw = true; 344 return 0; 345 } 346 347 /** 348 * DOC: board_info 349 * 350 * The amdgpu driver provides a sysfs API for giving board related information. 351 * It provides the form factor information in the format 352 * 353 * type : form factor 354 * 355 * Possible form factor values 356 * 357 * - "cem" - PCIE CEM card 358 * - "oam" - Open Compute Accelerator Module 359 * - "unknown" - Not known 360 * 361 */ 362 363 static ssize_t amdgpu_device_get_board_info(struct device *dev, 364 struct device_attribute *attr, 365 char *buf) 366 { 367 struct drm_device *ddev = dev_get_drvdata(dev); 368 struct amdgpu_device *adev = drm_to_adev(ddev); 369 enum amdgpu_pkg_type pkg_type = AMDGPU_PKG_TYPE_CEM; 370 const char *pkg; 371 372 if (adev->smuio.funcs && adev->smuio.funcs->get_pkg_type) 373 pkg_type = adev->smuio.funcs->get_pkg_type(adev); 374 375 switch (pkg_type) { 376 case AMDGPU_PKG_TYPE_CEM: 377 pkg = "cem"; 378 break; 379 case AMDGPU_PKG_TYPE_OAM: 380 pkg = "oam"; 381 break; 382 default: 383 pkg = "unknown"; 384 break; 385 } 386 387 return sysfs_emit(buf, "%s : %s\n", "type", pkg); 388 } 389 390 static DEVICE_ATTR(board_info, 0444, amdgpu_device_get_board_info, NULL); 391 392 static struct attribute *amdgpu_board_attrs[] = { 393 &dev_attr_board_info.attr, 394 NULL, 395 }; 396 397 static umode_t amdgpu_board_attrs_is_visible(struct kobject *kobj, 398 struct attribute *attr, int n) 399 { 400 struct device *dev = kobj_to_dev(kobj); 401 struct drm_device *ddev = dev_get_drvdata(dev); 402 struct amdgpu_device *adev = drm_to_adev(ddev); 403 404 if (adev->flags & AMD_IS_APU) 405 return 0; 406 407 return attr->mode; 408 } 409 410 static const struct attribute_group amdgpu_board_attrs_group = { 411 .attrs = amdgpu_board_attrs, 412 .is_visible = amdgpu_board_attrs_is_visible 413 }; 414 415 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev); 416 417 /** 418 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control 419 * 420 * @adev: amdgpu device pointer 421 * 422 * Returns true if the device is a dGPU with ATPX power control, 423 * otherwise return false. 424 */ 425 bool amdgpu_device_supports_px(struct amdgpu_device *adev) 426 { 427 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid()) 428 return true; 429 return false; 430 } 431 432 /** 433 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources 434 * 435 * @adev: amdgpu device pointer 436 * 437 * Returns true if the device is a dGPU with ACPI power control, 438 * otherwise return false. 439 */ 440 bool amdgpu_device_supports_boco(struct amdgpu_device *adev) 441 { 442 if (!IS_ENABLED(CONFIG_HOTPLUG_PCI_PCIE)) 443 return false; 444 445 if (adev->has_pr3 || 446 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid())) 447 return true; 448 return false; 449 } 450 451 /** 452 * amdgpu_device_supports_baco - Does the device support BACO 453 * 454 * @adev: amdgpu device pointer 455 * 456 * Return: 457 * 1 if the device supports BACO; 458 * 3 if the device supports MACO (only works if BACO is supported) 459 * otherwise return 0. 460 */ 461 int amdgpu_device_supports_baco(struct amdgpu_device *adev) 462 { 463 return amdgpu_asic_supports_baco(adev); 464 } 465 466 void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev) 467 { 468 int bamaco_support; 469 470 adev->pm.rpm_mode = AMDGPU_RUNPM_NONE; 471 bamaco_support = amdgpu_device_supports_baco(adev); 472 473 switch (amdgpu_runtime_pm) { 474 case 2: 475 if (bamaco_support & MACO_SUPPORT) { 476 adev->pm.rpm_mode = AMDGPU_RUNPM_BAMACO; 477 dev_info(adev->dev, "Forcing BAMACO for runtime pm\n"); 478 } else if (bamaco_support == BACO_SUPPORT) { 479 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO; 480 dev_info(adev->dev, "Requested mode BAMACO not available,fallback to use BACO\n"); 481 } 482 break; 483 case 1: 484 if (bamaco_support & BACO_SUPPORT) { 485 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO; 486 dev_info(adev->dev, "Forcing BACO for runtime pm\n"); 487 } 488 break; 489 case -1: 490 case -2: 491 if (amdgpu_device_supports_px(adev)) { 492 /* enable PX as runtime mode */ 493 adev->pm.rpm_mode = AMDGPU_RUNPM_PX; 494 dev_info(adev->dev, "Using ATPX for runtime pm\n"); 495 } else if (amdgpu_device_supports_boco(adev)) { 496 /* enable boco as runtime mode */ 497 adev->pm.rpm_mode = AMDGPU_RUNPM_BOCO; 498 dev_info(adev->dev, "Using BOCO for runtime pm\n"); 499 } else { 500 if (!bamaco_support) 501 goto no_runtime_pm; 502 503 switch (adev->asic_type) { 504 case CHIP_VEGA20: 505 case CHIP_ARCTURUS: 506 /* BACO are not supported on vega20 and arctrus */ 507 break; 508 case CHIP_VEGA10: 509 /* enable BACO as runpm mode if noretry=0 */ 510 if (!adev->gmc.noretry && !amdgpu_passthrough(adev)) 511 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO; 512 break; 513 default: 514 /* enable BACO as runpm mode on CI+ */ 515 if (!amdgpu_passthrough(adev)) 516 adev->pm.rpm_mode = AMDGPU_RUNPM_BACO; 517 break; 518 } 519 520 if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) { 521 if (bamaco_support & MACO_SUPPORT) { 522 adev->pm.rpm_mode = AMDGPU_RUNPM_BAMACO; 523 dev_info(adev->dev, "Using BAMACO for runtime pm\n"); 524 } else { 525 dev_info(adev->dev, "Using BACO for runtime pm\n"); 526 } 527 } 528 } 529 break; 530 case 0: 531 dev_info(adev->dev, "runtime pm is manually disabled\n"); 532 break; 533 default: 534 break; 535 } 536 537 no_runtime_pm: 538 if (adev->pm.rpm_mode == AMDGPU_RUNPM_NONE) 539 dev_info(adev->dev, "Runtime PM not available\n"); 540 } 541 /** 542 * amdgpu_device_supports_smart_shift - Is the device dGPU with 543 * smart shift support 544 * 545 * @adev: amdgpu device pointer 546 * 547 * Returns true if the device is a dGPU with Smart Shift support, 548 * otherwise returns false. 549 */ 550 bool amdgpu_device_supports_smart_shift(struct amdgpu_device *adev) 551 { 552 return (amdgpu_device_supports_boco(adev) && 553 amdgpu_acpi_is_power_shift_control_supported()); 554 } 555 556 /* 557 * VRAM access helper functions 558 */ 559 560 /** 561 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA 562 * 563 * @adev: amdgpu_device pointer 564 * @pos: offset of the buffer in vram 565 * @buf: virtual address of the buffer in system memory 566 * @size: read/write size, sizeof(@buf) must > @size 567 * @write: true - write to vram, otherwise - read from vram 568 */ 569 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos, 570 void *buf, size_t size, bool write) 571 { 572 unsigned long flags; 573 uint32_t hi = ~0, tmp = 0; 574 uint32_t *data = buf; 575 uint64_t last; 576 int idx; 577 578 if (!drm_dev_enter(adev_to_drm(adev), &idx)) 579 return; 580 581 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4)); 582 583 spin_lock_irqsave(&adev->mmio_idx_lock, flags); 584 for (last = pos + size; pos < last; pos += 4) { 585 tmp = pos >> 31; 586 587 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000); 588 if (tmp != hi) { 589 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp); 590 hi = tmp; 591 } 592 if (write) 593 WREG32_NO_KIQ(mmMM_DATA, *data++); 594 else 595 *data++ = RREG32_NO_KIQ(mmMM_DATA); 596 } 597 598 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags); 599 drm_dev_exit(idx); 600 } 601 602 /** 603 * amdgpu_device_aper_access - access vram by vram aperture 604 * 605 * @adev: amdgpu_device pointer 606 * @pos: offset of the buffer in vram 607 * @buf: virtual address of the buffer in system memory 608 * @size: read/write size, sizeof(@buf) must > @size 609 * @write: true - write to vram, otherwise - read from vram 610 * 611 * The return value means how many bytes have been transferred. 612 */ 613 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos, 614 void *buf, size_t size, bool write) 615 { 616 #ifdef CONFIG_64BIT 617 void __iomem *addr; 618 size_t count = 0; 619 uint64_t last; 620 621 if (!adev->mman.aper_base_kaddr) 622 return 0; 623 624 last = min(pos + size, adev->gmc.visible_vram_size); 625 if (last > pos) { 626 addr = adev->mman.aper_base_kaddr + pos; 627 count = last - pos; 628 629 if (write) { 630 memcpy_toio(addr, buf, count); 631 /* Make sure HDP write cache flush happens without any reordering 632 * after the system memory contents are sent over PCIe device 633 */ 634 mb(); 635 amdgpu_device_flush_hdp(adev, NULL); 636 } else { 637 amdgpu_device_invalidate_hdp(adev, NULL); 638 /* Make sure HDP read cache is invalidated before issuing a read 639 * to the PCIe device 640 */ 641 mb(); 642 memcpy_fromio(buf, addr, count); 643 } 644 645 } 646 647 return count; 648 #else 649 return 0; 650 #endif 651 } 652 653 /** 654 * amdgpu_device_vram_access - read/write a buffer in vram 655 * 656 * @adev: amdgpu_device pointer 657 * @pos: offset of the buffer in vram 658 * @buf: virtual address of the buffer in system memory 659 * @size: read/write size, sizeof(@buf) must > @size 660 * @write: true - write to vram, otherwise - read from vram 661 */ 662 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 663 void *buf, size_t size, bool write) 664 { 665 size_t count; 666 667 /* try to using vram apreature to access vram first */ 668 count = amdgpu_device_aper_access(adev, pos, buf, size, write); 669 size -= count; 670 if (size) { 671 /* using MM to access rest vram */ 672 pos += count; 673 buf += count; 674 amdgpu_device_mm_access(adev, pos, buf, size, write); 675 } 676 } 677 678 /* 679 * register access helper functions. 680 */ 681 682 /* Check if hw access should be skipped because of hotplug or device error */ 683 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev) 684 { 685 if (adev->no_hw_access) 686 return true; 687 688 #ifdef CONFIG_LOCKDEP 689 /* 690 * This is a bit complicated to understand, so worth a comment. What we assert 691 * here is that the GPU reset is not running on another thread in parallel. 692 * 693 * For this we trylock the read side of the reset semaphore, if that succeeds 694 * we know that the reset is not running in parallel. 695 * 696 * If the trylock fails we assert that we are either already holding the read 697 * side of the lock or are the reset thread itself and hold the write side of 698 * the lock. 699 */ 700 if (in_task()) { 701 if (down_read_trylock(&adev->reset_domain->sem)) 702 up_read(&adev->reset_domain->sem); 703 else 704 lockdep_assert_held(&adev->reset_domain->sem); 705 } 706 #endif 707 return false; 708 } 709 710 /** 711 * amdgpu_device_rreg - read a memory mapped IO or indirect register 712 * 713 * @adev: amdgpu_device pointer 714 * @reg: dword aligned register offset 715 * @acc_flags: access flags which require special behavior 716 * 717 * Returns the 32 bit value from the offset specified. 718 */ 719 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 720 uint32_t reg, uint32_t acc_flags) 721 { 722 uint32_t ret; 723 724 if (amdgpu_device_skip_hw_access(adev)) 725 return 0; 726 727 if ((reg * 4) < adev->rmmio_size) { 728 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 729 amdgpu_sriov_runtime(adev) && 730 down_read_trylock(&adev->reset_domain->sem)) { 731 ret = amdgpu_kiq_rreg(adev, reg, 0); 732 up_read(&adev->reset_domain->sem); 733 } else { 734 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 735 } 736 } else { 737 ret = adev->pcie_rreg(adev, reg * 4); 738 } 739 740 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret); 741 742 return ret; 743 } 744 745 /* 746 * MMIO register read with bytes helper functions 747 * @offset:bytes offset from MMIO start 748 */ 749 750 /** 751 * amdgpu_mm_rreg8 - read a memory mapped IO register 752 * 753 * @adev: amdgpu_device pointer 754 * @offset: byte aligned register offset 755 * 756 * Returns the 8 bit value from the offset specified. 757 */ 758 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) 759 { 760 if (amdgpu_device_skip_hw_access(adev)) 761 return 0; 762 763 if (offset < adev->rmmio_size) 764 return (readb(adev->rmmio + offset)); 765 BUG(); 766 } 767 768 769 /** 770 * amdgpu_device_xcc_rreg - read a memory mapped IO or indirect register with specific XCC 771 * 772 * @adev: amdgpu_device pointer 773 * @reg: dword aligned register offset 774 * @acc_flags: access flags which require special behavior 775 * @xcc_id: xcc accelerated compute core id 776 * 777 * Returns the 32 bit value from the offset specified. 778 */ 779 uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev, 780 uint32_t reg, uint32_t acc_flags, 781 uint32_t xcc_id) 782 { 783 uint32_t ret, rlcg_flag; 784 785 if (amdgpu_device_skip_hw_access(adev)) 786 return 0; 787 788 if ((reg * 4) < adev->rmmio_size) { 789 if (amdgpu_sriov_vf(adev) && 790 !amdgpu_sriov_runtime(adev) && 791 adev->gfx.rlc.rlcg_reg_access_supported && 792 amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags, 793 GC_HWIP, false, 794 &rlcg_flag)) { 795 ret = amdgpu_virt_rlcg_reg_rw(adev, reg, 0, rlcg_flag, GET_INST(GC, xcc_id)); 796 } else if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 797 amdgpu_sriov_runtime(adev) && 798 down_read_trylock(&adev->reset_domain->sem)) { 799 ret = amdgpu_kiq_rreg(adev, reg, xcc_id); 800 up_read(&adev->reset_domain->sem); 801 } else { 802 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4)); 803 } 804 } else { 805 ret = adev->pcie_rreg(adev, reg * 4); 806 } 807 808 return ret; 809 } 810 811 /* 812 * MMIO register write with bytes helper functions 813 * @offset:bytes offset from MMIO start 814 * @value: the value want to be written to the register 815 */ 816 817 /** 818 * amdgpu_mm_wreg8 - read a memory mapped IO register 819 * 820 * @adev: amdgpu_device pointer 821 * @offset: byte aligned register offset 822 * @value: 8 bit value to write 823 * 824 * Writes the value specified to the offset specified. 825 */ 826 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) 827 { 828 if (amdgpu_device_skip_hw_access(adev)) 829 return; 830 831 if (offset < adev->rmmio_size) 832 writeb(value, adev->rmmio + offset); 833 else 834 BUG(); 835 } 836 837 /** 838 * amdgpu_device_wreg - write to a memory mapped IO or indirect register 839 * 840 * @adev: amdgpu_device pointer 841 * @reg: dword aligned register offset 842 * @v: 32 bit value to write to the register 843 * @acc_flags: access flags which require special behavior 844 * 845 * Writes the value specified to the offset specified. 846 */ 847 void amdgpu_device_wreg(struct amdgpu_device *adev, 848 uint32_t reg, uint32_t v, 849 uint32_t acc_flags) 850 { 851 if (amdgpu_device_skip_hw_access(adev)) 852 return; 853 854 if ((reg * 4) < adev->rmmio_size) { 855 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 856 amdgpu_sriov_runtime(adev) && 857 down_read_trylock(&adev->reset_domain->sem)) { 858 amdgpu_kiq_wreg(adev, reg, v, 0); 859 up_read(&adev->reset_domain->sem); 860 } else { 861 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 862 } 863 } else { 864 adev->pcie_wreg(adev, reg * 4, v); 865 } 866 867 trace_amdgpu_device_wreg(adev->pdev->device, reg, v); 868 } 869 870 /** 871 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range 872 * 873 * @adev: amdgpu_device pointer 874 * @reg: mmio/rlc register 875 * @v: value to write 876 * @xcc_id: xcc accelerated compute core id 877 * 878 * this function is invoked only for the debugfs register access 879 */ 880 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 881 uint32_t reg, uint32_t v, 882 uint32_t xcc_id) 883 { 884 if (amdgpu_device_skip_hw_access(adev)) 885 return; 886 887 if (amdgpu_sriov_fullaccess(adev) && 888 adev->gfx.rlc.funcs && 889 adev->gfx.rlc.funcs->is_rlcg_access_range) { 890 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg)) 891 return amdgpu_sriov_wreg(adev, reg, v, 0, 0, xcc_id); 892 } else if ((reg * 4) >= adev->rmmio_size) { 893 adev->pcie_wreg(adev, reg * 4, v); 894 } else { 895 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 896 } 897 } 898 899 /** 900 * amdgpu_device_xcc_wreg - write to a memory mapped IO or indirect register with specific XCC 901 * 902 * @adev: amdgpu_device pointer 903 * @reg: dword aligned register offset 904 * @v: 32 bit value to write to the register 905 * @acc_flags: access flags which require special behavior 906 * @xcc_id: xcc accelerated compute core id 907 * 908 * Writes the value specified to the offset specified. 909 */ 910 void amdgpu_device_xcc_wreg(struct amdgpu_device *adev, 911 uint32_t reg, uint32_t v, 912 uint32_t acc_flags, uint32_t xcc_id) 913 { 914 uint32_t rlcg_flag; 915 916 if (amdgpu_device_skip_hw_access(adev)) 917 return; 918 919 if ((reg * 4) < adev->rmmio_size) { 920 if (amdgpu_sriov_vf(adev) && 921 !amdgpu_sriov_runtime(adev) && 922 adev->gfx.rlc.rlcg_reg_access_supported && 923 amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags, 924 GC_HWIP, true, 925 &rlcg_flag)) { 926 amdgpu_virt_rlcg_reg_rw(adev, reg, v, rlcg_flag, GET_INST(GC, xcc_id)); 927 } else if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && 928 amdgpu_sriov_runtime(adev) && 929 down_read_trylock(&adev->reset_domain->sem)) { 930 amdgpu_kiq_wreg(adev, reg, v, xcc_id); 931 up_read(&adev->reset_domain->sem); 932 } else { 933 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4)); 934 } 935 } else { 936 adev->pcie_wreg(adev, reg * 4, v); 937 } 938 } 939 940 /** 941 * amdgpu_device_indirect_rreg - read an indirect register 942 * 943 * @adev: amdgpu_device pointer 944 * @reg_addr: indirect register address to read from 945 * 946 * Returns the value of indirect register @reg_addr 947 */ 948 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 949 u32 reg_addr) 950 { 951 unsigned long flags, pcie_index, pcie_data; 952 void __iomem *pcie_index_offset; 953 void __iomem *pcie_data_offset; 954 u32 r; 955 956 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 957 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 958 959 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 960 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 961 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 962 963 writel(reg_addr, pcie_index_offset); 964 readl(pcie_index_offset); 965 r = readl(pcie_data_offset); 966 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 967 968 return r; 969 } 970 971 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev, 972 u64 reg_addr) 973 { 974 unsigned long flags, pcie_index, pcie_index_hi, pcie_data; 975 u32 r; 976 void __iomem *pcie_index_offset; 977 void __iomem *pcie_index_hi_offset; 978 void __iomem *pcie_data_offset; 979 980 if (unlikely(!adev->nbio.funcs)) { 981 pcie_index = AMDGPU_PCIE_INDEX_FALLBACK; 982 pcie_data = AMDGPU_PCIE_DATA_FALLBACK; 983 } else { 984 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 985 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 986 } 987 988 if (reg_addr >> 32) { 989 if (unlikely(!adev->nbio.funcs)) 990 pcie_index_hi = AMDGPU_PCIE_INDEX_HI_FALLBACK; 991 else 992 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev); 993 } else { 994 pcie_index_hi = 0; 995 } 996 997 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 998 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 999 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1000 if (pcie_index_hi != 0) 1001 pcie_index_hi_offset = (void __iomem *)adev->rmmio + 1002 pcie_index_hi * 4; 1003 1004 writel(reg_addr, pcie_index_offset); 1005 readl(pcie_index_offset); 1006 if (pcie_index_hi != 0) { 1007 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset); 1008 readl(pcie_index_hi_offset); 1009 } 1010 r = readl(pcie_data_offset); 1011 1012 /* clear the high bits */ 1013 if (pcie_index_hi != 0) { 1014 writel(0, pcie_index_hi_offset); 1015 readl(pcie_index_hi_offset); 1016 } 1017 1018 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1019 1020 return r; 1021 } 1022 1023 /** 1024 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register 1025 * 1026 * @adev: amdgpu_device pointer 1027 * @reg_addr: indirect register address to read from 1028 * 1029 * Returns the value of indirect register @reg_addr 1030 */ 1031 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 1032 u32 reg_addr) 1033 { 1034 unsigned long flags, pcie_index, pcie_data; 1035 void __iomem *pcie_index_offset; 1036 void __iomem *pcie_data_offset; 1037 u64 r; 1038 1039 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 1040 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 1041 1042 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 1043 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 1044 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1045 1046 /* read low 32 bits */ 1047 writel(reg_addr, pcie_index_offset); 1048 readl(pcie_index_offset); 1049 r = readl(pcie_data_offset); 1050 /* read high 32 bits */ 1051 writel(reg_addr + 4, pcie_index_offset); 1052 readl(pcie_index_offset); 1053 r |= ((u64)readl(pcie_data_offset) << 32); 1054 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1055 1056 return r; 1057 } 1058 1059 u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev, 1060 u64 reg_addr) 1061 { 1062 unsigned long flags, pcie_index, pcie_data; 1063 unsigned long pcie_index_hi = 0; 1064 void __iomem *pcie_index_offset; 1065 void __iomem *pcie_index_hi_offset; 1066 void __iomem *pcie_data_offset; 1067 u64 r; 1068 1069 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 1070 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 1071 if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset)) 1072 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev); 1073 1074 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 1075 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 1076 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1077 if (pcie_index_hi != 0) 1078 pcie_index_hi_offset = (void __iomem *)adev->rmmio + 1079 pcie_index_hi * 4; 1080 1081 /* read low 32 bits */ 1082 writel(reg_addr, pcie_index_offset); 1083 readl(pcie_index_offset); 1084 if (pcie_index_hi != 0) { 1085 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset); 1086 readl(pcie_index_hi_offset); 1087 } 1088 r = readl(pcie_data_offset); 1089 /* read high 32 bits */ 1090 writel(reg_addr + 4, pcie_index_offset); 1091 readl(pcie_index_offset); 1092 if (pcie_index_hi != 0) { 1093 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset); 1094 readl(pcie_index_hi_offset); 1095 } 1096 r |= ((u64)readl(pcie_data_offset) << 32); 1097 1098 /* clear the high bits */ 1099 if (pcie_index_hi != 0) { 1100 writel(0, pcie_index_hi_offset); 1101 readl(pcie_index_hi_offset); 1102 } 1103 1104 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1105 1106 return r; 1107 } 1108 1109 /** 1110 * amdgpu_device_indirect_wreg - write an indirect register address 1111 * 1112 * @adev: amdgpu_device pointer 1113 * @reg_addr: indirect register offset 1114 * @reg_data: indirect register data 1115 * 1116 */ 1117 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 1118 u32 reg_addr, u32 reg_data) 1119 { 1120 unsigned long flags, pcie_index, pcie_data; 1121 void __iomem *pcie_index_offset; 1122 void __iomem *pcie_data_offset; 1123 1124 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 1125 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 1126 1127 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 1128 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 1129 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1130 1131 writel(reg_addr, pcie_index_offset); 1132 readl(pcie_index_offset); 1133 writel(reg_data, pcie_data_offset); 1134 readl(pcie_data_offset); 1135 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1136 } 1137 1138 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev, 1139 u64 reg_addr, u32 reg_data) 1140 { 1141 unsigned long flags, pcie_index, pcie_index_hi, pcie_data; 1142 void __iomem *pcie_index_offset; 1143 void __iomem *pcie_index_hi_offset; 1144 void __iomem *pcie_data_offset; 1145 1146 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 1147 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 1148 if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset)) 1149 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev); 1150 else 1151 pcie_index_hi = 0; 1152 1153 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 1154 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 1155 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1156 if (pcie_index_hi != 0) 1157 pcie_index_hi_offset = (void __iomem *)adev->rmmio + 1158 pcie_index_hi * 4; 1159 1160 writel(reg_addr, pcie_index_offset); 1161 readl(pcie_index_offset); 1162 if (pcie_index_hi != 0) { 1163 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset); 1164 readl(pcie_index_hi_offset); 1165 } 1166 writel(reg_data, pcie_data_offset); 1167 readl(pcie_data_offset); 1168 1169 /* clear the high bits */ 1170 if (pcie_index_hi != 0) { 1171 writel(0, pcie_index_hi_offset); 1172 readl(pcie_index_hi_offset); 1173 } 1174 1175 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1176 } 1177 1178 /** 1179 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address 1180 * 1181 * @adev: amdgpu_device pointer 1182 * @reg_addr: indirect register offset 1183 * @reg_data: indirect register data 1184 * 1185 */ 1186 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 1187 u32 reg_addr, u64 reg_data) 1188 { 1189 unsigned long flags, pcie_index, pcie_data; 1190 void __iomem *pcie_index_offset; 1191 void __iomem *pcie_data_offset; 1192 1193 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 1194 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 1195 1196 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 1197 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 1198 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1199 1200 /* write low 32 bits */ 1201 writel(reg_addr, pcie_index_offset); 1202 readl(pcie_index_offset); 1203 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset); 1204 readl(pcie_data_offset); 1205 /* write high 32 bits */ 1206 writel(reg_addr + 4, pcie_index_offset); 1207 readl(pcie_index_offset); 1208 writel((u32)(reg_data >> 32), pcie_data_offset); 1209 readl(pcie_data_offset); 1210 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1211 } 1212 1213 void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev, 1214 u64 reg_addr, u64 reg_data) 1215 { 1216 unsigned long flags, pcie_index, pcie_data; 1217 unsigned long pcie_index_hi = 0; 1218 void __iomem *pcie_index_offset; 1219 void __iomem *pcie_index_hi_offset; 1220 void __iomem *pcie_data_offset; 1221 1222 pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev); 1223 pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev); 1224 if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset)) 1225 pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev); 1226 1227 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 1228 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4; 1229 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4; 1230 if (pcie_index_hi != 0) 1231 pcie_index_hi_offset = (void __iomem *)adev->rmmio + 1232 pcie_index_hi * 4; 1233 1234 /* write low 32 bits */ 1235 writel(reg_addr, pcie_index_offset); 1236 readl(pcie_index_offset); 1237 if (pcie_index_hi != 0) { 1238 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset); 1239 readl(pcie_index_hi_offset); 1240 } 1241 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset); 1242 readl(pcie_data_offset); 1243 /* write high 32 bits */ 1244 writel(reg_addr + 4, pcie_index_offset); 1245 readl(pcie_index_offset); 1246 if (pcie_index_hi != 0) { 1247 writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset); 1248 readl(pcie_index_hi_offset); 1249 } 1250 writel((u32)(reg_data >> 32), pcie_data_offset); 1251 readl(pcie_data_offset); 1252 1253 /* clear the high bits */ 1254 if (pcie_index_hi != 0) { 1255 writel(0, pcie_index_hi_offset); 1256 readl(pcie_index_hi_offset); 1257 } 1258 1259 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 1260 } 1261 1262 /** 1263 * amdgpu_device_get_rev_id - query device rev_id 1264 * 1265 * @adev: amdgpu_device pointer 1266 * 1267 * Return device rev_id 1268 */ 1269 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev) 1270 { 1271 return adev->nbio.funcs->get_rev_id(adev); 1272 } 1273 1274 /** 1275 * amdgpu_invalid_rreg - dummy reg read function 1276 * 1277 * @adev: amdgpu_device pointer 1278 * @reg: offset of register 1279 * 1280 * Dummy register read function. Used for register blocks 1281 * that certain asics don't have (all asics). 1282 * Returns the value in the register. 1283 */ 1284 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg) 1285 { 1286 dev_err(adev->dev, "Invalid callback to read register 0x%04X\n", reg); 1287 BUG(); 1288 return 0; 1289 } 1290 1291 static uint32_t amdgpu_invalid_rreg_ext(struct amdgpu_device *adev, uint64_t reg) 1292 { 1293 dev_err(adev->dev, "Invalid callback to read register 0x%llX\n", reg); 1294 BUG(); 1295 return 0; 1296 } 1297 1298 /** 1299 * amdgpu_invalid_wreg - dummy reg write function 1300 * 1301 * @adev: amdgpu_device pointer 1302 * @reg: offset of register 1303 * @v: value to write to the register 1304 * 1305 * Dummy register read function. Used for register blocks 1306 * that certain asics don't have (all asics). 1307 */ 1308 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v) 1309 { 1310 dev_err(adev->dev, 1311 "Invalid callback to write register 0x%04X with 0x%08X\n", reg, 1312 v); 1313 BUG(); 1314 } 1315 1316 static void amdgpu_invalid_wreg_ext(struct amdgpu_device *adev, uint64_t reg, uint32_t v) 1317 { 1318 dev_err(adev->dev, 1319 "Invalid callback to write register 0x%llX with 0x%08X\n", reg, 1320 v); 1321 BUG(); 1322 } 1323 1324 /** 1325 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function 1326 * 1327 * @adev: amdgpu_device pointer 1328 * @reg: offset of register 1329 * 1330 * Dummy register read function. Used for register blocks 1331 * that certain asics don't have (all asics). 1332 * Returns the value in the register. 1333 */ 1334 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg) 1335 { 1336 dev_err(adev->dev, "Invalid callback to read 64 bit register 0x%04X\n", 1337 reg); 1338 BUG(); 1339 return 0; 1340 } 1341 1342 static uint64_t amdgpu_invalid_rreg64_ext(struct amdgpu_device *adev, uint64_t reg) 1343 { 1344 dev_err(adev->dev, "Invalid callback to read register 0x%llX\n", reg); 1345 BUG(); 1346 return 0; 1347 } 1348 1349 /** 1350 * amdgpu_invalid_wreg64 - dummy reg write function 1351 * 1352 * @adev: amdgpu_device pointer 1353 * @reg: offset of register 1354 * @v: value to write to the register 1355 * 1356 * Dummy register read function. Used for register blocks 1357 * that certain asics don't have (all asics). 1358 */ 1359 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v) 1360 { 1361 dev_err(adev->dev, 1362 "Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n", 1363 reg, v); 1364 BUG(); 1365 } 1366 1367 static void amdgpu_invalid_wreg64_ext(struct amdgpu_device *adev, uint64_t reg, uint64_t v) 1368 { 1369 dev_err(adev->dev, 1370 "Invalid callback to write 64 bit register 0x%llX with 0x%08llX\n", 1371 reg, v); 1372 BUG(); 1373 } 1374 1375 /** 1376 * amdgpu_block_invalid_rreg - dummy reg read function 1377 * 1378 * @adev: amdgpu_device pointer 1379 * @block: offset of instance 1380 * @reg: offset of register 1381 * 1382 * Dummy register read function. Used for register blocks 1383 * that certain asics don't have (all asics). 1384 * Returns the value in the register. 1385 */ 1386 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev, 1387 uint32_t block, uint32_t reg) 1388 { 1389 dev_err(adev->dev, 1390 "Invalid callback to read register 0x%04X in block 0x%04X\n", 1391 reg, block); 1392 BUG(); 1393 return 0; 1394 } 1395 1396 /** 1397 * amdgpu_block_invalid_wreg - dummy reg write function 1398 * 1399 * @adev: amdgpu_device pointer 1400 * @block: offset of instance 1401 * @reg: offset of register 1402 * @v: value to write to the register 1403 * 1404 * Dummy register read function. Used for register blocks 1405 * that certain asics don't have (all asics). 1406 */ 1407 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev, 1408 uint32_t block, 1409 uint32_t reg, uint32_t v) 1410 { 1411 dev_err(adev->dev, 1412 "Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n", 1413 reg, block, v); 1414 BUG(); 1415 } 1416 1417 static uint32_t amdgpu_device_get_vbios_flags(struct amdgpu_device *adev) 1418 { 1419 if (hweight32(adev->aid_mask) && (adev->flags & AMD_IS_APU)) 1420 return AMDGPU_VBIOS_SKIP; 1421 1422 if (hweight32(adev->aid_mask) && amdgpu_passthrough(adev)) 1423 return AMDGPU_VBIOS_OPTIONAL; 1424 1425 return 0; 1426 } 1427 1428 /** 1429 * amdgpu_device_asic_init - Wrapper for atom asic_init 1430 * 1431 * @adev: amdgpu_device pointer 1432 * 1433 * Does any asic specific work and then calls atom asic init. 1434 */ 1435 static int amdgpu_device_asic_init(struct amdgpu_device *adev) 1436 { 1437 uint32_t flags; 1438 bool optional; 1439 int ret; 1440 1441 amdgpu_asic_pre_asic_init(adev); 1442 flags = amdgpu_device_get_vbios_flags(adev); 1443 optional = !!(flags & (AMDGPU_VBIOS_OPTIONAL | AMDGPU_VBIOS_SKIP)); 1444 1445 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) || 1446 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) || 1447 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 5, 0) || 1448 amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(11, 0, 0)) { 1449 amdgpu_psp_wait_for_bootloader(adev); 1450 if (optional && !adev->bios) 1451 return 0; 1452 1453 ret = amdgpu_atomfirmware_asic_init(adev, true); 1454 return ret; 1455 } else { 1456 if (optional && !adev->bios) 1457 return 0; 1458 1459 return amdgpu_atom_asic_init(adev->mode_info.atom_context); 1460 } 1461 1462 return 0; 1463 } 1464 1465 /** 1466 * amdgpu_device_mem_scratch_init - allocate the VRAM scratch page 1467 * 1468 * @adev: amdgpu_device pointer 1469 * 1470 * Allocates a scratch page of VRAM for use by various things in the 1471 * driver. 1472 */ 1473 static int amdgpu_device_mem_scratch_init(struct amdgpu_device *adev) 1474 { 1475 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, PAGE_SIZE, 1476 AMDGPU_GEM_DOMAIN_VRAM | 1477 AMDGPU_GEM_DOMAIN_GTT, 1478 &adev->mem_scratch.robj, 1479 &adev->mem_scratch.gpu_addr, 1480 (void **)&adev->mem_scratch.ptr); 1481 } 1482 1483 /** 1484 * amdgpu_device_mem_scratch_fini - Free the VRAM scratch page 1485 * 1486 * @adev: amdgpu_device pointer 1487 * 1488 * Frees the VRAM scratch page. 1489 */ 1490 static void amdgpu_device_mem_scratch_fini(struct amdgpu_device *adev) 1491 { 1492 amdgpu_bo_free_kernel(&adev->mem_scratch.robj, NULL, NULL); 1493 } 1494 1495 /** 1496 * amdgpu_device_program_register_sequence - program an array of registers. 1497 * 1498 * @adev: amdgpu_device pointer 1499 * @registers: pointer to the register array 1500 * @array_size: size of the register array 1501 * 1502 * Programs an array or registers with and or masks. 1503 * This is a helper for setting golden registers. 1504 */ 1505 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 1506 const u32 *registers, 1507 const u32 array_size) 1508 { 1509 u32 tmp, reg, and_mask, or_mask; 1510 int i; 1511 1512 if (array_size % 3) 1513 return; 1514 1515 for (i = 0; i < array_size; i += 3) { 1516 reg = registers[i + 0]; 1517 and_mask = registers[i + 1]; 1518 or_mask = registers[i + 2]; 1519 1520 if (and_mask == 0xffffffff) { 1521 tmp = or_mask; 1522 } else { 1523 tmp = RREG32(reg); 1524 tmp &= ~and_mask; 1525 if (adev->family >= AMDGPU_FAMILY_AI) 1526 tmp |= (or_mask & and_mask); 1527 else 1528 tmp |= or_mask; 1529 } 1530 WREG32(reg, tmp); 1531 } 1532 } 1533 1534 /** 1535 * amdgpu_device_pci_config_reset - reset the GPU 1536 * 1537 * @adev: amdgpu_device pointer 1538 * 1539 * Resets the GPU using the pci config reset sequence. 1540 * Only applicable to asics prior to vega10. 1541 */ 1542 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev) 1543 { 1544 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA); 1545 } 1546 1547 /** 1548 * amdgpu_device_pci_reset - reset the GPU using generic PCI means 1549 * 1550 * @adev: amdgpu_device pointer 1551 * 1552 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.). 1553 */ 1554 int amdgpu_device_pci_reset(struct amdgpu_device *adev) 1555 { 1556 return pci_reset_function(adev->pdev); 1557 } 1558 1559 /* 1560 * amdgpu_device_wb_*() 1561 * Writeback is the method by which the GPU updates special pages in memory 1562 * with the status of certain GPU events (fences, ring pointers,etc.). 1563 */ 1564 1565 /** 1566 * amdgpu_device_wb_fini - Disable Writeback and free memory 1567 * 1568 * @adev: amdgpu_device pointer 1569 * 1570 * Disables Writeback and frees the Writeback memory (all asics). 1571 * Used at driver shutdown. 1572 */ 1573 static void amdgpu_device_wb_fini(struct amdgpu_device *adev) 1574 { 1575 if (adev->wb.wb_obj) { 1576 amdgpu_bo_free_kernel(&adev->wb.wb_obj, 1577 &adev->wb.gpu_addr, 1578 (void **)&adev->wb.wb); 1579 adev->wb.wb_obj = NULL; 1580 } 1581 } 1582 1583 /** 1584 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory 1585 * 1586 * @adev: amdgpu_device pointer 1587 * 1588 * Initializes writeback and allocates writeback memory (all asics). 1589 * Used at driver startup. 1590 * Returns 0 on success or an -error on failure. 1591 */ 1592 static int amdgpu_device_wb_init(struct amdgpu_device *adev) 1593 { 1594 int r; 1595 1596 if (adev->wb.wb_obj == NULL) { 1597 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */ 1598 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8, 1599 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT, 1600 &adev->wb.wb_obj, &adev->wb.gpu_addr, 1601 (void **)&adev->wb.wb); 1602 if (r) { 1603 dev_warn(adev->dev, "(%d) create WB bo failed\n", r); 1604 return r; 1605 } 1606 1607 adev->wb.num_wb = AMDGPU_MAX_WB; 1608 memset(&adev->wb.used, 0, sizeof(adev->wb.used)); 1609 1610 /* clear wb memory */ 1611 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8); 1612 } 1613 1614 return 0; 1615 } 1616 1617 /** 1618 * amdgpu_device_wb_get - Allocate a wb entry 1619 * 1620 * @adev: amdgpu_device pointer 1621 * @wb: wb index 1622 * 1623 * Allocate a wb slot for use by the driver (all asics). 1624 * Returns 0 on success or -EINVAL on failure. 1625 */ 1626 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb) 1627 { 1628 unsigned long flags, offset; 1629 1630 spin_lock_irqsave(&adev->wb.lock, flags); 1631 offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb); 1632 if (offset < adev->wb.num_wb) { 1633 __set_bit(offset, adev->wb.used); 1634 spin_unlock_irqrestore(&adev->wb.lock, flags); 1635 *wb = offset << 3; /* convert to dw offset */ 1636 return 0; 1637 } else { 1638 spin_unlock_irqrestore(&adev->wb.lock, flags); 1639 return -EINVAL; 1640 } 1641 } 1642 1643 /** 1644 * amdgpu_device_wb_free - Free a wb entry 1645 * 1646 * @adev: amdgpu_device pointer 1647 * @wb: wb index 1648 * 1649 * Free a wb slot allocated for use by the driver (all asics) 1650 */ 1651 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb) 1652 { 1653 unsigned long flags; 1654 1655 wb >>= 3; 1656 spin_lock_irqsave(&adev->wb.lock, flags); 1657 if (wb < adev->wb.num_wb) 1658 __clear_bit(wb, adev->wb.used); 1659 spin_unlock_irqrestore(&adev->wb.lock, flags); 1660 } 1661 1662 /** 1663 * amdgpu_device_resize_fb_bar - try to resize FB BAR 1664 * 1665 * @adev: amdgpu_device pointer 1666 * 1667 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not 1668 * to fail, but if any of the BARs is not accessible after the size we abort 1669 * driver loading by returning -ENODEV. 1670 */ 1671 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev) 1672 { 1673 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size); 1674 struct pci_bus *root; 1675 struct resource *res; 1676 unsigned int i; 1677 u16 cmd; 1678 int r; 1679 1680 if (!IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT)) 1681 return 0; 1682 1683 /* Bypass for VF */ 1684 if (amdgpu_sriov_vf(adev)) 1685 return 0; 1686 1687 if (!amdgpu_rebar) 1688 return 0; 1689 1690 /* resizing on Dell G5 SE platforms causes problems with runtime pm */ 1691 if ((amdgpu_runtime_pm != 0) && 1692 adev->pdev->vendor == PCI_VENDOR_ID_ATI && 1693 adev->pdev->device == 0x731f && 1694 adev->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL) 1695 return 0; 1696 1697 /* PCI_EXT_CAP_ID_VNDR extended capability is located at 0x100 */ 1698 if (!pci_find_ext_capability(adev->pdev, PCI_EXT_CAP_ID_VNDR)) 1699 dev_warn( 1700 adev->dev, 1701 "System can't access extended configuration space, please check!!\n"); 1702 1703 /* skip if the bios has already enabled large BAR */ 1704 if (adev->gmc.real_vram_size && 1705 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size)) 1706 return 0; 1707 1708 /* Check if the root BUS has 64bit memory resources */ 1709 root = adev->pdev->bus; 1710 while (root->parent) 1711 root = root->parent; 1712 1713 pci_bus_for_each_resource(root, res, i) { 1714 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) && 1715 res->start > 0x100000000ull) 1716 break; 1717 } 1718 1719 /* Trying to resize is pointless without a root hub window above 4GB */ 1720 if (!res) 1721 return 0; 1722 1723 /* Limit the BAR size to what is available */ 1724 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1, 1725 rbar_size); 1726 1727 /* Disable memory decoding while we change the BAR addresses and size */ 1728 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd); 1729 pci_write_config_word(adev->pdev, PCI_COMMAND, 1730 cmd & ~PCI_COMMAND_MEMORY); 1731 1732 /* Free the VRAM and doorbell BAR, we most likely need to move both. */ 1733 amdgpu_doorbell_fini(adev); 1734 if (adev->asic_type >= CHIP_BONAIRE) 1735 pci_release_resource(adev->pdev, 2); 1736 1737 pci_release_resource(adev->pdev, 0); 1738 1739 r = pci_resize_resource(adev->pdev, 0, rbar_size); 1740 if (r == -ENOSPC) 1741 dev_info(adev->dev, 1742 "Not enough PCI address space for a large BAR."); 1743 else if (r && r != -ENOTSUPP) 1744 dev_err(adev->dev, "Problem resizing BAR0 (%d).", r); 1745 1746 pci_assign_unassigned_bus_resources(adev->pdev->bus); 1747 1748 /* When the doorbell or fb BAR isn't available we have no chance of 1749 * using the device. 1750 */ 1751 r = amdgpu_doorbell_init(adev); 1752 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET)) 1753 return -ENODEV; 1754 1755 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd); 1756 1757 return 0; 1758 } 1759 1760 /* 1761 * GPU helpers function. 1762 */ 1763 /** 1764 * amdgpu_device_need_post - check if the hw need post or not 1765 * 1766 * @adev: amdgpu_device pointer 1767 * 1768 * Check if the asic has been initialized (all asics) at driver startup 1769 * or post is needed if hw reset is performed. 1770 * Returns true if need or false if not. 1771 */ 1772 bool amdgpu_device_need_post(struct amdgpu_device *adev) 1773 { 1774 uint32_t reg, flags; 1775 1776 if (amdgpu_sriov_vf(adev)) 1777 return false; 1778 1779 flags = amdgpu_device_get_vbios_flags(adev); 1780 if (flags & AMDGPU_VBIOS_SKIP) 1781 return false; 1782 if ((flags & AMDGPU_VBIOS_OPTIONAL) && !adev->bios) 1783 return false; 1784 1785 if (amdgpu_passthrough(adev)) { 1786 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot 1787 * some old smc fw still need driver do vPost otherwise gpu hang, while 1788 * those smc fw version above 22.15 doesn't have this flaw, so we force 1789 * vpost executed for smc version below 22.15 1790 */ 1791 if (adev->asic_type == CHIP_FIJI) { 1792 int err; 1793 uint32_t fw_ver; 1794 1795 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev); 1796 /* force vPost if error occurred */ 1797 if (err) 1798 return true; 1799 1800 fw_ver = *((uint32_t *)adev->pm.fw->data + 69); 1801 release_firmware(adev->pm.fw); 1802 if (fw_ver < 0x00160e00) 1803 return true; 1804 } 1805 } 1806 1807 /* Don't post if we need to reset whole hive on init */ 1808 if (adev->init_lvl->level == AMDGPU_INIT_LEVEL_MINIMAL_XGMI) 1809 return false; 1810 1811 if (adev->has_hw_reset) { 1812 adev->has_hw_reset = false; 1813 return true; 1814 } 1815 1816 /* bios scratch used on CIK+ */ 1817 if (adev->asic_type >= CHIP_BONAIRE) 1818 return amdgpu_atombios_scratch_need_asic_init(adev); 1819 1820 /* check MEM_SIZE for older asics */ 1821 reg = amdgpu_asic_get_config_memsize(adev); 1822 1823 if ((reg != 0) && (reg != 0xffffffff)) 1824 return false; 1825 1826 return true; 1827 } 1828 1829 /* 1830 * Check whether seamless boot is supported. 1831 * 1832 * So far we only support seamless boot on DCE 3.0 or later. 1833 * If users report that it works on older ASICS as well, we may 1834 * loosen this. 1835 */ 1836 bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev) 1837 { 1838 switch (amdgpu_seamless) { 1839 case -1: 1840 break; 1841 case 1: 1842 return true; 1843 case 0: 1844 return false; 1845 default: 1846 dev_err(adev->dev, "Invalid value for amdgpu.seamless: %d\n", 1847 amdgpu_seamless); 1848 return false; 1849 } 1850 1851 if (!(adev->flags & AMD_IS_APU)) 1852 return false; 1853 1854 if (adev->mman.keep_stolen_vga_memory) 1855 return false; 1856 1857 return amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0); 1858 } 1859 1860 /* 1861 * Intel hosts such as Rocket Lake, Alder Lake, Raptor Lake and Sapphire Rapids 1862 * don't support dynamic speed switching. Until we have confirmation from Intel 1863 * that a specific host supports it, it's safer that we keep it disabled for all. 1864 * 1865 * https://edc.intel.com/content/www/us/en/design/products/platforms/details/raptor-lake-s/13th-generation-core-processors-datasheet-volume-1-of-2/005/pci-express-support/ 1866 * https://gitlab.freedesktop.org/drm/amd/-/issues/2663 1867 */ 1868 static bool amdgpu_device_pcie_dynamic_switching_supported(struct amdgpu_device *adev) 1869 { 1870 #if IS_ENABLED(CONFIG_X86) 1871 struct cpuinfo_x86 *c = &cpu_data(0); 1872 1873 /* eGPU change speeds based on USB4 fabric conditions */ 1874 if (dev_is_removable(adev->dev)) 1875 return true; 1876 1877 if (c->x86_vendor == X86_VENDOR_INTEL) 1878 return false; 1879 #endif 1880 return true; 1881 } 1882 1883 static bool amdgpu_device_aspm_support_quirk(struct amdgpu_device *adev) 1884 { 1885 /* Enabling ASPM causes randoms hangs on Tahiti and Oland on Zen4. 1886 * It's unclear if this is a platform-specific or GPU-specific issue. 1887 * Disable ASPM on SI for the time being. 1888 */ 1889 if (adev->family == AMDGPU_FAMILY_SI) 1890 return true; 1891 1892 #if IS_ENABLED(CONFIG_X86) 1893 struct cpuinfo_x86 *c = &cpu_data(0); 1894 1895 if (!(amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(12, 0, 0) || 1896 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(12, 0, 1))) 1897 return false; 1898 1899 if (c->x86 == 6 && 1900 adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5) { 1901 switch (c->x86_model) { 1902 case VFM_MODEL(INTEL_ALDERLAKE): 1903 case VFM_MODEL(INTEL_ALDERLAKE_L): 1904 case VFM_MODEL(INTEL_RAPTORLAKE): 1905 case VFM_MODEL(INTEL_RAPTORLAKE_P): 1906 case VFM_MODEL(INTEL_RAPTORLAKE_S): 1907 return true; 1908 default: 1909 return false; 1910 } 1911 } else { 1912 return false; 1913 } 1914 #else 1915 return false; 1916 #endif 1917 } 1918 1919 /** 1920 * amdgpu_device_should_use_aspm - check if the device should program ASPM 1921 * 1922 * @adev: amdgpu_device pointer 1923 * 1924 * Confirm whether the module parameter and pcie bridge agree that ASPM should 1925 * be set for this device. 1926 * 1927 * Returns true if it should be used or false if not. 1928 */ 1929 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev) 1930 { 1931 switch (amdgpu_aspm) { 1932 case -1: 1933 break; 1934 case 0: 1935 return false; 1936 case 1: 1937 return true; 1938 default: 1939 return false; 1940 } 1941 if (adev->flags & AMD_IS_APU) 1942 return false; 1943 if (amdgpu_device_aspm_support_quirk(adev)) 1944 return false; 1945 return pcie_aspm_enabled(adev->pdev); 1946 } 1947 1948 /* if we get transitioned to only one device, take VGA back */ 1949 /** 1950 * amdgpu_device_vga_set_decode - enable/disable vga decode 1951 * 1952 * @pdev: PCI device pointer 1953 * @state: enable/disable vga decode 1954 * 1955 * Enable/disable vga decode (all asics). 1956 * Returns VGA resource flags. 1957 */ 1958 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev, 1959 bool state) 1960 { 1961 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev)); 1962 1963 amdgpu_asic_set_vga_state(adev, state); 1964 if (state) 1965 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 1966 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1967 else 1968 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 1969 } 1970 1971 /** 1972 * amdgpu_device_check_block_size - validate the vm block size 1973 * 1974 * @adev: amdgpu_device pointer 1975 * 1976 * Validates the vm block size specified via module parameter. 1977 * The vm block size defines number of bits in page table versus page directory, 1978 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1979 * page table and the remaining bits are in the page directory. 1980 */ 1981 static void amdgpu_device_check_block_size(struct amdgpu_device *adev) 1982 { 1983 /* defines number of bits in page table versus page directory, 1984 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 1985 * page table and the remaining bits are in the page directory 1986 */ 1987 if (amdgpu_vm_block_size == -1) 1988 return; 1989 1990 if (amdgpu_vm_block_size < 9) { 1991 dev_warn(adev->dev, "VM page table size (%d) too small\n", 1992 amdgpu_vm_block_size); 1993 amdgpu_vm_block_size = -1; 1994 } 1995 } 1996 1997 /** 1998 * amdgpu_device_check_vm_size - validate the vm size 1999 * 2000 * @adev: amdgpu_device pointer 2001 * 2002 * Validates the vm size in GB specified via module parameter. 2003 * The VM size is the size of the GPU virtual memory space in GB. 2004 */ 2005 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev) 2006 { 2007 /* no need to check the default value */ 2008 if (amdgpu_vm_size == -1) 2009 return; 2010 2011 if (amdgpu_vm_size < 1) { 2012 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n", 2013 amdgpu_vm_size); 2014 amdgpu_vm_size = -1; 2015 } 2016 } 2017 2018 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev) 2019 { 2020 struct sysinfo si; 2021 bool is_os_64 = (sizeof(void *) == 8); 2022 uint64_t total_memory; 2023 uint64_t dram_size_seven_GB = 0x1B8000000; 2024 uint64_t dram_size_three_GB = 0xB8000000; 2025 2026 if (amdgpu_smu_memory_pool_size == 0) 2027 return; 2028 2029 if (!is_os_64) { 2030 dev_warn(adev->dev, "Not 64-bit OS, feature not supported\n"); 2031 goto def_value; 2032 } 2033 si_meminfo(&si); 2034 total_memory = (uint64_t)si.totalram * si.mem_unit; 2035 2036 if ((amdgpu_smu_memory_pool_size == 1) || 2037 (amdgpu_smu_memory_pool_size == 2)) { 2038 if (total_memory < dram_size_three_GB) 2039 goto def_value1; 2040 } else if ((amdgpu_smu_memory_pool_size == 4) || 2041 (amdgpu_smu_memory_pool_size == 8)) { 2042 if (total_memory < dram_size_seven_GB) 2043 goto def_value1; 2044 } else { 2045 dev_warn(adev->dev, "Smu memory pool size not supported\n"); 2046 goto def_value; 2047 } 2048 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28; 2049 2050 return; 2051 2052 def_value1: 2053 dev_warn(adev->dev, "No enough system memory\n"); 2054 def_value: 2055 adev->pm.smu_prv_buffer_size = 0; 2056 } 2057 2058 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev) 2059 { 2060 if (!(adev->flags & AMD_IS_APU) || 2061 adev->asic_type < CHIP_RAVEN) 2062 return 0; 2063 2064 switch (adev->asic_type) { 2065 case CHIP_RAVEN: 2066 if (adev->pdev->device == 0x15dd) 2067 adev->apu_flags |= AMD_APU_IS_RAVEN; 2068 if (adev->pdev->device == 0x15d8) 2069 adev->apu_flags |= AMD_APU_IS_PICASSO; 2070 break; 2071 case CHIP_RENOIR: 2072 if ((adev->pdev->device == 0x1636) || 2073 (adev->pdev->device == 0x164c)) 2074 adev->apu_flags |= AMD_APU_IS_RENOIR; 2075 else 2076 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE; 2077 break; 2078 case CHIP_VANGOGH: 2079 adev->apu_flags |= AMD_APU_IS_VANGOGH; 2080 break; 2081 case CHIP_YELLOW_CARP: 2082 break; 2083 case CHIP_CYAN_SKILLFISH: 2084 if ((adev->pdev->device == 0x13FE) || 2085 (adev->pdev->device == 0x143F)) 2086 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2; 2087 break; 2088 default: 2089 break; 2090 } 2091 2092 return 0; 2093 } 2094 2095 /** 2096 * amdgpu_device_check_arguments - validate module params 2097 * 2098 * @adev: amdgpu_device pointer 2099 * 2100 * Validates certain module parameters and updates 2101 * the associated values used by the driver (all asics). 2102 */ 2103 static int amdgpu_device_check_arguments(struct amdgpu_device *adev) 2104 { 2105 int i; 2106 2107 if (amdgpu_sched_jobs < 4) { 2108 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n", 2109 amdgpu_sched_jobs); 2110 amdgpu_sched_jobs = 4; 2111 } else if (!is_power_of_2(amdgpu_sched_jobs)) { 2112 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n", 2113 amdgpu_sched_jobs); 2114 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs); 2115 } 2116 2117 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) { 2118 /* gart size must be greater or equal to 32M */ 2119 dev_warn(adev->dev, "gart size (%d) too small\n", 2120 amdgpu_gart_size); 2121 amdgpu_gart_size = -1; 2122 } 2123 2124 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) { 2125 /* gtt size must be greater or equal to 32M */ 2126 dev_warn(adev->dev, "gtt size (%d) too small\n", 2127 amdgpu_gtt_size); 2128 amdgpu_gtt_size = -1; 2129 } 2130 2131 /* valid range is between 4 and 9 inclusive */ 2132 if (amdgpu_vm_fragment_size != -1 && 2133 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) { 2134 dev_warn(adev->dev, "valid range is between 4 and 9\n"); 2135 amdgpu_vm_fragment_size = -1; 2136 } 2137 2138 if (amdgpu_sched_hw_submission < 2) { 2139 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n", 2140 amdgpu_sched_hw_submission); 2141 amdgpu_sched_hw_submission = 2; 2142 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) { 2143 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n", 2144 amdgpu_sched_hw_submission); 2145 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission); 2146 } 2147 2148 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) { 2149 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n"); 2150 amdgpu_reset_method = -1; 2151 } 2152 2153 amdgpu_device_check_smu_prv_buffer_size(adev); 2154 2155 amdgpu_device_check_vm_size(adev); 2156 2157 amdgpu_device_check_block_size(adev); 2158 2159 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type); 2160 2161 for (i = 0; i < MAX_XCP; i++) { 2162 switch (amdgpu_enforce_isolation) { 2163 case -1: 2164 case 0: 2165 default: 2166 /* disable */ 2167 adev->enforce_isolation[i] = AMDGPU_ENFORCE_ISOLATION_DISABLE; 2168 break; 2169 case 1: 2170 /* enable */ 2171 adev->enforce_isolation[i] = 2172 AMDGPU_ENFORCE_ISOLATION_ENABLE; 2173 break; 2174 case 2: 2175 /* enable legacy mode */ 2176 adev->enforce_isolation[i] = 2177 AMDGPU_ENFORCE_ISOLATION_ENABLE_LEGACY; 2178 break; 2179 case 3: 2180 /* enable only process isolation without submitting cleaner shader */ 2181 adev->enforce_isolation[i] = 2182 AMDGPU_ENFORCE_ISOLATION_NO_CLEANER_SHADER; 2183 break; 2184 } 2185 } 2186 2187 return 0; 2188 } 2189 2190 /** 2191 * amdgpu_switcheroo_set_state - set switcheroo state 2192 * 2193 * @pdev: pci dev pointer 2194 * @state: vga_switcheroo state 2195 * 2196 * Callback for the switcheroo driver. Suspends or resumes 2197 * the asics before or after it is powered up using ACPI methods. 2198 */ 2199 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, 2200 enum vga_switcheroo_state state) 2201 { 2202 struct drm_device *dev = pci_get_drvdata(pdev); 2203 int r; 2204 2205 if (amdgpu_device_supports_px(drm_to_adev(dev)) && 2206 state == VGA_SWITCHEROO_OFF) 2207 return; 2208 2209 if (state == VGA_SWITCHEROO_ON) { 2210 pr_info("switched on\n"); 2211 /* don't suspend or resume card normally */ 2212 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 2213 2214 pci_set_power_state(pdev, PCI_D0); 2215 amdgpu_device_load_pci_state(pdev); 2216 r = pci_enable_device(pdev); 2217 if (r) 2218 dev_warn(&pdev->dev, "pci_enable_device failed (%d)\n", 2219 r); 2220 amdgpu_device_resume(dev, true); 2221 2222 dev->switch_power_state = DRM_SWITCH_POWER_ON; 2223 } else { 2224 dev_info(&pdev->dev, "switched off\n"); 2225 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 2226 amdgpu_device_prepare(dev); 2227 amdgpu_device_suspend(dev, true); 2228 amdgpu_device_cache_pci_state(pdev); 2229 /* Shut down the device */ 2230 pci_disable_device(pdev); 2231 pci_set_power_state(pdev, PCI_D3cold); 2232 dev->switch_power_state = DRM_SWITCH_POWER_OFF; 2233 } 2234 } 2235 2236 /** 2237 * amdgpu_switcheroo_can_switch - see if switcheroo state can change 2238 * 2239 * @pdev: pci dev pointer 2240 * 2241 * Callback for the switcheroo driver. Check of the switcheroo 2242 * state can be changed. 2243 * Returns true if the state can be changed, false if not. 2244 */ 2245 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev) 2246 { 2247 struct drm_device *dev = pci_get_drvdata(pdev); 2248 2249 /* 2250 * FIXME: open_count is protected by drm_global_mutex but that would lead to 2251 * locking inversion with the driver load path. And the access here is 2252 * completely racy anyway. So don't bother with locking for now. 2253 */ 2254 return atomic_read(&dev->open_count) == 0; 2255 } 2256 2257 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = { 2258 .set_gpu_state = amdgpu_switcheroo_set_state, 2259 .reprobe = NULL, 2260 .can_switch = amdgpu_switcheroo_can_switch, 2261 }; 2262 2263 /** 2264 * amdgpu_device_ip_set_clockgating_state - set the CG state 2265 * 2266 * @dev: amdgpu_device pointer 2267 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 2268 * @state: clockgating state (gate or ungate) 2269 * 2270 * Sets the requested clockgating state for all instances of 2271 * the hardware IP specified. 2272 * Returns the error code from the last instance. 2273 */ 2274 int amdgpu_device_ip_set_clockgating_state(void *dev, 2275 enum amd_ip_block_type block_type, 2276 enum amd_clockgating_state state) 2277 { 2278 struct amdgpu_device *adev = dev; 2279 int i, r = 0; 2280 2281 for (i = 0; i < adev->num_ip_blocks; i++) { 2282 if (!adev->ip_blocks[i].status.valid) 2283 continue; 2284 if (adev->ip_blocks[i].version->type != block_type) 2285 continue; 2286 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state) 2287 continue; 2288 r = adev->ip_blocks[i].version->funcs->set_clockgating_state( 2289 &adev->ip_blocks[i], state); 2290 if (r) 2291 dev_err(adev->dev, 2292 "set_clockgating_state of IP block <%s> failed %d\n", 2293 adev->ip_blocks[i].version->funcs->name, r); 2294 } 2295 return r; 2296 } 2297 2298 /** 2299 * amdgpu_device_ip_set_powergating_state - set the PG state 2300 * 2301 * @dev: amdgpu_device pointer 2302 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 2303 * @state: powergating state (gate or ungate) 2304 * 2305 * Sets the requested powergating state for all instances of 2306 * the hardware IP specified. 2307 * Returns the error code from the last instance. 2308 */ 2309 int amdgpu_device_ip_set_powergating_state(void *dev, 2310 enum amd_ip_block_type block_type, 2311 enum amd_powergating_state state) 2312 { 2313 struct amdgpu_device *adev = dev; 2314 int i, r = 0; 2315 2316 for (i = 0; i < adev->num_ip_blocks; i++) { 2317 if (!adev->ip_blocks[i].status.valid) 2318 continue; 2319 if (adev->ip_blocks[i].version->type != block_type) 2320 continue; 2321 if (!adev->ip_blocks[i].version->funcs->set_powergating_state) 2322 continue; 2323 r = adev->ip_blocks[i].version->funcs->set_powergating_state( 2324 &adev->ip_blocks[i], state); 2325 if (r) 2326 dev_err(adev->dev, 2327 "set_powergating_state of IP block <%s> failed %d\n", 2328 adev->ip_blocks[i].version->funcs->name, r); 2329 } 2330 return r; 2331 } 2332 2333 /** 2334 * amdgpu_device_ip_get_clockgating_state - get the CG state 2335 * 2336 * @adev: amdgpu_device pointer 2337 * @flags: clockgating feature flags 2338 * 2339 * Walks the list of IPs on the device and updates the clockgating 2340 * flags for each IP. 2341 * Updates @flags with the feature flags for each hardware IP where 2342 * clockgating is enabled. 2343 */ 2344 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 2345 u64 *flags) 2346 { 2347 int i; 2348 2349 for (i = 0; i < adev->num_ip_blocks; i++) { 2350 if (!adev->ip_blocks[i].status.valid) 2351 continue; 2352 if (adev->ip_blocks[i].version->funcs->get_clockgating_state) 2353 adev->ip_blocks[i].version->funcs->get_clockgating_state( 2354 &adev->ip_blocks[i], flags); 2355 } 2356 } 2357 2358 /** 2359 * amdgpu_device_ip_wait_for_idle - wait for idle 2360 * 2361 * @adev: amdgpu_device pointer 2362 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 2363 * 2364 * Waits for the request hardware IP to be idle. 2365 * Returns 0 for success or a negative error code on failure. 2366 */ 2367 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 2368 enum amd_ip_block_type block_type) 2369 { 2370 int i, r; 2371 2372 for (i = 0; i < adev->num_ip_blocks; i++) { 2373 if (!adev->ip_blocks[i].status.valid) 2374 continue; 2375 if (adev->ip_blocks[i].version->type == block_type) { 2376 if (adev->ip_blocks[i].version->funcs->wait_for_idle) { 2377 r = adev->ip_blocks[i].version->funcs->wait_for_idle( 2378 &adev->ip_blocks[i]); 2379 if (r) 2380 return r; 2381 } 2382 break; 2383 } 2384 } 2385 return 0; 2386 2387 } 2388 2389 /** 2390 * amdgpu_device_ip_is_valid - is the hardware IP enabled 2391 * 2392 * @adev: amdgpu_device pointer 2393 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.) 2394 * 2395 * Check if the hardware IP is enable or not. 2396 * Returns true if it the IP is enable, false if not. 2397 */ 2398 bool amdgpu_device_ip_is_valid(struct amdgpu_device *adev, 2399 enum amd_ip_block_type block_type) 2400 { 2401 int i; 2402 2403 for (i = 0; i < adev->num_ip_blocks; i++) { 2404 if (adev->ip_blocks[i].version->type == block_type) 2405 return adev->ip_blocks[i].status.valid; 2406 } 2407 return false; 2408 2409 } 2410 2411 /** 2412 * amdgpu_device_ip_get_ip_block - get a hw IP pointer 2413 * 2414 * @adev: amdgpu_device pointer 2415 * @type: Type of hardware IP (SMU, GFX, UVD, etc.) 2416 * 2417 * Returns a pointer to the hardware IP block structure 2418 * if it exists for the asic, otherwise NULL. 2419 */ 2420 struct amdgpu_ip_block * 2421 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 2422 enum amd_ip_block_type type) 2423 { 2424 int i; 2425 2426 for (i = 0; i < adev->num_ip_blocks; i++) 2427 if (adev->ip_blocks[i].version->type == type) 2428 return &adev->ip_blocks[i]; 2429 2430 return NULL; 2431 } 2432 2433 /** 2434 * amdgpu_device_ip_block_version_cmp 2435 * 2436 * @adev: amdgpu_device pointer 2437 * @type: enum amd_ip_block_type 2438 * @major: major version 2439 * @minor: minor version 2440 * 2441 * return 0 if equal or greater 2442 * return 1 if smaller or the ip_block doesn't exist 2443 */ 2444 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 2445 enum amd_ip_block_type type, 2446 u32 major, u32 minor) 2447 { 2448 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type); 2449 2450 if (ip_block && ((ip_block->version->major > major) || 2451 ((ip_block->version->major == major) && 2452 (ip_block->version->minor >= minor)))) 2453 return 0; 2454 2455 return 1; 2456 } 2457 2458 static const char *ip_block_names[] = { 2459 [AMD_IP_BLOCK_TYPE_COMMON] = "common", 2460 [AMD_IP_BLOCK_TYPE_GMC] = "gmc", 2461 [AMD_IP_BLOCK_TYPE_IH] = "ih", 2462 [AMD_IP_BLOCK_TYPE_SMC] = "smu", 2463 [AMD_IP_BLOCK_TYPE_PSP] = "psp", 2464 [AMD_IP_BLOCK_TYPE_DCE] = "dce", 2465 [AMD_IP_BLOCK_TYPE_GFX] = "gfx", 2466 [AMD_IP_BLOCK_TYPE_SDMA] = "sdma", 2467 [AMD_IP_BLOCK_TYPE_UVD] = "uvd", 2468 [AMD_IP_BLOCK_TYPE_VCE] = "vce", 2469 [AMD_IP_BLOCK_TYPE_ACP] = "acp", 2470 [AMD_IP_BLOCK_TYPE_VCN] = "vcn", 2471 [AMD_IP_BLOCK_TYPE_MES] = "mes", 2472 [AMD_IP_BLOCK_TYPE_JPEG] = "jpeg", 2473 [AMD_IP_BLOCK_TYPE_VPE] = "vpe", 2474 [AMD_IP_BLOCK_TYPE_UMSCH_MM] = "umsch_mm", 2475 [AMD_IP_BLOCK_TYPE_ISP] = "isp", 2476 }; 2477 2478 static const char *ip_block_name(struct amdgpu_device *adev, enum amd_ip_block_type type) 2479 { 2480 int idx = (int)type; 2481 2482 return idx < ARRAY_SIZE(ip_block_names) ? ip_block_names[idx] : "unknown"; 2483 } 2484 2485 /** 2486 * amdgpu_device_ip_block_add 2487 * 2488 * @adev: amdgpu_device pointer 2489 * @ip_block_version: pointer to the IP to add 2490 * 2491 * Adds the IP block driver information to the collection of IPs 2492 * on the asic. 2493 */ 2494 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 2495 const struct amdgpu_ip_block_version *ip_block_version) 2496 { 2497 if (!ip_block_version) 2498 return -EINVAL; 2499 2500 switch (ip_block_version->type) { 2501 case AMD_IP_BLOCK_TYPE_VCN: 2502 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK) 2503 return 0; 2504 break; 2505 case AMD_IP_BLOCK_TYPE_JPEG: 2506 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK) 2507 return 0; 2508 break; 2509 default: 2510 break; 2511 } 2512 2513 dev_info(adev->dev, "detected ip block number %d <%s_v%d_%d_%d> (%s)\n", 2514 adev->num_ip_blocks, 2515 ip_block_name(adev, ip_block_version->type), 2516 ip_block_version->major, 2517 ip_block_version->minor, 2518 ip_block_version->rev, 2519 ip_block_version->funcs->name); 2520 2521 adev->ip_blocks[adev->num_ip_blocks].adev = adev; 2522 2523 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version; 2524 2525 return 0; 2526 } 2527 2528 /** 2529 * amdgpu_device_enable_virtual_display - enable virtual display feature 2530 * 2531 * @adev: amdgpu_device pointer 2532 * 2533 * Enabled the virtual display feature if the user has enabled it via 2534 * the module parameter virtual_display. This feature provides a virtual 2535 * display hardware on headless boards or in virtualized environments. 2536 * This function parses and validates the configuration string specified by 2537 * the user and configures the virtual display configuration (number of 2538 * virtual connectors, crtcs, etc.) specified. 2539 */ 2540 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev) 2541 { 2542 adev->enable_virtual_display = false; 2543 2544 if (amdgpu_virtual_display) { 2545 const char *pci_address_name = pci_name(adev->pdev); 2546 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname; 2547 2548 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL); 2549 pciaddstr_tmp = pciaddstr; 2550 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) { 2551 pciaddname = strsep(&pciaddname_tmp, ","); 2552 if (!strcmp("all", pciaddname) 2553 || !strcmp(pci_address_name, pciaddname)) { 2554 long num_crtc; 2555 int res = -1; 2556 2557 adev->enable_virtual_display = true; 2558 2559 if (pciaddname_tmp) 2560 res = kstrtol(pciaddname_tmp, 10, 2561 &num_crtc); 2562 2563 if (!res) { 2564 if (num_crtc < 1) 2565 num_crtc = 1; 2566 if (num_crtc > 6) 2567 num_crtc = 6; 2568 adev->mode_info.num_crtc = num_crtc; 2569 } else { 2570 adev->mode_info.num_crtc = 1; 2571 } 2572 break; 2573 } 2574 } 2575 2576 dev_info( 2577 adev->dev, 2578 "virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n", 2579 amdgpu_virtual_display, pci_address_name, 2580 adev->enable_virtual_display, adev->mode_info.num_crtc); 2581 2582 kfree(pciaddstr); 2583 } 2584 } 2585 2586 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev) 2587 { 2588 if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) { 2589 adev->mode_info.num_crtc = 1; 2590 adev->enable_virtual_display = true; 2591 dev_info(adev->dev, "virtual_display:%d, num_crtc:%d\n", 2592 adev->enable_virtual_display, 2593 adev->mode_info.num_crtc); 2594 } 2595 } 2596 2597 /** 2598 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware 2599 * 2600 * @adev: amdgpu_device pointer 2601 * 2602 * Parses the asic configuration parameters specified in the gpu info 2603 * firmware and makes them available to the driver for use in configuring 2604 * the asic. 2605 * Returns 0 on success, -EINVAL on failure. 2606 */ 2607 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev) 2608 { 2609 const char *chip_name; 2610 int err; 2611 const struct gpu_info_firmware_header_v1_0 *hdr; 2612 2613 adev->firmware.gpu_info_fw = NULL; 2614 2615 switch (adev->asic_type) { 2616 default: 2617 return 0; 2618 case CHIP_VEGA10: 2619 chip_name = "vega10"; 2620 break; 2621 case CHIP_VEGA12: 2622 chip_name = "vega12"; 2623 break; 2624 case CHIP_RAVEN: 2625 if (adev->apu_flags & AMD_APU_IS_RAVEN2) 2626 chip_name = "raven2"; 2627 else if (adev->apu_flags & AMD_APU_IS_PICASSO) 2628 chip_name = "picasso"; 2629 else 2630 chip_name = "raven"; 2631 break; 2632 case CHIP_ARCTURUS: 2633 chip_name = "arcturus"; 2634 break; 2635 case CHIP_NAVI12: 2636 if (adev->mman.discovery_bin) 2637 return 0; 2638 chip_name = "navi12"; 2639 break; 2640 case CHIP_CYAN_SKILLFISH: 2641 chip_name = "cyan_skillfish"; 2642 break; 2643 } 2644 2645 err = amdgpu_ucode_request(adev, &adev->firmware.gpu_info_fw, 2646 AMDGPU_UCODE_OPTIONAL, 2647 "amdgpu/%s_gpu_info.bin", chip_name); 2648 if (err) { 2649 dev_err(adev->dev, 2650 "Failed to get gpu_info firmware \"%s_gpu_info.bin\"\n", 2651 chip_name); 2652 goto out; 2653 } 2654 2655 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data; 2656 amdgpu_ucode_print_gpu_info_hdr(&hdr->header); 2657 2658 switch (hdr->version_major) { 2659 case 1: 2660 { 2661 const struct gpu_info_firmware_v1_0 *gpu_info_fw = 2662 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data + 2663 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 2664 2665 /* 2666 * Should be dropped when DAL no longer needs it. 2667 */ 2668 if (adev->asic_type == CHIP_NAVI12) 2669 goto parse_soc_bounding_box; 2670 2671 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se); 2672 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh); 2673 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se); 2674 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se); 2675 adev->gfx.config.max_texture_channel_caches = 2676 le32_to_cpu(gpu_info_fw->gc_num_tccs); 2677 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs); 2678 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds); 2679 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth); 2680 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth); 2681 adev->gfx.config.double_offchip_lds_buf = 2682 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer); 2683 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size); 2684 adev->gfx.cu_info.max_waves_per_simd = 2685 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd); 2686 adev->gfx.cu_info.max_scratch_slots_per_cu = 2687 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu); 2688 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size); 2689 if (hdr->version_minor >= 1) { 2690 const struct gpu_info_firmware_v1_1 *gpu_info_fw = 2691 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data + 2692 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 2693 adev->gfx.config.num_sc_per_sh = 2694 le32_to_cpu(gpu_info_fw->num_sc_per_sh); 2695 adev->gfx.config.num_packer_per_sc = 2696 le32_to_cpu(gpu_info_fw->num_packer_per_sc); 2697 } 2698 2699 parse_soc_bounding_box: 2700 /* 2701 * soc bounding box info is not integrated in disocovery table, 2702 * we always need to parse it from gpu info firmware if needed. 2703 */ 2704 if (hdr->version_minor == 2) { 2705 const struct gpu_info_firmware_v1_2 *gpu_info_fw = 2706 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data + 2707 le32_to_cpu(hdr->header.ucode_array_offset_bytes)); 2708 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box; 2709 } 2710 break; 2711 } 2712 default: 2713 dev_err(adev->dev, 2714 "Unsupported gpu_info table %d\n", hdr->header.ucode_version); 2715 err = -EINVAL; 2716 goto out; 2717 } 2718 out: 2719 return err; 2720 } 2721 2722 static void amdgpu_uid_init(struct amdgpu_device *adev) 2723 { 2724 /* Initialize the UID for the device */ 2725 adev->uid_info = kzalloc(sizeof(struct amdgpu_uid), GFP_KERNEL); 2726 if (!adev->uid_info) { 2727 dev_warn(adev->dev, "Failed to allocate memory for UID\n"); 2728 return; 2729 } 2730 adev->uid_info->adev = adev; 2731 } 2732 2733 static void amdgpu_uid_fini(struct amdgpu_device *adev) 2734 { 2735 /* Free the UID memory */ 2736 kfree(adev->uid_info); 2737 adev->uid_info = NULL; 2738 } 2739 2740 /** 2741 * amdgpu_device_ip_early_init - run early init for hardware IPs 2742 * 2743 * @adev: amdgpu_device pointer 2744 * 2745 * Early initialization pass for hardware IPs. The hardware IPs that make 2746 * up each asic are discovered each IP's early_init callback is run. This 2747 * is the first stage in initializing the asic. 2748 * Returns 0 on success, negative error code on failure. 2749 */ 2750 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev) 2751 { 2752 struct amdgpu_ip_block *ip_block; 2753 struct pci_dev *parent; 2754 bool total, skip_bios; 2755 uint32_t bios_flags; 2756 int i, r; 2757 2758 amdgpu_device_enable_virtual_display(adev); 2759 2760 if (amdgpu_sriov_vf(adev)) { 2761 r = amdgpu_virt_request_full_gpu(adev, true); 2762 if (r) 2763 return r; 2764 } 2765 2766 switch (adev->asic_type) { 2767 #ifdef CONFIG_DRM_AMDGPU_SI 2768 case CHIP_VERDE: 2769 case CHIP_TAHITI: 2770 case CHIP_PITCAIRN: 2771 case CHIP_OLAND: 2772 case CHIP_HAINAN: 2773 adev->family = AMDGPU_FAMILY_SI; 2774 r = si_set_ip_blocks(adev); 2775 if (r) 2776 return r; 2777 break; 2778 #endif 2779 #ifdef CONFIG_DRM_AMDGPU_CIK 2780 case CHIP_BONAIRE: 2781 case CHIP_HAWAII: 2782 case CHIP_KAVERI: 2783 case CHIP_KABINI: 2784 case CHIP_MULLINS: 2785 if (adev->flags & AMD_IS_APU) 2786 adev->family = AMDGPU_FAMILY_KV; 2787 else 2788 adev->family = AMDGPU_FAMILY_CI; 2789 2790 r = cik_set_ip_blocks(adev); 2791 if (r) 2792 return r; 2793 break; 2794 #endif 2795 case CHIP_TOPAZ: 2796 case CHIP_TONGA: 2797 case CHIP_FIJI: 2798 case CHIP_POLARIS10: 2799 case CHIP_POLARIS11: 2800 case CHIP_POLARIS12: 2801 case CHIP_VEGAM: 2802 case CHIP_CARRIZO: 2803 case CHIP_STONEY: 2804 if (adev->flags & AMD_IS_APU) 2805 adev->family = AMDGPU_FAMILY_CZ; 2806 else 2807 adev->family = AMDGPU_FAMILY_VI; 2808 2809 r = vi_set_ip_blocks(adev); 2810 if (r) 2811 return r; 2812 break; 2813 default: 2814 r = amdgpu_discovery_set_ip_blocks(adev); 2815 if (r) 2816 return r; 2817 break; 2818 } 2819 2820 /* Check for IP version 9.4.3 with A0 hardware */ 2821 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) && 2822 !amdgpu_device_get_rev_id(adev)) { 2823 dev_err(adev->dev, "Unsupported A0 hardware\n"); 2824 return -ENODEV; /* device unsupported - no device error */ 2825 } 2826 2827 if (amdgpu_has_atpx() && 2828 (amdgpu_is_atpx_hybrid() || 2829 amdgpu_has_atpx_dgpu_power_cntl()) && 2830 ((adev->flags & AMD_IS_APU) == 0) && 2831 !dev_is_removable(&adev->pdev->dev)) 2832 adev->flags |= AMD_IS_PX; 2833 2834 if (!(adev->flags & AMD_IS_APU)) { 2835 parent = pcie_find_root_port(adev->pdev); 2836 adev->has_pr3 = parent ? pci_pr3_present(parent) : false; 2837 } 2838 2839 adev->pm.pp_feature = amdgpu_pp_feature_mask; 2840 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS) 2841 adev->pm.pp_feature &= ~PP_GFXOFF_MASK; 2842 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID) 2843 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK; 2844 if (!amdgpu_device_pcie_dynamic_switching_supported(adev)) 2845 adev->pm.pp_feature &= ~PP_PCIE_DPM_MASK; 2846 2847 adev->virt.is_xgmi_node_migrate_enabled = false; 2848 if (amdgpu_sriov_vf(adev)) { 2849 adev->virt.is_xgmi_node_migrate_enabled = 2850 amdgpu_ip_version((adev), GC_HWIP, 0) == IP_VERSION(9, 4, 4); 2851 } 2852 2853 total = true; 2854 for (i = 0; i < adev->num_ip_blocks; i++) { 2855 ip_block = &adev->ip_blocks[i]; 2856 2857 if ((amdgpu_ip_block_mask & (1 << i)) == 0) { 2858 dev_warn(adev->dev, "disabled ip block: %d <%s>\n", i, 2859 adev->ip_blocks[i].version->funcs->name); 2860 adev->ip_blocks[i].status.valid = false; 2861 } else if (ip_block->version->funcs->early_init) { 2862 r = ip_block->version->funcs->early_init(ip_block); 2863 if (r == -ENOENT) { 2864 adev->ip_blocks[i].status.valid = false; 2865 } else if (r) { 2866 dev_err(adev->dev, 2867 "early_init of IP block <%s> failed %d\n", 2868 adev->ip_blocks[i].version->funcs->name, 2869 r); 2870 total = false; 2871 } else { 2872 adev->ip_blocks[i].status.valid = true; 2873 } 2874 } else { 2875 adev->ip_blocks[i].status.valid = true; 2876 } 2877 /* get the vbios after the asic_funcs are set up */ 2878 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) { 2879 r = amdgpu_device_parse_gpu_info_fw(adev); 2880 if (r) 2881 return r; 2882 2883 bios_flags = amdgpu_device_get_vbios_flags(adev); 2884 skip_bios = !!(bios_flags & AMDGPU_VBIOS_SKIP); 2885 /* Read BIOS */ 2886 if (!skip_bios) { 2887 bool optional = 2888 !!(bios_flags & AMDGPU_VBIOS_OPTIONAL); 2889 if (!amdgpu_get_bios(adev) && !optional) 2890 return -EINVAL; 2891 2892 if (optional && !adev->bios) 2893 dev_info( 2894 adev->dev, 2895 "VBIOS image optional, proceeding without VBIOS image"); 2896 2897 if (adev->bios) { 2898 r = amdgpu_atombios_init(adev); 2899 if (r) { 2900 dev_err(adev->dev, 2901 "amdgpu_atombios_init failed\n"); 2902 amdgpu_vf_error_put( 2903 adev, 2904 AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 2905 0, 0); 2906 return r; 2907 } 2908 } 2909 } 2910 2911 /*get pf2vf msg info at it's earliest time*/ 2912 if (amdgpu_sriov_vf(adev)) 2913 amdgpu_virt_init_data_exchange(adev); 2914 2915 } 2916 } 2917 if (!total) 2918 return -ENODEV; 2919 2920 if (adev->gmc.xgmi.supported) 2921 amdgpu_xgmi_early_init(adev); 2922 2923 if (amdgpu_is_multi_aid(adev)) 2924 amdgpu_uid_init(adev); 2925 ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX); 2926 if (ip_block->status.valid != false) 2927 amdgpu_amdkfd_device_probe(adev); 2928 2929 adev->cg_flags &= amdgpu_cg_mask; 2930 adev->pg_flags &= amdgpu_pg_mask; 2931 2932 return 0; 2933 } 2934 2935 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev) 2936 { 2937 int i, r; 2938 2939 for (i = 0; i < adev->num_ip_blocks; i++) { 2940 if (!adev->ip_blocks[i].status.sw) 2941 continue; 2942 if (adev->ip_blocks[i].status.hw) 2943 continue; 2944 if (!amdgpu_ip_member_of_hwini( 2945 adev, adev->ip_blocks[i].version->type)) 2946 continue; 2947 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 2948 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) || 2949 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) { 2950 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]); 2951 if (r) { 2952 dev_err(adev->dev, 2953 "hw_init of IP block <%s> failed %d\n", 2954 adev->ip_blocks[i].version->funcs->name, 2955 r); 2956 return r; 2957 } 2958 adev->ip_blocks[i].status.hw = true; 2959 } 2960 } 2961 2962 return 0; 2963 } 2964 2965 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev) 2966 { 2967 int i, r; 2968 2969 for (i = 0; i < adev->num_ip_blocks; i++) { 2970 if (!adev->ip_blocks[i].status.sw) 2971 continue; 2972 if (adev->ip_blocks[i].status.hw) 2973 continue; 2974 if (!amdgpu_ip_member_of_hwini( 2975 adev, adev->ip_blocks[i].version->type)) 2976 continue; 2977 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]); 2978 if (r) { 2979 dev_err(adev->dev, 2980 "hw_init of IP block <%s> failed %d\n", 2981 adev->ip_blocks[i].version->funcs->name, r); 2982 return r; 2983 } 2984 adev->ip_blocks[i].status.hw = true; 2985 } 2986 2987 return 0; 2988 } 2989 2990 static int amdgpu_device_fw_loading(struct amdgpu_device *adev) 2991 { 2992 int r = 0; 2993 int i; 2994 uint32_t smu_version; 2995 2996 if (adev->asic_type >= CHIP_VEGA10) { 2997 for (i = 0; i < adev->num_ip_blocks; i++) { 2998 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP) 2999 continue; 3000 3001 if (!amdgpu_ip_member_of_hwini(adev, 3002 AMD_IP_BLOCK_TYPE_PSP)) 3003 break; 3004 3005 if (!adev->ip_blocks[i].status.sw) 3006 continue; 3007 3008 /* no need to do the fw loading again if already done*/ 3009 if (adev->ip_blocks[i].status.hw == true) 3010 break; 3011 3012 if (amdgpu_in_reset(adev) || adev->in_suspend) { 3013 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]); 3014 if (r) 3015 return r; 3016 } else { 3017 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]); 3018 if (r) { 3019 dev_err(adev->dev, 3020 "hw_init of IP block <%s> failed %d\n", 3021 adev->ip_blocks[i] 3022 .version->funcs->name, 3023 r); 3024 return r; 3025 } 3026 adev->ip_blocks[i].status.hw = true; 3027 } 3028 break; 3029 } 3030 } 3031 3032 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA) 3033 r = amdgpu_pm_load_smu_firmware(adev, &smu_version); 3034 3035 return r; 3036 } 3037 3038 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev) 3039 { 3040 struct drm_sched_init_args args = { 3041 .ops = &amdgpu_sched_ops, 3042 .num_rqs = DRM_SCHED_PRIORITY_COUNT, 3043 .timeout_wq = adev->reset_domain->wq, 3044 .dev = adev->dev, 3045 }; 3046 long timeout; 3047 int r, i; 3048 3049 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 3050 struct amdgpu_ring *ring = adev->rings[i]; 3051 3052 /* No need to setup the GPU scheduler for rings that don't need it */ 3053 if (!ring || ring->no_scheduler) 3054 continue; 3055 3056 switch (ring->funcs->type) { 3057 case AMDGPU_RING_TYPE_GFX: 3058 timeout = adev->gfx_timeout; 3059 break; 3060 case AMDGPU_RING_TYPE_COMPUTE: 3061 timeout = adev->compute_timeout; 3062 break; 3063 case AMDGPU_RING_TYPE_SDMA: 3064 timeout = adev->sdma_timeout; 3065 break; 3066 default: 3067 timeout = adev->video_timeout; 3068 break; 3069 } 3070 3071 args.timeout = timeout; 3072 args.credit_limit = ring->num_hw_submission; 3073 args.score = ring->sched_score; 3074 args.name = ring->name; 3075 3076 r = drm_sched_init(&ring->sched, &args); 3077 if (r) { 3078 dev_err(adev->dev, 3079 "Failed to create scheduler on ring %s.\n", 3080 ring->name); 3081 return r; 3082 } 3083 r = amdgpu_uvd_entity_init(adev, ring); 3084 if (r) { 3085 dev_err(adev->dev, 3086 "Failed to create UVD scheduling entity on ring %s.\n", 3087 ring->name); 3088 return r; 3089 } 3090 r = amdgpu_vce_entity_init(adev, ring); 3091 if (r) { 3092 dev_err(adev->dev, 3093 "Failed to create VCE scheduling entity on ring %s.\n", 3094 ring->name); 3095 return r; 3096 } 3097 } 3098 3099 if (adev->xcp_mgr) 3100 amdgpu_xcp_update_partition_sched_list(adev); 3101 3102 return 0; 3103 } 3104 3105 3106 /** 3107 * amdgpu_device_ip_init - run init for hardware IPs 3108 * 3109 * @adev: amdgpu_device pointer 3110 * 3111 * Main initialization pass for hardware IPs. The list of all the hardware 3112 * IPs that make up the asic is walked and the sw_init and hw_init callbacks 3113 * are run. sw_init initializes the software state associated with each IP 3114 * and hw_init initializes the hardware associated with each IP. 3115 * Returns 0 on success, negative error code on failure. 3116 */ 3117 static int amdgpu_device_ip_init(struct amdgpu_device *adev) 3118 { 3119 bool init_badpage; 3120 int i, r; 3121 3122 r = amdgpu_ras_init(adev); 3123 if (r) 3124 return r; 3125 3126 for (i = 0; i < adev->num_ip_blocks; i++) { 3127 if (!adev->ip_blocks[i].status.valid) 3128 continue; 3129 if (adev->ip_blocks[i].version->funcs->sw_init) { 3130 r = adev->ip_blocks[i].version->funcs->sw_init(&adev->ip_blocks[i]); 3131 if (r) { 3132 dev_err(adev->dev, 3133 "sw_init of IP block <%s> failed %d\n", 3134 adev->ip_blocks[i].version->funcs->name, 3135 r); 3136 goto init_failed; 3137 } 3138 } 3139 adev->ip_blocks[i].status.sw = true; 3140 3141 if (!amdgpu_ip_member_of_hwini( 3142 adev, adev->ip_blocks[i].version->type)) 3143 continue; 3144 3145 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) { 3146 /* need to do common hw init early so everything is set up for gmc */ 3147 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]); 3148 if (r) { 3149 dev_err(adev->dev, "hw_init %d failed %d\n", i, 3150 r); 3151 goto init_failed; 3152 } 3153 adev->ip_blocks[i].status.hw = true; 3154 } else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 3155 /* need to do gmc hw init early so we can allocate gpu mem */ 3156 /* Try to reserve bad pages early */ 3157 if (amdgpu_sriov_vf(adev)) 3158 amdgpu_virt_exchange_data(adev); 3159 3160 r = amdgpu_device_mem_scratch_init(adev); 3161 if (r) { 3162 dev_err(adev->dev, 3163 "amdgpu_mem_scratch_init failed %d\n", 3164 r); 3165 goto init_failed; 3166 } 3167 r = adev->ip_blocks[i].version->funcs->hw_init(&adev->ip_blocks[i]); 3168 if (r) { 3169 dev_err(adev->dev, "hw_init %d failed %d\n", i, 3170 r); 3171 goto init_failed; 3172 } 3173 r = amdgpu_device_wb_init(adev); 3174 if (r) { 3175 dev_err(adev->dev, 3176 "amdgpu_device_wb_init failed %d\n", r); 3177 goto init_failed; 3178 } 3179 adev->ip_blocks[i].status.hw = true; 3180 3181 /* right after GMC hw init, we create CSA */ 3182 if (adev->gfx.mcbp) { 3183 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj, 3184 AMDGPU_GEM_DOMAIN_VRAM | 3185 AMDGPU_GEM_DOMAIN_GTT, 3186 AMDGPU_CSA_SIZE); 3187 if (r) { 3188 dev_err(adev->dev, 3189 "allocate CSA failed %d\n", r); 3190 goto init_failed; 3191 } 3192 } 3193 3194 r = amdgpu_seq64_init(adev); 3195 if (r) { 3196 dev_err(adev->dev, "allocate seq64 failed %d\n", 3197 r); 3198 goto init_failed; 3199 } 3200 } 3201 } 3202 3203 if (amdgpu_sriov_vf(adev)) 3204 amdgpu_virt_init_data_exchange(adev); 3205 3206 r = amdgpu_ib_pool_init(adev); 3207 if (r) { 3208 dev_err(adev->dev, "IB initialization failed (%d).\n", r); 3209 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r); 3210 goto init_failed; 3211 } 3212 3213 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/ 3214 if (r) 3215 goto init_failed; 3216 3217 r = amdgpu_device_ip_hw_init_phase1(adev); 3218 if (r) 3219 goto init_failed; 3220 3221 r = amdgpu_device_fw_loading(adev); 3222 if (r) 3223 goto init_failed; 3224 3225 r = amdgpu_device_ip_hw_init_phase2(adev); 3226 if (r) 3227 goto init_failed; 3228 3229 /* 3230 * retired pages will be loaded from eeprom and reserved here, 3231 * it should be called after amdgpu_device_ip_hw_init_phase2 since 3232 * for some ASICs the RAS EEPROM code relies on SMU fully functioning 3233 * for I2C communication which only true at this point. 3234 * 3235 * amdgpu_ras_recovery_init may fail, but the upper only cares the 3236 * failure from bad gpu situation and stop amdgpu init process 3237 * accordingly. For other failed cases, it will still release all 3238 * the resource and print error message, rather than returning one 3239 * negative value to upper level. 3240 * 3241 * Note: theoretically, this should be called before all vram allocations 3242 * to protect retired page from abusing 3243 */ 3244 init_badpage = (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI); 3245 r = amdgpu_ras_recovery_init(adev, init_badpage); 3246 if (r) 3247 goto init_failed; 3248 3249 /** 3250 * In case of XGMI grab extra reference for reset domain for this device 3251 */ 3252 if (adev->gmc.xgmi.num_physical_nodes > 1) { 3253 if (amdgpu_xgmi_add_device(adev) == 0) { 3254 if (!amdgpu_sriov_vf(adev)) { 3255 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 3256 3257 if (WARN_ON(!hive)) { 3258 r = -ENOENT; 3259 goto init_failed; 3260 } 3261 3262 if (!hive->reset_domain || 3263 !amdgpu_reset_get_reset_domain(hive->reset_domain)) { 3264 r = -ENOENT; 3265 amdgpu_put_xgmi_hive(hive); 3266 goto init_failed; 3267 } 3268 3269 /* Drop the early temporary reset domain we created for device */ 3270 amdgpu_reset_put_reset_domain(adev->reset_domain); 3271 adev->reset_domain = hive->reset_domain; 3272 amdgpu_put_xgmi_hive(hive); 3273 } 3274 } 3275 } 3276 3277 r = amdgpu_device_init_schedulers(adev); 3278 if (r) 3279 goto init_failed; 3280 3281 if (adev->mman.buffer_funcs_ring->sched.ready) 3282 amdgpu_ttm_set_buffer_funcs_status(adev, true); 3283 3284 /* Don't init kfd if whole hive need to be reset during init */ 3285 if (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI) { 3286 kgd2kfd_init_zone_device(adev); 3287 amdgpu_amdkfd_device_init(adev); 3288 } 3289 3290 amdgpu_fru_get_product_info(adev); 3291 3292 if (!amdgpu_sriov_vf(adev) || amdgpu_sriov_ras_cper_en(adev)) 3293 r = amdgpu_cper_init(adev); 3294 3295 init_failed: 3296 3297 return r; 3298 } 3299 3300 /** 3301 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer 3302 * 3303 * @adev: amdgpu_device pointer 3304 * 3305 * Writes a reset magic value to the gart pointer in VRAM. The driver calls 3306 * this function before a GPU reset. If the value is retained after a 3307 * GPU reset, VRAM has not been lost. Some GPU resets may destroy VRAM contents. 3308 */ 3309 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev) 3310 { 3311 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM); 3312 } 3313 3314 /** 3315 * amdgpu_device_check_vram_lost - check if vram is valid 3316 * 3317 * @adev: amdgpu_device pointer 3318 * 3319 * Checks the reset magic value written to the gart pointer in VRAM. 3320 * The driver calls this after a GPU reset to see if the contents of 3321 * VRAM is lost or now. 3322 * returns true if vram is lost, false if not. 3323 */ 3324 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev) 3325 { 3326 if (memcmp(adev->gart.ptr, adev->reset_magic, 3327 AMDGPU_RESET_MAGIC_NUM)) 3328 return true; 3329 3330 if (!amdgpu_in_reset(adev)) 3331 return false; 3332 3333 /* 3334 * For all ASICs with baco/mode1 reset, the VRAM is 3335 * always assumed to be lost. 3336 */ 3337 switch (amdgpu_asic_reset_method(adev)) { 3338 case AMD_RESET_METHOD_LEGACY: 3339 case AMD_RESET_METHOD_LINK: 3340 case AMD_RESET_METHOD_BACO: 3341 case AMD_RESET_METHOD_MODE1: 3342 return true; 3343 default: 3344 return false; 3345 } 3346 } 3347 3348 /** 3349 * amdgpu_device_set_cg_state - set clockgating for amdgpu device 3350 * 3351 * @adev: amdgpu_device pointer 3352 * @state: clockgating state (gate or ungate) 3353 * 3354 * The list of all the hardware IPs that make up the asic is walked and the 3355 * set_clockgating_state callbacks are run. 3356 * Late initialization pass enabling clockgating for hardware IPs. 3357 * Fini or suspend, pass disabling clockgating for hardware IPs. 3358 * Returns 0 on success, negative error code on failure. 3359 */ 3360 3361 int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 3362 enum amd_clockgating_state state) 3363 { 3364 int i, j, r; 3365 3366 if (amdgpu_emu_mode == 1) 3367 return 0; 3368 3369 for (j = 0; j < adev->num_ip_blocks; j++) { 3370 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 3371 if (!adev->ip_blocks[i].status.late_initialized) 3372 continue; 3373 /* skip CG for GFX, SDMA on S0ix */ 3374 if (adev->in_s0ix && 3375 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX || 3376 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA)) 3377 continue; 3378 /* skip CG for VCE/UVD, it's handled specially */ 3379 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 3380 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 3381 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 3382 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 3383 adev->ip_blocks[i].version->funcs->set_clockgating_state) { 3384 /* enable clockgating to save power */ 3385 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(&adev->ip_blocks[i], 3386 state); 3387 if (r) { 3388 dev_err(adev->dev, 3389 "set_clockgating_state(gate) of IP block <%s> failed %d\n", 3390 adev->ip_blocks[i].version->funcs->name, 3391 r); 3392 return r; 3393 } 3394 } 3395 } 3396 3397 return 0; 3398 } 3399 3400 int amdgpu_device_set_pg_state(struct amdgpu_device *adev, 3401 enum amd_powergating_state state) 3402 { 3403 int i, j, r; 3404 3405 if (amdgpu_emu_mode == 1) 3406 return 0; 3407 3408 for (j = 0; j < adev->num_ip_blocks; j++) { 3409 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1; 3410 if (!adev->ip_blocks[i].status.late_initialized) 3411 continue; 3412 /* skip PG for GFX, SDMA on S0ix */ 3413 if (adev->in_s0ix && 3414 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX || 3415 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA)) 3416 continue; 3417 /* skip CG for VCE/UVD, it's handled specially */ 3418 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD && 3419 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE && 3420 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN && 3421 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG && 3422 adev->ip_blocks[i].version->funcs->set_powergating_state) { 3423 /* enable powergating to save power */ 3424 r = adev->ip_blocks[i].version->funcs->set_powergating_state(&adev->ip_blocks[i], 3425 state); 3426 if (r) { 3427 dev_err(adev->dev, 3428 "set_powergating_state(gate) of IP block <%s> failed %d\n", 3429 adev->ip_blocks[i].version->funcs->name, 3430 r); 3431 return r; 3432 } 3433 } 3434 } 3435 return 0; 3436 } 3437 3438 static int amdgpu_device_enable_mgpu_fan_boost(void) 3439 { 3440 struct amdgpu_gpu_instance *gpu_ins; 3441 struct amdgpu_device *adev; 3442 int i, ret = 0; 3443 3444 mutex_lock(&mgpu_info.mutex); 3445 3446 /* 3447 * MGPU fan boost feature should be enabled 3448 * only when there are two or more dGPUs in 3449 * the system 3450 */ 3451 if (mgpu_info.num_dgpu < 2) 3452 goto out; 3453 3454 for (i = 0; i < mgpu_info.num_dgpu; i++) { 3455 gpu_ins = &(mgpu_info.gpu_ins[i]); 3456 adev = gpu_ins->adev; 3457 if (!(adev->flags & AMD_IS_APU || amdgpu_sriov_multi_vf_mode(adev)) && 3458 !gpu_ins->mgpu_fan_enabled) { 3459 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev); 3460 if (ret) 3461 break; 3462 3463 gpu_ins->mgpu_fan_enabled = 1; 3464 } 3465 } 3466 3467 out: 3468 mutex_unlock(&mgpu_info.mutex); 3469 3470 return ret; 3471 } 3472 3473 /** 3474 * amdgpu_device_ip_late_init - run late init for hardware IPs 3475 * 3476 * @adev: amdgpu_device pointer 3477 * 3478 * Late initialization pass for hardware IPs. The list of all the hardware 3479 * IPs that make up the asic is walked and the late_init callbacks are run. 3480 * late_init covers any special initialization that an IP requires 3481 * after all of the have been initialized or something that needs to happen 3482 * late in the init process. 3483 * Returns 0 on success, negative error code on failure. 3484 */ 3485 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev) 3486 { 3487 struct amdgpu_gpu_instance *gpu_instance; 3488 int i = 0, r; 3489 3490 for (i = 0; i < adev->num_ip_blocks; i++) { 3491 if (!adev->ip_blocks[i].status.hw) 3492 continue; 3493 if (adev->ip_blocks[i].version->funcs->late_init) { 3494 r = adev->ip_blocks[i].version->funcs->late_init(&adev->ip_blocks[i]); 3495 if (r) { 3496 dev_err(adev->dev, 3497 "late_init of IP block <%s> failed %d\n", 3498 adev->ip_blocks[i].version->funcs->name, 3499 r); 3500 return r; 3501 } 3502 } 3503 adev->ip_blocks[i].status.late_initialized = true; 3504 } 3505 3506 r = amdgpu_ras_late_init(adev); 3507 if (r) { 3508 dev_err(adev->dev, "amdgpu_ras_late_init failed %d", r); 3509 return r; 3510 } 3511 3512 if (!amdgpu_reset_in_recovery(adev)) 3513 amdgpu_ras_set_error_query_ready(adev, true); 3514 3515 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE); 3516 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE); 3517 3518 amdgpu_device_fill_reset_magic(adev); 3519 3520 r = amdgpu_device_enable_mgpu_fan_boost(); 3521 if (r) 3522 dev_err(adev->dev, "enable mgpu fan boost failed (%d).\n", r); 3523 3524 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */ 3525 if (amdgpu_passthrough(adev) && 3526 ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1) || 3527 adev->asic_type == CHIP_ALDEBARAN)) 3528 amdgpu_dpm_handle_passthrough_sbr(adev, true); 3529 3530 if (adev->gmc.xgmi.num_physical_nodes > 1) { 3531 mutex_lock(&mgpu_info.mutex); 3532 3533 /* 3534 * Reset device p-state to low as this was booted with high. 3535 * 3536 * This should be performed only after all devices from the same 3537 * hive get initialized. 3538 * 3539 * However, it's unknown how many device in the hive in advance. 3540 * As this is counted one by one during devices initializations. 3541 * 3542 * So, we wait for all XGMI interlinked devices initialized. 3543 * This may bring some delays as those devices may come from 3544 * different hives. But that should be OK. 3545 */ 3546 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) { 3547 for (i = 0; i < mgpu_info.num_gpu; i++) { 3548 gpu_instance = &(mgpu_info.gpu_ins[i]); 3549 if (gpu_instance->adev->flags & AMD_IS_APU) 3550 continue; 3551 3552 r = amdgpu_xgmi_set_pstate(gpu_instance->adev, 3553 AMDGPU_XGMI_PSTATE_MIN); 3554 if (r) { 3555 dev_err(adev->dev, 3556 "pstate setting failed (%d).\n", 3557 r); 3558 break; 3559 } 3560 } 3561 } 3562 3563 mutex_unlock(&mgpu_info.mutex); 3564 } 3565 3566 return 0; 3567 } 3568 3569 static void amdgpu_ip_block_hw_fini(struct amdgpu_ip_block *ip_block) 3570 { 3571 struct amdgpu_device *adev = ip_block->adev; 3572 int r; 3573 3574 if (!ip_block->version->funcs->hw_fini) { 3575 dev_err(adev->dev, "hw_fini of IP block <%s> not defined\n", 3576 ip_block->version->funcs->name); 3577 } else { 3578 r = ip_block->version->funcs->hw_fini(ip_block); 3579 /* XXX handle errors */ 3580 if (r) { 3581 dev_dbg(adev->dev, 3582 "hw_fini of IP block <%s> failed %d\n", 3583 ip_block->version->funcs->name, r); 3584 } 3585 } 3586 3587 ip_block->status.hw = false; 3588 } 3589 3590 /** 3591 * amdgpu_device_smu_fini_early - smu hw_fini wrapper 3592 * 3593 * @adev: amdgpu_device pointer 3594 * 3595 * For ASICs need to disable SMC first 3596 */ 3597 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev) 3598 { 3599 int i; 3600 3601 if (amdgpu_ip_version(adev, GC_HWIP, 0) > IP_VERSION(9, 0, 0)) 3602 return; 3603 3604 for (i = 0; i < adev->num_ip_blocks; i++) { 3605 if (!adev->ip_blocks[i].status.hw) 3606 continue; 3607 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 3608 amdgpu_ip_block_hw_fini(&adev->ip_blocks[i]); 3609 break; 3610 } 3611 } 3612 } 3613 3614 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev) 3615 { 3616 int i, r; 3617 3618 for (i = 0; i < adev->num_ip_blocks; i++) { 3619 if (!adev->ip_blocks[i].version->funcs->early_fini) 3620 continue; 3621 3622 r = adev->ip_blocks[i].version->funcs->early_fini(&adev->ip_blocks[i]); 3623 if (r) { 3624 dev_dbg(adev->dev, 3625 "early_fini of IP block <%s> failed %d\n", 3626 adev->ip_blocks[i].version->funcs->name, r); 3627 } 3628 } 3629 3630 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 3631 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 3632 3633 amdgpu_amdkfd_suspend(adev, true); 3634 amdgpu_userq_suspend(adev); 3635 3636 /* Workaround for ASICs need to disable SMC first */ 3637 amdgpu_device_smu_fini_early(adev); 3638 3639 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 3640 if (!adev->ip_blocks[i].status.hw) 3641 continue; 3642 3643 amdgpu_ip_block_hw_fini(&adev->ip_blocks[i]); 3644 } 3645 3646 if (amdgpu_sriov_vf(adev)) { 3647 if (amdgpu_virt_release_full_gpu(adev, false)) 3648 dev_err(adev->dev, 3649 "failed to release exclusive mode on fini\n"); 3650 } 3651 3652 return 0; 3653 } 3654 3655 /** 3656 * amdgpu_device_ip_fini - run fini for hardware IPs 3657 * 3658 * @adev: amdgpu_device pointer 3659 * 3660 * Main teardown pass for hardware IPs. The list of all the hardware 3661 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks 3662 * are run. hw_fini tears down the hardware associated with each IP 3663 * and sw_fini tears down any software state associated with each IP. 3664 * Returns 0 on success, negative error code on failure. 3665 */ 3666 static int amdgpu_device_ip_fini(struct amdgpu_device *adev) 3667 { 3668 int i, r; 3669 3670 amdgpu_cper_fini(adev); 3671 3672 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done) 3673 amdgpu_virt_release_ras_err_handler_data(adev); 3674 3675 if (adev->gmc.xgmi.num_physical_nodes > 1) 3676 amdgpu_xgmi_remove_device(adev); 3677 3678 amdgpu_amdkfd_device_fini_sw(adev); 3679 3680 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 3681 if (!adev->ip_blocks[i].status.sw) 3682 continue; 3683 3684 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) { 3685 amdgpu_ucode_free_bo(adev); 3686 amdgpu_free_static_csa(&adev->virt.csa_obj); 3687 amdgpu_device_wb_fini(adev); 3688 amdgpu_device_mem_scratch_fini(adev); 3689 amdgpu_ib_pool_fini(adev); 3690 amdgpu_seq64_fini(adev); 3691 amdgpu_doorbell_fini(adev); 3692 } 3693 if (adev->ip_blocks[i].version->funcs->sw_fini) { 3694 r = adev->ip_blocks[i].version->funcs->sw_fini(&adev->ip_blocks[i]); 3695 /* XXX handle errors */ 3696 if (r) { 3697 dev_dbg(adev->dev, 3698 "sw_fini of IP block <%s> failed %d\n", 3699 adev->ip_blocks[i].version->funcs->name, 3700 r); 3701 } 3702 } 3703 adev->ip_blocks[i].status.sw = false; 3704 adev->ip_blocks[i].status.valid = false; 3705 } 3706 3707 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 3708 if (!adev->ip_blocks[i].status.late_initialized) 3709 continue; 3710 if (adev->ip_blocks[i].version->funcs->late_fini) 3711 adev->ip_blocks[i].version->funcs->late_fini(&adev->ip_blocks[i]); 3712 adev->ip_blocks[i].status.late_initialized = false; 3713 } 3714 3715 amdgpu_ras_fini(adev); 3716 amdgpu_uid_fini(adev); 3717 3718 return 0; 3719 } 3720 3721 /** 3722 * amdgpu_device_delayed_init_work_handler - work handler for IB tests 3723 * 3724 * @work: work_struct. 3725 */ 3726 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work) 3727 { 3728 struct amdgpu_device *adev = 3729 container_of(work, struct amdgpu_device, delayed_init_work.work); 3730 int r; 3731 3732 r = amdgpu_ib_ring_tests(adev); 3733 if (r) 3734 dev_err(adev->dev, "ib ring test failed (%d).\n", r); 3735 } 3736 3737 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work) 3738 { 3739 struct amdgpu_device *adev = 3740 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work); 3741 3742 WARN_ON_ONCE(adev->gfx.gfx_off_state); 3743 WARN_ON_ONCE(adev->gfx.gfx_off_req_count); 3744 3745 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true, 0)) 3746 adev->gfx.gfx_off_state = true; 3747 } 3748 3749 /** 3750 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1) 3751 * 3752 * @adev: amdgpu_device pointer 3753 * 3754 * Main suspend function for hardware IPs. The list of all the hardware 3755 * IPs that make up the asic is walked, clockgating is disabled and the 3756 * suspend callbacks are run. suspend puts the hardware and software state 3757 * in each IP into a state suitable for suspend. 3758 * Returns 0 on success, negative error code on failure. 3759 */ 3760 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev) 3761 { 3762 int i, r; 3763 3764 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE); 3765 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE); 3766 3767 /* 3768 * Per PMFW team's suggestion, driver needs to handle gfxoff 3769 * and df cstate features disablement for gpu reset(e.g. Mode1Reset) 3770 * scenario. Add the missing df cstate disablement here. 3771 */ 3772 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW)) 3773 dev_warn(adev->dev, "Failed to disallow df cstate"); 3774 3775 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 3776 if (!adev->ip_blocks[i].status.valid) 3777 continue; 3778 3779 /* displays are handled separately */ 3780 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE) 3781 continue; 3782 3783 /* XXX handle errors */ 3784 r = amdgpu_ip_block_suspend(&adev->ip_blocks[i]); 3785 if (r) 3786 return r; 3787 } 3788 3789 return 0; 3790 } 3791 3792 /** 3793 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2) 3794 * 3795 * @adev: amdgpu_device pointer 3796 * 3797 * Main suspend function for hardware IPs. The list of all the hardware 3798 * IPs that make up the asic is walked, clockgating is disabled and the 3799 * suspend callbacks are run. suspend puts the hardware and software state 3800 * in each IP into a state suitable for suspend. 3801 * Returns 0 on success, negative error code on failure. 3802 */ 3803 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev) 3804 { 3805 int i, r; 3806 3807 if (adev->in_s0ix) 3808 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry); 3809 3810 for (i = adev->num_ip_blocks - 1; i >= 0; i--) { 3811 if (!adev->ip_blocks[i].status.valid) 3812 continue; 3813 /* displays are handled in phase1 */ 3814 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) 3815 continue; 3816 /* PSP lost connection when err_event_athub occurs */ 3817 if (amdgpu_ras_intr_triggered() && 3818 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 3819 adev->ip_blocks[i].status.hw = false; 3820 continue; 3821 } 3822 3823 /* skip unnecessary suspend if we do not initialize them yet */ 3824 if (!amdgpu_ip_member_of_hwini( 3825 adev, adev->ip_blocks[i].version->type)) 3826 continue; 3827 3828 /* Since we skip suspend for S0i3, we need to cancel the delayed 3829 * idle work here as the suspend callback never gets called. 3830 */ 3831 if (adev->in_s0ix && 3832 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX && 3833 amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 0, 0)) 3834 cancel_delayed_work_sync(&adev->gfx.idle_work); 3835 /* skip suspend of gfx/mes and psp for S0ix 3836 * gfx is in gfxoff state, so on resume it will exit gfxoff just 3837 * like at runtime. PSP is also part of the always on hardware 3838 * so no need to suspend it. 3839 */ 3840 if (adev->in_s0ix && 3841 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP || 3842 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX || 3843 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES)) 3844 continue; 3845 3846 /* SDMA 5.x+ is part of GFX power domain so it's covered by GFXOFF */ 3847 if (adev->in_s0ix && 3848 (amdgpu_ip_version(adev, SDMA0_HWIP, 0) >= 3849 IP_VERSION(5, 0, 0)) && 3850 (adev->ip_blocks[i].version->type == 3851 AMD_IP_BLOCK_TYPE_SDMA)) 3852 continue; 3853 3854 /* Once swPSP provides the IMU, RLC FW binaries to TOS during cold-boot. 3855 * These are in TMR, hence are expected to be reused by PSP-TOS to reload 3856 * from this location and RLC Autoload automatically also gets loaded 3857 * from here based on PMFW -> PSP message during re-init sequence. 3858 * Therefore, the psp suspend & resume should be skipped to avoid destroy 3859 * the TMR and reload FWs again for IMU enabled APU ASICs. 3860 */ 3861 if (amdgpu_in_reset(adev) && 3862 (adev->flags & AMD_IS_APU) && adev->gfx.imu.funcs && 3863 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) 3864 continue; 3865 3866 /* XXX handle errors */ 3867 r = amdgpu_ip_block_suspend(&adev->ip_blocks[i]); 3868 adev->ip_blocks[i].status.hw = false; 3869 3870 /* handle putting the SMC in the appropriate state */ 3871 if (!amdgpu_sriov_vf(adev)) { 3872 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) { 3873 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state); 3874 if (r) { 3875 dev_err(adev->dev, 3876 "SMC failed to set mp1 state %d, %d\n", 3877 adev->mp1_state, r); 3878 return r; 3879 } 3880 } 3881 } 3882 } 3883 3884 return 0; 3885 } 3886 3887 /** 3888 * amdgpu_device_ip_suspend - run suspend for hardware IPs 3889 * 3890 * @adev: amdgpu_device pointer 3891 * 3892 * Main suspend function for hardware IPs. The list of all the hardware 3893 * IPs that make up the asic is walked, clockgating is disabled and the 3894 * suspend callbacks are run. suspend puts the hardware and software state 3895 * in each IP into a state suitable for suspend. 3896 * Returns 0 on success, negative error code on failure. 3897 */ 3898 int amdgpu_device_ip_suspend(struct amdgpu_device *adev) 3899 { 3900 int r; 3901 3902 if (amdgpu_sriov_vf(adev)) { 3903 amdgpu_virt_fini_data_exchange(adev); 3904 amdgpu_virt_request_full_gpu(adev, false); 3905 } 3906 3907 amdgpu_ttm_set_buffer_funcs_status(adev, false); 3908 3909 r = amdgpu_device_ip_suspend_phase1(adev); 3910 if (r) 3911 return r; 3912 r = amdgpu_device_ip_suspend_phase2(adev); 3913 3914 if (amdgpu_sriov_vf(adev)) 3915 amdgpu_virt_release_full_gpu(adev, false); 3916 3917 return r; 3918 } 3919 3920 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev) 3921 { 3922 int i, r; 3923 3924 static enum amd_ip_block_type ip_order[] = { 3925 AMD_IP_BLOCK_TYPE_COMMON, 3926 AMD_IP_BLOCK_TYPE_GMC, 3927 AMD_IP_BLOCK_TYPE_PSP, 3928 AMD_IP_BLOCK_TYPE_IH, 3929 }; 3930 3931 for (i = 0; i < adev->num_ip_blocks; i++) { 3932 int j; 3933 struct amdgpu_ip_block *block; 3934 3935 block = &adev->ip_blocks[i]; 3936 block->status.hw = false; 3937 3938 for (j = 0; j < ARRAY_SIZE(ip_order); j++) { 3939 3940 if (block->version->type != ip_order[j] || 3941 !block->status.valid) 3942 continue; 3943 3944 r = block->version->funcs->hw_init(&adev->ip_blocks[i]); 3945 if (r) { 3946 dev_err(adev->dev, "RE-INIT-early: %s failed\n", 3947 block->version->funcs->name); 3948 return r; 3949 } 3950 block->status.hw = true; 3951 } 3952 } 3953 3954 return 0; 3955 } 3956 3957 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev) 3958 { 3959 struct amdgpu_ip_block *block; 3960 int i, r = 0; 3961 3962 static enum amd_ip_block_type ip_order[] = { 3963 AMD_IP_BLOCK_TYPE_SMC, 3964 AMD_IP_BLOCK_TYPE_DCE, 3965 AMD_IP_BLOCK_TYPE_GFX, 3966 AMD_IP_BLOCK_TYPE_SDMA, 3967 AMD_IP_BLOCK_TYPE_MES, 3968 AMD_IP_BLOCK_TYPE_UVD, 3969 AMD_IP_BLOCK_TYPE_VCE, 3970 AMD_IP_BLOCK_TYPE_VCN, 3971 AMD_IP_BLOCK_TYPE_JPEG 3972 }; 3973 3974 for (i = 0; i < ARRAY_SIZE(ip_order); i++) { 3975 block = amdgpu_device_ip_get_ip_block(adev, ip_order[i]); 3976 3977 if (!block) 3978 continue; 3979 3980 if (block->status.valid && !block->status.hw) { 3981 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC) { 3982 r = amdgpu_ip_block_resume(block); 3983 } else { 3984 r = block->version->funcs->hw_init(block); 3985 } 3986 3987 if (r) { 3988 dev_err(adev->dev, "RE-INIT-late: %s failed\n", 3989 block->version->funcs->name); 3990 break; 3991 } 3992 block->status.hw = true; 3993 } 3994 } 3995 3996 return r; 3997 } 3998 3999 /** 4000 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs 4001 * 4002 * @adev: amdgpu_device pointer 4003 * 4004 * First resume function for hardware IPs. The list of all the hardware 4005 * IPs that make up the asic is walked and the resume callbacks are run for 4006 * COMMON, GMC, and IH. resume puts the hardware into a functional state 4007 * after a suspend and updates the software state as necessary. This 4008 * function is also used for restoring the GPU after a GPU reset. 4009 * Returns 0 on success, negative error code on failure. 4010 */ 4011 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev) 4012 { 4013 int i, r; 4014 4015 for (i = 0; i < adev->num_ip_blocks; i++) { 4016 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 4017 continue; 4018 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 4019 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 4020 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 4021 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) { 4022 4023 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]); 4024 if (r) 4025 return r; 4026 } 4027 } 4028 4029 return 0; 4030 } 4031 4032 /** 4033 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs 4034 * 4035 * @adev: amdgpu_device pointer 4036 * 4037 * Second resume function for hardware IPs. The list of all the hardware 4038 * IPs that make up the asic is walked and the resume callbacks are run for 4039 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a 4040 * functional state after a suspend and updates the software state as 4041 * necessary. This function is also used for restoring the GPU after a GPU 4042 * reset. 4043 * Returns 0 on success, negative error code on failure. 4044 */ 4045 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev) 4046 { 4047 int i, r; 4048 4049 for (i = 0; i < adev->num_ip_blocks; i++) { 4050 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 4051 continue; 4052 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON || 4053 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC || 4054 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH || 4055 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE || 4056 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) 4057 continue; 4058 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]); 4059 if (r) 4060 return r; 4061 } 4062 4063 return 0; 4064 } 4065 4066 /** 4067 * amdgpu_device_ip_resume_phase3 - run resume for hardware IPs 4068 * 4069 * @adev: amdgpu_device pointer 4070 * 4071 * Third resume function for hardware IPs. The list of all the hardware 4072 * IPs that make up the asic is walked and the resume callbacks are run for 4073 * all DCE. resume puts the hardware into a functional state after a suspend 4074 * and updates the software state as necessary. This function is also used 4075 * for restoring the GPU after a GPU reset. 4076 * 4077 * Returns 0 on success, negative error code on failure. 4078 */ 4079 static int amdgpu_device_ip_resume_phase3(struct amdgpu_device *adev) 4080 { 4081 int i, r; 4082 4083 for (i = 0; i < adev->num_ip_blocks; i++) { 4084 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw) 4085 continue; 4086 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) { 4087 r = amdgpu_ip_block_resume(&adev->ip_blocks[i]); 4088 if (r) 4089 return r; 4090 } 4091 } 4092 4093 return 0; 4094 } 4095 4096 /** 4097 * amdgpu_device_ip_resume - run resume for hardware IPs 4098 * 4099 * @adev: amdgpu_device pointer 4100 * 4101 * Main resume function for hardware IPs. The hardware IPs 4102 * are split into two resume functions because they are 4103 * also used in recovering from a GPU reset and some additional 4104 * steps need to be take between them. In this case (S3/S4) they are 4105 * run sequentially. 4106 * Returns 0 on success, negative error code on failure. 4107 */ 4108 static int amdgpu_device_ip_resume(struct amdgpu_device *adev) 4109 { 4110 int r; 4111 4112 r = amdgpu_device_ip_resume_phase1(adev); 4113 if (r) 4114 return r; 4115 4116 r = amdgpu_device_fw_loading(adev); 4117 if (r) 4118 return r; 4119 4120 r = amdgpu_device_ip_resume_phase2(adev); 4121 4122 if (adev->mman.buffer_funcs_ring->sched.ready) 4123 amdgpu_ttm_set_buffer_funcs_status(adev, true); 4124 4125 if (r) 4126 return r; 4127 4128 amdgpu_fence_driver_hw_init(adev); 4129 4130 r = amdgpu_device_ip_resume_phase3(adev); 4131 4132 return r; 4133 } 4134 4135 /** 4136 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV 4137 * 4138 * @adev: amdgpu_device pointer 4139 * 4140 * Query the VBIOS data tables to determine if the board supports SR-IOV. 4141 */ 4142 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev) 4143 { 4144 if (amdgpu_sriov_vf(adev)) { 4145 if (adev->is_atom_fw) { 4146 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev)) 4147 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 4148 } else { 4149 if (amdgpu_atombios_has_gpu_virtualization_table(adev)) 4150 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS; 4151 } 4152 4153 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS)) 4154 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0); 4155 } 4156 } 4157 4158 /** 4159 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic 4160 * 4161 * @pdev : pci device context 4162 * @asic_type: AMD asic type 4163 * 4164 * Check if there is DC (new modesetting infrastructre) support for an asic. 4165 * returns true if DC has support, false if not. 4166 */ 4167 bool amdgpu_device_asic_has_dc_support(struct pci_dev *pdev, 4168 enum amd_asic_type asic_type) 4169 { 4170 switch (asic_type) { 4171 #ifdef CONFIG_DRM_AMDGPU_SI 4172 case CHIP_HAINAN: 4173 #endif 4174 case CHIP_TOPAZ: 4175 /* chips with no display hardware */ 4176 return false; 4177 #if defined(CONFIG_DRM_AMD_DC) 4178 case CHIP_TAHITI: 4179 case CHIP_PITCAIRN: 4180 case CHIP_VERDE: 4181 case CHIP_OLAND: 4182 /* 4183 * We have systems in the wild with these ASICs that require 4184 * LVDS and VGA support which is not supported with DC. 4185 * 4186 * Fallback to the non-DC driver here by default so as not to 4187 * cause regressions. 4188 */ 4189 #if defined(CONFIG_DRM_AMD_DC_SI) 4190 return amdgpu_dc > 0; 4191 #else 4192 return false; 4193 #endif 4194 case CHIP_BONAIRE: 4195 case CHIP_KAVERI: 4196 case CHIP_KABINI: 4197 case CHIP_MULLINS: 4198 /* 4199 * We have systems in the wild with these ASICs that require 4200 * VGA support which is not supported with DC. 4201 * 4202 * Fallback to the non-DC driver here by default so as not to 4203 * cause regressions. 4204 */ 4205 return amdgpu_dc > 0; 4206 default: 4207 return amdgpu_dc != 0; 4208 #else 4209 default: 4210 if (amdgpu_dc > 0) 4211 dev_info_once( 4212 &pdev->dev, 4213 "Display Core has been requested via kernel parameter but isn't supported by ASIC, ignoring\n"); 4214 return false; 4215 #endif 4216 } 4217 } 4218 4219 /** 4220 * amdgpu_device_has_dc_support - check if dc is supported 4221 * 4222 * @adev: amdgpu_device pointer 4223 * 4224 * Returns true for supported, false for not supported 4225 */ 4226 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev) 4227 { 4228 if (adev->enable_virtual_display || 4229 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK)) 4230 return false; 4231 4232 return amdgpu_device_asic_has_dc_support(adev->pdev, adev->asic_type); 4233 } 4234 4235 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work) 4236 { 4237 struct amdgpu_device *adev = 4238 container_of(__work, struct amdgpu_device, xgmi_reset_work); 4239 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev); 4240 4241 /* It's a bug to not have a hive within this function */ 4242 if (WARN_ON(!hive)) 4243 return; 4244 4245 /* 4246 * Use task barrier to synchronize all xgmi reset works across the 4247 * hive. task_barrier_enter and task_barrier_exit will block 4248 * until all the threads running the xgmi reset works reach 4249 * those points. task_barrier_full will do both blocks. 4250 */ 4251 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) { 4252 4253 task_barrier_enter(&hive->tb); 4254 adev->asic_reset_res = amdgpu_device_baco_enter(adev); 4255 4256 if (adev->asic_reset_res) 4257 goto fail; 4258 4259 task_barrier_exit(&hive->tb); 4260 adev->asic_reset_res = amdgpu_device_baco_exit(adev); 4261 4262 if (adev->asic_reset_res) 4263 goto fail; 4264 4265 amdgpu_ras_reset_error_count(adev, AMDGPU_RAS_BLOCK__MMHUB); 4266 } else { 4267 4268 task_barrier_full(&hive->tb); 4269 adev->asic_reset_res = amdgpu_asic_reset(adev); 4270 } 4271 4272 fail: 4273 if (adev->asic_reset_res) 4274 dev_warn(adev->dev, 4275 "ASIC reset failed with error, %d for drm dev, %s", 4276 adev->asic_reset_res, adev_to_drm(adev)->unique); 4277 amdgpu_put_xgmi_hive(hive); 4278 } 4279 4280 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev) 4281 { 4282 char *input = amdgpu_lockup_timeout; 4283 char *timeout_setting = NULL; 4284 int index = 0; 4285 long timeout; 4286 int ret = 0; 4287 4288 /* 4289 * By default timeout for jobs is 10 sec 4290 */ 4291 adev->compute_timeout = adev->gfx_timeout = msecs_to_jiffies(10000); 4292 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 4293 4294 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 4295 while ((timeout_setting = strsep(&input, ",")) && 4296 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) { 4297 ret = kstrtol(timeout_setting, 0, &timeout); 4298 if (ret) 4299 return ret; 4300 4301 if (timeout == 0) { 4302 index++; 4303 continue; 4304 } else if (timeout < 0) { 4305 timeout = MAX_SCHEDULE_TIMEOUT; 4306 dev_warn(adev->dev, "lockup timeout disabled"); 4307 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK); 4308 } else { 4309 timeout = msecs_to_jiffies(timeout); 4310 } 4311 4312 switch (index++) { 4313 case 0: 4314 adev->gfx_timeout = timeout; 4315 break; 4316 case 1: 4317 adev->compute_timeout = timeout; 4318 break; 4319 case 2: 4320 adev->sdma_timeout = timeout; 4321 break; 4322 case 3: 4323 adev->video_timeout = timeout; 4324 break; 4325 default: 4326 break; 4327 } 4328 } 4329 /* 4330 * There is only one value specified and 4331 * it should apply to all non-compute jobs. 4332 */ 4333 if (index == 1) { 4334 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout; 4335 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev)) 4336 adev->compute_timeout = adev->gfx_timeout; 4337 } 4338 } 4339 4340 return ret; 4341 } 4342 4343 /** 4344 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU 4345 * 4346 * @adev: amdgpu_device pointer 4347 * 4348 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode 4349 */ 4350 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev) 4351 { 4352 struct iommu_domain *domain; 4353 4354 domain = iommu_get_domain_for_dev(adev->dev); 4355 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY) 4356 adev->ram_is_direct_mapped = true; 4357 } 4358 4359 #if defined(CONFIG_HSA_AMD_P2P) 4360 /** 4361 * amdgpu_device_check_iommu_remap - Check if DMA remapping is enabled. 4362 * 4363 * @adev: amdgpu_device pointer 4364 * 4365 * return if IOMMU remapping bar address 4366 */ 4367 static bool amdgpu_device_check_iommu_remap(struct amdgpu_device *adev) 4368 { 4369 struct iommu_domain *domain; 4370 4371 domain = iommu_get_domain_for_dev(adev->dev); 4372 if (domain && (domain->type == IOMMU_DOMAIN_DMA || 4373 domain->type == IOMMU_DOMAIN_DMA_FQ)) 4374 return true; 4375 4376 return false; 4377 } 4378 #endif 4379 4380 static void amdgpu_device_set_mcbp(struct amdgpu_device *adev) 4381 { 4382 if (amdgpu_mcbp == 1) 4383 adev->gfx.mcbp = true; 4384 else if (amdgpu_mcbp == 0) 4385 adev->gfx.mcbp = false; 4386 4387 if (amdgpu_sriov_vf(adev)) 4388 adev->gfx.mcbp = true; 4389 4390 if (adev->gfx.mcbp) 4391 dev_info(adev->dev, "MCBP is enabled\n"); 4392 } 4393 4394 /** 4395 * amdgpu_device_init - initialize the driver 4396 * 4397 * @adev: amdgpu_device pointer 4398 * @flags: driver flags 4399 * 4400 * Initializes the driver info and hw (all asics). 4401 * Returns 0 for success or an error on failure. 4402 * Called at driver startup. 4403 */ 4404 int amdgpu_device_init(struct amdgpu_device *adev, 4405 uint32_t flags) 4406 { 4407 struct pci_dev *pdev = adev->pdev; 4408 int r, i; 4409 bool px = false; 4410 u32 max_MBps; 4411 int tmp; 4412 4413 adev->shutdown = false; 4414 adev->flags = flags; 4415 4416 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST) 4417 adev->asic_type = amdgpu_force_asic_type; 4418 else 4419 adev->asic_type = flags & AMD_ASIC_MASK; 4420 4421 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT; 4422 if (amdgpu_emu_mode == 1) 4423 adev->usec_timeout *= 10; 4424 adev->gmc.gart_size = 512 * 1024 * 1024; 4425 adev->accel_working = false; 4426 adev->num_rings = 0; 4427 RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub()); 4428 adev->mman.buffer_funcs = NULL; 4429 adev->mman.buffer_funcs_ring = NULL; 4430 adev->vm_manager.vm_pte_funcs = NULL; 4431 adev->vm_manager.vm_pte_num_scheds = 0; 4432 adev->gmc.gmc_funcs = NULL; 4433 adev->harvest_ip_mask = 0x0; 4434 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS); 4435 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES); 4436 4437 adev->smc_rreg = &amdgpu_invalid_rreg; 4438 adev->smc_wreg = &amdgpu_invalid_wreg; 4439 adev->pcie_rreg = &amdgpu_invalid_rreg; 4440 adev->pcie_wreg = &amdgpu_invalid_wreg; 4441 adev->pcie_rreg_ext = &amdgpu_invalid_rreg_ext; 4442 adev->pcie_wreg_ext = &amdgpu_invalid_wreg_ext; 4443 adev->pciep_rreg = &amdgpu_invalid_rreg; 4444 adev->pciep_wreg = &amdgpu_invalid_wreg; 4445 adev->pcie_rreg64 = &amdgpu_invalid_rreg64; 4446 adev->pcie_wreg64 = &amdgpu_invalid_wreg64; 4447 adev->pcie_rreg64_ext = &amdgpu_invalid_rreg64_ext; 4448 adev->pcie_wreg64_ext = &amdgpu_invalid_wreg64_ext; 4449 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg; 4450 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg; 4451 adev->didt_rreg = &amdgpu_invalid_rreg; 4452 adev->didt_wreg = &amdgpu_invalid_wreg; 4453 adev->gc_cac_rreg = &amdgpu_invalid_rreg; 4454 adev->gc_cac_wreg = &amdgpu_invalid_wreg; 4455 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg; 4456 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg; 4457 4458 dev_info( 4459 adev->dev, 4460 "initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 4461 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device, 4462 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 4463 4464 /* mutex initialization are all done here so we 4465 * can recall function without having locking issues 4466 */ 4467 mutex_init(&adev->firmware.mutex); 4468 mutex_init(&adev->pm.mutex); 4469 mutex_init(&adev->gfx.gpu_clock_mutex); 4470 mutex_init(&adev->srbm_mutex); 4471 mutex_init(&adev->gfx.pipe_reserve_mutex); 4472 mutex_init(&adev->gfx.gfx_off_mutex); 4473 mutex_init(&adev->gfx.partition_mutex); 4474 mutex_init(&adev->grbm_idx_mutex); 4475 mutex_init(&adev->mn_lock); 4476 mutex_init(&adev->virt.vf_errors.lock); 4477 hash_init(adev->mn_hash); 4478 mutex_init(&adev->psp.mutex); 4479 mutex_init(&adev->notifier_lock); 4480 mutex_init(&adev->pm.stable_pstate_ctx_lock); 4481 mutex_init(&adev->benchmark_mutex); 4482 mutex_init(&adev->gfx.reset_sem_mutex); 4483 /* Initialize the mutex for cleaner shader isolation between GFX and compute processes */ 4484 mutex_init(&adev->enforce_isolation_mutex); 4485 for (i = 0; i < MAX_XCP; ++i) { 4486 adev->isolation[i].spearhead = dma_fence_get_stub(); 4487 amdgpu_sync_create(&adev->isolation[i].active); 4488 amdgpu_sync_create(&adev->isolation[i].prev); 4489 } 4490 mutex_init(&adev->gfx.userq_sch_mutex); 4491 mutex_init(&adev->gfx.workload_profile_mutex); 4492 mutex_init(&adev->vcn.workload_profile_mutex); 4493 mutex_init(&adev->userq_mutex); 4494 4495 amdgpu_device_init_apu_flags(adev); 4496 4497 r = amdgpu_device_check_arguments(adev); 4498 if (r) 4499 return r; 4500 4501 spin_lock_init(&adev->mmio_idx_lock); 4502 spin_lock_init(&adev->smc_idx_lock); 4503 spin_lock_init(&adev->pcie_idx_lock); 4504 spin_lock_init(&adev->uvd_ctx_idx_lock); 4505 spin_lock_init(&adev->didt_idx_lock); 4506 spin_lock_init(&adev->gc_cac_idx_lock); 4507 spin_lock_init(&adev->se_cac_idx_lock); 4508 spin_lock_init(&adev->audio_endpt_idx_lock); 4509 spin_lock_init(&adev->mm_stats.lock); 4510 spin_lock_init(&adev->virt.rlcg_reg_lock); 4511 spin_lock_init(&adev->wb.lock); 4512 4513 xa_init_flags(&adev->userq_xa, XA_FLAGS_LOCK_IRQ); 4514 4515 INIT_LIST_HEAD(&adev->reset_list); 4516 4517 INIT_LIST_HEAD(&adev->ras_list); 4518 4519 INIT_LIST_HEAD(&adev->pm.od_kobj_list); 4520 4521 INIT_LIST_HEAD(&adev->userq_mgr_list); 4522 4523 INIT_DELAYED_WORK(&adev->delayed_init_work, 4524 amdgpu_device_delayed_init_work_handler); 4525 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work, 4526 amdgpu_device_delay_enable_gfx_off); 4527 /* 4528 * Initialize the enforce_isolation work structures for each XCP 4529 * partition. This work handler is responsible for enforcing shader 4530 * isolation on AMD GPUs. It counts the number of emitted fences for 4531 * each GFX and compute ring. If there are any fences, it schedules 4532 * the `enforce_isolation_work` to be run after a delay. If there are 4533 * no fences, it signals the Kernel Fusion Driver (KFD) to resume the 4534 * runqueue. 4535 */ 4536 for (i = 0; i < MAX_XCP; i++) { 4537 INIT_DELAYED_WORK(&adev->gfx.enforce_isolation[i].work, 4538 amdgpu_gfx_enforce_isolation_handler); 4539 adev->gfx.enforce_isolation[i].adev = adev; 4540 adev->gfx.enforce_isolation[i].xcp_id = i; 4541 } 4542 4543 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func); 4544 4545 adev->gfx.gfx_off_req_count = 1; 4546 adev->gfx.gfx_off_residency = 0; 4547 adev->gfx.gfx_off_entrycount = 0; 4548 adev->pm.ac_power = power_supply_is_system_supplied() > 0; 4549 4550 atomic_set(&adev->throttling_logging_enabled, 1); 4551 /* 4552 * If throttling continues, logging will be performed every minute 4553 * to avoid log flooding. "-1" is subtracted since the thermal 4554 * throttling interrupt comes every second. Thus, the total logging 4555 * interval is 59 seconds(retelimited printk interval) + 1(waiting 4556 * for throttling interrupt) = 60 seconds. 4557 */ 4558 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1); 4559 4560 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE); 4561 4562 /* Registers mapping */ 4563 /* TODO: block userspace mapping of io register */ 4564 if (adev->asic_type >= CHIP_BONAIRE) { 4565 adev->rmmio_base = pci_resource_start(adev->pdev, 5); 4566 adev->rmmio_size = pci_resource_len(adev->pdev, 5); 4567 } else { 4568 adev->rmmio_base = pci_resource_start(adev->pdev, 2); 4569 adev->rmmio_size = pci_resource_len(adev->pdev, 2); 4570 } 4571 4572 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++) 4573 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN); 4574 4575 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size); 4576 if (!adev->rmmio) 4577 return -ENOMEM; 4578 4579 dev_info(adev->dev, "register mmio base: 0x%08X\n", 4580 (uint32_t)adev->rmmio_base); 4581 dev_info(adev->dev, "register mmio size: %u\n", 4582 (unsigned int)adev->rmmio_size); 4583 4584 /* 4585 * Reset domain needs to be present early, before XGMI hive discovered 4586 * (if any) and initialized to use reset sem and in_gpu reset flag 4587 * early on during init and before calling to RREG32. 4588 */ 4589 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev"); 4590 if (!adev->reset_domain) 4591 return -ENOMEM; 4592 4593 /* detect hw virtualization here */ 4594 amdgpu_virt_init(adev); 4595 4596 amdgpu_device_get_pcie_info(adev); 4597 4598 r = amdgpu_device_get_job_timeout_settings(adev); 4599 if (r) { 4600 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n"); 4601 return r; 4602 } 4603 4604 amdgpu_device_set_mcbp(adev); 4605 4606 /* 4607 * By default, use default mode where all blocks are expected to be 4608 * initialized. At present a 'swinit' of blocks is required to be 4609 * completed before the need for a different level is detected. 4610 */ 4611 amdgpu_set_init_level(adev, AMDGPU_INIT_LEVEL_DEFAULT); 4612 /* early init functions */ 4613 r = amdgpu_device_ip_early_init(adev); 4614 if (r) 4615 return r; 4616 4617 /* 4618 * No need to remove conflicting FBs for non-display class devices. 4619 * This prevents the sysfb from being freed accidently. 4620 */ 4621 if ((pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA || 4622 (pdev->class >> 8) == PCI_CLASS_DISPLAY_OTHER) { 4623 /* Get rid of things like offb */ 4624 r = aperture_remove_conflicting_pci_devices(adev->pdev, amdgpu_kms_driver.name); 4625 if (r) 4626 return r; 4627 } 4628 4629 /* Enable TMZ based on IP_VERSION */ 4630 amdgpu_gmc_tmz_set(adev); 4631 4632 if (amdgpu_sriov_vf(adev) && 4633 amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0)) 4634 /* VF MMIO access (except mailbox range) from CPU 4635 * will be blocked during sriov runtime 4636 */ 4637 adev->virt.caps |= AMDGPU_VF_MMIO_ACCESS_PROTECT; 4638 4639 amdgpu_gmc_noretry_set(adev); 4640 /* Need to get xgmi info early to decide the reset behavior*/ 4641 if (adev->gmc.xgmi.supported) { 4642 r = adev->gfxhub.funcs->get_xgmi_info(adev); 4643 if (r) 4644 return r; 4645 } 4646 4647 /* enable PCIE atomic ops */ 4648 if (amdgpu_sriov_vf(adev)) { 4649 if (adev->virt.fw_reserve.p_pf2vf) 4650 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *) 4651 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags == 4652 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64); 4653 /* APUs w/ gfx9 onwards doesn't reply on PCIe atomics, rather it is a 4654 * internal path natively support atomics, set have_atomics_support to true. 4655 */ 4656 } else if ((adev->flags & AMD_IS_APU) && 4657 (amdgpu_ip_version(adev, GC_HWIP, 0) > 4658 IP_VERSION(9, 0, 0))) { 4659 adev->have_atomics_support = true; 4660 } else { 4661 adev->have_atomics_support = 4662 !pci_enable_atomic_ops_to_root(adev->pdev, 4663 PCI_EXP_DEVCAP2_ATOMIC_COMP32 | 4664 PCI_EXP_DEVCAP2_ATOMIC_COMP64); 4665 } 4666 4667 if (!adev->have_atomics_support) 4668 dev_info(adev->dev, "PCIE atomic ops is not supported\n"); 4669 4670 /* doorbell bar mapping and doorbell index init*/ 4671 amdgpu_doorbell_init(adev); 4672 4673 if (amdgpu_emu_mode == 1) { 4674 /* post the asic on emulation mode */ 4675 emu_soc_asic_init(adev); 4676 goto fence_driver_init; 4677 } 4678 4679 amdgpu_reset_init(adev); 4680 4681 /* detect if we are with an SRIOV vbios */ 4682 if (adev->bios) 4683 amdgpu_device_detect_sriov_bios(adev); 4684 4685 /* check if we need to reset the asic 4686 * E.g., driver was not cleanly unloaded previously, etc. 4687 */ 4688 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) { 4689 if (adev->gmc.xgmi.num_physical_nodes) { 4690 dev_info(adev->dev, "Pending hive reset.\n"); 4691 amdgpu_set_init_level(adev, 4692 AMDGPU_INIT_LEVEL_MINIMAL_XGMI); 4693 } else if (amdgpu_ip_version(adev, MP1_HWIP, 0) == IP_VERSION(13, 0, 10) && 4694 !amdgpu_device_has_display_hardware(adev)) { 4695 r = psp_gpu_reset(adev); 4696 } else { 4697 tmp = amdgpu_reset_method; 4698 /* It should do a default reset when loading or reloading the driver, 4699 * regardless of the module parameter reset_method. 4700 */ 4701 amdgpu_reset_method = AMD_RESET_METHOD_NONE; 4702 r = amdgpu_asic_reset(adev); 4703 amdgpu_reset_method = tmp; 4704 } 4705 4706 if (r) { 4707 dev_err(adev->dev, "asic reset on init failed\n"); 4708 goto failed; 4709 } 4710 } 4711 4712 /* Post card if necessary */ 4713 if (amdgpu_device_need_post(adev)) { 4714 if (!adev->bios) { 4715 dev_err(adev->dev, "no vBIOS found\n"); 4716 r = -EINVAL; 4717 goto failed; 4718 } 4719 dev_info(adev->dev, "GPU posting now...\n"); 4720 r = amdgpu_device_asic_init(adev); 4721 if (r) { 4722 dev_err(adev->dev, "gpu post error!\n"); 4723 goto failed; 4724 } 4725 } 4726 4727 if (adev->bios) { 4728 if (adev->is_atom_fw) { 4729 /* Initialize clocks */ 4730 r = amdgpu_atomfirmware_get_clock_info(adev); 4731 if (r) { 4732 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n"); 4733 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 4734 goto failed; 4735 } 4736 } else { 4737 /* Initialize clocks */ 4738 r = amdgpu_atombios_get_clock_info(adev); 4739 if (r) { 4740 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n"); 4741 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0); 4742 goto failed; 4743 } 4744 /* init i2c buses */ 4745 amdgpu_i2c_init(adev); 4746 } 4747 } 4748 4749 fence_driver_init: 4750 /* Fence driver */ 4751 r = amdgpu_fence_driver_sw_init(adev); 4752 if (r) { 4753 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n"); 4754 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0); 4755 goto failed; 4756 } 4757 4758 /* init the mode config */ 4759 drm_mode_config_init(adev_to_drm(adev)); 4760 4761 r = amdgpu_device_ip_init(adev); 4762 if (r) { 4763 dev_err(adev->dev, "amdgpu_device_ip_init failed\n"); 4764 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0); 4765 goto release_ras_con; 4766 } 4767 4768 amdgpu_fence_driver_hw_init(adev); 4769 4770 dev_info(adev->dev, 4771 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n", 4772 adev->gfx.config.max_shader_engines, 4773 adev->gfx.config.max_sh_per_se, 4774 adev->gfx.config.max_cu_per_sh, 4775 adev->gfx.cu_info.number); 4776 4777 adev->accel_working = true; 4778 4779 amdgpu_vm_check_compute_bug(adev); 4780 4781 /* Initialize the buffer migration limit. */ 4782 if (amdgpu_moverate >= 0) 4783 max_MBps = amdgpu_moverate; 4784 else 4785 max_MBps = 8; /* Allow 8 MB/s. */ 4786 /* Get a log2 for easy divisions. */ 4787 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps)); 4788 4789 /* 4790 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost. 4791 * Otherwise the mgpu fan boost feature will be skipped due to the 4792 * gpu instance is counted less. 4793 */ 4794 amdgpu_register_gpu_instance(adev); 4795 4796 /* enable clockgating, etc. after ib tests, etc. since some blocks require 4797 * explicit gating rather than handling it automatically. 4798 */ 4799 if (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI) { 4800 r = amdgpu_device_ip_late_init(adev); 4801 if (r) { 4802 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n"); 4803 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r); 4804 goto release_ras_con; 4805 } 4806 /* must succeed. */ 4807 amdgpu_ras_resume(adev); 4808 queue_delayed_work(system_wq, &adev->delayed_init_work, 4809 msecs_to_jiffies(AMDGPU_RESUME_MS)); 4810 } 4811 4812 if (amdgpu_sriov_vf(adev)) { 4813 amdgpu_virt_release_full_gpu(adev, true); 4814 flush_delayed_work(&adev->delayed_init_work); 4815 } 4816 4817 /* 4818 * Place those sysfs registering after `late_init`. As some of those 4819 * operations performed in `late_init` might affect the sysfs 4820 * interfaces creating. 4821 */ 4822 r = amdgpu_atombios_sysfs_init(adev); 4823 if (r) 4824 drm_err(&adev->ddev, 4825 "registering atombios sysfs failed (%d).\n", r); 4826 4827 r = amdgpu_pm_sysfs_init(adev); 4828 if (r) 4829 dev_err(adev->dev, "registering pm sysfs failed (%d).\n", r); 4830 4831 r = amdgpu_ucode_sysfs_init(adev); 4832 if (r) { 4833 adev->ucode_sysfs_en = false; 4834 dev_err(adev->dev, "Creating firmware sysfs failed (%d).\n", r); 4835 } else 4836 adev->ucode_sysfs_en = true; 4837 4838 r = amdgpu_device_attr_sysfs_init(adev); 4839 if (r) 4840 dev_err(adev->dev, "Could not create amdgpu device attr\n"); 4841 4842 r = devm_device_add_group(adev->dev, &amdgpu_board_attrs_group); 4843 if (r) 4844 dev_err(adev->dev, 4845 "Could not create amdgpu board attributes\n"); 4846 4847 amdgpu_fru_sysfs_init(adev); 4848 amdgpu_reg_state_sysfs_init(adev); 4849 amdgpu_xcp_sysfs_init(adev); 4850 4851 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 4852 r = amdgpu_pmu_init(adev); 4853 if (r) 4854 dev_err(adev->dev, "amdgpu_pmu_init failed\n"); 4855 4856 /* Have stored pci confspace at hand for restore in sudden PCI error */ 4857 if (amdgpu_device_cache_pci_state(adev->pdev)) 4858 pci_restore_state(pdev); 4859 4860 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */ 4861 /* this will fail for cards that aren't VGA class devices, just 4862 * ignore it 4863 */ 4864 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 4865 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode); 4866 4867 px = amdgpu_device_supports_px(adev); 4868 4869 if (px || (!dev_is_removable(&adev->pdev->dev) && 4870 apple_gmux_detect(NULL, NULL))) 4871 vga_switcheroo_register_client(adev->pdev, 4872 &amdgpu_switcheroo_ops, px); 4873 4874 if (px) 4875 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain); 4876 4877 if (adev->init_lvl->level == AMDGPU_INIT_LEVEL_MINIMAL_XGMI) 4878 amdgpu_xgmi_reset_on_init(adev); 4879 4880 amdgpu_device_check_iommu_direct_map(adev); 4881 4882 adev->pm_nb.notifier_call = amdgpu_device_pm_notifier; 4883 r = register_pm_notifier(&adev->pm_nb); 4884 if (r) 4885 goto failed; 4886 4887 return 0; 4888 4889 release_ras_con: 4890 if (amdgpu_sriov_vf(adev)) 4891 amdgpu_virt_release_full_gpu(adev, true); 4892 4893 /* failed in exclusive mode due to timeout */ 4894 if (amdgpu_sriov_vf(adev) && 4895 !amdgpu_sriov_runtime(adev) && 4896 amdgpu_virt_mmio_blocked(adev) && 4897 !amdgpu_virt_wait_reset(adev)) { 4898 dev_err(adev->dev, "VF exclusive mode timeout\n"); 4899 /* Don't send request since VF is inactive. */ 4900 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME; 4901 adev->virt.ops = NULL; 4902 r = -EAGAIN; 4903 } 4904 amdgpu_release_ras_context(adev); 4905 4906 failed: 4907 amdgpu_vf_error_trans_all(adev); 4908 4909 return r; 4910 } 4911 4912 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev) 4913 { 4914 4915 /* Clear all CPU mappings pointing to this device */ 4916 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1); 4917 4918 /* Unmap all mapped bars - Doorbell, registers and VRAM */ 4919 amdgpu_doorbell_fini(adev); 4920 4921 iounmap(adev->rmmio); 4922 adev->rmmio = NULL; 4923 if (adev->mman.aper_base_kaddr) 4924 iounmap(adev->mman.aper_base_kaddr); 4925 adev->mman.aper_base_kaddr = NULL; 4926 4927 /* Memory manager related */ 4928 if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) { 4929 arch_phys_wc_del(adev->gmc.vram_mtrr); 4930 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size); 4931 } 4932 } 4933 4934 /** 4935 * amdgpu_device_fini_hw - tear down the driver 4936 * 4937 * @adev: amdgpu_device pointer 4938 * 4939 * Tear down the driver info (all asics). 4940 * Called at driver shutdown. 4941 */ 4942 void amdgpu_device_fini_hw(struct amdgpu_device *adev) 4943 { 4944 dev_info(adev->dev, "amdgpu: finishing device.\n"); 4945 flush_delayed_work(&adev->delayed_init_work); 4946 4947 if (adev->mman.initialized) 4948 drain_workqueue(adev->mman.bdev.wq); 4949 adev->shutdown = true; 4950 4951 unregister_pm_notifier(&adev->pm_nb); 4952 4953 /* make sure IB test finished before entering exclusive mode 4954 * to avoid preemption on IB test 4955 */ 4956 if (amdgpu_sriov_vf(adev)) { 4957 amdgpu_virt_request_full_gpu(adev, false); 4958 amdgpu_virt_fini_data_exchange(adev); 4959 } 4960 4961 /* disable all interrupts */ 4962 amdgpu_irq_disable_all(adev); 4963 if (adev->mode_info.mode_config_initialized) { 4964 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev))) 4965 drm_helper_force_disable_all(adev_to_drm(adev)); 4966 else 4967 drm_atomic_helper_shutdown(adev_to_drm(adev)); 4968 } 4969 amdgpu_fence_driver_hw_fini(adev); 4970 4971 if (adev->pm.sysfs_initialized) 4972 amdgpu_pm_sysfs_fini(adev); 4973 if (adev->ucode_sysfs_en) 4974 amdgpu_ucode_sysfs_fini(adev); 4975 amdgpu_device_attr_sysfs_fini(adev); 4976 amdgpu_fru_sysfs_fini(adev); 4977 4978 amdgpu_reg_state_sysfs_fini(adev); 4979 amdgpu_xcp_sysfs_fini(adev); 4980 4981 /* disable ras feature must before hw fini */ 4982 amdgpu_ras_pre_fini(adev); 4983 4984 amdgpu_ttm_set_buffer_funcs_status(adev, false); 4985 4986 amdgpu_device_ip_fini_early(adev); 4987 4988 amdgpu_irq_fini_hw(adev); 4989 4990 if (adev->mman.initialized) 4991 ttm_device_clear_dma_mappings(&adev->mman.bdev); 4992 4993 amdgpu_gart_dummy_page_fini(adev); 4994 4995 if (drm_dev_is_unplugged(adev_to_drm(adev))) 4996 amdgpu_device_unmap_mmio(adev); 4997 4998 } 4999 5000 void amdgpu_device_fini_sw(struct amdgpu_device *adev) 5001 { 5002 int i, idx; 5003 bool px; 5004 5005 amdgpu_device_ip_fini(adev); 5006 amdgpu_fence_driver_sw_fini(adev); 5007 amdgpu_ucode_release(&adev->firmware.gpu_info_fw); 5008 adev->accel_working = false; 5009 dma_fence_put(rcu_dereference_protected(adev->gang_submit, true)); 5010 for (i = 0; i < MAX_XCP; ++i) { 5011 dma_fence_put(adev->isolation[i].spearhead); 5012 amdgpu_sync_free(&adev->isolation[i].active); 5013 amdgpu_sync_free(&adev->isolation[i].prev); 5014 } 5015 5016 amdgpu_reset_fini(adev); 5017 5018 /* free i2c buses */ 5019 amdgpu_i2c_fini(adev); 5020 5021 if (adev->bios) { 5022 if (amdgpu_emu_mode != 1) 5023 amdgpu_atombios_fini(adev); 5024 amdgpu_bios_release(adev); 5025 } 5026 5027 kfree(adev->fru_info); 5028 adev->fru_info = NULL; 5029 5030 kfree(adev->xcp_mgr); 5031 adev->xcp_mgr = NULL; 5032 5033 px = amdgpu_device_supports_px(adev); 5034 5035 if (px || (!dev_is_removable(&adev->pdev->dev) && 5036 apple_gmux_detect(NULL, NULL))) 5037 vga_switcheroo_unregister_client(adev->pdev); 5038 5039 if (px) 5040 vga_switcheroo_fini_domain_pm_ops(adev->dev); 5041 5042 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA) 5043 vga_client_unregister(adev->pdev); 5044 5045 if (drm_dev_enter(adev_to_drm(adev), &idx)) { 5046 5047 iounmap(adev->rmmio); 5048 adev->rmmio = NULL; 5049 drm_dev_exit(idx); 5050 } 5051 5052 if (IS_ENABLED(CONFIG_PERF_EVENTS)) 5053 amdgpu_pmu_fini(adev); 5054 if (adev->mman.discovery_bin) 5055 amdgpu_discovery_fini(adev); 5056 5057 amdgpu_reset_put_reset_domain(adev->reset_domain); 5058 adev->reset_domain = NULL; 5059 5060 kfree(adev->pci_state); 5061 kfree(adev->pcie_reset_ctx.swds_pcistate); 5062 kfree(adev->pcie_reset_ctx.swus_pcistate); 5063 } 5064 5065 /** 5066 * amdgpu_device_evict_resources - evict device resources 5067 * @adev: amdgpu device object 5068 * 5069 * Evicts all ttm device resources(vram BOs, gart table) from the lru list 5070 * of the vram memory type. Mainly used for evicting device resources 5071 * at suspend time. 5072 * 5073 */ 5074 static int amdgpu_device_evict_resources(struct amdgpu_device *adev) 5075 { 5076 int ret; 5077 5078 /* No need to evict vram on APUs unless going to S4 */ 5079 if (!adev->in_s4 && (adev->flags & AMD_IS_APU)) 5080 return 0; 5081 5082 /* No need to evict when going to S5 through S4 callbacks */ 5083 if (system_state == SYSTEM_POWER_OFF) 5084 return 0; 5085 5086 ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM); 5087 if (ret) { 5088 dev_warn(adev->dev, "evicting device resources failed\n"); 5089 return ret; 5090 } 5091 5092 if (adev->in_s4) { 5093 ret = ttm_device_prepare_hibernation(&adev->mman.bdev); 5094 if (ret) 5095 dev_err(adev->dev, "prepare hibernation failed, %d\n", ret); 5096 } 5097 return ret; 5098 } 5099 5100 /* 5101 * Suspend & resume. 5102 */ 5103 /** 5104 * amdgpu_device_pm_notifier - Notification block for Suspend/Hibernate events 5105 * @nb: notifier block 5106 * @mode: suspend mode 5107 * @data: data 5108 * 5109 * This function is called when the system is about to suspend or hibernate. 5110 * It is used to set the appropriate flags so that eviction can be optimized 5111 * in the pm prepare callback. 5112 */ 5113 static int amdgpu_device_pm_notifier(struct notifier_block *nb, unsigned long mode, 5114 void *data) 5115 { 5116 struct amdgpu_device *adev = container_of(nb, struct amdgpu_device, pm_nb); 5117 5118 switch (mode) { 5119 case PM_HIBERNATION_PREPARE: 5120 adev->in_s4 = true; 5121 break; 5122 case PM_POST_HIBERNATION: 5123 adev->in_s4 = false; 5124 break; 5125 } 5126 5127 return NOTIFY_DONE; 5128 } 5129 5130 /** 5131 * amdgpu_device_prepare - prepare for device suspend 5132 * 5133 * @dev: drm dev pointer 5134 * 5135 * Prepare to put the hw in the suspend state (all asics). 5136 * Returns 0 for success or an error on failure. 5137 * Called at driver suspend. 5138 */ 5139 int amdgpu_device_prepare(struct drm_device *dev) 5140 { 5141 struct amdgpu_device *adev = drm_to_adev(dev); 5142 int i, r; 5143 5144 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 5145 return 0; 5146 5147 /* Evict the majority of BOs before starting suspend sequence */ 5148 r = amdgpu_device_evict_resources(adev); 5149 if (r) 5150 return r; 5151 5152 flush_delayed_work(&adev->gfx.gfx_off_delay_work); 5153 5154 for (i = 0; i < adev->num_ip_blocks; i++) { 5155 if (!adev->ip_blocks[i].status.valid) 5156 continue; 5157 if (!adev->ip_blocks[i].version->funcs->prepare_suspend) 5158 continue; 5159 r = adev->ip_blocks[i].version->funcs->prepare_suspend(&adev->ip_blocks[i]); 5160 if (r) 5161 return r; 5162 } 5163 5164 return 0; 5165 } 5166 5167 /** 5168 * amdgpu_device_complete - complete power state transition 5169 * 5170 * @dev: drm dev pointer 5171 * 5172 * Undo the changes from amdgpu_device_prepare. This will be 5173 * called on all resume transitions, including those that failed. 5174 */ 5175 void amdgpu_device_complete(struct drm_device *dev) 5176 { 5177 struct amdgpu_device *adev = drm_to_adev(dev); 5178 int i; 5179 5180 for (i = 0; i < adev->num_ip_blocks; i++) { 5181 if (!adev->ip_blocks[i].status.valid) 5182 continue; 5183 if (!adev->ip_blocks[i].version->funcs->complete) 5184 continue; 5185 adev->ip_blocks[i].version->funcs->complete(&adev->ip_blocks[i]); 5186 } 5187 } 5188 5189 /** 5190 * amdgpu_device_suspend - initiate device suspend 5191 * 5192 * @dev: drm dev pointer 5193 * @notify_clients: notify in-kernel DRM clients 5194 * 5195 * Puts the hw in the suspend state (all asics). 5196 * Returns 0 for success or an error on failure. 5197 * Called at driver suspend. 5198 */ 5199 int amdgpu_device_suspend(struct drm_device *dev, bool notify_clients) 5200 { 5201 struct amdgpu_device *adev = drm_to_adev(dev); 5202 int r = 0; 5203 5204 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 5205 return 0; 5206 5207 adev->in_suspend = true; 5208 5209 if (amdgpu_sriov_vf(adev)) { 5210 if (!adev->in_runpm) 5211 amdgpu_amdkfd_suspend_process(adev); 5212 amdgpu_virt_fini_data_exchange(adev); 5213 r = amdgpu_virt_request_full_gpu(adev, false); 5214 if (r) 5215 return r; 5216 } 5217 5218 if (amdgpu_acpi_smart_shift_update(adev, AMDGPU_SS_DEV_D3)) 5219 dev_warn(adev->dev, "smart shift update failed\n"); 5220 5221 if (notify_clients) 5222 drm_client_dev_suspend(adev_to_drm(adev), false); 5223 5224 cancel_delayed_work_sync(&adev->delayed_init_work); 5225 5226 amdgpu_ras_suspend(adev); 5227 5228 amdgpu_device_ip_suspend_phase1(adev); 5229 5230 amdgpu_amdkfd_suspend(adev, !amdgpu_sriov_vf(adev) && !adev->in_runpm); 5231 amdgpu_userq_suspend(adev); 5232 5233 r = amdgpu_device_evict_resources(adev); 5234 if (r) 5235 return r; 5236 5237 amdgpu_ttm_set_buffer_funcs_status(adev, false); 5238 5239 amdgpu_fence_driver_hw_fini(adev); 5240 5241 amdgpu_device_ip_suspend_phase2(adev); 5242 5243 if (amdgpu_sriov_vf(adev)) 5244 amdgpu_virt_release_full_gpu(adev, false); 5245 5246 r = amdgpu_dpm_notify_rlc_state(adev, false); 5247 if (r) 5248 return r; 5249 5250 return 0; 5251 } 5252 5253 static inline int amdgpu_virt_resume(struct amdgpu_device *adev) 5254 { 5255 int r; 5256 unsigned int prev_physical_node_id = adev->gmc.xgmi.physical_node_id; 5257 5258 /* During VM resume, QEMU programming of VF MSIX table (register GFXMSIX_VECT0_ADDR_LO) 5259 * may not work. The access could be blocked by nBIF protection as VF isn't in 5260 * exclusive access mode. Exclusive access is enabled now, disable/enable MSIX 5261 * so that QEMU reprograms MSIX table. 5262 */ 5263 amdgpu_restore_msix(adev); 5264 5265 r = adev->gfxhub.funcs->get_xgmi_info(adev); 5266 if (r) 5267 return r; 5268 5269 dev_info(adev->dev, "xgmi node, old id %d, new id %d\n", 5270 prev_physical_node_id, adev->gmc.xgmi.physical_node_id); 5271 5272 adev->vm_manager.vram_base_offset = adev->gfxhub.funcs->get_mc_fb_offset(adev); 5273 adev->vm_manager.vram_base_offset += 5274 adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size; 5275 5276 return 0; 5277 } 5278 5279 /** 5280 * amdgpu_device_resume - initiate device resume 5281 * 5282 * @dev: drm dev pointer 5283 * @notify_clients: notify in-kernel DRM clients 5284 * 5285 * Bring the hw back to operating state (all asics). 5286 * Returns 0 for success or an error on failure. 5287 * Called at driver resume. 5288 */ 5289 int amdgpu_device_resume(struct drm_device *dev, bool notify_clients) 5290 { 5291 struct amdgpu_device *adev = drm_to_adev(dev); 5292 int r = 0; 5293 5294 if (amdgpu_sriov_vf(adev)) { 5295 r = amdgpu_virt_request_full_gpu(adev, true); 5296 if (r) 5297 return r; 5298 } 5299 5300 if (amdgpu_virt_xgmi_migrate_enabled(adev)) { 5301 r = amdgpu_virt_resume(adev); 5302 if (r) 5303 goto exit; 5304 } 5305 5306 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 5307 return 0; 5308 5309 if (adev->in_s0ix) 5310 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry); 5311 5312 /* post card */ 5313 if (amdgpu_device_need_post(adev)) { 5314 r = amdgpu_device_asic_init(adev); 5315 if (r) 5316 dev_err(adev->dev, "amdgpu asic init failed\n"); 5317 } 5318 5319 r = amdgpu_device_ip_resume(adev); 5320 5321 if (r) { 5322 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r); 5323 goto exit; 5324 } 5325 5326 r = amdgpu_amdkfd_resume(adev, !amdgpu_sriov_vf(adev) && !adev->in_runpm); 5327 if (r) 5328 goto exit; 5329 5330 r = amdgpu_userq_resume(adev); 5331 if (r) 5332 goto exit; 5333 5334 r = amdgpu_device_ip_late_init(adev); 5335 if (r) 5336 goto exit; 5337 5338 queue_delayed_work(system_wq, &adev->delayed_init_work, 5339 msecs_to_jiffies(AMDGPU_RESUME_MS)); 5340 exit: 5341 if (amdgpu_sriov_vf(adev)) { 5342 amdgpu_virt_init_data_exchange(adev); 5343 amdgpu_virt_release_full_gpu(adev, true); 5344 5345 if (!r && !adev->in_runpm) 5346 r = amdgpu_amdkfd_resume_process(adev); 5347 } 5348 5349 if (r) 5350 return r; 5351 5352 /* Make sure IB tests flushed */ 5353 flush_delayed_work(&adev->delayed_init_work); 5354 5355 if (notify_clients) 5356 drm_client_dev_resume(adev_to_drm(adev), false); 5357 5358 amdgpu_ras_resume(adev); 5359 5360 if (adev->mode_info.num_crtc) { 5361 /* 5362 * Most of the connector probing functions try to acquire runtime pm 5363 * refs to ensure that the GPU is powered on when connector polling is 5364 * performed. Since we're calling this from a runtime PM callback, 5365 * trying to acquire rpm refs will cause us to deadlock. 5366 * 5367 * Since we're guaranteed to be holding the rpm lock, it's safe to 5368 * temporarily disable the rpm helpers so this doesn't deadlock us. 5369 */ 5370 #ifdef CONFIG_PM 5371 dev->dev->power.disable_depth++; 5372 #endif 5373 if (!adev->dc_enabled) 5374 drm_helper_hpd_irq_event(dev); 5375 else 5376 drm_kms_helper_hotplug_event(dev); 5377 #ifdef CONFIG_PM 5378 dev->dev->power.disable_depth--; 5379 #endif 5380 } 5381 5382 amdgpu_vram_mgr_clear_reset_blocks(adev); 5383 adev->in_suspend = false; 5384 5385 if (amdgpu_acpi_smart_shift_update(adev, AMDGPU_SS_DEV_D0)) 5386 dev_warn(adev->dev, "smart shift update failed\n"); 5387 5388 return 0; 5389 } 5390 5391 /** 5392 * amdgpu_device_ip_check_soft_reset - did soft reset succeed 5393 * 5394 * @adev: amdgpu_device pointer 5395 * 5396 * The list of all the hardware IPs that make up the asic is walked and 5397 * the check_soft_reset callbacks are run. check_soft_reset determines 5398 * if the asic is still hung or not. 5399 * Returns true if any of the IPs are still in a hung state, false if not. 5400 */ 5401 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev) 5402 { 5403 int i; 5404 bool asic_hang = false; 5405 5406 if (amdgpu_sriov_vf(adev)) 5407 return true; 5408 5409 if (amdgpu_asic_need_full_reset(adev)) 5410 return true; 5411 5412 for (i = 0; i < adev->num_ip_blocks; i++) { 5413 if (!adev->ip_blocks[i].status.valid) 5414 continue; 5415 if (adev->ip_blocks[i].version->funcs->check_soft_reset) 5416 adev->ip_blocks[i].status.hang = 5417 adev->ip_blocks[i].version->funcs->check_soft_reset( 5418 &adev->ip_blocks[i]); 5419 if (adev->ip_blocks[i].status.hang) { 5420 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name); 5421 asic_hang = true; 5422 } 5423 } 5424 return asic_hang; 5425 } 5426 5427 /** 5428 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset 5429 * 5430 * @adev: amdgpu_device pointer 5431 * 5432 * The list of all the hardware IPs that make up the asic is walked and the 5433 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset 5434 * handles any IP specific hardware or software state changes that are 5435 * necessary for a soft reset to succeed. 5436 * Returns 0 on success, negative error code on failure. 5437 */ 5438 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev) 5439 { 5440 int i, r = 0; 5441 5442 for (i = 0; i < adev->num_ip_blocks; i++) { 5443 if (!adev->ip_blocks[i].status.valid) 5444 continue; 5445 if (adev->ip_blocks[i].status.hang && 5446 adev->ip_blocks[i].version->funcs->pre_soft_reset) { 5447 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(&adev->ip_blocks[i]); 5448 if (r) 5449 return r; 5450 } 5451 } 5452 5453 return 0; 5454 } 5455 5456 /** 5457 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed 5458 * 5459 * @adev: amdgpu_device pointer 5460 * 5461 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu 5462 * reset is necessary to recover. 5463 * Returns true if a full asic reset is required, false if not. 5464 */ 5465 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev) 5466 { 5467 int i; 5468 5469 if (amdgpu_asic_need_full_reset(adev)) 5470 return true; 5471 5472 for (i = 0; i < adev->num_ip_blocks; i++) { 5473 if (!adev->ip_blocks[i].status.valid) 5474 continue; 5475 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) || 5476 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) || 5477 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) || 5478 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) || 5479 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) { 5480 if (adev->ip_blocks[i].status.hang) { 5481 dev_info(adev->dev, "Some block need full reset!\n"); 5482 return true; 5483 } 5484 } 5485 } 5486 return false; 5487 } 5488 5489 /** 5490 * amdgpu_device_ip_soft_reset - do a soft reset 5491 * 5492 * @adev: amdgpu_device pointer 5493 * 5494 * The list of all the hardware IPs that make up the asic is walked and the 5495 * soft_reset callbacks are run if the block is hung. soft_reset handles any 5496 * IP specific hardware or software state changes that are necessary to soft 5497 * reset the IP. 5498 * Returns 0 on success, negative error code on failure. 5499 */ 5500 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev) 5501 { 5502 int i, r = 0; 5503 5504 for (i = 0; i < adev->num_ip_blocks; i++) { 5505 if (!adev->ip_blocks[i].status.valid) 5506 continue; 5507 if (adev->ip_blocks[i].status.hang && 5508 adev->ip_blocks[i].version->funcs->soft_reset) { 5509 r = adev->ip_blocks[i].version->funcs->soft_reset(&adev->ip_blocks[i]); 5510 if (r) 5511 return r; 5512 } 5513 } 5514 5515 return 0; 5516 } 5517 5518 /** 5519 * amdgpu_device_ip_post_soft_reset - clean up from soft reset 5520 * 5521 * @adev: amdgpu_device pointer 5522 * 5523 * The list of all the hardware IPs that make up the asic is walked and the 5524 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset 5525 * handles any IP specific hardware or software state changes that are 5526 * necessary after the IP has been soft reset. 5527 * Returns 0 on success, negative error code on failure. 5528 */ 5529 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev) 5530 { 5531 int i, r = 0; 5532 5533 for (i = 0; i < adev->num_ip_blocks; i++) { 5534 if (!adev->ip_blocks[i].status.valid) 5535 continue; 5536 if (adev->ip_blocks[i].status.hang && 5537 adev->ip_blocks[i].version->funcs->post_soft_reset) 5538 r = adev->ip_blocks[i].version->funcs->post_soft_reset(&adev->ip_blocks[i]); 5539 if (r) 5540 return r; 5541 } 5542 5543 return 0; 5544 } 5545 5546 /** 5547 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf 5548 * 5549 * @adev: amdgpu_device pointer 5550 * @reset_context: amdgpu reset context pointer 5551 * 5552 * do VF FLR and reinitialize Asic 5553 * return 0 means succeeded otherwise failed 5554 */ 5555 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev, 5556 struct amdgpu_reset_context *reset_context) 5557 { 5558 int r; 5559 struct amdgpu_hive_info *hive = NULL; 5560 5561 if (test_bit(AMDGPU_HOST_FLR, &reset_context->flags)) { 5562 if (!amdgpu_ras_get_fed_status(adev)) 5563 amdgpu_virt_ready_to_reset(adev); 5564 amdgpu_virt_wait_reset(adev); 5565 clear_bit(AMDGPU_HOST_FLR, &reset_context->flags); 5566 r = amdgpu_virt_request_full_gpu(adev, true); 5567 } else { 5568 r = amdgpu_virt_reset_gpu(adev); 5569 } 5570 if (r) 5571 return r; 5572 5573 amdgpu_ras_clear_err_state(adev); 5574 amdgpu_irq_gpu_reset_resume_helper(adev); 5575 5576 /* some sw clean up VF needs to do before recover */ 5577 amdgpu_virt_post_reset(adev); 5578 5579 /* Resume IP prior to SMC */ 5580 r = amdgpu_device_ip_reinit_early_sriov(adev); 5581 if (r) 5582 return r; 5583 5584 amdgpu_virt_init_data_exchange(adev); 5585 5586 r = amdgpu_device_fw_loading(adev); 5587 if (r) 5588 return r; 5589 5590 /* now we are okay to resume SMC/CP/SDMA */ 5591 r = amdgpu_device_ip_reinit_late_sriov(adev); 5592 if (r) 5593 return r; 5594 5595 hive = amdgpu_get_xgmi_hive(adev); 5596 /* Update PSP FW topology after reset */ 5597 if (hive && adev->gmc.xgmi.num_physical_nodes > 1) 5598 r = amdgpu_xgmi_update_topology(hive, adev); 5599 if (hive) 5600 amdgpu_put_xgmi_hive(hive); 5601 if (r) 5602 return r; 5603 5604 r = amdgpu_ib_ring_tests(adev); 5605 if (r) 5606 return r; 5607 5608 if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) 5609 amdgpu_inc_vram_lost(adev); 5610 5611 /* need to be called during full access so we can't do it later like 5612 * bare-metal does. 5613 */ 5614 amdgpu_amdkfd_post_reset(adev); 5615 amdgpu_virt_release_full_gpu(adev, true); 5616 5617 /* Aldebaran and gfx_11_0_3 support ras in SRIOV, so need resume ras during reset */ 5618 if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 2) || 5619 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) || 5620 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) || 5621 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 5, 0) || 5622 amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(11, 0, 3)) 5623 amdgpu_ras_resume(adev); 5624 5625 amdgpu_virt_ras_telemetry_post_reset(adev); 5626 5627 return 0; 5628 } 5629 5630 /** 5631 * amdgpu_device_has_job_running - check if there is any unfinished job 5632 * 5633 * @adev: amdgpu_device pointer 5634 * 5635 * check if there is any job running on the device when guest driver receives 5636 * FLR notification from host driver. If there are still jobs running, then 5637 * the guest driver will not respond the FLR reset. Instead, let the job hit 5638 * the timeout and guest driver then issue the reset request. 5639 */ 5640 bool amdgpu_device_has_job_running(struct amdgpu_device *adev) 5641 { 5642 int i; 5643 5644 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5645 struct amdgpu_ring *ring = adev->rings[i]; 5646 5647 if (!amdgpu_ring_sched_ready(ring)) 5648 continue; 5649 5650 if (amdgpu_fence_count_emitted(ring)) 5651 return true; 5652 } 5653 return false; 5654 } 5655 5656 /** 5657 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery 5658 * 5659 * @adev: amdgpu_device pointer 5660 * 5661 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover 5662 * a hung GPU. 5663 */ 5664 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev) 5665 { 5666 5667 if (amdgpu_gpu_recovery == 0) 5668 goto disabled; 5669 5670 /* Skip soft reset check in fatal error mode */ 5671 if (!amdgpu_ras_is_poison_mode_supported(adev)) 5672 return true; 5673 5674 if (amdgpu_sriov_vf(adev)) 5675 return true; 5676 5677 if (amdgpu_gpu_recovery == -1) { 5678 switch (adev->asic_type) { 5679 #ifdef CONFIG_DRM_AMDGPU_SI 5680 case CHIP_VERDE: 5681 case CHIP_TAHITI: 5682 case CHIP_PITCAIRN: 5683 case CHIP_OLAND: 5684 case CHIP_HAINAN: 5685 #endif 5686 #ifdef CONFIG_DRM_AMDGPU_CIK 5687 case CHIP_KAVERI: 5688 case CHIP_KABINI: 5689 case CHIP_MULLINS: 5690 #endif 5691 case CHIP_CARRIZO: 5692 case CHIP_STONEY: 5693 case CHIP_CYAN_SKILLFISH: 5694 goto disabled; 5695 default: 5696 break; 5697 } 5698 } 5699 5700 return true; 5701 5702 disabled: 5703 dev_info(adev->dev, "GPU recovery disabled.\n"); 5704 return false; 5705 } 5706 5707 int amdgpu_device_mode1_reset(struct amdgpu_device *adev) 5708 { 5709 u32 i; 5710 int ret = 0; 5711 5712 if (adev->bios) 5713 amdgpu_atombios_scratch_regs_engine_hung(adev, true); 5714 5715 dev_info(adev->dev, "GPU mode1 reset\n"); 5716 5717 /* Cache the state before bus master disable. The saved config space 5718 * values are used in other cases like restore after mode-2 reset. 5719 */ 5720 amdgpu_device_cache_pci_state(adev->pdev); 5721 5722 /* disable BM */ 5723 pci_clear_master(adev->pdev); 5724 5725 if (amdgpu_dpm_is_mode1_reset_supported(adev)) { 5726 dev_info(adev->dev, "GPU smu mode1 reset\n"); 5727 ret = amdgpu_dpm_mode1_reset(adev); 5728 } else { 5729 dev_info(adev->dev, "GPU psp mode1 reset\n"); 5730 ret = psp_gpu_reset(adev); 5731 } 5732 5733 if (ret) 5734 goto mode1_reset_failed; 5735 5736 amdgpu_device_load_pci_state(adev->pdev); 5737 ret = amdgpu_psp_wait_for_bootloader(adev); 5738 if (ret) 5739 goto mode1_reset_failed; 5740 5741 /* wait for asic to come out of reset */ 5742 for (i = 0; i < adev->usec_timeout; i++) { 5743 u32 memsize = adev->nbio.funcs->get_memsize(adev); 5744 5745 if (memsize != 0xffffffff) 5746 break; 5747 udelay(1); 5748 } 5749 5750 if (i >= adev->usec_timeout) { 5751 ret = -ETIMEDOUT; 5752 goto mode1_reset_failed; 5753 } 5754 5755 if (adev->bios) 5756 amdgpu_atombios_scratch_regs_engine_hung(adev, false); 5757 5758 return 0; 5759 5760 mode1_reset_failed: 5761 dev_err(adev->dev, "GPU mode1 reset failed\n"); 5762 return ret; 5763 } 5764 5765 int amdgpu_device_link_reset(struct amdgpu_device *adev) 5766 { 5767 int ret = 0; 5768 5769 dev_info(adev->dev, "GPU link reset\n"); 5770 5771 if (!amdgpu_reset_in_dpc(adev)) 5772 ret = amdgpu_dpm_link_reset(adev); 5773 5774 if (ret) 5775 goto link_reset_failed; 5776 5777 ret = amdgpu_psp_wait_for_bootloader(adev); 5778 if (ret) 5779 goto link_reset_failed; 5780 5781 return 0; 5782 5783 link_reset_failed: 5784 dev_err(adev->dev, "GPU link reset failed\n"); 5785 return ret; 5786 } 5787 5788 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 5789 struct amdgpu_reset_context *reset_context) 5790 { 5791 int i, r = 0; 5792 struct amdgpu_job *job = NULL; 5793 struct amdgpu_device *tmp_adev = reset_context->reset_req_dev; 5794 bool need_full_reset = 5795 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 5796 5797 if (reset_context->reset_req_dev == adev) 5798 job = reset_context->job; 5799 5800 if (amdgpu_sriov_vf(adev)) 5801 amdgpu_virt_pre_reset(adev); 5802 5803 amdgpu_fence_driver_isr_toggle(adev, true); 5804 5805 /* block all schedulers and reset given job's ring */ 5806 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 5807 struct amdgpu_ring *ring = adev->rings[i]; 5808 5809 if (!amdgpu_ring_sched_ready(ring)) 5810 continue; 5811 5812 /* Clear job fence from fence drv to avoid force_completion 5813 * leave NULL and vm flush fence in fence drv 5814 */ 5815 amdgpu_fence_driver_clear_job_fences(ring); 5816 5817 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */ 5818 amdgpu_fence_driver_force_completion(ring); 5819 } 5820 5821 amdgpu_fence_driver_isr_toggle(adev, false); 5822 5823 if (job && job->vm) 5824 drm_sched_increase_karma(&job->base); 5825 5826 r = amdgpu_reset_prepare_hwcontext(adev, reset_context); 5827 /* If reset handler not implemented, continue; otherwise return */ 5828 if (r == -EOPNOTSUPP) 5829 r = 0; 5830 else 5831 return r; 5832 5833 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */ 5834 if (!amdgpu_sriov_vf(adev)) { 5835 5836 if (!need_full_reset) 5837 need_full_reset = amdgpu_device_ip_need_full_reset(adev); 5838 5839 if (!need_full_reset && amdgpu_gpu_recovery && 5840 amdgpu_device_ip_check_soft_reset(adev)) { 5841 amdgpu_device_ip_pre_soft_reset(adev); 5842 r = amdgpu_device_ip_soft_reset(adev); 5843 amdgpu_device_ip_post_soft_reset(adev); 5844 if (r || amdgpu_device_ip_check_soft_reset(adev)) { 5845 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n"); 5846 need_full_reset = true; 5847 } 5848 } 5849 5850 if (!test_bit(AMDGPU_SKIP_COREDUMP, &reset_context->flags)) { 5851 dev_info(tmp_adev->dev, "Dumping IP State\n"); 5852 /* Trigger ip dump before we reset the asic */ 5853 for (i = 0; i < tmp_adev->num_ip_blocks; i++) 5854 if (tmp_adev->ip_blocks[i].version->funcs->dump_ip_state) 5855 tmp_adev->ip_blocks[i].version->funcs 5856 ->dump_ip_state((void *)&tmp_adev->ip_blocks[i]); 5857 dev_info(tmp_adev->dev, "Dumping IP State Completed\n"); 5858 } 5859 5860 if (need_full_reset) 5861 r = amdgpu_device_ip_suspend(adev); 5862 if (need_full_reset) 5863 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 5864 else 5865 clear_bit(AMDGPU_NEED_FULL_RESET, 5866 &reset_context->flags); 5867 } 5868 5869 return r; 5870 } 5871 5872 int amdgpu_device_reinit_after_reset(struct amdgpu_reset_context *reset_context) 5873 { 5874 struct list_head *device_list_handle; 5875 bool full_reset, vram_lost = false; 5876 struct amdgpu_device *tmp_adev; 5877 int r, init_level; 5878 5879 device_list_handle = reset_context->reset_device_list; 5880 5881 if (!device_list_handle) 5882 return -EINVAL; 5883 5884 full_reset = test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 5885 5886 /** 5887 * If it's reset on init, it's default init level, otherwise keep level 5888 * as recovery level. 5889 */ 5890 if (reset_context->method == AMD_RESET_METHOD_ON_INIT) 5891 init_level = AMDGPU_INIT_LEVEL_DEFAULT; 5892 else 5893 init_level = AMDGPU_INIT_LEVEL_RESET_RECOVERY; 5894 5895 r = 0; 5896 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 5897 amdgpu_set_init_level(tmp_adev, init_level); 5898 if (full_reset) { 5899 /* post card */ 5900 amdgpu_reset_set_dpc_status(tmp_adev, false); 5901 amdgpu_ras_clear_err_state(tmp_adev); 5902 r = amdgpu_device_asic_init(tmp_adev); 5903 if (r) { 5904 dev_warn(tmp_adev->dev, "asic atom init failed!"); 5905 } else { 5906 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n"); 5907 5908 r = amdgpu_device_ip_resume_phase1(tmp_adev); 5909 if (r) 5910 goto out; 5911 5912 vram_lost = amdgpu_device_check_vram_lost(tmp_adev); 5913 5914 if (!test_bit(AMDGPU_SKIP_COREDUMP, &reset_context->flags)) 5915 amdgpu_coredump(tmp_adev, false, vram_lost, reset_context->job); 5916 5917 if (vram_lost) { 5918 dev_info( 5919 tmp_adev->dev, 5920 "VRAM is lost due to GPU reset!\n"); 5921 amdgpu_inc_vram_lost(tmp_adev); 5922 } 5923 5924 r = amdgpu_device_fw_loading(tmp_adev); 5925 if (r) 5926 return r; 5927 5928 r = amdgpu_xcp_restore_partition_mode( 5929 tmp_adev->xcp_mgr); 5930 if (r) 5931 goto out; 5932 5933 r = amdgpu_device_ip_resume_phase2(tmp_adev); 5934 if (r) 5935 goto out; 5936 5937 if (tmp_adev->mman.buffer_funcs_ring->sched.ready) 5938 amdgpu_ttm_set_buffer_funcs_status(tmp_adev, true); 5939 5940 r = amdgpu_device_ip_resume_phase3(tmp_adev); 5941 if (r) 5942 goto out; 5943 5944 if (vram_lost) 5945 amdgpu_device_fill_reset_magic(tmp_adev); 5946 5947 /* 5948 * Add this ASIC as tracked as reset was already 5949 * complete successfully. 5950 */ 5951 amdgpu_register_gpu_instance(tmp_adev); 5952 5953 if (!reset_context->hive && 5954 tmp_adev->gmc.xgmi.num_physical_nodes > 1) 5955 amdgpu_xgmi_add_device(tmp_adev); 5956 5957 r = amdgpu_device_ip_late_init(tmp_adev); 5958 if (r) 5959 goto out; 5960 5961 drm_client_dev_resume(adev_to_drm(tmp_adev), false); 5962 5963 /* 5964 * The GPU enters bad state once faulty pages 5965 * by ECC has reached the threshold, and ras 5966 * recovery is scheduled next. So add one check 5967 * here to break recovery if it indeed exceeds 5968 * bad page threshold, and remind user to 5969 * retire this GPU or setting one bigger 5970 * bad_page_threshold value to fix this once 5971 * probing driver again. 5972 */ 5973 if (!amdgpu_ras_is_rma(tmp_adev)) { 5974 /* must succeed. */ 5975 amdgpu_ras_resume(tmp_adev); 5976 } else { 5977 r = -EINVAL; 5978 goto out; 5979 } 5980 5981 /* Update PSP FW topology after reset */ 5982 if (reset_context->hive && 5983 tmp_adev->gmc.xgmi.num_physical_nodes > 1) 5984 r = amdgpu_xgmi_update_topology( 5985 reset_context->hive, tmp_adev); 5986 } 5987 } 5988 5989 out: 5990 if (!r) { 5991 /* IP init is complete now, set level as default */ 5992 amdgpu_set_init_level(tmp_adev, 5993 AMDGPU_INIT_LEVEL_DEFAULT); 5994 amdgpu_irq_gpu_reset_resume_helper(tmp_adev); 5995 r = amdgpu_ib_ring_tests(tmp_adev); 5996 if (r) { 5997 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r); 5998 r = -EAGAIN; 5999 goto end; 6000 } 6001 } 6002 6003 if (r) 6004 tmp_adev->asic_reset_res = r; 6005 } 6006 6007 end: 6008 return r; 6009 } 6010 6011 int amdgpu_do_asic_reset(struct list_head *device_list_handle, 6012 struct amdgpu_reset_context *reset_context) 6013 { 6014 struct amdgpu_device *tmp_adev = NULL; 6015 bool need_full_reset, skip_hw_reset; 6016 int r = 0; 6017 6018 /* Try reset handler method first */ 6019 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device, 6020 reset_list); 6021 6022 reset_context->reset_device_list = device_list_handle; 6023 r = amdgpu_reset_perform_reset(tmp_adev, reset_context); 6024 /* If reset handler not implemented, continue; otherwise return */ 6025 if (r == -EOPNOTSUPP) 6026 r = 0; 6027 else 6028 return r; 6029 6030 /* Reset handler not implemented, use the default method */ 6031 need_full_reset = 6032 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 6033 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags); 6034 6035 /* 6036 * ASIC reset has to be done on all XGMI hive nodes ASAP 6037 * to allow proper links negotiation in FW (within 1 sec) 6038 */ 6039 if (!skip_hw_reset && need_full_reset) { 6040 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 6041 /* For XGMI run all resets in parallel to speed up the process */ 6042 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 6043 if (!queue_work(system_unbound_wq, 6044 &tmp_adev->xgmi_reset_work)) 6045 r = -EALREADY; 6046 } else 6047 r = amdgpu_asic_reset(tmp_adev); 6048 6049 if (r) { 6050 dev_err(tmp_adev->dev, 6051 "ASIC reset failed with error, %d for drm dev, %s", 6052 r, adev_to_drm(tmp_adev)->unique); 6053 goto out; 6054 } 6055 } 6056 6057 /* For XGMI wait for all resets to complete before proceed */ 6058 if (!r) { 6059 list_for_each_entry(tmp_adev, device_list_handle, 6060 reset_list) { 6061 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) { 6062 flush_work(&tmp_adev->xgmi_reset_work); 6063 r = tmp_adev->asic_reset_res; 6064 if (r) 6065 break; 6066 } 6067 } 6068 } 6069 } 6070 6071 if (!r && amdgpu_ras_intr_triggered()) { 6072 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 6073 amdgpu_ras_reset_error_count(tmp_adev, 6074 AMDGPU_RAS_BLOCK__MMHUB); 6075 } 6076 6077 amdgpu_ras_intr_cleared(); 6078 } 6079 6080 r = amdgpu_device_reinit_after_reset(reset_context); 6081 if (r == -EAGAIN) 6082 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 6083 else 6084 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags); 6085 6086 out: 6087 return r; 6088 } 6089 6090 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev) 6091 { 6092 6093 switch (amdgpu_asic_reset_method(adev)) { 6094 case AMD_RESET_METHOD_MODE1: 6095 case AMD_RESET_METHOD_LINK: 6096 adev->mp1_state = PP_MP1_STATE_SHUTDOWN; 6097 break; 6098 case AMD_RESET_METHOD_MODE2: 6099 adev->mp1_state = PP_MP1_STATE_RESET; 6100 break; 6101 default: 6102 adev->mp1_state = PP_MP1_STATE_NONE; 6103 break; 6104 } 6105 } 6106 6107 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev) 6108 { 6109 amdgpu_vf_error_trans_all(adev); 6110 adev->mp1_state = PP_MP1_STATE_NONE; 6111 } 6112 6113 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev) 6114 { 6115 struct pci_dev *p = NULL; 6116 6117 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 6118 adev->pdev->bus->number, 1); 6119 if (p) { 6120 pm_runtime_enable(&(p->dev)); 6121 pm_runtime_resume(&(p->dev)); 6122 } 6123 6124 pci_dev_put(p); 6125 } 6126 6127 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev) 6128 { 6129 enum amd_reset_method reset_method; 6130 struct pci_dev *p = NULL; 6131 u64 expires; 6132 6133 /* 6134 * For now, only BACO and mode1 reset are confirmed 6135 * to suffer the audio issue without proper suspended. 6136 */ 6137 reset_method = amdgpu_asic_reset_method(adev); 6138 if ((reset_method != AMD_RESET_METHOD_BACO) && 6139 (reset_method != AMD_RESET_METHOD_MODE1)) 6140 return -EINVAL; 6141 6142 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus), 6143 adev->pdev->bus->number, 1); 6144 if (!p) 6145 return -ENODEV; 6146 6147 expires = pm_runtime_autosuspend_expiration(&(p->dev)); 6148 if (!expires) 6149 /* 6150 * If we cannot get the audio device autosuspend delay, 6151 * a fixed 4S interval will be used. Considering 3S is 6152 * the audio controller default autosuspend delay setting. 6153 * 4S used here is guaranteed to cover that. 6154 */ 6155 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL; 6156 6157 while (!pm_runtime_status_suspended(&(p->dev))) { 6158 if (!pm_runtime_suspend(&(p->dev))) 6159 break; 6160 6161 if (expires < ktime_get_mono_fast_ns()) { 6162 dev_warn(adev->dev, "failed to suspend display audio\n"); 6163 pci_dev_put(p); 6164 /* TODO: abort the succeeding gpu reset? */ 6165 return -ETIMEDOUT; 6166 } 6167 } 6168 6169 pm_runtime_disable(&(p->dev)); 6170 6171 pci_dev_put(p); 6172 return 0; 6173 } 6174 6175 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev) 6176 { 6177 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 6178 6179 #if defined(CONFIG_DEBUG_FS) 6180 if (!amdgpu_sriov_vf(adev)) 6181 cancel_work(&adev->reset_work); 6182 #endif 6183 6184 if (adev->kfd.dev) 6185 cancel_work(&adev->kfd.reset_work); 6186 6187 if (amdgpu_sriov_vf(adev)) 6188 cancel_work(&adev->virt.flr_work); 6189 6190 if (con && adev->ras_enabled) 6191 cancel_work(&con->recovery_work); 6192 6193 } 6194 6195 static int amdgpu_device_health_check(struct list_head *device_list_handle) 6196 { 6197 struct amdgpu_device *tmp_adev; 6198 int ret = 0; 6199 6200 list_for_each_entry(tmp_adev, device_list_handle, reset_list) { 6201 ret |= amdgpu_device_bus_status_check(tmp_adev); 6202 } 6203 6204 return ret; 6205 } 6206 6207 static void amdgpu_device_recovery_prepare(struct amdgpu_device *adev, 6208 struct list_head *device_list, 6209 struct amdgpu_hive_info *hive) 6210 { 6211 struct amdgpu_device *tmp_adev = NULL; 6212 6213 /* 6214 * Build list of devices to reset. 6215 * In case we are in XGMI hive mode, resort the device list 6216 * to put adev in the 1st position. 6217 */ 6218 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) { 6219 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) { 6220 list_add_tail(&tmp_adev->reset_list, device_list); 6221 if (adev->shutdown) 6222 tmp_adev->shutdown = true; 6223 if (amdgpu_reset_in_dpc(adev)) 6224 tmp_adev->pcie_reset_ctx.in_link_reset = true; 6225 } 6226 if (!list_is_first(&adev->reset_list, device_list)) 6227 list_rotate_to_front(&adev->reset_list, device_list); 6228 } else { 6229 list_add_tail(&adev->reset_list, device_list); 6230 } 6231 } 6232 6233 static void amdgpu_device_recovery_get_reset_lock(struct amdgpu_device *adev, 6234 struct list_head *device_list) 6235 { 6236 struct amdgpu_device *tmp_adev = NULL; 6237 6238 if (list_empty(device_list)) 6239 return; 6240 tmp_adev = 6241 list_first_entry(device_list, struct amdgpu_device, reset_list); 6242 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain); 6243 } 6244 6245 static void amdgpu_device_recovery_put_reset_lock(struct amdgpu_device *adev, 6246 struct list_head *device_list) 6247 { 6248 struct amdgpu_device *tmp_adev = NULL; 6249 6250 if (list_empty(device_list)) 6251 return; 6252 tmp_adev = 6253 list_first_entry(device_list, struct amdgpu_device, reset_list); 6254 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain); 6255 } 6256 6257 static void amdgpu_device_halt_activities(struct amdgpu_device *adev, 6258 struct amdgpu_job *job, 6259 struct amdgpu_reset_context *reset_context, 6260 struct list_head *device_list, 6261 struct amdgpu_hive_info *hive, 6262 bool need_emergency_restart) 6263 { 6264 struct amdgpu_device *tmp_adev = NULL; 6265 int i; 6266 6267 /* block all schedulers and reset given job's ring */ 6268 list_for_each_entry(tmp_adev, device_list, reset_list) { 6269 amdgpu_device_set_mp1_state(tmp_adev); 6270 6271 /* 6272 * Try to put the audio codec into suspend state 6273 * before gpu reset started. 6274 * 6275 * Due to the power domain of the graphics device 6276 * is shared with AZ power domain. Without this, 6277 * we may change the audio hardware from behind 6278 * the audio driver's back. That will trigger 6279 * some audio codec errors. 6280 */ 6281 if (!amdgpu_device_suspend_display_audio(tmp_adev)) 6282 tmp_adev->pcie_reset_ctx.audio_suspended = true; 6283 6284 amdgpu_ras_set_error_query_ready(tmp_adev, false); 6285 6286 cancel_delayed_work_sync(&tmp_adev->delayed_init_work); 6287 6288 amdgpu_amdkfd_pre_reset(tmp_adev, reset_context); 6289 6290 /* 6291 * Mark these ASICs to be reset as untracked first 6292 * And add them back after reset completed 6293 */ 6294 amdgpu_unregister_gpu_instance(tmp_adev); 6295 6296 drm_client_dev_suspend(adev_to_drm(tmp_adev), false); 6297 6298 /* disable ras on ALL IPs */ 6299 if (!need_emergency_restart && !amdgpu_reset_in_dpc(adev) && 6300 amdgpu_device_ip_need_full_reset(tmp_adev)) 6301 amdgpu_ras_suspend(tmp_adev); 6302 6303 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 6304 struct amdgpu_ring *ring = tmp_adev->rings[i]; 6305 6306 if (!amdgpu_ring_sched_ready(ring)) 6307 continue; 6308 6309 drm_sched_stop(&ring->sched, job ? &job->base : NULL); 6310 6311 if (need_emergency_restart) 6312 amdgpu_job_stop_all_jobs_on_sched(&ring->sched); 6313 } 6314 atomic_inc(&tmp_adev->gpu_reset_counter); 6315 } 6316 } 6317 6318 static int amdgpu_device_asic_reset(struct amdgpu_device *adev, 6319 struct list_head *device_list, 6320 struct amdgpu_reset_context *reset_context) 6321 { 6322 struct amdgpu_device *tmp_adev = NULL; 6323 int retry_limit = AMDGPU_MAX_RETRY_LIMIT; 6324 int r = 0; 6325 6326 retry: /* Rest of adevs pre asic reset from XGMI hive. */ 6327 list_for_each_entry(tmp_adev, device_list, reset_list) { 6328 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context); 6329 /*TODO Should we stop ?*/ 6330 if (r) { 6331 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ", 6332 r, adev_to_drm(tmp_adev)->unique); 6333 tmp_adev->asic_reset_res = r; 6334 } 6335 } 6336 6337 /* Actual ASIC resets if needed.*/ 6338 /* Host driver will handle XGMI hive reset for SRIOV */ 6339 if (amdgpu_sriov_vf(adev)) { 6340 6341 /* Bail out of reset early */ 6342 if (amdgpu_ras_is_rma(adev)) 6343 return -ENODEV; 6344 6345 if (amdgpu_ras_get_fed_status(adev) || amdgpu_virt_rcvd_ras_interrupt(adev)) { 6346 dev_dbg(adev->dev, "Detected RAS error, wait for FLR completion\n"); 6347 amdgpu_ras_set_fed(adev, true); 6348 set_bit(AMDGPU_HOST_FLR, &reset_context->flags); 6349 } 6350 6351 r = amdgpu_device_reset_sriov(adev, reset_context); 6352 if (AMDGPU_RETRY_SRIOV_RESET(r) && (retry_limit--) > 0) { 6353 amdgpu_virt_release_full_gpu(adev, true); 6354 goto retry; 6355 } 6356 if (r) 6357 adev->asic_reset_res = r; 6358 } else { 6359 r = amdgpu_do_asic_reset(device_list, reset_context); 6360 if (r && r == -EAGAIN) 6361 goto retry; 6362 } 6363 6364 list_for_each_entry(tmp_adev, device_list, reset_list) { 6365 /* 6366 * Drop any pending non scheduler resets queued before reset is done. 6367 * Any reset scheduled after this point would be valid. Scheduler resets 6368 * were already dropped during drm_sched_stop and no new ones can come 6369 * in before drm_sched_start. 6370 */ 6371 amdgpu_device_stop_pending_resets(tmp_adev); 6372 } 6373 6374 return r; 6375 } 6376 6377 static int amdgpu_device_sched_resume(struct list_head *device_list, 6378 struct amdgpu_reset_context *reset_context, 6379 bool job_signaled) 6380 { 6381 struct amdgpu_device *tmp_adev = NULL; 6382 int i, r = 0; 6383 6384 /* Post ASIC reset for all devs .*/ 6385 list_for_each_entry(tmp_adev, device_list, reset_list) { 6386 6387 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) { 6388 struct amdgpu_ring *ring = tmp_adev->rings[i]; 6389 6390 if (!amdgpu_ring_sched_ready(ring)) 6391 continue; 6392 6393 drm_sched_start(&ring->sched, 0); 6394 } 6395 6396 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) 6397 drm_helper_resume_force_mode(adev_to_drm(tmp_adev)); 6398 6399 if (tmp_adev->asic_reset_res) { 6400 /* bad news, how to tell it to userspace ? 6401 * for ras error, we should report GPU bad status instead of 6402 * reset failure 6403 */ 6404 if (reset_context->src != AMDGPU_RESET_SRC_RAS || 6405 !amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) 6406 dev_info( 6407 tmp_adev->dev, 6408 "GPU reset(%d) failed with error %d \n", 6409 atomic_read( 6410 &tmp_adev->gpu_reset_counter), 6411 tmp_adev->asic_reset_res); 6412 amdgpu_vf_error_put(tmp_adev, 6413 AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, 6414 tmp_adev->asic_reset_res); 6415 if (!r) 6416 r = tmp_adev->asic_reset_res; 6417 tmp_adev->asic_reset_res = 0; 6418 } else { 6419 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", 6420 atomic_read(&tmp_adev->gpu_reset_counter)); 6421 if (amdgpu_acpi_smart_shift_update(tmp_adev, 6422 AMDGPU_SS_DEV_D0)) 6423 dev_warn(tmp_adev->dev, 6424 "smart shift update failed\n"); 6425 } 6426 } 6427 6428 return r; 6429 } 6430 6431 static void amdgpu_device_gpu_resume(struct amdgpu_device *adev, 6432 struct list_head *device_list, 6433 bool need_emergency_restart) 6434 { 6435 struct amdgpu_device *tmp_adev = NULL; 6436 6437 list_for_each_entry(tmp_adev, device_list, reset_list) { 6438 /* unlock kfd: SRIOV would do it separately */ 6439 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev)) 6440 amdgpu_amdkfd_post_reset(tmp_adev); 6441 6442 /* kfd_post_reset will do nothing if kfd device is not initialized, 6443 * need to bring up kfd here if it's not be initialized before 6444 */ 6445 if (!adev->kfd.init_complete) 6446 amdgpu_amdkfd_device_init(adev); 6447 6448 if (tmp_adev->pcie_reset_ctx.audio_suspended) 6449 amdgpu_device_resume_display_audio(tmp_adev); 6450 6451 amdgpu_device_unset_mp1_state(tmp_adev); 6452 6453 amdgpu_ras_set_error_query_ready(tmp_adev, true); 6454 6455 } 6456 } 6457 6458 6459 /** 6460 * amdgpu_device_gpu_recover - reset the asic and recover scheduler 6461 * 6462 * @adev: amdgpu_device pointer 6463 * @job: which job trigger hang 6464 * @reset_context: amdgpu reset context pointer 6465 * 6466 * Attempt to reset the GPU if it has hung (all asics). 6467 * Attempt to do soft-reset or full-reset and reinitialize Asic 6468 * Returns 0 for success or an error on failure. 6469 */ 6470 6471 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 6472 struct amdgpu_job *job, 6473 struct amdgpu_reset_context *reset_context) 6474 { 6475 struct list_head device_list; 6476 bool job_signaled = false; 6477 struct amdgpu_hive_info *hive = NULL; 6478 int r = 0; 6479 bool need_emergency_restart = false; 6480 6481 /* 6482 * If it reaches here because of hang/timeout and a RAS error is 6483 * detected at the same time, let RAS recovery take care of it. 6484 */ 6485 if (amdgpu_ras_is_err_state(adev, AMDGPU_RAS_BLOCK__ANY) && 6486 !amdgpu_sriov_vf(adev) && 6487 reset_context->src != AMDGPU_RESET_SRC_RAS) { 6488 dev_dbg(adev->dev, 6489 "Gpu recovery from source: %d yielding to RAS error recovery handling", 6490 reset_context->src); 6491 return 0; 6492 } 6493 6494 /* 6495 * Special case: RAS triggered and full reset isn't supported 6496 */ 6497 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev); 6498 6499 /* 6500 * Flush RAM to disk so that after reboot 6501 * the user can read log and see why the system rebooted. 6502 */ 6503 if (need_emergency_restart && amdgpu_ras_get_context(adev) && 6504 amdgpu_ras_get_context(adev)->reboot) { 6505 dev_warn(adev->dev, "Emergency reboot."); 6506 6507 ksys_sync_helper(); 6508 emergency_restart(); 6509 } 6510 6511 dev_info(adev->dev, "GPU %s begin!. Source: %d\n", 6512 need_emergency_restart ? "jobs stop" : "reset", 6513 reset_context->src); 6514 6515 if (!amdgpu_sriov_vf(adev)) 6516 hive = amdgpu_get_xgmi_hive(adev); 6517 if (hive) 6518 mutex_lock(&hive->hive_lock); 6519 6520 reset_context->job = job; 6521 reset_context->hive = hive; 6522 INIT_LIST_HEAD(&device_list); 6523 6524 amdgpu_device_recovery_prepare(adev, &device_list, hive); 6525 6526 if (!amdgpu_sriov_vf(adev)) { 6527 r = amdgpu_device_health_check(&device_list); 6528 if (r) 6529 goto end_reset; 6530 } 6531 6532 /* We need to lock reset domain only once both for XGMI and single device */ 6533 amdgpu_device_recovery_get_reset_lock(adev, &device_list); 6534 6535 amdgpu_device_halt_activities(adev, job, reset_context, &device_list, 6536 hive, need_emergency_restart); 6537 if (need_emergency_restart) 6538 goto skip_sched_resume; 6539 /* 6540 * Must check guilty signal here since after this point all old 6541 * HW fences are force signaled. 6542 * 6543 * job->base holds a reference to parent fence 6544 */ 6545 if (job && dma_fence_is_signaled(&job->hw_fence.base)) { 6546 job_signaled = true; 6547 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset"); 6548 goto skip_hw_reset; 6549 } 6550 6551 r = amdgpu_device_asic_reset(adev, &device_list, reset_context); 6552 if (r) 6553 goto reset_unlock; 6554 skip_hw_reset: 6555 r = amdgpu_device_sched_resume(&device_list, reset_context, job_signaled); 6556 if (r) 6557 goto reset_unlock; 6558 skip_sched_resume: 6559 amdgpu_device_gpu_resume(adev, &device_list, need_emergency_restart); 6560 reset_unlock: 6561 amdgpu_device_recovery_put_reset_lock(adev, &device_list); 6562 end_reset: 6563 if (hive) { 6564 mutex_unlock(&hive->hive_lock); 6565 amdgpu_put_xgmi_hive(hive); 6566 } 6567 6568 if (r) 6569 dev_info(adev->dev, "GPU reset end with ret = %d\n", r); 6570 6571 atomic_set(&adev->reset_domain->reset_res, r); 6572 6573 if (!r) { 6574 struct amdgpu_task_info *ti = NULL; 6575 6576 if (job) 6577 ti = amdgpu_vm_get_task_info_pasid(adev, job->pasid); 6578 6579 drm_dev_wedged_event(adev_to_drm(adev), DRM_WEDGE_RECOVERY_NONE, 6580 ti ? &ti->task : NULL); 6581 6582 amdgpu_vm_put_task_info(ti); 6583 } 6584 6585 return r; 6586 } 6587 6588 /** 6589 * amdgpu_device_partner_bandwidth - find the bandwidth of appropriate partner 6590 * 6591 * @adev: amdgpu_device pointer 6592 * @speed: pointer to the speed of the link 6593 * @width: pointer to the width of the link 6594 * 6595 * Evaluate the hierarchy to find the speed and bandwidth capabilities of the 6596 * first physical partner to an AMD dGPU. 6597 * This will exclude any virtual switches and links. 6598 */ 6599 static void amdgpu_device_partner_bandwidth(struct amdgpu_device *adev, 6600 enum pci_bus_speed *speed, 6601 enum pcie_link_width *width) 6602 { 6603 struct pci_dev *parent = adev->pdev; 6604 6605 if (!speed || !width) 6606 return; 6607 6608 *speed = PCI_SPEED_UNKNOWN; 6609 *width = PCIE_LNK_WIDTH_UNKNOWN; 6610 6611 if (amdgpu_device_pcie_dynamic_switching_supported(adev)) { 6612 while ((parent = pci_upstream_bridge(parent))) { 6613 /* skip upstream/downstream switches internal to dGPU*/ 6614 if (parent->vendor == PCI_VENDOR_ID_ATI) 6615 continue; 6616 *speed = pcie_get_speed_cap(parent); 6617 *width = pcie_get_width_cap(parent); 6618 break; 6619 } 6620 } else { 6621 /* use the current speeds rather than max if switching is not supported */ 6622 pcie_bandwidth_available(adev->pdev, NULL, speed, width); 6623 } 6624 } 6625 6626 /** 6627 * amdgpu_device_gpu_bandwidth - find the bandwidth of the GPU 6628 * 6629 * @adev: amdgpu_device pointer 6630 * @speed: pointer to the speed of the link 6631 * @width: pointer to the width of the link 6632 * 6633 * Evaluate the hierarchy to find the speed and bandwidth capabilities of the 6634 * AMD dGPU which may be a virtual upstream bridge. 6635 */ 6636 static void amdgpu_device_gpu_bandwidth(struct amdgpu_device *adev, 6637 enum pci_bus_speed *speed, 6638 enum pcie_link_width *width) 6639 { 6640 struct pci_dev *parent = adev->pdev; 6641 6642 if (!speed || !width) 6643 return; 6644 6645 parent = pci_upstream_bridge(parent); 6646 if (parent && parent->vendor == PCI_VENDOR_ID_ATI) { 6647 /* use the upstream/downstream switches internal to dGPU */ 6648 *speed = pcie_get_speed_cap(parent); 6649 *width = pcie_get_width_cap(parent); 6650 while ((parent = pci_upstream_bridge(parent))) { 6651 if (parent->vendor == PCI_VENDOR_ID_ATI) { 6652 /* use the upstream/downstream switches internal to dGPU */ 6653 *speed = pcie_get_speed_cap(parent); 6654 *width = pcie_get_width_cap(parent); 6655 } 6656 } 6657 } else { 6658 /* use the device itself */ 6659 *speed = pcie_get_speed_cap(adev->pdev); 6660 *width = pcie_get_width_cap(adev->pdev); 6661 } 6662 } 6663 6664 /** 6665 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot 6666 * 6667 * @adev: amdgpu_device pointer 6668 * 6669 * Fetches and stores in the driver the PCIE capabilities (gen speed 6670 * and lanes) of the slot the device is in. Handles APUs and 6671 * virtualized environments where PCIE config space may not be available. 6672 */ 6673 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev) 6674 { 6675 enum pci_bus_speed speed_cap, platform_speed_cap; 6676 enum pcie_link_width platform_link_width, link_width; 6677 6678 if (amdgpu_pcie_gen_cap) 6679 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap; 6680 6681 if (amdgpu_pcie_lane_cap) 6682 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap; 6683 6684 /* covers APUs as well */ 6685 if (pci_is_root_bus(adev->pdev->bus) && !amdgpu_passthrough(adev)) { 6686 if (adev->pm.pcie_gen_mask == 0) 6687 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK; 6688 if (adev->pm.pcie_mlw_mask == 0) 6689 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK; 6690 return; 6691 } 6692 6693 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask) 6694 return; 6695 6696 amdgpu_device_partner_bandwidth(adev, &platform_speed_cap, 6697 &platform_link_width); 6698 amdgpu_device_gpu_bandwidth(adev, &speed_cap, &link_width); 6699 6700 if (adev->pm.pcie_gen_mask == 0) { 6701 /* asic caps */ 6702 if (speed_cap == PCI_SPEED_UNKNOWN) { 6703 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6704 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6705 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 6706 } else { 6707 if (speed_cap == PCIE_SPEED_32_0GT) 6708 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6709 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6710 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 6711 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 | 6712 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5); 6713 else if (speed_cap == PCIE_SPEED_16_0GT) 6714 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6715 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6716 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 | 6717 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4); 6718 else if (speed_cap == PCIE_SPEED_8_0GT) 6719 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6720 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6721 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3); 6722 else if (speed_cap == PCIE_SPEED_5_0GT) 6723 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6724 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2); 6725 else 6726 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1; 6727 } 6728 /* platform caps */ 6729 if (platform_speed_cap == PCI_SPEED_UNKNOWN) { 6730 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6731 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 6732 } else { 6733 if (platform_speed_cap == PCIE_SPEED_32_0GT) 6734 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6735 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6736 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 6737 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 | 6738 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5); 6739 else if (platform_speed_cap == PCIE_SPEED_16_0GT) 6740 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6741 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6742 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 | 6743 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4); 6744 else if (platform_speed_cap == PCIE_SPEED_8_0GT) 6745 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6746 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 | 6747 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3); 6748 else if (platform_speed_cap == PCIE_SPEED_5_0GT) 6749 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 | 6750 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2); 6751 else 6752 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1; 6753 6754 } 6755 } 6756 if (adev->pm.pcie_mlw_mask == 0) { 6757 /* asic caps */ 6758 if (link_width == PCIE_LNK_WIDTH_UNKNOWN) { 6759 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_ASIC_PCIE_MLW_MASK; 6760 } else { 6761 switch (link_width) { 6762 case PCIE_LNK_X32: 6763 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X32 | 6764 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X16 | 6765 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 | 6766 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 | 6767 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 | 6768 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 | 6769 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1); 6770 break; 6771 case PCIE_LNK_X16: 6772 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X16 | 6773 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 | 6774 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 | 6775 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 | 6776 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 | 6777 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1); 6778 break; 6779 case PCIE_LNK_X12: 6780 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X12 | 6781 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 | 6782 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 | 6783 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 | 6784 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1); 6785 break; 6786 case PCIE_LNK_X8: 6787 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X8 | 6788 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 | 6789 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 | 6790 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1); 6791 break; 6792 case PCIE_LNK_X4: 6793 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X4 | 6794 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 | 6795 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1); 6796 break; 6797 case PCIE_LNK_X2: 6798 adev->pm.pcie_mlw_mask |= (CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X2 | 6799 CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1); 6800 break; 6801 case PCIE_LNK_X1: 6802 adev->pm.pcie_mlw_mask |= CAIL_ASIC_PCIE_LINK_WIDTH_SUPPORT_X1; 6803 break; 6804 default: 6805 break; 6806 } 6807 } 6808 /* platform caps */ 6809 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) { 6810 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK; 6811 } else { 6812 switch (platform_link_width) { 6813 case PCIE_LNK_X32: 6814 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 | 6815 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 6816 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 6817 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 6818 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 6819 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 6820 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 6821 break; 6822 case PCIE_LNK_X16: 6823 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 | 6824 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 6825 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 6826 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 6827 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 6828 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 6829 break; 6830 case PCIE_LNK_X12: 6831 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 | 6832 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 6833 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 6834 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 6835 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 6836 break; 6837 case PCIE_LNK_X8: 6838 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 | 6839 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 6840 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 6841 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 6842 break; 6843 case PCIE_LNK_X4: 6844 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 | 6845 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 6846 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 6847 break; 6848 case PCIE_LNK_X2: 6849 adev->pm.pcie_mlw_mask |= (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 | 6850 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); 6851 break; 6852 case PCIE_LNK_X1: 6853 adev->pm.pcie_mlw_mask |= CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; 6854 break; 6855 default: 6856 break; 6857 } 6858 } 6859 } 6860 } 6861 6862 /** 6863 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR 6864 * 6865 * @adev: amdgpu_device pointer 6866 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev 6867 * 6868 * Return true if @peer_adev can access (DMA) @adev through the PCIe 6869 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of 6870 * @peer_adev. 6871 */ 6872 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev, 6873 struct amdgpu_device *peer_adev) 6874 { 6875 #ifdef CONFIG_HSA_AMD_P2P 6876 bool p2p_access = 6877 !adev->gmc.xgmi.connected_to_cpu && 6878 !(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0); 6879 if (!p2p_access) 6880 dev_info(adev->dev, "PCIe P2P access from peer device %s is not supported by the chipset\n", 6881 pci_name(peer_adev->pdev)); 6882 6883 bool is_large_bar = adev->gmc.visible_vram_size && 6884 adev->gmc.real_vram_size == adev->gmc.visible_vram_size; 6885 bool p2p_addressable = amdgpu_device_check_iommu_remap(peer_adev); 6886 6887 if (!p2p_addressable) { 6888 uint64_t address_mask = peer_adev->dev->dma_mask ? 6889 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1); 6890 resource_size_t aper_limit = 6891 adev->gmc.aper_base + adev->gmc.aper_size - 1; 6892 6893 p2p_addressable = !(adev->gmc.aper_base & address_mask || 6894 aper_limit & address_mask); 6895 } 6896 return pcie_p2p && is_large_bar && p2p_access && p2p_addressable; 6897 #else 6898 return false; 6899 #endif 6900 } 6901 6902 int amdgpu_device_baco_enter(struct amdgpu_device *adev) 6903 { 6904 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 6905 6906 if (!amdgpu_device_supports_baco(adev)) 6907 return -ENOTSUPP; 6908 6909 if (ras && adev->ras_enabled && 6910 adev->nbio.funcs->enable_doorbell_interrupt) 6911 adev->nbio.funcs->enable_doorbell_interrupt(adev, false); 6912 6913 return amdgpu_dpm_baco_enter(adev); 6914 } 6915 6916 int amdgpu_device_baco_exit(struct amdgpu_device *adev) 6917 { 6918 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev); 6919 int ret = 0; 6920 6921 if (!amdgpu_device_supports_baco(adev)) 6922 return -ENOTSUPP; 6923 6924 ret = amdgpu_dpm_baco_exit(adev); 6925 if (ret) 6926 return ret; 6927 6928 if (ras && adev->ras_enabled && 6929 adev->nbio.funcs->enable_doorbell_interrupt) 6930 adev->nbio.funcs->enable_doorbell_interrupt(adev, true); 6931 6932 if (amdgpu_passthrough(adev) && adev->nbio.funcs && 6933 adev->nbio.funcs->clear_doorbell_interrupt) 6934 adev->nbio.funcs->clear_doorbell_interrupt(adev); 6935 6936 return 0; 6937 } 6938 6939 /** 6940 * amdgpu_pci_error_detected - Called when a PCI error is detected. 6941 * @pdev: PCI device struct 6942 * @state: PCI channel state 6943 * 6944 * Description: Called when a PCI error is detected. 6945 * 6946 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT. 6947 */ 6948 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state) 6949 { 6950 struct drm_device *dev = pci_get_drvdata(pdev); 6951 struct amdgpu_device *adev = drm_to_adev(dev); 6952 struct amdgpu_hive_info *hive __free(xgmi_put_hive) = 6953 amdgpu_get_xgmi_hive(adev); 6954 struct amdgpu_reset_context reset_context; 6955 struct list_head device_list; 6956 6957 dev_info(adev->dev, "PCI error: detected callback!!\n"); 6958 6959 adev->pci_channel_state = state; 6960 6961 switch (state) { 6962 case pci_channel_io_normal: 6963 dev_info(adev->dev, "pci_channel_io_normal: state(%d)!!\n", state); 6964 return PCI_ERS_RESULT_CAN_RECOVER; 6965 case pci_channel_io_frozen: 6966 /* Fatal error, prepare for slot reset */ 6967 dev_info(adev->dev, "pci_channel_io_frozen: state(%d)!!\n", state); 6968 if (hive) { 6969 /* Hive devices should be able to support FW based 6970 * link reset on other devices, if not return. 6971 */ 6972 if (!amdgpu_dpm_is_link_reset_supported(adev)) { 6973 dev_warn(adev->dev, 6974 "No support for XGMI hive yet...\n"); 6975 return PCI_ERS_RESULT_DISCONNECT; 6976 } 6977 /* Set dpc status only if device is part of hive 6978 * Non-hive devices should be able to recover after 6979 * link reset. 6980 */ 6981 amdgpu_reset_set_dpc_status(adev, true); 6982 6983 mutex_lock(&hive->hive_lock); 6984 } 6985 memset(&reset_context, 0, sizeof(reset_context)); 6986 INIT_LIST_HEAD(&device_list); 6987 6988 amdgpu_device_recovery_prepare(adev, &device_list, hive); 6989 amdgpu_device_recovery_get_reset_lock(adev, &device_list); 6990 amdgpu_device_halt_activities(adev, NULL, &reset_context, &device_list, 6991 hive, false); 6992 if (hive) 6993 mutex_unlock(&hive->hive_lock); 6994 return PCI_ERS_RESULT_NEED_RESET; 6995 case pci_channel_io_perm_failure: 6996 /* Permanent error, prepare for device removal */ 6997 dev_info(adev->dev, "pci_channel_io_perm_failure: state(%d)!!\n", state); 6998 return PCI_ERS_RESULT_DISCONNECT; 6999 } 7000 7001 return PCI_ERS_RESULT_NEED_RESET; 7002 } 7003 7004 /** 7005 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers 7006 * @pdev: pointer to PCI device 7007 */ 7008 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev) 7009 { 7010 struct drm_device *dev = pci_get_drvdata(pdev); 7011 struct amdgpu_device *adev = drm_to_adev(dev); 7012 7013 dev_info(adev->dev, "PCI error: mmio enabled callback!!\n"); 7014 7015 /* TODO - dump whatever for debugging purposes */ 7016 7017 /* This called only if amdgpu_pci_error_detected returns 7018 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still 7019 * works, no need to reset slot. 7020 */ 7021 7022 return PCI_ERS_RESULT_RECOVERED; 7023 } 7024 7025 /** 7026 * amdgpu_pci_slot_reset - Called when PCI slot has been reset. 7027 * @pdev: PCI device struct 7028 * 7029 * Description: This routine is called by the pci error recovery 7030 * code after the PCI slot has been reset, just before we 7031 * should resume normal operations. 7032 */ 7033 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev) 7034 { 7035 struct drm_device *dev = pci_get_drvdata(pdev); 7036 struct amdgpu_device *adev = drm_to_adev(dev); 7037 struct amdgpu_reset_context reset_context; 7038 struct amdgpu_device *tmp_adev; 7039 struct amdgpu_hive_info *hive; 7040 struct list_head device_list; 7041 struct pci_dev *link_dev; 7042 int r = 0, i, timeout; 7043 u32 memsize; 7044 u16 status; 7045 7046 dev_info(adev->dev, "PCI error: slot reset callback!!\n"); 7047 7048 memset(&reset_context, 0, sizeof(reset_context)); 7049 7050 if (adev->pcie_reset_ctx.swus) 7051 link_dev = adev->pcie_reset_ctx.swus; 7052 else 7053 link_dev = adev->pdev; 7054 /* wait for asic to come out of reset, timeout = 10s */ 7055 timeout = 10000; 7056 do { 7057 usleep_range(10000, 10500); 7058 r = pci_read_config_word(link_dev, PCI_VENDOR_ID, &status); 7059 timeout -= 10; 7060 } while (timeout > 0 && (status != PCI_VENDOR_ID_ATI) && 7061 (status != PCI_VENDOR_ID_AMD)); 7062 7063 if ((status != PCI_VENDOR_ID_ATI) && (status != PCI_VENDOR_ID_AMD)) { 7064 r = -ETIME; 7065 goto out; 7066 } 7067 7068 amdgpu_device_load_switch_state(adev); 7069 /* Restore PCI confspace */ 7070 amdgpu_device_load_pci_state(pdev); 7071 7072 /* confirm ASIC came out of reset */ 7073 for (i = 0; i < adev->usec_timeout; i++) { 7074 memsize = amdgpu_asic_get_config_memsize(adev); 7075 7076 if (memsize != 0xffffffff) 7077 break; 7078 udelay(1); 7079 } 7080 if (memsize == 0xffffffff) { 7081 r = -ETIME; 7082 goto out; 7083 } 7084 7085 reset_context.method = AMD_RESET_METHOD_NONE; 7086 reset_context.reset_req_dev = adev; 7087 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags); 7088 set_bit(AMDGPU_SKIP_COREDUMP, &reset_context.flags); 7089 INIT_LIST_HEAD(&device_list); 7090 7091 hive = amdgpu_get_xgmi_hive(adev); 7092 if (hive) { 7093 mutex_lock(&hive->hive_lock); 7094 reset_context.hive = hive; 7095 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) { 7096 tmp_adev->pcie_reset_ctx.in_link_reset = true; 7097 list_add_tail(&tmp_adev->reset_list, &device_list); 7098 } 7099 } else { 7100 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags); 7101 list_add_tail(&adev->reset_list, &device_list); 7102 } 7103 7104 r = amdgpu_device_asic_reset(adev, &device_list, &reset_context); 7105 out: 7106 if (!r) { 7107 if (amdgpu_device_cache_pci_state(adev->pdev)) 7108 pci_restore_state(adev->pdev); 7109 dev_info(adev->dev, "PCIe error recovery succeeded\n"); 7110 } else { 7111 dev_err(adev->dev, "PCIe error recovery failed, err:%d\n", r); 7112 if (hive) { 7113 list_for_each_entry(tmp_adev, &device_list, reset_list) 7114 amdgpu_device_unset_mp1_state(tmp_adev); 7115 } 7116 amdgpu_device_recovery_put_reset_lock(adev, &device_list); 7117 } 7118 7119 if (hive) { 7120 mutex_unlock(&hive->hive_lock); 7121 amdgpu_put_xgmi_hive(hive); 7122 } 7123 7124 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED; 7125 } 7126 7127 /** 7128 * amdgpu_pci_resume() - resume normal ops after PCI reset 7129 * @pdev: pointer to PCI device 7130 * 7131 * Called when the error recovery driver tells us that its 7132 * OK to resume normal operation. 7133 */ 7134 void amdgpu_pci_resume(struct pci_dev *pdev) 7135 { 7136 struct drm_device *dev = pci_get_drvdata(pdev); 7137 struct amdgpu_device *adev = drm_to_adev(dev); 7138 struct list_head device_list; 7139 struct amdgpu_hive_info *hive = NULL; 7140 struct amdgpu_device *tmp_adev = NULL; 7141 7142 dev_info(adev->dev, "PCI error: resume callback!!\n"); 7143 7144 /* Only continue execution for the case of pci_channel_io_frozen */ 7145 if (adev->pci_channel_state != pci_channel_io_frozen) 7146 return; 7147 7148 INIT_LIST_HEAD(&device_list); 7149 7150 hive = amdgpu_get_xgmi_hive(adev); 7151 if (hive) { 7152 mutex_lock(&hive->hive_lock); 7153 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) { 7154 tmp_adev->pcie_reset_ctx.in_link_reset = false; 7155 list_add_tail(&tmp_adev->reset_list, &device_list); 7156 } 7157 } else 7158 list_add_tail(&adev->reset_list, &device_list); 7159 7160 amdgpu_device_sched_resume(&device_list, NULL, NULL); 7161 amdgpu_device_gpu_resume(adev, &device_list, false); 7162 amdgpu_device_recovery_put_reset_lock(adev, &device_list); 7163 7164 if (hive) { 7165 mutex_unlock(&hive->hive_lock); 7166 amdgpu_put_xgmi_hive(hive); 7167 } 7168 } 7169 7170 static void amdgpu_device_cache_switch_state(struct amdgpu_device *adev) 7171 { 7172 struct pci_dev *swus, *swds; 7173 int r; 7174 7175 swds = pci_upstream_bridge(adev->pdev); 7176 if (!swds || swds->vendor != PCI_VENDOR_ID_ATI || 7177 pci_pcie_type(swds) != PCI_EXP_TYPE_DOWNSTREAM) 7178 return; 7179 swus = pci_upstream_bridge(swds); 7180 if (!swus || 7181 (swus->vendor != PCI_VENDOR_ID_ATI && 7182 swus->vendor != PCI_VENDOR_ID_AMD) || 7183 pci_pcie_type(swus) != PCI_EXP_TYPE_UPSTREAM) 7184 return; 7185 7186 /* If already saved, return */ 7187 if (adev->pcie_reset_ctx.swus) 7188 return; 7189 /* Upstream bridge is ATI, assume it's SWUS/DS architecture */ 7190 r = pci_save_state(swds); 7191 if (r) 7192 return; 7193 adev->pcie_reset_ctx.swds_pcistate = pci_store_saved_state(swds); 7194 7195 r = pci_save_state(swus); 7196 if (r) 7197 return; 7198 adev->pcie_reset_ctx.swus_pcistate = pci_store_saved_state(swus); 7199 7200 adev->pcie_reset_ctx.swus = swus; 7201 } 7202 7203 static void amdgpu_device_load_switch_state(struct amdgpu_device *adev) 7204 { 7205 struct pci_dev *pdev; 7206 int r; 7207 7208 if (!adev->pcie_reset_ctx.swds_pcistate || 7209 !adev->pcie_reset_ctx.swus_pcistate) 7210 return; 7211 7212 pdev = adev->pcie_reset_ctx.swus; 7213 r = pci_load_saved_state(pdev, adev->pcie_reset_ctx.swus_pcistate); 7214 if (!r) { 7215 pci_restore_state(pdev); 7216 } else { 7217 dev_warn(adev->dev, "Failed to load SWUS state, err:%d\n", r); 7218 return; 7219 } 7220 7221 pdev = pci_upstream_bridge(adev->pdev); 7222 r = pci_load_saved_state(pdev, adev->pcie_reset_ctx.swds_pcistate); 7223 if (!r) 7224 pci_restore_state(pdev); 7225 else 7226 dev_warn(adev->dev, "Failed to load SWDS state, err:%d\n", r); 7227 } 7228 7229 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev) 7230 { 7231 struct drm_device *dev = pci_get_drvdata(pdev); 7232 struct amdgpu_device *adev = drm_to_adev(dev); 7233 int r; 7234 7235 if (amdgpu_sriov_vf(adev)) 7236 return false; 7237 7238 r = pci_save_state(pdev); 7239 if (!r) { 7240 kfree(adev->pci_state); 7241 7242 adev->pci_state = pci_store_saved_state(pdev); 7243 7244 if (!adev->pci_state) { 7245 dev_err(adev->dev, "Failed to store PCI saved state"); 7246 return false; 7247 } 7248 } else { 7249 dev_warn(adev->dev, "Failed to save PCI state, err:%d\n", r); 7250 return false; 7251 } 7252 7253 amdgpu_device_cache_switch_state(adev); 7254 7255 return true; 7256 } 7257 7258 bool amdgpu_device_load_pci_state(struct pci_dev *pdev) 7259 { 7260 struct drm_device *dev = pci_get_drvdata(pdev); 7261 struct amdgpu_device *adev = drm_to_adev(dev); 7262 int r; 7263 7264 if (!adev->pci_state) 7265 return false; 7266 7267 r = pci_load_saved_state(pdev, adev->pci_state); 7268 7269 if (!r) { 7270 pci_restore_state(pdev); 7271 } else { 7272 dev_warn(adev->dev, "Failed to load PCI state, err:%d\n", r); 7273 return false; 7274 } 7275 7276 return true; 7277 } 7278 7279 void amdgpu_device_flush_hdp(struct amdgpu_device *adev, 7280 struct amdgpu_ring *ring) 7281 { 7282 #ifdef CONFIG_X86_64 7283 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev)) 7284 return; 7285 #endif 7286 if (adev->gmc.xgmi.connected_to_cpu) 7287 return; 7288 7289 if (ring && ring->funcs->emit_hdp_flush) 7290 amdgpu_ring_emit_hdp_flush(ring); 7291 else 7292 amdgpu_asic_flush_hdp(adev, ring); 7293 } 7294 7295 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev, 7296 struct amdgpu_ring *ring) 7297 { 7298 #ifdef CONFIG_X86_64 7299 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev)) 7300 return; 7301 #endif 7302 if (adev->gmc.xgmi.connected_to_cpu) 7303 return; 7304 7305 amdgpu_asic_invalidate_hdp(adev, ring); 7306 } 7307 7308 int amdgpu_in_reset(struct amdgpu_device *adev) 7309 { 7310 return atomic_read(&adev->reset_domain->in_gpu_reset); 7311 } 7312 7313 /** 7314 * amdgpu_device_halt() - bring hardware to some kind of halt state 7315 * 7316 * @adev: amdgpu_device pointer 7317 * 7318 * Bring hardware to some kind of halt state so that no one can touch it 7319 * any more. It will help to maintain error context when error occurred. 7320 * Compare to a simple hang, the system will keep stable at least for SSH 7321 * access. Then it should be trivial to inspect the hardware state and 7322 * see what's going on. Implemented as following: 7323 * 7324 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc), 7325 * clears all CPU mappings to device, disallows remappings through page faults 7326 * 2. amdgpu_irq_disable_all() disables all interrupts 7327 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences 7328 * 4. set adev->no_hw_access to avoid potential crashes after setp 5 7329 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings 7330 * 6. pci_disable_device() and pci_wait_for_pending_transaction() 7331 * flush any in flight DMA operations 7332 */ 7333 void amdgpu_device_halt(struct amdgpu_device *adev) 7334 { 7335 struct pci_dev *pdev = adev->pdev; 7336 struct drm_device *ddev = adev_to_drm(adev); 7337 7338 amdgpu_xcp_dev_unplug(adev); 7339 drm_dev_unplug(ddev); 7340 7341 amdgpu_irq_disable_all(adev); 7342 7343 amdgpu_fence_driver_hw_fini(adev); 7344 7345 adev->no_hw_access = true; 7346 7347 amdgpu_device_unmap_mmio(adev); 7348 7349 pci_disable_device(pdev); 7350 pci_wait_for_pending_transaction(pdev); 7351 } 7352 7353 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev, 7354 u32 reg) 7355 { 7356 unsigned long flags, address, data; 7357 u32 r; 7358 7359 address = adev->nbio.funcs->get_pcie_port_index_offset(adev); 7360 data = adev->nbio.funcs->get_pcie_port_data_offset(adev); 7361 7362 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 7363 WREG32(address, reg * 4); 7364 (void)RREG32(address); 7365 r = RREG32(data); 7366 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 7367 return r; 7368 } 7369 7370 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev, 7371 u32 reg, u32 v) 7372 { 7373 unsigned long flags, address, data; 7374 7375 address = adev->nbio.funcs->get_pcie_port_index_offset(adev); 7376 data = adev->nbio.funcs->get_pcie_port_data_offset(adev); 7377 7378 spin_lock_irqsave(&adev->pcie_idx_lock, flags); 7379 WREG32(address, reg * 4); 7380 (void)RREG32(address); 7381 WREG32(data, v); 7382 (void)RREG32(data); 7383 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags); 7384 } 7385 7386 /** 7387 * amdgpu_device_get_gang - return a reference to the current gang 7388 * @adev: amdgpu_device pointer 7389 * 7390 * Returns: A new reference to the current gang leader. 7391 */ 7392 struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev) 7393 { 7394 struct dma_fence *fence; 7395 7396 rcu_read_lock(); 7397 fence = dma_fence_get_rcu_safe(&adev->gang_submit); 7398 rcu_read_unlock(); 7399 return fence; 7400 } 7401 7402 /** 7403 * amdgpu_device_switch_gang - switch to a new gang 7404 * @adev: amdgpu_device pointer 7405 * @gang: the gang to switch to 7406 * 7407 * Try to switch to a new gang. 7408 * Returns: NULL if we switched to the new gang or a reference to the current 7409 * gang leader. 7410 */ 7411 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev, 7412 struct dma_fence *gang) 7413 { 7414 struct dma_fence *old = NULL; 7415 7416 dma_fence_get(gang); 7417 do { 7418 dma_fence_put(old); 7419 old = amdgpu_device_get_gang(adev); 7420 if (old == gang) 7421 break; 7422 7423 if (!dma_fence_is_signaled(old)) { 7424 dma_fence_put(gang); 7425 return old; 7426 } 7427 7428 } while (cmpxchg((struct dma_fence __force **)&adev->gang_submit, 7429 old, gang) != old); 7430 7431 /* 7432 * Drop it once for the exchanged reference in adev and once for the 7433 * thread local reference acquired in amdgpu_device_get_gang(). 7434 */ 7435 dma_fence_put(old); 7436 dma_fence_put(old); 7437 return NULL; 7438 } 7439 7440 /** 7441 * amdgpu_device_enforce_isolation - enforce HW isolation 7442 * @adev: the amdgpu device pointer 7443 * @ring: the HW ring the job is supposed to run on 7444 * @job: the job which is about to be pushed to the HW ring 7445 * 7446 * Makes sure that only one client at a time can use the GFX block. 7447 * Returns: The dependency to wait on before the job can be pushed to the HW. 7448 * The function is called multiple times until NULL is returned. 7449 */ 7450 struct dma_fence *amdgpu_device_enforce_isolation(struct amdgpu_device *adev, 7451 struct amdgpu_ring *ring, 7452 struct amdgpu_job *job) 7453 { 7454 struct amdgpu_isolation *isolation = &adev->isolation[ring->xcp_id]; 7455 struct drm_sched_fence *f = job->base.s_fence; 7456 struct dma_fence *dep; 7457 void *owner; 7458 int r; 7459 7460 /* 7461 * For now enforce isolation only for the GFX block since we only need 7462 * the cleaner shader on those rings. 7463 */ 7464 if (ring->funcs->type != AMDGPU_RING_TYPE_GFX && 7465 ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE) 7466 return NULL; 7467 7468 /* 7469 * All submissions where enforce isolation is false are handled as if 7470 * they come from a single client. Use ~0l as the owner to distinct it 7471 * from kernel submissions where the owner is NULL. 7472 */ 7473 owner = job->enforce_isolation ? f->owner : (void *)~0l; 7474 7475 mutex_lock(&adev->enforce_isolation_mutex); 7476 7477 /* 7478 * The "spearhead" submission is the first one which changes the 7479 * ownership to its client. We always need to wait for it to be 7480 * pushed to the HW before proceeding with anything. 7481 */ 7482 if (&f->scheduled != isolation->spearhead && 7483 !dma_fence_is_signaled(isolation->spearhead)) { 7484 dep = isolation->spearhead; 7485 goto out_grab_ref; 7486 } 7487 7488 if (isolation->owner != owner) { 7489 7490 /* 7491 * Wait for any gang to be assembled before switching to a 7492 * different owner or otherwise we could deadlock the 7493 * submissions. 7494 */ 7495 if (!job->gang_submit) { 7496 dep = amdgpu_device_get_gang(adev); 7497 if (!dma_fence_is_signaled(dep)) 7498 goto out_return_dep; 7499 dma_fence_put(dep); 7500 } 7501 7502 dma_fence_put(isolation->spearhead); 7503 isolation->spearhead = dma_fence_get(&f->scheduled); 7504 amdgpu_sync_move(&isolation->active, &isolation->prev); 7505 trace_amdgpu_isolation(isolation->owner, owner); 7506 isolation->owner = owner; 7507 } 7508 7509 /* 7510 * Specifying the ring here helps to pipeline submissions even when 7511 * isolation is enabled. If that is not desired for testing NULL can be 7512 * used instead of the ring to enforce a CPU round trip while switching 7513 * between clients. 7514 */ 7515 dep = amdgpu_sync_peek_fence(&isolation->prev, ring); 7516 r = amdgpu_sync_fence(&isolation->active, &f->finished, GFP_NOWAIT); 7517 if (r) 7518 dev_warn(adev->dev, "OOM tracking isolation\n"); 7519 7520 out_grab_ref: 7521 dma_fence_get(dep); 7522 out_return_dep: 7523 mutex_unlock(&adev->enforce_isolation_mutex); 7524 return dep; 7525 } 7526 7527 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev) 7528 { 7529 switch (adev->asic_type) { 7530 #ifdef CONFIG_DRM_AMDGPU_SI 7531 case CHIP_HAINAN: 7532 #endif 7533 case CHIP_TOPAZ: 7534 /* chips with no display hardware */ 7535 return false; 7536 #ifdef CONFIG_DRM_AMDGPU_SI 7537 case CHIP_TAHITI: 7538 case CHIP_PITCAIRN: 7539 case CHIP_VERDE: 7540 case CHIP_OLAND: 7541 #endif 7542 #ifdef CONFIG_DRM_AMDGPU_CIK 7543 case CHIP_BONAIRE: 7544 case CHIP_HAWAII: 7545 case CHIP_KAVERI: 7546 case CHIP_KABINI: 7547 case CHIP_MULLINS: 7548 #endif 7549 case CHIP_TONGA: 7550 case CHIP_FIJI: 7551 case CHIP_POLARIS10: 7552 case CHIP_POLARIS11: 7553 case CHIP_POLARIS12: 7554 case CHIP_VEGAM: 7555 case CHIP_CARRIZO: 7556 case CHIP_STONEY: 7557 /* chips with display hardware */ 7558 return true; 7559 default: 7560 /* IP discovery */ 7561 if (!amdgpu_ip_version(adev, DCE_HWIP, 0) || 7562 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK)) 7563 return false; 7564 return true; 7565 } 7566 } 7567 7568 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev, 7569 uint32_t inst, uint32_t reg_addr, char reg_name[], 7570 uint32_t expected_value, uint32_t mask) 7571 { 7572 uint32_t ret = 0; 7573 uint32_t old_ = 0; 7574 uint32_t tmp_ = RREG32(reg_addr); 7575 uint32_t loop = adev->usec_timeout; 7576 7577 while ((tmp_ & (mask)) != (expected_value)) { 7578 if (old_ != tmp_) { 7579 loop = adev->usec_timeout; 7580 old_ = tmp_; 7581 } else 7582 udelay(1); 7583 tmp_ = RREG32(reg_addr); 7584 loop--; 7585 if (!loop) { 7586 dev_warn( 7587 adev->dev, 7588 "Register(%d) [%s] failed to reach value 0x%08x != 0x%08xn", 7589 inst, reg_name, (uint32_t)expected_value, 7590 (uint32_t)(tmp_ & (mask))); 7591 ret = -ETIMEDOUT; 7592 break; 7593 } 7594 } 7595 return ret; 7596 } 7597 7598 ssize_t amdgpu_get_soft_full_reset_mask(struct amdgpu_ring *ring) 7599 { 7600 ssize_t size = 0; 7601 7602 if (!ring || !ring->adev) 7603 return size; 7604 7605 if (amdgpu_device_should_recover_gpu(ring->adev)) 7606 size |= AMDGPU_RESET_TYPE_FULL; 7607 7608 if (unlikely(!ring->adev->debug_disable_soft_recovery) && 7609 !amdgpu_sriov_vf(ring->adev) && ring->funcs->soft_recovery) 7610 size |= AMDGPU_RESET_TYPE_SOFT_RESET; 7611 7612 return size; 7613 } 7614 7615 ssize_t amdgpu_show_reset_mask(char *buf, uint32_t supported_reset) 7616 { 7617 ssize_t size = 0; 7618 7619 if (supported_reset == 0) { 7620 size += sysfs_emit_at(buf, size, "unsupported"); 7621 size += sysfs_emit_at(buf, size, "\n"); 7622 return size; 7623 7624 } 7625 7626 if (supported_reset & AMDGPU_RESET_TYPE_SOFT_RESET) 7627 size += sysfs_emit_at(buf, size, "soft "); 7628 7629 if (supported_reset & AMDGPU_RESET_TYPE_PER_QUEUE) 7630 size += sysfs_emit_at(buf, size, "queue "); 7631 7632 if (supported_reset & AMDGPU_RESET_TYPE_PER_PIPE) 7633 size += sysfs_emit_at(buf, size, "pipe "); 7634 7635 if (supported_reset & AMDGPU_RESET_TYPE_FULL) 7636 size += sysfs_emit_at(buf, size, "full "); 7637 7638 size += sysfs_emit_at(buf, size, "\n"); 7639 return size; 7640 } 7641 7642 void amdgpu_device_set_uid(struct amdgpu_uid *uid_info, 7643 enum amdgpu_uid_type type, uint8_t inst, 7644 uint64_t uid) 7645 { 7646 if (!uid_info) 7647 return; 7648 7649 if (type >= AMDGPU_UID_TYPE_MAX) { 7650 dev_err_once(uid_info->adev->dev, "Invalid UID type %d\n", 7651 type); 7652 return; 7653 } 7654 7655 if (inst >= AMDGPU_UID_INST_MAX) { 7656 dev_err_once(uid_info->adev->dev, "Invalid UID instance %d\n", 7657 inst); 7658 return; 7659 } 7660 7661 if (uid_info->uid[type][inst] != 0) { 7662 dev_warn_once( 7663 uid_info->adev->dev, 7664 "Overwriting existing UID %llu for type %d instance %d\n", 7665 uid_info->uid[type][inst], type, inst); 7666 } 7667 7668 uid_info->uid[type][inst] = uid; 7669 } 7670 7671 u64 amdgpu_device_get_uid(struct amdgpu_uid *uid_info, 7672 enum amdgpu_uid_type type, uint8_t inst) 7673 { 7674 if (!uid_info) 7675 return 0; 7676 7677 if (type >= AMDGPU_UID_TYPE_MAX) { 7678 dev_err_once(uid_info->adev->dev, "Invalid UID type %d\n", 7679 type); 7680 return 0; 7681 } 7682 7683 if (inst >= AMDGPU_UID_INST_MAX) { 7684 dev_err_once(uid_info->adev->dev, "Invalid UID instance %d\n", 7685 inst); 7686 return 0; 7687 } 7688 7689 return uid_info->uid[type][inst]; 7690 } 7691