xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c (revision c3f15273721f2ee60d32fc7d4f2c233a1eff47a8)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/power_supply.h>
29 #include <linux/kthread.h>
30 #include <linux/module.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
33 #include <linux/iommu.h>
34 #include <linux/pci.h>
35 #include <linux/pci-p2pdma.h>
36 #include <linux/apple-gmux.h>
37 
38 #include <drm/drm_aperture.h>
39 #include <drm/drm_atomic_helper.h>
40 #include <drm/drm_crtc_helper.h>
41 #include <drm/drm_fb_helper.h>
42 #include <drm/drm_probe_helper.h>
43 #include <drm/amdgpu_drm.h>
44 #include <linux/device.h>
45 #include <linux/vgaarb.h>
46 #include <linux/vga_switcheroo.h>
47 #include <linux/efi.h>
48 #include "amdgpu.h"
49 #include "amdgpu_trace.h"
50 #include "amdgpu_i2c.h"
51 #include "atom.h"
52 #include "amdgpu_atombios.h"
53 #include "amdgpu_atomfirmware.h"
54 #include "amd_pcie.h"
55 #ifdef CONFIG_DRM_AMDGPU_SI
56 #include "si.h"
57 #endif
58 #ifdef CONFIG_DRM_AMDGPU_CIK
59 #include "cik.h"
60 #endif
61 #include "vi.h"
62 #include "soc15.h"
63 #include "nv.h"
64 #include "bif/bif_4_1_d.h"
65 #include <linux/firmware.h>
66 #include "amdgpu_vf_error.h"
67 
68 #include "amdgpu_amdkfd.h"
69 #include "amdgpu_pm.h"
70 
71 #include "amdgpu_xgmi.h"
72 #include "amdgpu_ras.h"
73 #include "amdgpu_pmu.h"
74 #include "amdgpu_fru_eeprom.h"
75 #include "amdgpu_reset.h"
76 #include "amdgpu_virt.h"
77 #include "amdgpu_dev_coredump.h"
78 
79 #include <linux/suspend.h>
80 #include <drm/task_barrier.h>
81 #include <linux/pm_runtime.h>
82 
83 #include <drm/drm_drv.h>
84 
85 #if IS_ENABLED(CONFIG_X86)
86 #include <asm/intel-family.h>
87 #endif
88 
89 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
90 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
91 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
92 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
93 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
94 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
95 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
96 
97 #define AMDGPU_RESUME_MS		2000
98 #define AMDGPU_MAX_RETRY_LIMIT		2
99 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
100 #define AMDGPU_PCIE_INDEX_FALLBACK (0x38 >> 2)
101 #define AMDGPU_PCIE_INDEX_HI_FALLBACK (0x44 >> 2)
102 #define AMDGPU_PCIE_DATA_FALLBACK (0x3C >> 2)
103 
104 static const struct drm_driver amdgpu_kms_driver;
105 
106 const char *amdgpu_asic_name[] = {
107 	"TAHITI",
108 	"PITCAIRN",
109 	"VERDE",
110 	"OLAND",
111 	"HAINAN",
112 	"BONAIRE",
113 	"KAVERI",
114 	"KABINI",
115 	"HAWAII",
116 	"MULLINS",
117 	"TOPAZ",
118 	"TONGA",
119 	"FIJI",
120 	"CARRIZO",
121 	"STONEY",
122 	"POLARIS10",
123 	"POLARIS11",
124 	"POLARIS12",
125 	"VEGAM",
126 	"VEGA10",
127 	"VEGA12",
128 	"VEGA20",
129 	"RAVEN",
130 	"ARCTURUS",
131 	"RENOIR",
132 	"ALDEBARAN",
133 	"NAVI10",
134 	"CYAN_SKILLFISH",
135 	"NAVI14",
136 	"NAVI12",
137 	"SIENNA_CICHLID",
138 	"NAVY_FLOUNDER",
139 	"VANGOGH",
140 	"DIMGREY_CAVEFISH",
141 	"BEIGE_GOBY",
142 	"YELLOW_CARP",
143 	"IP DISCOVERY",
144 	"LAST",
145 };
146 
147 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev);
148 
149 /**
150  * DOC: pcie_replay_count
151  *
152  * The amdgpu driver provides a sysfs API for reporting the total number
153  * of PCIe replays (NAKs)
154  * The file pcie_replay_count is used for this and returns the total
155  * number of replays as a sum of the NAKs generated and NAKs received
156  */
157 
158 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
159 		struct device_attribute *attr, char *buf)
160 {
161 	struct drm_device *ddev = dev_get_drvdata(dev);
162 	struct amdgpu_device *adev = drm_to_adev(ddev);
163 	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
164 
165 	return sysfs_emit(buf, "%llu\n", cnt);
166 }
167 
168 static DEVICE_ATTR(pcie_replay_count, 0444,
169 		amdgpu_device_get_pcie_replay_count, NULL);
170 
171 static ssize_t amdgpu_sysfs_reg_state_get(struct file *f, struct kobject *kobj,
172 					  struct bin_attribute *attr, char *buf,
173 					  loff_t ppos, size_t count)
174 {
175 	struct device *dev = kobj_to_dev(kobj);
176 	struct drm_device *ddev = dev_get_drvdata(dev);
177 	struct amdgpu_device *adev = drm_to_adev(ddev);
178 	ssize_t bytes_read;
179 
180 	switch (ppos) {
181 	case AMDGPU_SYS_REG_STATE_XGMI:
182 		bytes_read = amdgpu_asic_get_reg_state(
183 			adev, AMDGPU_REG_STATE_TYPE_XGMI, buf, count);
184 		break;
185 	case AMDGPU_SYS_REG_STATE_WAFL:
186 		bytes_read = amdgpu_asic_get_reg_state(
187 			adev, AMDGPU_REG_STATE_TYPE_WAFL, buf, count);
188 		break;
189 	case AMDGPU_SYS_REG_STATE_PCIE:
190 		bytes_read = amdgpu_asic_get_reg_state(
191 			adev, AMDGPU_REG_STATE_TYPE_PCIE, buf, count);
192 		break;
193 	case AMDGPU_SYS_REG_STATE_USR:
194 		bytes_read = amdgpu_asic_get_reg_state(
195 			adev, AMDGPU_REG_STATE_TYPE_USR, buf, count);
196 		break;
197 	case AMDGPU_SYS_REG_STATE_USR_1:
198 		bytes_read = amdgpu_asic_get_reg_state(
199 			adev, AMDGPU_REG_STATE_TYPE_USR_1, buf, count);
200 		break;
201 	default:
202 		return -EINVAL;
203 	}
204 
205 	return bytes_read;
206 }
207 
208 BIN_ATTR(reg_state, 0444, amdgpu_sysfs_reg_state_get, NULL,
209 	 AMDGPU_SYS_REG_STATE_END);
210 
211 int amdgpu_reg_state_sysfs_init(struct amdgpu_device *adev)
212 {
213 	int ret;
214 
215 	if (!amdgpu_asic_get_reg_state_supported(adev))
216 		return 0;
217 
218 	ret = sysfs_create_bin_file(&adev->dev->kobj, &bin_attr_reg_state);
219 
220 	return ret;
221 }
222 
223 void amdgpu_reg_state_sysfs_fini(struct amdgpu_device *adev)
224 {
225 	if (!amdgpu_asic_get_reg_state_supported(adev))
226 		return;
227 	sysfs_remove_bin_file(&adev->dev->kobj, &bin_attr_reg_state);
228 }
229 
230 /**
231  * DOC: board_info
232  *
233  * The amdgpu driver provides a sysfs API for giving board related information.
234  * It provides the form factor information in the format
235  *
236  *   type : form factor
237  *
238  * Possible form factor values
239  *
240  * - "cem"		- PCIE CEM card
241  * - "oam"		- Open Compute Accelerator Module
242  * - "unknown"	- Not known
243  *
244  */
245 
246 static ssize_t amdgpu_device_get_board_info(struct device *dev,
247 					    struct device_attribute *attr,
248 					    char *buf)
249 {
250 	struct drm_device *ddev = dev_get_drvdata(dev);
251 	struct amdgpu_device *adev = drm_to_adev(ddev);
252 	enum amdgpu_pkg_type pkg_type = AMDGPU_PKG_TYPE_CEM;
253 	const char *pkg;
254 
255 	if (adev->smuio.funcs && adev->smuio.funcs->get_pkg_type)
256 		pkg_type = adev->smuio.funcs->get_pkg_type(adev);
257 
258 	switch (pkg_type) {
259 	case AMDGPU_PKG_TYPE_CEM:
260 		pkg = "cem";
261 		break;
262 	case AMDGPU_PKG_TYPE_OAM:
263 		pkg = "oam";
264 		break;
265 	default:
266 		pkg = "unknown";
267 		break;
268 	}
269 
270 	return sysfs_emit(buf, "%s : %s\n", "type", pkg);
271 }
272 
273 static DEVICE_ATTR(board_info, 0444, amdgpu_device_get_board_info, NULL);
274 
275 static struct attribute *amdgpu_board_attrs[] = {
276 	&dev_attr_board_info.attr,
277 	NULL,
278 };
279 
280 static umode_t amdgpu_board_attrs_is_visible(struct kobject *kobj,
281 					     struct attribute *attr, int n)
282 {
283 	struct device *dev = kobj_to_dev(kobj);
284 	struct drm_device *ddev = dev_get_drvdata(dev);
285 	struct amdgpu_device *adev = drm_to_adev(ddev);
286 
287 	if (adev->flags & AMD_IS_APU)
288 		return 0;
289 
290 	return attr->mode;
291 }
292 
293 static const struct attribute_group amdgpu_board_attrs_group = {
294 	.attrs = amdgpu_board_attrs,
295 	.is_visible = amdgpu_board_attrs_is_visible
296 };
297 
298 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
299 
300 
301 /**
302  * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
303  *
304  * @dev: drm_device pointer
305  *
306  * Returns true if the device is a dGPU with ATPX power control,
307  * otherwise return false.
308  */
309 bool amdgpu_device_supports_px(struct drm_device *dev)
310 {
311 	struct amdgpu_device *adev = drm_to_adev(dev);
312 
313 	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
314 		return true;
315 	return false;
316 }
317 
318 /**
319  * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
320  *
321  * @dev: drm_device pointer
322  *
323  * Returns true if the device is a dGPU with ACPI power control,
324  * otherwise return false.
325  */
326 bool amdgpu_device_supports_boco(struct drm_device *dev)
327 {
328 	struct amdgpu_device *adev = drm_to_adev(dev);
329 
330 	if (adev->has_pr3 ||
331 	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
332 		return true;
333 	return false;
334 }
335 
336 /**
337  * amdgpu_device_supports_baco - Does the device support BACO
338  *
339  * @dev: drm_device pointer
340  *
341  * Return:
342  * 1 if the device supporte BACO;
343  * 3 if the device support MACO (only works if BACO is supported)
344  * otherwise return 0.
345  */
346 int amdgpu_device_supports_baco(struct drm_device *dev)
347 {
348 	struct amdgpu_device *adev = drm_to_adev(dev);
349 
350 	return amdgpu_asic_supports_baco(adev);
351 }
352 
353 void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev)
354 {
355 	struct drm_device *dev;
356 	int bamaco_support;
357 
358 	dev = adev_to_drm(adev);
359 
360 	adev->pm.rpm_mode = AMDGPU_RUNPM_NONE;
361 	bamaco_support = amdgpu_device_supports_baco(dev);
362 
363 	switch (amdgpu_runtime_pm) {
364 	case 2:
365 		if (bamaco_support & MACO_SUPPORT) {
366 			adev->pm.rpm_mode = AMDGPU_RUNPM_BAMACO;
367 			dev_info(adev->dev, "Forcing BAMACO for runtime pm\n");
368 		} else if (bamaco_support == BACO_SUPPORT) {
369 			adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
370 			dev_info(adev->dev, "Requested mode BAMACO not available,fallback to use BACO\n");
371 		}
372 		break;
373 	case 1:
374 		if (bamaco_support & BACO_SUPPORT) {
375 			adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
376 			dev_info(adev->dev, "Forcing BACO for runtime pm\n");
377 		}
378 		break;
379 	case -1:
380 	case -2:
381 		if (amdgpu_device_supports_px(dev)) { /* enable PX as runtime mode */
382 			adev->pm.rpm_mode = AMDGPU_RUNPM_PX;
383 			dev_info(adev->dev, "Using ATPX for runtime pm\n");
384 		} else if (amdgpu_device_supports_boco(dev)) { /* enable boco as runtime mode */
385 			adev->pm.rpm_mode = AMDGPU_RUNPM_BOCO;
386 			dev_info(adev->dev, "Using BOCO for runtime pm\n");
387 		} else {
388 			if (!bamaco_support)
389 				goto no_runtime_pm;
390 
391 			switch (adev->asic_type) {
392 			case CHIP_VEGA20:
393 			case CHIP_ARCTURUS:
394 				/* BACO are not supported on vega20 and arctrus */
395 				break;
396 			case CHIP_VEGA10:
397 				/* enable BACO as runpm mode if noretry=0 */
398 				if (!adev->gmc.noretry)
399 					adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
400 				break;
401 			default:
402 				/* enable BACO as runpm mode on CI+ */
403 				adev->pm.rpm_mode = AMDGPU_RUNPM_BACO;
404 				break;
405 			}
406 
407 			if (adev->pm.rpm_mode == AMDGPU_RUNPM_BACO) {
408 				if (bamaco_support & MACO_SUPPORT) {
409 					adev->pm.rpm_mode = AMDGPU_RUNPM_BAMACO;
410 					dev_info(adev->dev, "Using BAMACO for runtime pm\n");
411 				} else {
412 					dev_info(adev->dev, "Using BACO for runtime pm\n");
413 				}
414 			}
415 		}
416 		break;
417 	case 0:
418 		dev_info(adev->dev, "runtime pm is manually disabled\n");
419 		break;
420 	default:
421 		break;
422 	}
423 
424 no_runtime_pm:
425 	if (adev->pm.rpm_mode == AMDGPU_RUNPM_NONE)
426 		dev_info(adev->dev, "Runtime PM not available\n");
427 }
428 /**
429  * amdgpu_device_supports_smart_shift - Is the device dGPU with
430  * smart shift support
431  *
432  * @dev: drm_device pointer
433  *
434  * Returns true if the device is a dGPU with Smart Shift support,
435  * otherwise returns false.
436  */
437 bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
438 {
439 	return (amdgpu_device_supports_boco(dev) &&
440 		amdgpu_acpi_is_power_shift_control_supported());
441 }
442 
443 /*
444  * VRAM access helper functions
445  */
446 
447 /**
448  * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
449  *
450  * @adev: amdgpu_device pointer
451  * @pos: offset of the buffer in vram
452  * @buf: virtual address of the buffer in system memory
453  * @size: read/write size, sizeof(@buf) must > @size
454  * @write: true - write to vram, otherwise - read from vram
455  */
456 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
457 			     void *buf, size_t size, bool write)
458 {
459 	unsigned long flags;
460 	uint32_t hi = ~0, tmp = 0;
461 	uint32_t *data = buf;
462 	uint64_t last;
463 	int idx;
464 
465 	if (!drm_dev_enter(adev_to_drm(adev), &idx))
466 		return;
467 
468 	BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
469 
470 	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
471 	for (last = pos + size; pos < last; pos += 4) {
472 		tmp = pos >> 31;
473 
474 		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
475 		if (tmp != hi) {
476 			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
477 			hi = tmp;
478 		}
479 		if (write)
480 			WREG32_NO_KIQ(mmMM_DATA, *data++);
481 		else
482 			*data++ = RREG32_NO_KIQ(mmMM_DATA);
483 	}
484 
485 	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
486 	drm_dev_exit(idx);
487 }
488 
489 /**
490  * amdgpu_device_aper_access - access vram by vram aperature
491  *
492  * @adev: amdgpu_device pointer
493  * @pos: offset of the buffer in vram
494  * @buf: virtual address of the buffer in system memory
495  * @size: read/write size, sizeof(@buf) must > @size
496  * @write: true - write to vram, otherwise - read from vram
497  *
498  * The return value means how many bytes have been transferred.
499  */
500 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
501 				 void *buf, size_t size, bool write)
502 {
503 #ifdef CONFIG_64BIT
504 	void __iomem *addr;
505 	size_t count = 0;
506 	uint64_t last;
507 
508 	if (!adev->mman.aper_base_kaddr)
509 		return 0;
510 
511 	last = min(pos + size, adev->gmc.visible_vram_size);
512 	if (last > pos) {
513 		addr = adev->mman.aper_base_kaddr + pos;
514 		count = last - pos;
515 
516 		if (write) {
517 			memcpy_toio(addr, buf, count);
518 			/* Make sure HDP write cache flush happens without any reordering
519 			 * after the system memory contents are sent over PCIe device
520 			 */
521 			mb();
522 			amdgpu_device_flush_hdp(adev, NULL);
523 		} else {
524 			amdgpu_device_invalidate_hdp(adev, NULL);
525 			/* Make sure HDP read cache is invalidated before issuing a read
526 			 * to the PCIe device
527 			 */
528 			mb();
529 			memcpy_fromio(buf, addr, count);
530 		}
531 
532 	}
533 
534 	return count;
535 #else
536 	return 0;
537 #endif
538 }
539 
540 /**
541  * amdgpu_device_vram_access - read/write a buffer in vram
542  *
543  * @adev: amdgpu_device pointer
544  * @pos: offset of the buffer in vram
545  * @buf: virtual address of the buffer in system memory
546  * @size: read/write size, sizeof(@buf) must > @size
547  * @write: true - write to vram, otherwise - read from vram
548  */
549 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
550 			       void *buf, size_t size, bool write)
551 {
552 	size_t count;
553 
554 	/* try to using vram apreature to access vram first */
555 	count = amdgpu_device_aper_access(adev, pos, buf, size, write);
556 	size -= count;
557 	if (size) {
558 		/* using MM to access rest vram */
559 		pos += count;
560 		buf += count;
561 		amdgpu_device_mm_access(adev, pos, buf, size, write);
562 	}
563 }
564 
565 /*
566  * register access helper functions.
567  */
568 
569 /* Check if hw access should be skipped because of hotplug or device error */
570 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
571 {
572 	if (adev->no_hw_access)
573 		return true;
574 
575 #ifdef CONFIG_LOCKDEP
576 	/*
577 	 * This is a bit complicated to understand, so worth a comment. What we assert
578 	 * here is that the GPU reset is not running on another thread in parallel.
579 	 *
580 	 * For this we trylock the read side of the reset semaphore, if that succeeds
581 	 * we know that the reset is not running in paralell.
582 	 *
583 	 * If the trylock fails we assert that we are either already holding the read
584 	 * side of the lock or are the reset thread itself and hold the write side of
585 	 * the lock.
586 	 */
587 	if (in_task()) {
588 		if (down_read_trylock(&adev->reset_domain->sem))
589 			up_read(&adev->reset_domain->sem);
590 		else
591 			lockdep_assert_held(&adev->reset_domain->sem);
592 	}
593 #endif
594 	return false;
595 }
596 
597 /**
598  * amdgpu_device_rreg - read a memory mapped IO or indirect register
599  *
600  * @adev: amdgpu_device pointer
601  * @reg: dword aligned register offset
602  * @acc_flags: access flags which require special behavior
603  *
604  * Returns the 32 bit value from the offset specified.
605  */
606 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
607 			    uint32_t reg, uint32_t acc_flags)
608 {
609 	uint32_t ret;
610 
611 	if (amdgpu_device_skip_hw_access(adev))
612 		return 0;
613 
614 	if ((reg * 4) < adev->rmmio_size) {
615 		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
616 		    amdgpu_sriov_runtime(adev) &&
617 		    down_read_trylock(&adev->reset_domain->sem)) {
618 			ret = amdgpu_kiq_rreg(adev, reg, 0);
619 			up_read(&adev->reset_domain->sem);
620 		} else {
621 			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
622 		}
623 	} else {
624 		ret = adev->pcie_rreg(adev, reg * 4);
625 	}
626 
627 	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
628 
629 	return ret;
630 }
631 
632 /*
633  * MMIO register read with bytes helper functions
634  * @offset:bytes offset from MMIO start
635  */
636 
637 /**
638  * amdgpu_mm_rreg8 - read a memory mapped IO register
639  *
640  * @adev: amdgpu_device pointer
641  * @offset: byte aligned register offset
642  *
643  * Returns the 8 bit value from the offset specified.
644  */
645 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
646 {
647 	if (amdgpu_device_skip_hw_access(adev))
648 		return 0;
649 
650 	if (offset < adev->rmmio_size)
651 		return (readb(adev->rmmio + offset));
652 	BUG();
653 }
654 
655 
656 /**
657  * amdgpu_device_xcc_rreg - read a memory mapped IO or indirect register with specific XCC
658  *
659  * @adev: amdgpu_device pointer
660  * @reg: dword aligned register offset
661  * @acc_flags: access flags which require special behavior
662  * @xcc_id: xcc accelerated compute core id
663  *
664  * Returns the 32 bit value from the offset specified.
665  */
666 uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev,
667 				uint32_t reg, uint32_t acc_flags,
668 				uint32_t xcc_id)
669 {
670 	uint32_t ret, rlcg_flag;
671 
672 	if (amdgpu_device_skip_hw_access(adev))
673 		return 0;
674 
675 	if ((reg * 4) < adev->rmmio_size) {
676 		if (amdgpu_sriov_vf(adev) &&
677 		    !amdgpu_sriov_runtime(adev) &&
678 		    adev->gfx.rlc.rlcg_reg_access_supported &&
679 		    amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags,
680 							 GC_HWIP, false,
681 							 &rlcg_flag)) {
682 			ret = amdgpu_virt_rlcg_reg_rw(adev, reg, 0, rlcg_flag, GET_INST(GC, xcc_id));
683 		} else if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
684 		    amdgpu_sriov_runtime(adev) &&
685 		    down_read_trylock(&adev->reset_domain->sem)) {
686 			ret = amdgpu_kiq_rreg(adev, reg, xcc_id);
687 			up_read(&adev->reset_domain->sem);
688 		} else {
689 			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
690 		}
691 	} else {
692 		ret = adev->pcie_rreg(adev, reg * 4);
693 	}
694 
695 	return ret;
696 }
697 
698 /*
699  * MMIO register write with bytes helper functions
700  * @offset:bytes offset from MMIO start
701  * @value: the value want to be written to the register
702  */
703 
704 /**
705  * amdgpu_mm_wreg8 - read a memory mapped IO register
706  *
707  * @adev: amdgpu_device pointer
708  * @offset: byte aligned register offset
709  * @value: 8 bit value to write
710  *
711  * Writes the value specified to the offset specified.
712  */
713 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
714 {
715 	if (amdgpu_device_skip_hw_access(adev))
716 		return;
717 
718 	if (offset < adev->rmmio_size)
719 		writeb(value, adev->rmmio + offset);
720 	else
721 		BUG();
722 }
723 
724 /**
725  * amdgpu_device_wreg - write to a memory mapped IO or indirect register
726  *
727  * @adev: amdgpu_device pointer
728  * @reg: dword aligned register offset
729  * @v: 32 bit value to write to the register
730  * @acc_flags: access flags which require special behavior
731  *
732  * Writes the value specified to the offset specified.
733  */
734 void amdgpu_device_wreg(struct amdgpu_device *adev,
735 			uint32_t reg, uint32_t v,
736 			uint32_t acc_flags)
737 {
738 	if (amdgpu_device_skip_hw_access(adev))
739 		return;
740 
741 	if ((reg * 4) < adev->rmmio_size) {
742 		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
743 		    amdgpu_sriov_runtime(adev) &&
744 		    down_read_trylock(&adev->reset_domain->sem)) {
745 			amdgpu_kiq_wreg(adev, reg, v, 0);
746 			up_read(&adev->reset_domain->sem);
747 		} else {
748 			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
749 		}
750 	} else {
751 		adev->pcie_wreg(adev, reg * 4, v);
752 	}
753 
754 	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
755 }
756 
757 /**
758  * amdgpu_mm_wreg_mmio_rlc -  write register either with direct/indirect mmio or with RLC path if in range
759  *
760  * @adev: amdgpu_device pointer
761  * @reg: mmio/rlc register
762  * @v: value to write
763  * @xcc_id: xcc accelerated compute core id
764  *
765  * this function is invoked only for the debugfs register access
766  */
767 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
768 			     uint32_t reg, uint32_t v,
769 			     uint32_t xcc_id)
770 {
771 	if (amdgpu_device_skip_hw_access(adev))
772 		return;
773 
774 	if (amdgpu_sriov_fullaccess(adev) &&
775 	    adev->gfx.rlc.funcs &&
776 	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
777 		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
778 			return amdgpu_sriov_wreg(adev, reg, v, 0, 0, xcc_id);
779 	} else if ((reg * 4) >= adev->rmmio_size) {
780 		adev->pcie_wreg(adev, reg * 4, v);
781 	} else {
782 		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
783 	}
784 }
785 
786 /**
787  * amdgpu_device_xcc_wreg - write to a memory mapped IO or indirect register with specific XCC
788  *
789  * @adev: amdgpu_device pointer
790  * @reg: dword aligned register offset
791  * @v: 32 bit value to write to the register
792  * @acc_flags: access flags which require special behavior
793  * @xcc_id: xcc accelerated compute core id
794  *
795  * Writes the value specified to the offset specified.
796  */
797 void amdgpu_device_xcc_wreg(struct amdgpu_device *adev,
798 			uint32_t reg, uint32_t v,
799 			uint32_t acc_flags, uint32_t xcc_id)
800 {
801 	uint32_t rlcg_flag;
802 
803 	if (amdgpu_device_skip_hw_access(adev))
804 		return;
805 
806 	if ((reg * 4) < adev->rmmio_size) {
807 		if (amdgpu_sriov_vf(adev) &&
808 		    !amdgpu_sriov_runtime(adev) &&
809 		    adev->gfx.rlc.rlcg_reg_access_supported &&
810 		    amdgpu_virt_get_rlcg_reg_access_flag(adev, acc_flags,
811 							 GC_HWIP, true,
812 							 &rlcg_flag)) {
813 			amdgpu_virt_rlcg_reg_rw(adev, reg, v, rlcg_flag, GET_INST(GC, xcc_id));
814 		} else if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
815 		    amdgpu_sriov_runtime(adev) &&
816 		    down_read_trylock(&adev->reset_domain->sem)) {
817 			amdgpu_kiq_wreg(adev, reg, v, xcc_id);
818 			up_read(&adev->reset_domain->sem);
819 		} else {
820 			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
821 		}
822 	} else {
823 		adev->pcie_wreg(adev, reg * 4, v);
824 	}
825 }
826 
827 /**
828  * amdgpu_device_indirect_rreg - read an indirect register
829  *
830  * @adev: amdgpu_device pointer
831  * @reg_addr: indirect register address to read from
832  *
833  * Returns the value of indirect register @reg_addr
834  */
835 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
836 				u32 reg_addr)
837 {
838 	unsigned long flags, pcie_index, pcie_data;
839 	void __iomem *pcie_index_offset;
840 	void __iomem *pcie_data_offset;
841 	u32 r;
842 
843 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
844 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
845 
846 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
847 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
848 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
849 
850 	writel(reg_addr, pcie_index_offset);
851 	readl(pcie_index_offset);
852 	r = readl(pcie_data_offset);
853 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
854 
855 	return r;
856 }
857 
858 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
859 				    u64 reg_addr)
860 {
861 	unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
862 	u32 r;
863 	void __iomem *pcie_index_offset;
864 	void __iomem *pcie_index_hi_offset;
865 	void __iomem *pcie_data_offset;
866 
867 	if (unlikely(!adev->nbio.funcs)) {
868 		pcie_index = AMDGPU_PCIE_INDEX_FALLBACK;
869 		pcie_data = AMDGPU_PCIE_DATA_FALLBACK;
870 	} else {
871 		pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
872 		pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
873 	}
874 
875 	if (reg_addr >> 32) {
876 		if (unlikely(!adev->nbio.funcs))
877 			pcie_index_hi = AMDGPU_PCIE_INDEX_HI_FALLBACK;
878 		else
879 			pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
880 	} else {
881 		pcie_index_hi = 0;
882 	}
883 
884 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
885 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
886 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
887 	if (pcie_index_hi != 0)
888 		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
889 				pcie_index_hi * 4;
890 
891 	writel(reg_addr, pcie_index_offset);
892 	readl(pcie_index_offset);
893 	if (pcie_index_hi != 0) {
894 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
895 		readl(pcie_index_hi_offset);
896 	}
897 	r = readl(pcie_data_offset);
898 
899 	/* clear the high bits */
900 	if (pcie_index_hi != 0) {
901 		writel(0, pcie_index_hi_offset);
902 		readl(pcie_index_hi_offset);
903 	}
904 
905 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
906 
907 	return r;
908 }
909 
910 /**
911  * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
912  *
913  * @adev: amdgpu_device pointer
914  * @reg_addr: indirect register address to read from
915  *
916  * Returns the value of indirect register @reg_addr
917  */
918 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
919 				  u32 reg_addr)
920 {
921 	unsigned long flags, pcie_index, pcie_data;
922 	void __iomem *pcie_index_offset;
923 	void __iomem *pcie_data_offset;
924 	u64 r;
925 
926 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
927 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
928 
929 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
930 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
931 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
932 
933 	/* read low 32 bits */
934 	writel(reg_addr, pcie_index_offset);
935 	readl(pcie_index_offset);
936 	r = readl(pcie_data_offset);
937 	/* read high 32 bits */
938 	writel(reg_addr + 4, pcie_index_offset);
939 	readl(pcie_index_offset);
940 	r |= ((u64)readl(pcie_data_offset) << 32);
941 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
942 
943 	return r;
944 }
945 
946 u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev,
947 				  u64 reg_addr)
948 {
949 	unsigned long flags, pcie_index, pcie_data;
950 	unsigned long pcie_index_hi = 0;
951 	void __iomem *pcie_index_offset;
952 	void __iomem *pcie_index_hi_offset;
953 	void __iomem *pcie_data_offset;
954 	u64 r;
955 
956 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
957 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
958 	if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset))
959 		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
960 
961 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
962 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
963 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
964 	if (pcie_index_hi != 0)
965 		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
966 			pcie_index_hi * 4;
967 
968 	/* read low 32 bits */
969 	writel(reg_addr, pcie_index_offset);
970 	readl(pcie_index_offset);
971 	if (pcie_index_hi != 0) {
972 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
973 		readl(pcie_index_hi_offset);
974 	}
975 	r = readl(pcie_data_offset);
976 	/* read high 32 bits */
977 	writel(reg_addr + 4, pcie_index_offset);
978 	readl(pcie_index_offset);
979 	if (pcie_index_hi != 0) {
980 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
981 		readl(pcie_index_hi_offset);
982 	}
983 	r |= ((u64)readl(pcie_data_offset) << 32);
984 
985 	/* clear the high bits */
986 	if (pcie_index_hi != 0) {
987 		writel(0, pcie_index_hi_offset);
988 		readl(pcie_index_hi_offset);
989 	}
990 
991 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
992 
993 	return r;
994 }
995 
996 /**
997  * amdgpu_device_indirect_wreg - write an indirect register address
998  *
999  * @adev: amdgpu_device pointer
1000  * @reg_addr: indirect register offset
1001  * @reg_data: indirect register data
1002  *
1003  */
1004 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1005 				 u32 reg_addr, u32 reg_data)
1006 {
1007 	unsigned long flags, pcie_index, pcie_data;
1008 	void __iomem *pcie_index_offset;
1009 	void __iomem *pcie_data_offset;
1010 
1011 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1012 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1013 
1014 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1015 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1016 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1017 
1018 	writel(reg_addr, pcie_index_offset);
1019 	readl(pcie_index_offset);
1020 	writel(reg_data, pcie_data_offset);
1021 	readl(pcie_data_offset);
1022 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1023 }
1024 
1025 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
1026 				     u64 reg_addr, u32 reg_data)
1027 {
1028 	unsigned long flags, pcie_index, pcie_index_hi, pcie_data;
1029 	void __iomem *pcie_index_offset;
1030 	void __iomem *pcie_index_hi_offset;
1031 	void __iomem *pcie_data_offset;
1032 
1033 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1034 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1035 	if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset))
1036 		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
1037 	else
1038 		pcie_index_hi = 0;
1039 
1040 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1041 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1042 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1043 	if (pcie_index_hi != 0)
1044 		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
1045 				pcie_index_hi * 4;
1046 
1047 	writel(reg_addr, pcie_index_offset);
1048 	readl(pcie_index_offset);
1049 	if (pcie_index_hi != 0) {
1050 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1051 		readl(pcie_index_hi_offset);
1052 	}
1053 	writel(reg_data, pcie_data_offset);
1054 	readl(pcie_data_offset);
1055 
1056 	/* clear the high bits */
1057 	if (pcie_index_hi != 0) {
1058 		writel(0, pcie_index_hi_offset);
1059 		readl(pcie_index_hi_offset);
1060 	}
1061 
1062 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1063 }
1064 
1065 /**
1066  * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
1067  *
1068  * @adev: amdgpu_device pointer
1069  * @reg_addr: indirect register offset
1070  * @reg_data: indirect register data
1071  *
1072  */
1073 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1074 				   u32 reg_addr, u64 reg_data)
1075 {
1076 	unsigned long flags, pcie_index, pcie_data;
1077 	void __iomem *pcie_index_offset;
1078 	void __iomem *pcie_data_offset;
1079 
1080 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1081 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1082 
1083 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1084 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1085 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1086 
1087 	/* write low 32 bits */
1088 	writel(reg_addr, pcie_index_offset);
1089 	readl(pcie_index_offset);
1090 	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
1091 	readl(pcie_data_offset);
1092 	/* write high 32 bits */
1093 	writel(reg_addr + 4, pcie_index_offset);
1094 	readl(pcie_index_offset);
1095 	writel((u32)(reg_data >> 32), pcie_data_offset);
1096 	readl(pcie_data_offset);
1097 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1098 }
1099 
1100 void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev,
1101 				   u64 reg_addr, u64 reg_data)
1102 {
1103 	unsigned long flags, pcie_index, pcie_data;
1104 	unsigned long pcie_index_hi = 0;
1105 	void __iomem *pcie_index_offset;
1106 	void __iomem *pcie_index_hi_offset;
1107 	void __iomem *pcie_data_offset;
1108 
1109 	pcie_index = adev->nbio.funcs->get_pcie_index_offset(adev);
1110 	pcie_data = adev->nbio.funcs->get_pcie_data_offset(adev);
1111 	if ((reg_addr >> 32) && (adev->nbio.funcs->get_pcie_index_hi_offset))
1112 		pcie_index_hi = adev->nbio.funcs->get_pcie_index_hi_offset(adev);
1113 
1114 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
1115 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
1116 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
1117 	if (pcie_index_hi != 0)
1118 		pcie_index_hi_offset = (void __iomem *)adev->rmmio +
1119 				pcie_index_hi * 4;
1120 
1121 	/* write low 32 bits */
1122 	writel(reg_addr, pcie_index_offset);
1123 	readl(pcie_index_offset);
1124 	if (pcie_index_hi != 0) {
1125 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1126 		readl(pcie_index_hi_offset);
1127 	}
1128 	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
1129 	readl(pcie_data_offset);
1130 	/* write high 32 bits */
1131 	writel(reg_addr + 4, pcie_index_offset);
1132 	readl(pcie_index_offset);
1133 	if (pcie_index_hi != 0) {
1134 		writel((reg_addr >> 32) & 0xff, pcie_index_hi_offset);
1135 		readl(pcie_index_hi_offset);
1136 	}
1137 	writel((u32)(reg_data >> 32), pcie_data_offset);
1138 	readl(pcie_data_offset);
1139 
1140 	/* clear the high bits */
1141 	if (pcie_index_hi != 0) {
1142 		writel(0, pcie_index_hi_offset);
1143 		readl(pcie_index_hi_offset);
1144 	}
1145 
1146 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
1147 }
1148 
1149 /**
1150  * amdgpu_device_get_rev_id - query device rev_id
1151  *
1152  * @adev: amdgpu_device pointer
1153  *
1154  * Return device rev_id
1155  */
1156 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev)
1157 {
1158 	return adev->nbio.funcs->get_rev_id(adev);
1159 }
1160 
1161 /**
1162  * amdgpu_invalid_rreg - dummy reg read function
1163  *
1164  * @adev: amdgpu_device pointer
1165  * @reg: offset of register
1166  *
1167  * Dummy register read function.  Used for register blocks
1168  * that certain asics don't have (all asics).
1169  * Returns the value in the register.
1170  */
1171 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
1172 {
1173 	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
1174 	BUG();
1175 	return 0;
1176 }
1177 
1178 static uint32_t amdgpu_invalid_rreg_ext(struct amdgpu_device *adev, uint64_t reg)
1179 {
1180 	DRM_ERROR("Invalid callback to read register 0x%llX\n", reg);
1181 	BUG();
1182 	return 0;
1183 }
1184 
1185 /**
1186  * amdgpu_invalid_wreg - dummy reg write function
1187  *
1188  * @adev: amdgpu_device pointer
1189  * @reg: offset of register
1190  * @v: value to write to the register
1191  *
1192  * Dummy register read function.  Used for register blocks
1193  * that certain asics don't have (all asics).
1194  */
1195 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
1196 {
1197 	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
1198 		  reg, v);
1199 	BUG();
1200 }
1201 
1202 static void amdgpu_invalid_wreg_ext(struct amdgpu_device *adev, uint64_t reg, uint32_t v)
1203 {
1204 	DRM_ERROR("Invalid callback to write register 0x%llX with 0x%08X\n",
1205 		  reg, v);
1206 	BUG();
1207 }
1208 
1209 /**
1210  * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
1211  *
1212  * @adev: amdgpu_device pointer
1213  * @reg: offset of register
1214  *
1215  * Dummy register read function.  Used for register blocks
1216  * that certain asics don't have (all asics).
1217  * Returns the value in the register.
1218  */
1219 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
1220 {
1221 	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
1222 	BUG();
1223 	return 0;
1224 }
1225 
1226 static uint64_t amdgpu_invalid_rreg64_ext(struct amdgpu_device *adev, uint64_t reg)
1227 {
1228 	DRM_ERROR("Invalid callback to read register 0x%llX\n", reg);
1229 	BUG();
1230 	return 0;
1231 }
1232 
1233 /**
1234  * amdgpu_invalid_wreg64 - dummy reg write function
1235  *
1236  * @adev: amdgpu_device pointer
1237  * @reg: offset of register
1238  * @v: value to write to the register
1239  *
1240  * Dummy register read function.  Used for register blocks
1241  * that certain asics don't have (all asics).
1242  */
1243 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
1244 {
1245 	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
1246 		  reg, v);
1247 	BUG();
1248 }
1249 
1250 static void amdgpu_invalid_wreg64_ext(struct amdgpu_device *adev, uint64_t reg, uint64_t v)
1251 {
1252 	DRM_ERROR("Invalid callback to write 64 bit register 0x%llX with 0x%08llX\n",
1253 		  reg, v);
1254 	BUG();
1255 }
1256 
1257 /**
1258  * amdgpu_block_invalid_rreg - dummy reg read function
1259  *
1260  * @adev: amdgpu_device pointer
1261  * @block: offset of instance
1262  * @reg: offset of register
1263  *
1264  * Dummy register read function.  Used for register blocks
1265  * that certain asics don't have (all asics).
1266  * Returns the value in the register.
1267  */
1268 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
1269 					  uint32_t block, uint32_t reg)
1270 {
1271 	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
1272 		  reg, block);
1273 	BUG();
1274 	return 0;
1275 }
1276 
1277 /**
1278  * amdgpu_block_invalid_wreg - dummy reg write function
1279  *
1280  * @adev: amdgpu_device pointer
1281  * @block: offset of instance
1282  * @reg: offset of register
1283  * @v: value to write to the register
1284  *
1285  * Dummy register read function.  Used for register blocks
1286  * that certain asics don't have (all asics).
1287  */
1288 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
1289 				      uint32_t block,
1290 				      uint32_t reg, uint32_t v)
1291 {
1292 	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
1293 		  reg, block, v);
1294 	BUG();
1295 }
1296 
1297 /**
1298  * amdgpu_device_asic_init - Wrapper for atom asic_init
1299  *
1300  * @adev: amdgpu_device pointer
1301  *
1302  * Does any asic specific work and then calls atom asic init.
1303  */
1304 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
1305 {
1306 	int ret;
1307 
1308 	amdgpu_asic_pre_asic_init(adev);
1309 
1310 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
1311 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) ||
1312 	    amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(11, 0, 0)) {
1313 		amdgpu_psp_wait_for_bootloader(adev);
1314 		ret = amdgpu_atomfirmware_asic_init(adev, true);
1315 		return ret;
1316 	} else {
1317 		return amdgpu_atom_asic_init(adev->mode_info.atom_context);
1318 	}
1319 
1320 	return 0;
1321 }
1322 
1323 /**
1324  * amdgpu_device_mem_scratch_init - allocate the VRAM scratch page
1325  *
1326  * @adev: amdgpu_device pointer
1327  *
1328  * Allocates a scratch page of VRAM for use by various things in the
1329  * driver.
1330  */
1331 static int amdgpu_device_mem_scratch_init(struct amdgpu_device *adev)
1332 {
1333 	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE, PAGE_SIZE,
1334 				       AMDGPU_GEM_DOMAIN_VRAM |
1335 				       AMDGPU_GEM_DOMAIN_GTT,
1336 				       &adev->mem_scratch.robj,
1337 				       &adev->mem_scratch.gpu_addr,
1338 				       (void **)&adev->mem_scratch.ptr);
1339 }
1340 
1341 /**
1342  * amdgpu_device_mem_scratch_fini - Free the VRAM scratch page
1343  *
1344  * @adev: amdgpu_device pointer
1345  *
1346  * Frees the VRAM scratch page.
1347  */
1348 static void amdgpu_device_mem_scratch_fini(struct amdgpu_device *adev)
1349 {
1350 	amdgpu_bo_free_kernel(&adev->mem_scratch.robj, NULL, NULL);
1351 }
1352 
1353 /**
1354  * amdgpu_device_program_register_sequence - program an array of registers.
1355  *
1356  * @adev: amdgpu_device pointer
1357  * @registers: pointer to the register array
1358  * @array_size: size of the register array
1359  *
1360  * Programs an array or registers with and or masks.
1361  * This is a helper for setting golden registers.
1362  */
1363 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1364 					     const u32 *registers,
1365 					     const u32 array_size)
1366 {
1367 	u32 tmp, reg, and_mask, or_mask;
1368 	int i;
1369 
1370 	if (array_size % 3)
1371 		return;
1372 
1373 	for (i = 0; i < array_size; i += 3) {
1374 		reg = registers[i + 0];
1375 		and_mask = registers[i + 1];
1376 		or_mask = registers[i + 2];
1377 
1378 		if (and_mask == 0xffffffff) {
1379 			tmp = or_mask;
1380 		} else {
1381 			tmp = RREG32(reg);
1382 			tmp &= ~and_mask;
1383 			if (adev->family >= AMDGPU_FAMILY_AI)
1384 				tmp |= (or_mask & and_mask);
1385 			else
1386 				tmp |= or_mask;
1387 		}
1388 		WREG32(reg, tmp);
1389 	}
1390 }
1391 
1392 /**
1393  * amdgpu_device_pci_config_reset - reset the GPU
1394  *
1395  * @adev: amdgpu_device pointer
1396  *
1397  * Resets the GPU using the pci config reset sequence.
1398  * Only applicable to asics prior to vega10.
1399  */
1400 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
1401 {
1402 	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1403 }
1404 
1405 /**
1406  * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1407  *
1408  * @adev: amdgpu_device pointer
1409  *
1410  * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1411  */
1412 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1413 {
1414 	return pci_reset_function(adev->pdev);
1415 }
1416 
1417 /*
1418  * amdgpu_device_wb_*()
1419  * Writeback is the method by which the GPU updates special pages in memory
1420  * with the status of certain GPU events (fences, ring pointers,etc.).
1421  */
1422 
1423 /**
1424  * amdgpu_device_wb_fini - Disable Writeback and free memory
1425  *
1426  * @adev: amdgpu_device pointer
1427  *
1428  * Disables Writeback and frees the Writeback memory (all asics).
1429  * Used at driver shutdown.
1430  */
1431 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1432 {
1433 	if (adev->wb.wb_obj) {
1434 		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1435 				      &adev->wb.gpu_addr,
1436 				      (void **)&adev->wb.wb);
1437 		adev->wb.wb_obj = NULL;
1438 	}
1439 }
1440 
1441 /**
1442  * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1443  *
1444  * @adev: amdgpu_device pointer
1445  *
1446  * Initializes writeback and allocates writeback memory (all asics).
1447  * Used at driver startup.
1448  * Returns 0 on success or an -error on failure.
1449  */
1450 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1451 {
1452 	int r;
1453 
1454 	if (adev->wb.wb_obj == NULL) {
1455 		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1456 		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1457 					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1458 					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
1459 					    (void **)&adev->wb.wb);
1460 		if (r) {
1461 			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1462 			return r;
1463 		}
1464 
1465 		adev->wb.num_wb = AMDGPU_MAX_WB;
1466 		memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1467 
1468 		/* clear wb memory */
1469 		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1470 	}
1471 
1472 	return 0;
1473 }
1474 
1475 /**
1476  * amdgpu_device_wb_get - Allocate a wb entry
1477  *
1478  * @adev: amdgpu_device pointer
1479  * @wb: wb index
1480  *
1481  * Allocate a wb slot for use by the driver (all asics).
1482  * Returns 0 on success or -EINVAL on failure.
1483  */
1484 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1485 {
1486 	unsigned long flags, offset;
1487 
1488 	spin_lock_irqsave(&adev->wb.lock, flags);
1489 	offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1490 	if (offset < adev->wb.num_wb) {
1491 		__set_bit(offset, adev->wb.used);
1492 		spin_unlock_irqrestore(&adev->wb.lock, flags);
1493 		*wb = offset << 3; /* convert to dw offset */
1494 		return 0;
1495 	} else {
1496 		spin_unlock_irqrestore(&adev->wb.lock, flags);
1497 		return -EINVAL;
1498 	}
1499 }
1500 
1501 /**
1502  * amdgpu_device_wb_free - Free a wb entry
1503  *
1504  * @adev: amdgpu_device pointer
1505  * @wb: wb index
1506  *
1507  * Free a wb slot allocated for use by the driver (all asics)
1508  */
1509 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1510 {
1511 	unsigned long flags;
1512 
1513 	wb >>= 3;
1514 	spin_lock_irqsave(&adev->wb.lock, flags);
1515 	if (wb < adev->wb.num_wb)
1516 		__clear_bit(wb, adev->wb.used);
1517 	spin_unlock_irqrestore(&adev->wb.lock, flags);
1518 }
1519 
1520 /**
1521  * amdgpu_device_resize_fb_bar - try to resize FB BAR
1522  *
1523  * @adev: amdgpu_device pointer
1524  *
1525  * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1526  * to fail, but if any of the BARs is not accessible after the size we abort
1527  * driver loading by returning -ENODEV.
1528  */
1529 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1530 {
1531 	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1532 	struct pci_bus *root;
1533 	struct resource *res;
1534 	unsigned int i;
1535 	u16 cmd;
1536 	int r;
1537 
1538 	if (!IS_ENABLED(CONFIG_PHYS_ADDR_T_64BIT))
1539 		return 0;
1540 
1541 	/* Bypass for VF */
1542 	if (amdgpu_sriov_vf(adev))
1543 		return 0;
1544 
1545 	/* PCI_EXT_CAP_ID_VNDR extended capability is located at 0x100 */
1546 	if (!pci_find_ext_capability(adev->pdev, PCI_EXT_CAP_ID_VNDR))
1547 		DRM_WARN("System can't access extended configuration space, please check!!\n");
1548 
1549 	/* skip if the bios has already enabled large BAR */
1550 	if (adev->gmc.real_vram_size &&
1551 	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1552 		return 0;
1553 
1554 	/* Check if the root BUS has 64bit memory resources */
1555 	root = adev->pdev->bus;
1556 	while (root->parent)
1557 		root = root->parent;
1558 
1559 	pci_bus_for_each_resource(root, res, i) {
1560 		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1561 		    res->start > 0x100000000ull)
1562 			break;
1563 	}
1564 
1565 	/* Trying to resize is pointless without a root hub window above 4GB */
1566 	if (!res)
1567 		return 0;
1568 
1569 	/* Limit the BAR size to what is available */
1570 	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1571 			rbar_size);
1572 
1573 	/* Disable memory decoding while we change the BAR addresses and size */
1574 	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1575 	pci_write_config_word(adev->pdev, PCI_COMMAND,
1576 			      cmd & ~PCI_COMMAND_MEMORY);
1577 
1578 	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1579 	amdgpu_doorbell_fini(adev);
1580 	if (adev->asic_type >= CHIP_BONAIRE)
1581 		pci_release_resource(adev->pdev, 2);
1582 
1583 	pci_release_resource(adev->pdev, 0);
1584 
1585 	r = pci_resize_resource(adev->pdev, 0, rbar_size);
1586 	if (r == -ENOSPC)
1587 		DRM_INFO("Not enough PCI address space for a large BAR.");
1588 	else if (r && r != -ENOTSUPP)
1589 		DRM_ERROR("Problem resizing BAR0 (%d).", r);
1590 
1591 	pci_assign_unassigned_bus_resources(adev->pdev->bus);
1592 
1593 	/* When the doorbell or fb BAR isn't available we have no chance of
1594 	 * using the device.
1595 	 */
1596 	r = amdgpu_doorbell_init(adev);
1597 	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1598 		return -ENODEV;
1599 
1600 	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1601 
1602 	return 0;
1603 }
1604 
1605 static bool amdgpu_device_read_bios(struct amdgpu_device *adev)
1606 {
1607 	if (hweight32(adev->aid_mask) && (adev->flags & AMD_IS_APU))
1608 		return false;
1609 
1610 	return true;
1611 }
1612 
1613 /*
1614  * GPU helpers function.
1615  */
1616 /**
1617  * amdgpu_device_need_post - check if the hw need post or not
1618  *
1619  * @adev: amdgpu_device pointer
1620  *
1621  * Check if the asic has been initialized (all asics) at driver startup
1622  * or post is needed if  hw reset is performed.
1623  * Returns true if need or false if not.
1624  */
1625 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1626 {
1627 	uint32_t reg;
1628 
1629 	if (amdgpu_sriov_vf(adev))
1630 		return false;
1631 
1632 	if (!amdgpu_device_read_bios(adev))
1633 		return false;
1634 
1635 	if (amdgpu_passthrough(adev)) {
1636 		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1637 		 * some old smc fw still need driver do vPost otherwise gpu hang, while
1638 		 * those smc fw version above 22.15 doesn't have this flaw, so we force
1639 		 * vpost executed for smc version below 22.15
1640 		 */
1641 		if (adev->asic_type == CHIP_FIJI) {
1642 			int err;
1643 			uint32_t fw_ver;
1644 
1645 			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1646 			/* force vPost if error occured */
1647 			if (err)
1648 				return true;
1649 
1650 			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1651 			release_firmware(adev->pm.fw);
1652 			if (fw_ver < 0x00160e00)
1653 				return true;
1654 		}
1655 	}
1656 
1657 	/* Don't post if we need to reset whole hive on init */
1658 	if (adev->gmc.xgmi.pending_reset)
1659 		return false;
1660 
1661 	if (adev->has_hw_reset) {
1662 		adev->has_hw_reset = false;
1663 		return true;
1664 	}
1665 
1666 	/* bios scratch used on CIK+ */
1667 	if (adev->asic_type >= CHIP_BONAIRE)
1668 		return amdgpu_atombios_scratch_need_asic_init(adev);
1669 
1670 	/* check MEM_SIZE for older asics */
1671 	reg = amdgpu_asic_get_config_memsize(adev);
1672 
1673 	if ((reg != 0) && (reg != 0xffffffff))
1674 		return false;
1675 
1676 	return true;
1677 }
1678 
1679 /*
1680  * Check whether seamless boot is supported.
1681  *
1682  * So far we only support seamless boot on DCE 3.0 or later.
1683  * If users report that it works on older ASICS as well, we may
1684  * loosen this.
1685  */
1686 bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev)
1687 {
1688 	switch (amdgpu_seamless) {
1689 	case -1:
1690 		break;
1691 	case 1:
1692 		return true;
1693 	case 0:
1694 		return false;
1695 	default:
1696 		DRM_ERROR("Invalid value for amdgpu.seamless: %d\n",
1697 			  amdgpu_seamless);
1698 		return false;
1699 	}
1700 
1701 	if (!(adev->flags & AMD_IS_APU))
1702 		return false;
1703 
1704 	if (adev->mman.keep_stolen_vga_memory)
1705 		return false;
1706 
1707 	return amdgpu_ip_version(adev, DCE_HWIP, 0) >= IP_VERSION(3, 0, 0);
1708 }
1709 
1710 /*
1711  * Intel hosts such as Rocket Lake, Alder Lake, Raptor Lake and Sapphire Rapids
1712  * don't support dynamic speed switching. Until we have confirmation from Intel
1713  * that a specific host supports it, it's safer that we keep it disabled for all.
1714  *
1715  * https://edc.intel.com/content/www/us/en/design/products/platforms/details/raptor-lake-s/13th-generation-core-processors-datasheet-volume-1-of-2/005/pci-express-support/
1716  * https://gitlab.freedesktop.org/drm/amd/-/issues/2663
1717  */
1718 static bool amdgpu_device_pcie_dynamic_switching_supported(struct amdgpu_device *adev)
1719 {
1720 #if IS_ENABLED(CONFIG_X86)
1721 	struct cpuinfo_x86 *c = &cpu_data(0);
1722 
1723 	/* eGPU change speeds based on USB4 fabric conditions */
1724 	if (dev_is_removable(adev->dev))
1725 		return true;
1726 
1727 	if (c->x86_vendor == X86_VENDOR_INTEL)
1728 		return false;
1729 #endif
1730 	return true;
1731 }
1732 
1733 /**
1734  * amdgpu_device_should_use_aspm - check if the device should program ASPM
1735  *
1736  * @adev: amdgpu_device pointer
1737  *
1738  * Confirm whether the module parameter and pcie bridge agree that ASPM should
1739  * be set for this device.
1740  *
1741  * Returns true if it should be used or false if not.
1742  */
1743 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1744 {
1745 	switch (amdgpu_aspm) {
1746 	case -1:
1747 		break;
1748 	case 0:
1749 		return false;
1750 	case 1:
1751 		return true;
1752 	default:
1753 		return false;
1754 	}
1755 	if (adev->flags & AMD_IS_APU)
1756 		return false;
1757 	if (!(adev->pm.pp_feature & PP_PCIE_DPM_MASK))
1758 		return false;
1759 	return pcie_aspm_enabled(adev->pdev);
1760 }
1761 
1762 /* if we get transitioned to only one device, take VGA back */
1763 /**
1764  * amdgpu_device_vga_set_decode - enable/disable vga decode
1765  *
1766  * @pdev: PCI device pointer
1767  * @state: enable/disable vga decode
1768  *
1769  * Enable/disable vga decode (all asics).
1770  * Returns VGA resource flags.
1771  */
1772 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1773 		bool state)
1774 {
1775 	struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1776 
1777 	amdgpu_asic_set_vga_state(adev, state);
1778 	if (state)
1779 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1780 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1781 	else
1782 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1783 }
1784 
1785 /**
1786  * amdgpu_device_check_block_size - validate the vm block size
1787  *
1788  * @adev: amdgpu_device pointer
1789  *
1790  * Validates the vm block size specified via module parameter.
1791  * The vm block size defines number of bits in page table versus page directory,
1792  * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1793  * page table and the remaining bits are in the page directory.
1794  */
1795 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1796 {
1797 	/* defines number of bits in page table versus page directory,
1798 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1799 	 * page table and the remaining bits are in the page directory
1800 	 */
1801 	if (amdgpu_vm_block_size == -1)
1802 		return;
1803 
1804 	if (amdgpu_vm_block_size < 9) {
1805 		dev_warn(adev->dev, "VM page table size (%d) too small\n",
1806 			 amdgpu_vm_block_size);
1807 		amdgpu_vm_block_size = -1;
1808 	}
1809 }
1810 
1811 /**
1812  * amdgpu_device_check_vm_size - validate the vm size
1813  *
1814  * @adev: amdgpu_device pointer
1815  *
1816  * Validates the vm size in GB specified via module parameter.
1817  * The VM size is the size of the GPU virtual memory space in GB.
1818  */
1819 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1820 {
1821 	/* no need to check the default value */
1822 	if (amdgpu_vm_size == -1)
1823 		return;
1824 
1825 	if (amdgpu_vm_size < 1) {
1826 		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1827 			 amdgpu_vm_size);
1828 		amdgpu_vm_size = -1;
1829 	}
1830 }
1831 
1832 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1833 {
1834 	struct sysinfo si;
1835 	bool is_os_64 = (sizeof(void *) == 8);
1836 	uint64_t total_memory;
1837 	uint64_t dram_size_seven_GB = 0x1B8000000;
1838 	uint64_t dram_size_three_GB = 0xB8000000;
1839 
1840 	if (amdgpu_smu_memory_pool_size == 0)
1841 		return;
1842 
1843 	if (!is_os_64) {
1844 		DRM_WARN("Not 64-bit OS, feature not supported\n");
1845 		goto def_value;
1846 	}
1847 	si_meminfo(&si);
1848 	total_memory = (uint64_t)si.totalram * si.mem_unit;
1849 
1850 	if ((amdgpu_smu_memory_pool_size == 1) ||
1851 		(amdgpu_smu_memory_pool_size == 2)) {
1852 		if (total_memory < dram_size_three_GB)
1853 			goto def_value1;
1854 	} else if ((amdgpu_smu_memory_pool_size == 4) ||
1855 		(amdgpu_smu_memory_pool_size == 8)) {
1856 		if (total_memory < dram_size_seven_GB)
1857 			goto def_value1;
1858 	} else {
1859 		DRM_WARN("Smu memory pool size not supported\n");
1860 		goto def_value;
1861 	}
1862 	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1863 
1864 	return;
1865 
1866 def_value1:
1867 	DRM_WARN("No enough system memory\n");
1868 def_value:
1869 	adev->pm.smu_prv_buffer_size = 0;
1870 }
1871 
1872 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1873 {
1874 	if (!(adev->flags & AMD_IS_APU) ||
1875 	    adev->asic_type < CHIP_RAVEN)
1876 		return 0;
1877 
1878 	switch (adev->asic_type) {
1879 	case CHIP_RAVEN:
1880 		if (adev->pdev->device == 0x15dd)
1881 			adev->apu_flags |= AMD_APU_IS_RAVEN;
1882 		if (adev->pdev->device == 0x15d8)
1883 			adev->apu_flags |= AMD_APU_IS_PICASSO;
1884 		break;
1885 	case CHIP_RENOIR:
1886 		if ((adev->pdev->device == 0x1636) ||
1887 		    (adev->pdev->device == 0x164c))
1888 			adev->apu_flags |= AMD_APU_IS_RENOIR;
1889 		else
1890 			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1891 		break;
1892 	case CHIP_VANGOGH:
1893 		adev->apu_flags |= AMD_APU_IS_VANGOGH;
1894 		break;
1895 	case CHIP_YELLOW_CARP:
1896 		break;
1897 	case CHIP_CYAN_SKILLFISH:
1898 		if ((adev->pdev->device == 0x13FE) ||
1899 		    (adev->pdev->device == 0x143F))
1900 			adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1901 		break;
1902 	default:
1903 		break;
1904 	}
1905 
1906 	return 0;
1907 }
1908 
1909 /**
1910  * amdgpu_device_check_arguments - validate module params
1911  *
1912  * @adev: amdgpu_device pointer
1913  *
1914  * Validates certain module parameters and updates
1915  * the associated values used by the driver (all asics).
1916  */
1917 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
1918 {
1919 	if (amdgpu_sched_jobs < 4) {
1920 		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1921 			 amdgpu_sched_jobs);
1922 		amdgpu_sched_jobs = 4;
1923 	} else if (!is_power_of_2(amdgpu_sched_jobs)) {
1924 		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1925 			 amdgpu_sched_jobs);
1926 		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1927 	}
1928 
1929 	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1930 		/* gart size must be greater or equal to 32M */
1931 		dev_warn(adev->dev, "gart size (%d) too small\n",
1932 			 amdgpu_gart_size);
1933 		amdgpu_gart_size = -1;
1934 	}
1935 
1936 	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1937 		/* gtt size must be greater or equal to 32M */
1938 		dev_warn(adev->dev, "gtt size (%d) too small\n",
1939 				 amdgpu_gtt_size);
1940 		amdgpu_gtt_size = -1;
1941 	}
1942 
1943 	/* valid range is between 4 and 9 inclusive */
1944 	if (amdgpu_vm_fragment_size != -1 &&
1945 	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1946 		dev_warn(adev->dev, "valid range is between 4 and 9\n");
1947 		amdgpu_vm_fragment_size = -1;
1948 	}
1949 
1950 	if (amdgpu_sched_hw_submission < 2) {
1951 		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1952 			 amdgpu_sched_hw_submission);
1953 		amdgpu_sched_hw_submission = 2;
1954 	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1955 		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1956 			 amdgpu_sched_hw_submission);
1957 		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1958 	}
1959 
1960 	if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1961 		dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1962 		amdgpu_reset_method = -1;
1963 	}
1964 
1965 	amdgpu_device_check_smu_prv_buffer_size(adev);
1966 
1967 	amdgpu_device_check_vm_size(adev);
1968 
1969 	amdgpu_device_check_block_size(adev);
1970 
1971 	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1972 
1973 	return 0;
1974 }
1975 
1976 /**
1977  * amdgpu_switcheroo_set_state - set switcheroo state
1978  *
1979  * @pdev: pci dev pointer
1980  * @state: vga_switcheroo state
1981  *
1982  * Callback for the switcheroo driver.  Suspends or resumes
1983  * the asics before or after it is powered up using ACPI methods.
1984  */
1985 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1986 					enum vga_switcheroo_state state)
1987 {
1988 	struct drm_device *dev = pci_get_drvdata(pdev);
1989 	int r;
1990 
1991 	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
1992 		return;
1993 
1994 	if (state == VGA_SWITCHEROO_ON) {
1995 		pr_info("switched on\n");
1996 		/* don't suspend or resume card normally */
1997 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1998 
1999 		pci_set_power_state(pdev, PCI_D0);
2000 		amdgpu_device_load_pci_state(pdev);
2001 		r = pci_enable_device(pdev);
2002 		if (r)
2003 			DRM_WARN("pci_enable_device failed (%d)\n", r);
2004 		amdgpu_device_resume(dev, true);
2005 
2006 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
2007 	} else {
2008 		pr_info("switched off\n");
2009 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2010 		amdgpu_device_prepare(dev);
2011 		amdgpu_device_suspend(dev, true);
2012 		amdgpu_device_cache_pci_state(pdev);
2013 		/* Shut down the device */
2014 		pci_disable_device(pdev);
2015 		pci_set_power_state(pdev, PCI_D3cold);
2016 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
2017 	}
2018 }
2019 
2020 /**
2021  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
2022  *
2023  * @pdev: pci dev pointer
2024  *
2025  * Callback for the switcheroo driver.  Check of the switcheroo
2026  * state can be changed.
2027  * Returns true if the state can be changed, false if not.
2028  */
2029 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
2030 {
2031 	struct drm_device *dev = pci_get_drvdata(pdev);
2032 
2033        /*
2034 	* FIXME: open_count is protected by drm_global_mutex but that would lead to
2035 	* locking inversion with the driver load path. And the access here is
2036 	* completely racy anyway. So don't bother with locking for now.
2037 	*/
2038 	return atomic_read(&dev->open_count) == 0;
2039 }
2040 
2041 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
2042 	.set_gpu_state = amdgpu_switcheroo_set_state,
2043 	.reprobe = NULL,
2044 	.can_switch = amdgpu_switcheroo_can_switch,
2045 };
2046 
2047 /**
2048  * amdgpu_device_ip_set_clockgating_state - set the CG state
2049  *
2050  * @dev: amdgpu_device pointer
2051  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2052  * @state: clockgating state (gate or ungate)
2053  *
2054  * Sets the requested clockgating state for all instances of
2055  * the hardware IP specified.
2056  * Returns the error code from the last instance.
2057  */
2058 int amdgpu_device_ip_set_clockgating_state(void *dev,
2059 					   enum amd_ip_block_type block_type,
2060 					   enum amd_clockgating_state state)
2061 {
2062 	struct amdgpu_device *adev = dev;
2063 	int i, r = 0;
2064 
2065 	for (i = 0; i < adev->num_ip_blocks; i++) {
2066 		if (!adev->ip_blocks[i].status.valid)
2067 			continue;
2068 		if (adev->ip_blocks[i].version->type != block_type)
2069 			continue;
2070 		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
2071 			continue;
2072 		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
2073 			(void *)adev, state);
2074 		if (r)
2075 			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
2076 				  adev->ip_blocks[i].version->funcs->name, r);
2077 	}
2078 	return r;
2079 }
2080 
2081 /**
2082  * amdgpu_device_ip_set_powergating_state - set the PG state
2083  *
2084  * @dev: amdgpu_device pointer
2085  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2086  * @state: powergating state (gate or ungate)
2087  *
2088  * Sets the requested powergating state for all instances of
2089  * the hardware IP specified.
2090  * Returns the error code from the last instance.
2091  */
2092 int amdgpu_device_ip_set_powergating_state(void *dev,
2093 					   enum amd_ip_block_type block_type,
2094 					   enum amd_powergating_state state)
2095 {
2096 	struct amdgpu_device *adev = dev;
2097 	int i, r = 0;
2098 
2099 	for (i = 0; i < adev->num_ip_blocks; i++) {
2100 		if (!adev->ip_blocks[i].status.valid)
2101 			continue;
2102 		if (adev->ip_blocks[i].version->type != block_type)
2103 			continue;
2104 		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
2105 			continue;
2106 		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
2107 			(void *)adev, state);
2108 		if (r)
2109 			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
2110 				  adev->ip_blocks[i].version->funcs->name, r);
2111 	}
2112 	return r;
2113 }
2114 
2115 /**
2116  * amdgpu_device_ip_get_clockgating_state - get the CG state
2117  *
2118  * @adev: amdgpu_device pointer
2119  * @flags: clockgating feature flags
2120  *
2121  * Walks the list of IPs on the device and updates the clockgating
2122  * flags for each IP.
2123  * Updates @flags with the feature flags for each hardware IP where
2124  * clockgating is enabled.
2125  */
2126 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
2127 					    u64 *flags)
2128 {
2129 	int i;
2130 
2131 	for (i = 0; i < adev->num_ip_blocks; i++) {
2132 		if (!adev->ip_blocks[i].status.valid)
2133 			continue;
2134 		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
2135 			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
2136 	}
2137 }
2138 
2139 /**
2140  * amdgpu_device_ip_wait_for_idle - wait for idle
2141  *
2142  * @adev: amdgpu_device pointer
2143  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2144  *
2145  * Waits for the request hardware IP to be idle.
2146  * Returns 0 for success or a negative error code on failure.
2147  */
2148 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
2149 				   enum amd_ip_block_type block_type)
2150 {
2151 	int i, r;
2152 
2153 	for (i = 0; i < adev->num_ip_blocks; i++) {
2154 		if (!adev->ip_blocks[i].status.valid)
2155 			continue;
2156 		if (adev->ip_blocks[i].version->type == block_type) {
2157 			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
2158 			if (r)
2159 				return r;
2160 			break;
2161 		}
2162 	}
2163 	return 0;
2164 
2165 }
2166 
2167 /**
2168  * amdgpu_device_ip_is_idle - is the hardware IP idle
2169  *
2170  * @adev: amdgpu_device pointer
2171  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
2172  *
2173  * Check if the hardware IP is idle or not.
2174  * Returns true if it the IP is idle, false if not.
2175  */
2176 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
2177 			      enum amd_ip_block_type block_type)
2178 {
2179 	int i;
2180 
2181 	for (i = 0; i < adev->num_ip_blocks; i++) {
2182 		if (!adev->ip_blocks[i].status.valid)
2183 			continue;
2184 		if (adev->ip_blocks[i].version->type == block_type)
2185 			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
2186 	}
2187 	return true;
2188 
2189 }
2190 
2191 /**
2192  * amdgpu_device_ip_get_ip_block - get a hw IP pointer
2193  *
2194  * @adev: amdgpu_device pointer
2195  * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
2196  *
2197  * Returns a pointer to the hardware IP block structure
2198  * if it exists for the asic, otherwise NULL.
2199  */
2200 struct amdgpu_ip_block *
2201 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
2202 			      enum amd_ip_block_type type)
2203 {
2204 	int i;
2205 
2206 	for (i = 0; i < adev->num_ip_blocks; i++)
2207 		if (adev->ip_blocks[i].version->type == type)
2208 			return &adev->ip_blocks[i];
2209 
2210 	return NULL;
2211 }
2212 
2213 /**
2214  * amdgpu_device_ip_block_version_cmp
2215  *
2216  * @adev: amdgpu_device pointer
2217  * @type: enum amd_ip_block_type
2218  * @major: major version
2219  * @minor: minor version
2220  *
2221  * return 0 if equal or greater
2222  * return 1 if smaller or the ip_block doesn't exist
2223  */
2224 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
2225 				       enum amd_ip_block_type type,
2226 				       u32 major, u32 minor)
2227 {
2228 	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
2229 
2230 	if (ip_block && ((ip_block->version->major > major) ||
2231 			((ip_block->version->major == major) &&
2232 			(ip_block->version->minor >= minor))))
2233 		return 0;
2234 
2235 	return 1;
2236 }
2237 
2238 /**
2239  * amdgpu_device_ip_block_add
2240  *
2241  * @adev: amdgpu_device pointer
2242  * @ip_block_version: pointer to the IP to add
2243  *
2244  * Adds the IP block driver information to the collection of IPs
2245  * on the asic.
2246  */
2247 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
2248 			       const struct amdgpu_ip_block_version *ip_block_version)
2249 {
2250 	if (!ip_block_version)
2251 		return -EINVAL;
2252 
2253 	switch (ip_block_version->type) {
2254 	case AMD_IP_BLOCK_TYPE_VCN:
2255 		if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
2256 			return 0;
2257 		break;
2258 	case AMD_IP_BLOCK_TYPE_JPEG:
2259 		if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
2260 			return 0;
2261 		break;
2262 	default:
2263 		break;
2264 	}
2265 
2266 	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
2267 		  ip_block_version->funcs->name);
2268 
2269 	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
2270 
2271 	return 0;
2272 }
2273 
2274 /**
2275  * amdgpu_device_enable_virtual_display - enable virtual display feature
2276  *
2277  * @adev: amdgpu_device pointer
2278  *
2279  * Enabled the virtual display feature if the user has enabled it via
2280  * the module parameter virtual_display.  This feature provides a virtual
2281  * display hardware on headless boards or in virtualized environments.
2282  * This function parses and validates the configuration string specified by
2283  * the user and configues the virtual display configuration (number of
2284  * virtual connectors, crtcs, etc.) specified.
2285  */
2286 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
2287 {
2288 	adev->enable_virtual_display = false;
2289 
2290 	if (amdgpu_virtual_display) {
2291 		const char *pci_address_name = pci_name(adev->pdev);
2292 		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
2293 
2294 		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
2295 		pciaddstr_tmp = pciaddstr;
2296 		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
2297 			pciaddname = strsep(&pciaddname_tmp, ",");
2298 			if (!strcmp("all", pciaddname)
2299 			    || !strcmp(pci_address_name, pciaddname)) {
2300 				long num_crtc;
2301 				int res = -1;
2302 
2303 				adev->enable_virtual_display = true;
2304 
2305 				if (pciaddname_tmp)
2306 					res = kstrtol(pciaddname_tmp, 10,
2307 						      &num_crtc);
2308 
2309 				if (!res) {
2310 					if (num_crtc < 1)
2311 						num_crtc = 1;
2312 					if (num_crtc > 6)
2313 						num_crtc = 6;
2314 					adev->mode_info.num_crtc = num_crtc;
2315 				} else {
2316 					adev->mode_info.num_crtc = 1;
2317 				}
2318 				break;
2319 			}
2320 		}
2321 
2322 		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
2323 			 amdgpu_virtual_display, pci_address_name,
2324 			 adev->enable_virtual_display, adev->mode_info.num_crtc);
2325 
2326 		kfree(pciaddstr);
2327 	}
2328 }
2329 
2330 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
2331 {
2332 	if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
2333 		adev->mode_info.num_crtc = 1;
2334 		adev->enable_virtual_display = true;
2335 		DRM_INFO("virtual_display:%d, num_crtc:%d\n",
2336 			 adev->enable_virtual_display, adev->mode_info.num_crtc);
2337 	}
2338 }
2339 
2340 /**
2341  * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
2342  *
2343  * @adev: amdgpu_device pointer
2344  *
2345  * Parses the asic configuration parameters specified in the gpu info
2346  * firmware and makes them availale to the driver for use in configuring
2347  * the asic.
2348  * Returns 0 on success, -EINVAL on failure.
2349  */
2350 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
2351 {
2352 	const char *chip_name;
2353 	int err;
2354 	const struct gpu_info_firmware_header_v1_0 *hdr;
2355 
2356 	adev->firmware.gpu_info_fw = NULL;
2357 
2358 	if (adev->mman.discovery_bin)
2359 		return 0;
2360 
2361 	switch (adev->asic_type) {
2362 	default:
2363 		return 0;
2364 	case CHIP_VEGA10:
2365 		chip_name = "vega10";
2366 		break;
2367 	case CHIP_VEGA12:
2368 		chip_name = "vega12";
2369 		break;
2370 	case CHIP_RAVEN:
2371 		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
2372 			chip_name = "raven2";
2373 		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
2374 			chip_name = "picasso";
2375 		else
2376 			chip_name = "raven";
2377 		break;
2378 	case CHIP_ARCTURUS:
2379 		chip_name = "arcturus";
2380 		break;
2381 	case CHIP_NAVI12:
2382 		chip_name = "navi12";
2383 		break;
2384 	}
2385 
2386 	err = amdgpu_ucode_request(adev, &adev->firmware.gpu_info_fw,
2387 				   "amdgpu/%s_gpu_info.bin", chip_name);
2388 	if (err) {
2389 		dev_err(adev->dev,
2390 			"Failed to get gpu_info firmware \"%s_gpu_info.bin\"\n",
2391 			chip_name);
2392 		goto out;
2393 	}
2394 
2395 	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
2396 	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2397 
2398 	switch (hdr->version_major) {
2399 	case 1:
2400 	{
2401 		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2402 			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2403 								le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2404 
2405 		/*
2406 		 * Should be droped when DAL no longer needs it.
2407 		 */
2408 		if (adev->asic_type == CHIP_NAVI12)
2409 			goto parse_soc_bounding_box;
2410 
2411 		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2412 		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2413 		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2414 		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2415 		adev->gfx.config.max_texture_channel_caches =
2416 			le32_to_cpu(gpu_info_fw->gc_num_tccs);
2417 		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2418 		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2419 		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2420 		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2421 		adev->gfx.config.double_offchip_lds_buf =
2422 			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2423 		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2424 		adev->gfx.cu_info.max_waves_per_simd =
2425 			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2426 		adev->gfx.cu_info.max_scratch_slots_per_cu =
2427 			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2428 		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2429 		if (hdr->version_minor >= 1) {
2430 			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2431 				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2432 									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2433 			adev->gfx.config.num_sc_per_sh =
2434 				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2435 			adev->gfx.config.num_packer_per_sc =
2436 				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2437 		}
2438 
2439 parse_soc_bounding_box:
2440 		/*
2441 		 * soc bounding box info is not integrated in disocovery table,
2442 		 * we always need to parse it from gpu info firmware if needed.
2443 		 */
2444 		if (hdr->version_minor == 2) {
2445 			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2446 				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2447 									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2448 			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2449 		}
2450 		break;
2451 	}
2452 	default:
2453 		dev_err(adev->dev,
2454 			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2455 		err = -EINVAL;
2456 		goto out;
2457 	}
2458 out:
2459 	return err;
2460 }
2461 
2462 /**
2463  * amdgpu_device_ip_early_init - run early init for hardware IPs
2464  *
2465  * @adev: amdgpu_device pointer
2466  *
2467  * Early initialization pass for hardware IPs.  The hardware IPs that make
2468  * up each asic are discovered each IP's early_init callback is run.  This
2469  * is the first stage in initializing the asic.
2470  * Returns 0 on success, negative error code on failure.
2471  */
2472 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2473 {
2474 	struct amdgpu_ip_block *ip_block;
2475 	struct pci_dev *parent;
2476 	int i, r;
2477 	bool total;
2478 
2479 	amdgpu_device_enable_virtual_display(adev);
2480 
2481 	if (amdgpu_sriov_vf(adev)) {
2482 		r = amdgpu_virt_request_full_gpu(adev, true);
2483 		if (r)
2484 			return r;
2485 	}
2486 
2487 	switch (adev->asic_type) {
2488 #ifdef CONFIG_DRM_AMDGPU_SI
2489 	case CHIP_VERDE:
2490 	case CHIP_TAHITI:
2491 	case CHIP_PITCAIRN:
2492 	case CHIP_OLAND:
2493 	case CHIP_HAINAN:
2494 		adev->family = AMDGPU_FAMILY_SI;
2495 		r = si_set_ip_blocks(adev);
2496 		if (r)
2497 			return r;
2498 		break;
2499 #endif
2500 #ifdef CONFIG_DRM_AMDGPU_CIK
2501 	case CHIP_BONAIRE:
2502 	case CHIP_HAWAII:
2503 	case CHIP_KAVERI:
2504 	case CHIP_KABINI:
2505 	case CHIP_MULLINS:
2506 		if (adev->flags & AMD_IS_APU)
2507 			adev->family = AMDGPU_FAMILY_KV;
2508 		else
2509 			adev->family = AMDGPU_FAMILY_CI;
2510 
2511 		r = cik_set_ip_blocks(adev);
2512 		if (r)
2513 			return r;
2514 		break;
2515 #endif
2516 	case CHIP_TOPAZ:
2517 	case CHIP_TONGA:
2518 	case CHIP_FIJI:
2519 	case CHIP_POLARIS10:
2520 	case CHIP_POLARIS11:
2521 	case CHIP_POLARIS12:
2522 	case CHIP_VEGAM:
2523 	case CHIP_CARRIZO:
2524 	case CHIP_STONEY:
2525 		if (adev->flags & AMD_IS_APU)
2526 			adev->family = AMDGPU_FAMILY_CZ;
2527 		else
2528 			adev->family = AMDGPU_FAMILY_VI;
2529 
2530 		r = vi_set_ip_blocks(adev);
2531 		if (r)
2532 			return r;
2533 		break;
2534 	default:
2535 		r = amdgpu_discovery_set_ip_blocks(adev);
2536 		if (r)
2537 			return r;
2538 		break;
2539 	}
2540 
2541 	if (amdgpu_has_atpx() &&
2542 	    (amdgpu_is_atpx_hybrid() ||
2543 	     amdgpu_has_atpx_dgpu_power_cntl()) &&
2544 	    ((adev->flags & AMD_IS_APU) == 0) &&
2545 	    !dev_is_removable(&adev->pdev->dev))
2546 		adev->flags |= AMD_IS_PX;
2547 
2548 	if (!(adev->flags & AMD_IS_APU)) {
2549 		parent = pcie_find_root_port(adev->pdev);
2550 		adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2551 	}
2552 
2553 
2554 	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2555 	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2556 		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2557 	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2558 		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2559 	if (!amdgpu_device_pcie_dynamic_switching_supported(adev))
2560 		adev->pm.pp_feature &= ~PP_PCIE_DPM_MASK;
2561 
2562 	total = true;
2563 	for (i = 0; i < adev->num_ip_blocks; i++) {
2564 		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2565 			DRM_WARN("disabled ip block: %d <%s>\n",
2566 				  i, adev->ip_blocks[i].version->funcs->name);
2567 			adev->ip_blocks[i].status.valid = false;
2568 		} else {
2569 			if (adev->ip_blocks[i].version->funcs->early_init) {
2570 				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2571 				if (r == -ENOENT) {
2572 					adev->ip_blocks[i].status.valid = false;
2573 				} else if (r) {
2574 					DRM_ERROR("early_init of IP block <%s> failed %d\n",
2575 						  adev->ip_blocks[i].version->funcs->name, r);
2576 					total = false;
2577 				} else {
2578 					adev->ip_blocks[i].status.valid = true;
2579 				}
2580 			} else {
2581 				adev->ip_blocks[i].status.valid = true;
2582 			}
2583 		}
2584 		/* get the vbios after the asic_funcs are set up */
2585 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2586 			r = amdgpu_device_parse_gpu_info_fw(adev);
2587 			if (r)
2588 				return r;
2589 
2590 			/* Read BIOS */
2591 			if (amdgpu_device_read_bios(adev)) {
2592 				if (!amdgpu_get_bios(adev))
2593 					return -EINVAL;
2594 
2595 				r = amdgpu_atombios_init(adev);
2596 				if (r) {
2597 					dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2598 					amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2599 					return r;
2600 				}
2601 			}
2602 
2603 			/*get pf2vf msg info at it's earliest time*/
2604 			if (amdgpu_sriov_vf(adev))
2605 				amdgpu_virt_init_data_exchange(adev);
2606 
2607 		}
2608 	}
2609 	if (!total)
2610 		return -ENODEV;
2611 
2612 	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
2613 	if (ip_block->status.valid != false)
2614 		amdgpu_amdkfd_device_probe(adev);
2615 
2616 	adev->cg_flags &= amdgpu_cg_mask;
2617 	adev->pg_flags &= amdgpu_pg_mask;
2618 
2619 	return 0;
2620 }
2621 
2622 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2623 {
2624 	int i, r;
2625 
2626 	for (i = 0; i < adev->num_ip_blocks; i++) {
2627 		if (!adev->ip_blocks[i].status.sw)
2628 			continue;
2629 		if (adev->ip_blocks[i].status.hw)
2630 			continue;
2631 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2632 		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2633 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2634 			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2635 			if (r) {
2636 				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2637 					  adev->ip_blocks[i].version->funcs->name, r);
2638 				return r;
2639 			}
2640 			adev->ip_blocks[i].status.hw = true;
2641 		}
2642 	}
2643 
2644 	return 0;
2645 }
2646 
2647 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2648 {
2649 	int i, r;
2650 
2651 	for (i = 0; i < adev->num_ip_blocks; i++) {
2652 		if (!adev->ip_blocks[i].status.sw)
2653 			continue;
2654 		if (adev->ip_blocks[i].status.hw)
2655 			continue;
2656 		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2657 		if (r) {
2658 			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2659 				  adev->ip_blocks[i].version->funcs->name, r);
2660 			return r;
2661 		}
2662 		adev->ip_blocks[i].status.hw = true;
2663 	}
2664 
2665 	return 0;
2666 }
2667 
2668 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2669 {
2670 	int r = 0;
2671 	int i;
2672 	uint32_t smu_version;
2673 
2674 	if (adev->asic_type >= CHIP_VEGA10) {
2675 		for (i = 0; i < adev->num_ip_blocks; i++) {
2676 			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2677 				continue;
2678 
2679 			if (!adev->ip_blocks[i].status.sw)
2680 				continue;
2681 
2682 			/* no need to do the fw loading again if already done*/
2683 			if (adev->ip_blocks[i].status.hw == true)
2684 				break;
2685 
2686 			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2687 				r = adev->ip_blocks[i].version->funcs->resume(adev);
2688 				if (r) {
2689 					DRM_ERROR("resume of IP block <%s> failed %d\n",
2690 							  adev->ip_blocks[i].version->funcs->name, r);
2691 					return r;
2692 				}
2693 			} else {
2694 				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2695 				if (r) {
2696 					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2697 							  adev->ip_blocks[i].version->funcs->name, r);
2698 					return r;
2699 				}
2700 			}
2701 
2702 			adev->ip_blocks[i].status.hw = true;
2703 			break;
2704 		}
2705 	}
2706 
2707 	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2708 		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2709 
2710 	return r;
2711 }
2712 
2713 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2714 {
2715 	long timeout;
2716 	int r, i;
2717 
2718 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2719 		struct amdgpu_ring *ring = adev->rings[i];
2720 
2721 		/* No need to setup the GPU scheduler for rings that don't need it */
2722 		if (!ring || ring->no_scheduler)
2723 			continue;
2724 
2725 		switch (ring->funcs->type) {
2726 		case AMDGPU_RING_TYPE_GFX:
2727 			timeout = adev->gfx_timeout;
2728 			break;
2729 		case AMDGPU_RING_TYPE_COMPUTE:
2730 			timeout = adev->compute_timeout;
2731 			break;
2732 		case AMDGPU_RING_TYPE_SDMA:
2733 			timeout = adev->sdma_timeout;
2734 			break;
2735 		default:
2736 			timeout = adev->video_timeout;
2737 			break;
2738 		}
2739 
2740 		r = drm_sched_init(&ring->sched, &amdgpu_sched_ops, NULL,
2741 				   DRM_SCHED_PRIORITY_COUNT,
2742 				   ring->num_hw_submission, 0,
2743 				   timeout, adev->reset_domain->wq,
2744 				   ring->sched_score, ring->name,
2745 				   adev->dev);
2746 		if (r) {
2747 			DRM_ERROR("Failed to create scheduler on ring %s.\n",
2748 				  ring->name);
2749 			return r;
2750 		}
2751 		r = amdgpu_uvd_entity_init(adev, ring);
2752 		if (r) {
2753 			DRM_ERROR("Failed to create UVD scheduling entity on ring %s.\n",
2754 				  ring->name);
2755 			return r;
2756 		}
2757 		r = amdgpu_vce_entity_init(adev, ring);
2758 		if (r) {
2759 			DRM_ERROR("Failed to create VCE scheduling entity on ring %s.\n",
2760 				  ring->name);
2761 			return r;
2762 		}
2763 	}
2764 
2765 	amdgpu_xcp_update_partition_sched_list(adev);
2766 
2767 	return 0;
2768 }
2769 
2770 
2771 /**
2772  * amdgpu_device_ip_init - run init for hardware IPs
2773  *
2774  * @adev: amdgpu_device pointer
2775  *
2776  * Main initialization pass for hardware IPs.  The list of all the hardware
2777  * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2778  * are run.  sw_init initializes the software state associated with each IP
2779  * and hw_init initializes the hardware associated with each IP.
2780  * Returns 0 on success, negative error code on failure.
2781  */
2782 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
2783 {
2784 	int i, r;
2785 
2786 	r = amdgpu_ras_init(adev);
2787 	if (r)
2788 		return r;
2789 
2790 	for (i = 0; i < adev->num_ip_blocks; i++) {
2791 		if (!adev->ip_blocks[i].status.valid)
2792 			continue;
2793 		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2794 		if (r) {
2795 			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2796 				  adev->ip_blocks[i].version->funcs->name, r);
2797 			goto init_failed;
2798 		}
2799 		adev->ip_blocks[i].status.sw = true;
2800 
2801 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2802 			/* need to do common hw init early so everything is set up for gmc */
2803 			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2804 			if (r) {
2805 				DRM_ERROR("hw_init %d failed %d\n", i, r);
2806 				goto init_failed;
2807 			}
2808 			adev->ip_blocks[i].status.hw = true;
2809 		} else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2810 			/* need to do gmc hw init early so we can allocate gpu mem */
2811 			/* Try to reserve bad pages early */
2812 			if (amdgpu_sriov_vf(adev))
2813 				amdgpu_virt_exchange_data(adev);
2814 
2815 			r = amdgpu_device_mem_scratch_init(adev);
2816 			if (r) {
2817 				DRM_ERROR("amdgpu_mem_scratch_init failed %d\n", r);
2818 				goto init_failed;
2819 			}
2820 			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2821 			if (r) {
2822 				DRM_ERROR("hw_init %d failed %d\n", i, r);
2823 				goto init_failed;
2824 			}
2825 			r = amdgpu_device_wb_init(adev);
2826 			if (r) {
2827 				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2828 				goto init_failed;
2829 			}
2830 			adev->ip_blocks[i].status.hw = true;
2831 
2832 			/* right after GMC hw init, we create CSA */
2833 			if (adev->gfx.mcbp) {
2834 				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2835 							       AMDGPU_GEM_DOMAIN_VRAM |
2836 							       AMDGPU_GEM_DOMAIN_GTT,
2837 							       AMDGPU_CSA_SIZE);
2838 				if (r) {
2839 					DRM_ERROR("allocate CSA failed %d\n", r);
2840 					goto init_failed;
2841 				}
2842 			}
2843 
2844 			r = amdgpu_seq64_init(adev);
2845 			if (r) {
2846 				DRM_ERROR("allocate seq64 failed %d\n", r);
2847 				goto init_failed;
2848 			}
2849 		}
2850 	}
2851 
2852 	if (amdgpu_sriov_vf(adev))
2853 		amdgpu_virt_init_data_exchange(adev);
2854 
2855 	r = amdgpu_ib_pool_init(adev);
2856 	if (r) {
2857 		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2858 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2859 		goto init_failed;
2860 	}
2861 
2862 	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2863 	if (r)
2864 		goto init_failed;
2865 
2866 	r = amdgpu_device_ip_hw_init_phase1(adev);
2867 	if (r)
2868 		goto init_failed;
2869 
2870 	r = amdgpu_device_fw_loading(adev);
2871 	if (r)
2872 		goto init_failed;
2873 
2874 	r = amdgpu_device_ip_hw_init_phase2(adev);
2875 	if (r)
2876 		goto init_failed;
2877 
2878 	/*
2879 	 * retired pages will be loaded from eeprom and reserved here,
2880 	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
2881 	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2882 	 * for I2C communication which only true at this point.
2883 	 *
2884 	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2885 	 * failure from bad gpu situation and stop amdgpu init process
2886 	 * accordingly. For other failed cases, it will still release all
2887 	 * the resource and print error message, rather than returning one
2888 	 * negative value to upper level.
2889 	 *
2890 	 * Note: theoretically, this should be called before all vram allocations
2891 	 * to protect retired page from abusing
2892 	 */
2893 	r = amdgpu_ras_recovery_init(adev);
2894 	if (r)
2895 		goto init_failed;
2896 
2897 	/**
2898 	 * In case of XGMI grab extra reference for reset domain for this device
2899 	 */
2900 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2901 		if (amdgpu_xgmi_add_device(adev) == 0) {
2902 			if (!amdgpu_sriov_vf(adev)) {
2903 				struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2904 
2905 				if (WARN_ON(!hive)) {
2906 					r = -ENOENT;
2907 					goto init_failed;
2908 				}
2909 
2910 				if (!hive->reset_domain ||
2911 				    !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2912 					r = -ENOENT;
2913 					amdgpu_put_xgmi_hive(hive);
2914 					goto init_failed;
2915 				}
2916 
2917 				/* Drop the early temporary reset domain we created for device */
2918 				amdgpu_reset_put_reset_domain(adev->reset_domain);
2919 				adev->reset_domain = hive->reset_domain;
2920 				amdgpu_put_xgmi_hive(hive);
2921 			}
2922 		}
2923 	}
2924 
2925 	r = amdgpu_device_init_schedulers(adev);
2926 	if (r)
2927 		goto init_failed;
2928 
2929 	if (adev->mman.buffer_funcs_ring->sched.ready)
2930 		amdgpu_ttm_set_buffer_funcs_status(adev, true);
2931 
2932 	/* Don't init kfd if whole hive need to be reset during init */
2933 	if (!adev->gmc.xgmi.pending_reset) {
2934 		kgd2kfd_init_zone_device(adev);
2935 		amdgpu_amdkfd_device_init(adev);
2936 	}
2937 
2938 	amdgpu_fru_get_product_info(adev);
2939 
2940 init_failed:
2941 
2942 	return r;
2943 }
2944 
2945 /**
2946  * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2947  *
2948  * @adev: amdgpu_device pointer
2949  *
2950  * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
2951  * this function before a GPU reset.  If the value is retained after a
2952  * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
2953  */
2954 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2955 {
2956 	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2957 }
2958 
2959 /**
2960  * amdgpu_device_check_vram_lost - check if vram is valid
2961  *
2962  * @adev: amdgpu_device pointer
2963  *
2964  * Checks the reset magic value written to the gart pointer in VRAM.
2965  * The driver calls this after a GPU reset to see if the contents of
2966  * VRAM is lost or now.
2967  * returns true if vram is lost, false if not.
2968  */
2969 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2970 {
2971 	if (memcmp(adev->gart.ptr, adev->reset_magic,
2972 			AMDGPU_RESET_MAGIC_NUM))
2973 		return true;
2974 
2975 	if (!amdgpu_in_reset(adev))
2976 		return false;
2977 
2978 	/*
2979 	 * For all ASICs with baco/mode1 reset, the VRAM is
2980 	 * always assumed to be lost.
2981 	 */
2982 	switch (amdgpu_asic_reset_method(adev)) {
2983 	case AMD_RESET_METHOD_BACO:
2984 	case AMD_RESET_METHOD_MODE1:
2985 		return true;
2986 	default:
2987 		return false;
2988 	}
2989 }
2990 
2991 /**
2992  * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2993  *
2994  * @adev: amdgpu_device pointer
2995  * @state: clockgating state (gate or ungate)
2996  *
2997  * The list of all the hardware IPs that make up the asic is walked and the
2998  * set_clockgating_state callbacks are run.
2999  * Late initialization pass enabling clockgating for hardware IPs.
3000  * Fini or suspend, pass disabling clockgating for hardware IPs.
3001  * Returns 0 on success, negative error code on failure.
3002  */
3003 
3004 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
3005 			       enum amd_clockgating_state state)
3006 {
3007 	int i, j, r;
3008 
3009 	if (amdgpu_emu_mode == 1)
3010 		return 0;
3011 
3012 	for (j = 0; j < adev->num_ip_blocks; j++) {
3013 		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
3014 		if (!adev->ip_blocks[i].status.late_initialized)
3015 			continue;
3016 		/* skip CG for GFX, SDMA on S0ix */
3017 		if (adev->in_s0ix &&
3018 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3019 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
3020 			continue;
3021 		/* skip CG for VCE/UVD, it's handled specially */
3022 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
3023 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
3024 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
3025 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
3026 		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
3027 			/* enable clockgating to save power */
3028 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
3029 										     state);
3030 			if (r) {
3031 				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
3032 					  adev->ip_blocks[i].version->funcs->name, r);
3033 				return r;
3034 			}
3035 		}
3036 	}
3037 
3038 	return 0;
3039 }
3040 
3041 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
3042 			       enum amd_powergating_state state)
3043 {
3044 	int i, j, r;
3045 
3046 	if (amdgpu_emu_mode == 1)
3047 		return 0;
3048 
3049 	for (j = 0; j < adev->num_ip_blocks; j++) {
3050 		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
3051 		if (!adev->ip_blocks[i].status.late_initialized)
3052 			continue;
3053 		/* skip PG for GFX, SDMA on S0ix */
3054 		if (adev->in_s0ix &&
3055 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3056 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SDMA))
3057 			continue;
3058 		/* skip CG for VCE/UVD, it's handled specially */
3059 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
3060 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
3061 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
3062 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
3063 		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
3064 			/* enable powergating to save power */
3065 			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
3066 											state);
3067 			if (r) {
3068 				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
3069 					  adev->ip_blocks[i].version->funcs->name, r);
3070 				return r;
3071 			}
3072 		}
3073 	}
3074 	return 0;
3075 }
3076 
3077 static int amdgpu_device_enable_mgpu_fan_boost(void)
3078 {
3079 	struct amdgpu_gpu_instance *gpu_ins;
3080 	struct amdgpu_device *adev;
3081 	int i, ret = 0;
3082 
3083 	mutex_lock(&mgpu_info.mutex);
3084 
3085 	/*
3086 	 * MGPU fan boost feature should be enabled
3087 	 * only when there are two or more dGPUs in
3088 	 * the system
3089 	 */
3090 	if (mgpu_info.num_dgpu < 2)
3091 		goto out;
3092 
3093 	for (i = 0; i < mgpu_info.num_dgpu; i++) {
3094 		gpu_ins = &(mgpu_info.gpu_ins[i]);
3095 		adev = gpu_ins->adev;
3096 		if (!(adev->flags & AMD_IS_APU) &&
3097 		    !gpu_ins->mgpu_fan_enabled) {
3098 			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
3099 			if (ret)
3100 				break;
3101 
3102 			gpu_ins->mgpu_fan_enabled = 1;
3103 		}
3104 	}
3105 
3106 out:
3107 	mutex_unlock(&mgpu_info.mutex);
3108 
3109 	return ret;
3110 }
3111 
3112 /**
3113  * amdgpu_device_ip_late_init - run late init for hardware IPs
3114  *
3115  * @adev: amdgpu_device pointer
3116  *
3117  * Late initialization pass for hardware IPs.  The list of all the hardware
3118  * IPs that make up the asic is walked and the late_init callbacks are run.
3119  * late_init covers any special initialization that an IP requires
3120  * after all of the have been initialized or something that needs to happen
3121  * late in the init process.
3122  * Returns 0 on success, negative error code on failure.
3123  */
3124 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
3125 {
3126 	struct amdgpu_gpu_instance *gpu_instance;
3127 	int i = 0, r;
3128 
3129 	for (i = 0; i < adev->num_ip_blocks; i++) {
3130 		if (!adev->ip_blocks[i].status.hw)
3131 			continue;
3132 		if (adev->ip_blocks[i].version->funcs->late_init) {
3133 			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
3134 			if (r) {
3135 				DRM_ERROR("late_init of IP block <%s> failed %d\n",
3136 					  adev->ip_blocks[i].version->funcs->name, r);
3137 				return r;
3138 			}
3139 		}
3140 		adev->ip_blocks[i].status.late_initialized = true;
3141 	}
3142 
3143 	r = amdgpu_ras_late_init(adev);
3144 	if (r) {
3145 		DRM_ERROR("amdgpu_ras_late_init failed %d", r);
3146 		return r;
3147 	}
3148 
3149 	if (!amdgpu_in_reset(adev))
3150 		amdgpu_ras_set_error_query_ready(adev, true);
3151 
3152 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
3153 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
3154 
3155 	amdgpu_device_fill_reset_magic(adev);
3156 
3157 	r = amdgpu_device_enable_mgpu_fan_boost();
3158 	if (r)
3159 		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
3160 
3161 	/* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
3162 	if (amdgpu_passthrough(adev) &&
3163 	    ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1) ||
3164 	     adev->asic_type == CHIP_ALDEBARAN))
3165 		amdgpu_dpm_handle_passthrough_sbr(adev, true);
3166 
3167 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
3168 		mutex_lock(&mgpu_info.mutex);
3169 
3170 		/*
3171 		 * Reset device p-state to low as this was booted with high.
3172 		 *
3173 		 * This should be performed only after all devices from the same
3174 		 * hive get initialized.
3175 		 *
3176 		 * However, it's unknown how many device in the hive in advance.
3177 		 * As this is counted one by one during devices initializations.
3178 		 *
3179 		 * So, we wait for all XGMI interlinked devices initialized.
3180 		 * This may bring some delays as those devices may come from
3181 		 * different hives. But that should be OK.
3182 		 */
3183 		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
3184 			for (i = 0; i < mgpu_info.num_gpu; i++) {
3185 				gpu_instance = &(mgpu_info.gpu_ins[i]);
3186 				if (gpu_instance->adev->flags & AMD_IS_APU)
3187 					continue;
3188 
3189 				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
3190 						AMDGPU_XGMI_PSTATE_MIN);
3191 				if (r) {
3192 					DRM_ERROR("pstate setting failed (%d).\n", r);
3193 					break;
3194 				}
3195 			}
3196 		}
3197 
3198 		mutex_unlock(&mgpu_info.mutex);
3199 	}
3200 
3201 	return 0;
3202 }
3203 
3204 /**
3205  * amdgpu_device_smu_fini_early - smu hw_fini wrapper
3206  *
3207  * @adev: amdgpu_device pointer
3208  *
3209  * For ASICs need to disable SMC first
3210  */
3211 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
3212 {
3213 	int i, r;
3214 
3215 	if (amdgpu_ip_version(adev, GC_HWIP, 0) > IP_VERSION(9, 0, 0))
3216 		return;
3217 
3218 	for (i = 0; i < adev->num_ip_blocks; i++) {
3219 		if (!adev->ip_blocks[i].status.hw)
3220 			continue;
3221 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3222 			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
3223 			/* XXX handle errors */
3224 			if (r) {
3225 				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
3226 					  adev->ip_blocks[i].version->funcs->name, r);
3227 			}
3228 			adev->ip_blocks[i].status.hw = false;
3229 			break;
3230 		}
3231 	}
3232 }
3233 
3234 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
3235 {
3236 	int i, r;
3237 
3238 	for (i = 0; i < adev->num_ip_blocks; i++) {
3239 		if (!adev->ip_blocks[i].version->funcs->early_fini)
3240 			continue;
3241 
3242 		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
3243 		if (r) {
3244 			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
3245 				  adev->ip_blocks[i].version->funcs->name, r);
3246 		}
3247 	}
3248 
3249 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
3250 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
3251 
3252 	amdgpu_amdkfd_suspend(adev, false);
3253 
3254 	/* Workaroud for ASICs need to disable SMC first */
3255 	amdgpu_device_smu_fini_early(adev);
3256 
3257 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3258 		if (!adev->ip_blocks[i].status.hw)
3259 			continue;
3260 
3261 		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
3262 		/* XXX handle errors */
3263 		if (r) {
3264 			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
3265 				  adev->ip_blocks[i].version->funcs->name, r);
3266 		}
3267 
3268 		adev->ip_blocks[i].status.hw = false;
3269 	}
3270 
3271 	if (amdgpu_sriov_vf(adev)) {
3272 		if (amdgpu_virt_release_full_gpu(adev, false))
3273 			DRM_ERROR("failed to release exclusive mode on fini\n");
3274 	}
3275 
3276 	return 0;
3277 }
3278 
3279 /**
3280  * amdgpu_device_ip_fini - run fini for hardware IPs
3281  *
3282  * @adev: amdgpu_device pointer
3283  *
3284  * Main teardown pass for hardware IPs.  The list of all the hardware
3285  * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
3286  * are run.  hw_fini tears down the hardware associated with each IP
3287  * and sw_fini tears down any software state associated with each IP.
3288  * Returns 0 on success, negative error code on failure.
3289  */
3290 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
3291 {
3292 	int i, r;
3293 
3294 	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
3295 		amdgpu_virt_release_ras_err_handler_data(adev);
3296 
3297 	if (adev->gmc.xgmi.num_physical_nodes > 1)
3298 		amdgpu_xgmi_remove_device(adev);
3299 
3300 	amdgpu_amdkfd_device_fini_sw(adev);
3301 
3302 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3303 		if (!adev->ip_blocks[i].status.sw)
3304 			continue;
3305 
3306 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
3307 			amdgpu_ucode_free_bo(adev);
3308 			amdgpu_free_static_csa(&adev->virt.csa_obj);
3309 			amdgpu_device_wb_fini(adev);
3310 			amdgpu_device_mem_scratch_fini(adev);
3311 			amdgpu_ib_pool_fini(adev);
3312 			amdgpu_seq64_fini(adev);
3313 		}
3314 
3315 		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
3316 		/* XXX handle errors */
3317 		if (r) {
3318 			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
3319 				  adev->ip_blocks[i].version->funcs->name, r);
3320 		}
3321 		adev->ip_blocks[i].status.sw = false;
3322 		adev->ip_blocks[i].status.valid = false;
3323 	}
3324 
3325 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3326 		if (!adev->ip_blocks[i].status.late_initialized)
3327 			continue;
3328 		if (adev->ip_blocks[i].version->funcs->late_fini)
3329 			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
3330 		adev->ip_blocks[i].status.late_initialized = false;
3331 	}
3332 
3333 	amdgpu_ras_fini(adev);
3334 
3335 	return 0;
3336 }
3337 
3338 /**
3339  * amdgpu_device_delayed_init_work_handler - work handler for IB tests
3340  *
3341  * @work: work_struct.
3342  */
3343 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
3344 {
3345 	struct amdgpu_device *adev =
3346 		container_of(work, struct amdgpu_device, delayed_init_work.work);
3347 	int r;
3348 
3349 	r = amdgpu_ib_ring_tests(adev);
3350 	if (r)
3351 		DRM_ERROR("ib ring test failed (%d).\n", r);
3352 }
3353 
3354 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
3355 {
3356 	struct amdgpu_device *adev =
3357 		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
3358 
3359 	WARN_ON_ONCE(adev->gfx.gfx_off_state);
3360 	WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
3361 
3362 	if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
3363 		adev->gfx.gfx_off_state = true;
3364 }
3365 
3366 /**
3367  * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
3368  *
3369  * @adev: amdgpu_device pointer
3370  *
3371  * Main suspend function for hardware IPs.  The list of all the hardware
3372  * IPs that make up the asic is walked, clockgating is disabled and the
3373  * suspend callbacks are run.  suspend puts the hardware and software state
3374  * in each IP into a state suitable for suspend.
3375  * Returns 0 on success, negative error code on failure.
3376  */
3377 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
3378 {
3379 	int i, r;
3380 
3381 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
3382 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
3383 
3384 	/*
3385 	 * Per PMFW team's suggestion, driver needs to handle gfxoff
3386 	 * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
3387 	 * scenario. Add the missing df cstate disablement here.
3388 	 */
3389 	if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
3390 		dev_warn(adev->dev, "Failed to disallow df cstate");
3391 
3392 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3393 		if (!adev->ip_blocks[i].status.valid)
3394 			continue;
3395 
3396 		/* displays are handled separately */
3397 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
3398 			continue;
3399 
3400 		/* XXX handle errors */
3401 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
3402 		/* XXX handle errors */
3403 		if (r) {
3404 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
3405 				  adev->ip_blocks[i].version->funcs->name, r);
3406 			return r;
3407 		}
3408 
3409 		adev->ip_blocks[i].status.hw = false;
3410 	}
3411 
3412 	return 0;
3413 }
3414 
3415 /**
3416  * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
3417  *
3418  * @adev: amdgpu_device pointer
3419  *
3420  * Main suspend function for hardware IPs.  The list of all the hardware
3421  * IPs that make up the asic is walked, clockgating is disabled and the
3422  * suspend callbacks are run.  suspend puts the hardware and software state
3423  * in each IP into a state suitable for suspend.
3424  * Returns 0 on success, negative error code on failure.
3425  */
3426 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
3427 {
3428 	int i, r;
3429 
3430 	if (adev->in_s0ix)
3431 		amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
3432 
3433 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3434 		if (!adev->ip_blocks[i].status.valid)
3435 			continue;
3436 		/* displays are handled in phase1 */
3437 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
3438 			continue;
3439 		/* PSP lost connection when err_event_athub occurs */
3440 		if (amdgpu_ras_intr_triggered() &&
3441 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3442 			adev->ip_blocks[i].status.hw = false;
3443 			continue;
3444 		}
3445 
3446 		/* skip unnecessary suspend if we do not initialize them yet */
3447 		if (adev->gmc.xgmi.pending_reset &&
3448 		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3449 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
3450 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3451 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
3452 			adev->ip_blocks[i].status.hw = false;
3453 			continue;
3454 		}
3455 
3456 		/* skip suspend of gfx/mes and psp for S0ix
3457 		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
3458 		 * like at runtime. PSP is also part of the always on hardware
3459 		 * so no need to suspend it.
3460 		 */
3461 		if (adev->in_s0ix &&
3462 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3463 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3464 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
3465 			continue;
3466 
3467 		/* SDMA 5.x+ is part of GFX power domain so it's covered by GFXOFF */
3468 		if (adev->in_s0ix &&
3469 		    (amdgpu_ip_version(adev, SDMA0_HWIP, 0) >=
3470 		     IP_VERSION(5, 0, 0)) &&
3471 		    (adev->ip_blocks[i].version->type ==
3472 		     AMD_IP_BLOCK_TYPE_SDMA))
3473 			continue;
3474 
3475 		/* Once swPSP provides the IMU, RLC FW binaries to TOS during cold-boot.
3476 		 * These are in TMR, hence are expected to be reused by PSP-TOS to reload
3477 		 * from this location and RLC Autoload automatically also gets loaded
3478 		 * from here based on PMFW -> PSP message during re-init sequence.
3479 		 * Therefore, the psp suspend & resume should be skipped to avoid destroy
3480 		 * the TMR and reload FWs again for IMU enabled APU ASICs.
3481 		 */
3482 		if (amdgpu_in_reset(adev) &&
3483 		    (adev->flags & AMD_IS_APU) && adev->gfx.imu.funcs &&
3484 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3485 			continue;
3486 
3487 		/* XXX handle errors */
3488 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
3489 		/* XXX handle errors */
3490 		if (r) {
3491 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
3492 				  adev->ip_blocks[i].version->funcs->name, r);
3493 		}
3494 		adev->ip_blocks[i].status.hw = false;
3495 		/* handle putting the SMC in the appropriate state */
3496 		if (!amdgpu_sriov_vf(adev)) {
3497 			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3498 				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3499 				if (r) {
3500 					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3501 							adev->mp1_state, r);
3502 					return r;
3503 				}
3504 			}
3505 		}
3506 	}
3507 
3508 	return 0;
3509 }
3510 
3511 /**
3512  * amdgpu_device_ip_suspend - run suspend for hardware IPs
3513  *
3514  * @adev: amdgpu_device pointer
3515  *
3516  * Main suspend function for hardware IPs.  The list of all the hardware
3517  * IPs that make up the asic is walked, clockgating is disabled and the
3518  * suspend callbacks are run.  suspend puts the hardware and software state
3519  * in each IP into a state suitable for suspend.
3520  * Returns 0 on success, negative error code on failure.
3521  */
3522 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3523 {
3524 	int r;
3525 
3526 	if (amdgpu_sriov_vf(adev)) {
3527 		amdgpu_virt_fini_data_exchange(adev);
3528 		amdgpu_virt_request_full_gpu(adev, false);
3529 	}
3530 
3531 	amdgpu_ttm_set_buffer_funcs_status(adev, false);
3532 
3533 	r = amdgpu_device_ip_suspend_phase1(adev);
3534 	if (r)
3535 		return r;
3536 	r = amdgpu_device_ip_suspend_phase2(adev);
3537 
3538 	if (amdgpu_sriov_vf(adev))
3539 		amdgpu_virt_release_full_gpu(adev, false);
3540 
3541 	return r;
3542 }
3543 
3544 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3545 {
3546 	int i, r;
3547 
3548 	static enum amd_ip_block_type ip_order[] = {
3549 		AMD_IP_BLOCK_TYPE_COMMON,
3550 		AMD_IP_BLOCK_TYPE_GMC,
3551 		AMD_IP_BLOCK_TYPE_PSP,
3552 		AMD_IP_BLOCK_TYPE_IH,
3553 	};
3554 
3555 	for (i = 0; i < adev->num_ip_blocks; i++) {
3556 		int j;
3557 		struct amdgpu_ip_block *block;
3558 
3559 		block = &adev->ip_blocks[i];
3560 		block->status.hw = false;
3561 
3562 		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3563 
3564 			if (block->version->type != ip_order[j] ||
3565 				!block->status.valid)
3566 				continue;
3567 
3568 			r = block->version->funcs->hw_init(adev);
3569 			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3570 			if (r)
3571 				return r;
3572 			block->status.hw = true;
3573 		}
3574 	}
3575 
3576 	return 0;
3577 }
3578 
3579 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3580 {
3581 	int i, r;
3582 
3583 	static enum amd_ip_block_type ip_order[] = {
3584 		AMD_IP_BLOCK_TYPE_SMC,
3585 		AMD_IP_BLOCK_TYPE_DCE,
3586 		AMD_IP_BLOCK_TYPE_GFX,
3587 		AMD_IP_BLOCK_TYPE_SDMA,
3588 		AMD_IP_BLOCK_TYPE_MES,
3589 		AMD_IP_BLOCK_TYPE_UVD,
3590 		AMD_IP_BLOCK_TYPE_VCE,
3591 		AMD_IP_BLOCK_TYPE_VCN,
3592 		AMD_IP_BLOCK_TYPE_JPEG
3593 	};
3594 
3595 	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3596 		int j;
3597 		struct amdgpu_ip_block *block;
3598 
3599 		for (j = 0; j < adev->num_ip_blocks; j++) {
3600 			block = &adev->ip_blocks[j];
3601 
3602 			if (block->version->type != ip_order[i] ||
3603 				!block->status.valid ||
3604 				block->status.hw)
3605 				continue;
3606 
3607 			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3608 				r = block->version->funcs->resume(adev);
3609 			else
3610 				r = block->version->funcs->hw_init(adev);
3611 
3612 			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3613 			if (r)
3614 				return r;
3615 			block->status.hw = true;
3616 		}
3617 	}
3618 
3619 	return 0;
3620 }
3621 
3622 /**
3623  * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3624  *
3625  * @adev: amdgpu_device pointer
3626  *
3627  * First resume function for hardware IPs.  The list of all the hardware
3628  * IPs that make up the asic is walked and the resume callbacks are run for
3629  * COMMON, GMC, and IH.  resume puts the hardware into a functional state
3630  * after a suspend and updates the software state as necessary.  This
3631  * function is also used for restoring the GPU after a GPU reset.
3632  * Returns 0 on success, negative error code on failure.
3633  */
3634 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
3635 {
3636 	int i, r;
3637 
3638 	for (i = 0; i < adev->num_ip_blocks; i++) {
3639 		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3640 			continue;
3641 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3642 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3643 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3644 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
3645 
3646 			r = adev->ip_blocks[i].version->funcs->resume(adev);
3647 			if (r) {
3648 				DRM_ERROR("resume of IP block <%s> failed %d\n",
3649 					  adev->ip_blocks[i].version->funcs->name, r);
3650 				return r;
3651 			}
3652 			adev->ip_blocks[i].status.hw = true;
3653 		}
3654 	}
3655 
3656 	return 0;
3657 }
3658 
3659 /**
3660  * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3661  *
3662  * @adev: amdgpu_device pointer
3663  *
3664  * First resume function for hardware IPs.  The list of all the hardware
3665  * IPs that make up the asic is walked and the resume callbacks are run for
3666  * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
3667  * functional state after a suspend and updates the software state as
3668  * necessary.  This function is also used for restoring the GPU after a GPU
3669  * reset.
3670  * Returns 0 on success, negative error code on failure.
3671  */
3672 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
3673 {
3674 	int i, r;
3675 
3676 	for (i = 0; i < adev->num_ip_blocks; i++) {
3677 		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3678 			continue;
3679 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3680 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3681 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3682 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3683 			continue;
3684 		r = adev->ip_blocks[i].version->funcs->resume(adev);
3685 		if (r) {
3686 			DRM_ERROR("resume of IP block <%s> failed %d\n",
3687 				  adev->ip_blocks[i].version->funcs->name, r);
3688 			return r;
3689 		}
3690 		adev->ip_blocks[i].status.hw = true;
3691 	}
3692 
3693 	return 0;
3694 }
3695 
3696 /**
3697  * amdgpu_device_ip_resume - run resume for hardware IPs
3698  *
3699  * @adev: amdgpu_device pointer
3700  *
3701  * Main resume function for hardware IPs.  The hardware IPs
3702  * are split into two resume functions because they are
3703  * also used in recovering from a GPU reset and some additional
3704  * steps need to be take between them.  In this case (S3/S4) they are
3705  * run sequentially.
3706  * Returns 0 on success, negative error code on failure.
3707  */
3708 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3709 {
3710 	int r;
3711 
3712 	r = amdgpu_device_ip_resume_phase1(adev);
3713 	if (r)
3714 		return r;
3715 
3716 	r = amdgpu_device_fw_loading(adev);
3717 	if (r)
3718 		return r;
3719 
3720 	r = amdgpu_device_ip_resume_phase2(adev);
3721 
3722 	if (adev->mman.buffer_funcs_ring->sched.ready)
3723 		amdgpu_ttm_set_buffer_funcs_status(adev, true);
3724 
3725 	return r;
3726 }
3727 
3728 /**
3729  * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3730  *
3731  * @adev: amdgpu_device pointer
3732  *
3733  * Query the VBIOS data tables to determine if the board supports SR-IOV.
3734  */
3735 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3736 {
3737 	if (amdgpu_sriov_vf(adev)) {
3738 		if (adev->is_atom_fw) {
3739 			if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
3740 				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3741 		} else {
3742 			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3743 				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3744 		}
3745 
3746 		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3747 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3748 	}
3749 }
3750 
3751 /**
3752  * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3753  *
3754  * @asic_type: AMD asic type
3755  *
3756  * Check if there is DC (new modesetting infrastructre) support for an asic.
3757  * returns true if DC has support, false if not.
3758  */
3759 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3760 {
3761 	switch (asic_type) {
3762 #ifdef CONFIG_DRM_AMDGPU_SI
3763 	case CHIP_HAINAN:
3764 #endif
3765 	case CHIP_TOPAZ:
3766 		/* chips with no display hardware */
3767 		return false;
3768 #if defined(CONFIG_DRM_AMD_DC)
3769 	case CHIP_TAHITI:
3770 	case CHIP_PITCAIRN:
3771 	case CHIP_VERDE:
3772 	case CHIP_OLAND:
3773 		/*
3774 		 * We have systems in the wild with these ASICs that require
3775 		 * LVDS and VGA support which is not supported with DC.
3776 		 *
3777 		 * Fallback to the non-DC driver here by default so as not to
3778 		 * cause regressions.
3779 		 */
3780 #if defined(CONFIG_DRM_AMD_DC_SI)
3781 		return amdgpu_dc > 0;
3782 #else
3783 		return false;
3784 #endif
3785 	case CHIP_BONAIRE:
3786 	case CHIP_KAVERI:
3787 	case CHIP_KABINI:
3788 	case CHIP_MULLINS:
3789 		/*
3790 		 * We have systems in the wild with these ASICs that require
3791 		 * VGA support which is not supported with DC.
3792 		 *
3793 		 * Fallback to the non-DC driver here by default so as not to
3794 		 * cause regressions.
3795 		 */
3796 		return amdgpu_dc > 0;
3797 	default:
3798 		return amdgpu_dc != 0;
3799 #else
3800 	default:
3801 		if (amdgpu_dc > 0)
3802 			DRM_INFO_ONCE("Display Core has been requested via kernel parameter but isn't supported by ASIC, ignoring\n");
3803 		return false;
3804 #endif
3805 	}
3806 }
3807 
3808 /**
3809  * amdgpu_device_has_dc_support - check if dc is supported
3810  *
3811  * @adev: amdgpu_device pointer
3812  *
3813  * Returns true for supported, false for not supported
3814  */
3815 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3816 {
3817 	if (adev->enable_virtual_display ||
3818 	    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
3819 		return false;
3820 
3821 	return amdgpu_device_asic_has_dc_support(adev->asic_type);
3822 }
3823 
3824 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3825 {
3826 	struct amdgpu_device *adev =
3827 		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3828 	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3829 
3830 	/* It's a bug to not have a hive within this function */
3831 	if (WARN_ON(!hive))
3832 		return;
3833 
3834 	/*
3835 	 * Use task barrier to synchronize all xgmi reset works across the
3836 	 * hive. task_barrier_enter and task_barrier_exit will block
3837 	 * until all the threads running the xgmi reset works reach
3838 	 * those points. task_barrier_full will do both blocks.
3839 	 */
3840 	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3841 
3842 		task_barrier_enter(&hive->tb);
3843 		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3844 
3845 		if (adev->asic_reset_res)
3846 			goto fail;
3847 
3848 		task_barrier_exit(&hive->tb);
3849 		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3850 
3851 		if (adev->asic_reset_res)
3852 			goto fail;
3853 
3854 		amdgpu_ras_reset_error_count(adev, AMDGPU_RAS_BLOCK__MMHUB);
3855 	} else {
3856 
3857 		task_barrier_full(&hive->tb);
3858 		adev->asic_reset_res =  amdgpu_asic_reset(adev);
3859 	}
3860 
3861 fail:
3862 	if (adev->asic_reset_res)
3863 		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3864 			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3865 	amdgpu_put_xgmi_hive(hive);
3866 }
3867 
3868 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3869 {
3870 	char *input = amdgpu_lockup_timeout;
3871 	char *timeout_setting = NULL;
3872 	int index = 0;
3873 	long timeout;
3874 	int ret = 0;
3875 
3876 	/*
3877 	 * By default timeout for non compute jobs is 10000
3878 	 * and 60000 for compute jobs.
3879 	 * In SR-IOV or passthrough mode, timeout for compute
3880 	 * jobs are 60000 by default.
3881 	 */
3882 	adev->gfx_timeout = msecs_to_jiffies(10000);
3883 	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3884 	if (amdgpu_sriov_vf(adev))
3885 		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3886 					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3887 	else
3888 		adev->compute_timeout =  msecs_to_jiffies(60000);
3889 
3890 	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3891 		while ((timeout_setting = strsep(&input, ",")) &&
3892 				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3893 			ret = kstrtol(timeout_setting, 0, &timeout);
3894 			if (ret)
3895 				return ret;
3896 
3897 			if (timeout == 0) {
3898 				index++;
3899 				continue;
3900 			} else if (timeout < 0) {
3901 				timeout = MAX_SCHEDULE_TIMEOUT;
3902 				dev_warn(adev->dev, "lockup timeout disabled");
3903 				add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3904 			} else {
3905 				timeout = msecs_to_jiffies(timeout);
3906 			}
3907 
3908 			switch (index++) {
3909 			case 0:
3910 				adev->gfx_timeout = timeout;
3911 				break;
3912 			case 1:
3913 				adev->compute_timeout = timeout;
3914 				break;
3915 			case 2:
3916 				adev->sdma_timeout = timeout;
3917 				break;
3918 			case 3:
3919 				adev->video_timeout = timeout;
3920 				break;
3921 			default:
3922 				break;
3923 			}
3924 		}
3925 		/*
3926 		 * There is only one value specified and
3927 		 * it should apply to all non-compute jobs.
3928 		 */
3929 		if (index == 1) {
3930 			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3931 			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3932 				adev->compute_timeout = adev->gfx_timeout;
3933 		}
3934 	}
3935 
3936 	return ret;
3937 }
3938 
3939 /**
3940  * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3941  *
3942  * @adev: amdgpu_device pointer
3943  *
3944  * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3945  */
3946 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3947 {
3948 	struct iommu_domain *domain;
3949 
3950 	domain = iommu_get_domain_for_dev(adev->dev);
3951 	if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3952 		adev->ram_is_direct_mapped = true;
3953 }
3954 
3955 static const struct attribute *amdgpu_dev_attributes[] = {
3956 	&dev_attr_pcie_replay_count.attr,
3957 	NULL
3958 };
3959 
3960 static void amdgpu_device_set_mcbp(struct amdgpu_device *adev)
3961 {
3962 	if (amdgpu_mcbp == 1)
3963 		adev->gfx.mcbp = true;
3964 	else if (amdgpu_mcbp == 0)
3965 		adev->gfx.mcbp = false;
3966 
3967 	if (amdgpu_sriov_vf(adev))
3968 		adev->gfx.mcbp = true;
3969 
3970 	if (adev->gfx.mcbp)
3971 		DRM_INFO("MCBP is enabled\n");
3972 }
3973 
3974 /**
3975  * amdgpu_device_init - initialize the driver
3976  *
3977  * @adev: amdgpu_device pointer
3978  * @flags: driver flags
3979  *
3980  * Initializes the driver info and hw (all asics).
3981  * Returns 0 for success or an error on failure.
3982  * Called at driver startup.
3983  */
3984 int amdgpu_device_init(struct amdgpu_device *adev,
3985 		       uint32_t flags)
3986 {
3987 	struct drm_device *ddev = adev_to_drm(adev);
3988 	struct pci_dev *pdev = adev->pdev;
3989 	int r, i;
3990 	bool px = false;
3991 	u32 max_MBps;
3992 	int tmp;
3993 
3994 	adev->shutdown = false;
3995 	adev->flags = flags;
3996 
3997 	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3998 		adev->asic_type = amdgpu_force_asic_type;
3999 	else
4000 		adev->asic_type = flags & AMD_ASIC_MASK;
4001 
4002 	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
4003 	if (amdgpu_emu_mode == 1)
4004 		adev->usec_timeout *= 10;
4005 	adev->gmc.gart_size = 512 * 1024 * 1024;
4006 	adev->accel_working = false;
4007 	adev->num_rings = 0;
4008 	RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
4009 	adev->mman.buffer_funcs = NULL;
4010 	adev->mman.buffer_funcs_ring = NULL;
4011 	adev->vm_manager.vm_pte_funcs = NULL;
4012 	adev->vm_manager.vm_pte_num_scheds = 0;
4013 	adev->gmc.gmc_funcs = NULL;
4014 	adev->harvest_ip_mask = 0x0;
4015 	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
4016 	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
4017 
4018 	adev->smc_rreg = &amdgpu_invalid_rreg;
4019 	adev->smc_wreg = &amdgpu_invalid_wreg;
4020 	adev->pcie_rreg = &amdgpu_invalid_rreg;
4021 	adev->pcie_wreg = &amdgpu_invalid_wreg;
4022 	adev->pcie_rreg_ext = &amdgpu_invalid_rreg_ext;
4023 	adev->pcie_wreg_ext = &amdgpu_invalid_wreg_ext;
4024 	adev->pciep_rreg = &amdgpu_invalid_rreg;
4025 	adev->pciep_wreg = &amdgpu_invalid_wreg;
4026 	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
4027 	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
4028 	adev->pcie_rreg64_ext = &amdgpu_invalid_rreg64_ext;
4029 	adev->pcie_wreg64_ext = &amdgpu_invalid_wreg64_ext;
4030 	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
4031 	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
4032 	adev->didt_rreg = &amdgpu_invalid_rreg;
4033 	adev->didt_wreg = &amdgpu_invalid_wreg;
4034 	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
4035 	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
4036 	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
4037 	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
4038 
4039 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
4040 		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
4041 		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
4042 
4043 	/* mutex initialization are all done here so we
4044 	 * can recall function without having locking issues
4045 	 */
4046 	mutex_init(&adev->firmware.mutex);
4047 	mutex_init(&adev->pm.mutex);
4048 	mutex_init(&adev->gfx.gpu_clock_mutex);
4049 	mutex_init(&adev->srbm_mutex);
4050 	mutex_init(&adev->gfx.pipe_reserve_mutex);
4051 	mutex_init(&adev->gfx.gfx_off_mutex);
4052 	mutex_init(&adev->gfx.partition_mutex);
4053 	mutex_init(&adev->grbm_idx_mutex);
4054 	mutex_init(&adev->mn_lock);
4055 	mutex_init(&adev->virt.vf_errors.lock);
4056 	mutex_init(&adev->virt.rlcg_reg_lock);
4057 	hash_init(adev->mn_hash);
4058 	mutex_init(&adev->psp.mutex);
4059 	mutex_init(&adev->notifier_lock);
4060 	mutex_init(&adev->pm.stable_pstate_ctx_lock);
4061 	mutex_init(&adev->benchmark_mutex);
4062 
4063 	amdgpu_device_init_apu_flags(adev);
4064 
4065 	r = amdgpu_device_check_arguments(adev);
4066 	if (r)
4067 		return r;
4068 
4069 	spin_lock_init(&adev->mmio_idx_lock);
4070 	spin_lock_init(&adev->smc_idx_lock);
4071 	spin_lock_init(&adev->pcie_idx_lock);
4072 	spin_lock_init(&adev->uvd_ctx_idx_lock);
4073 	spin_lock_init(&adev->didt_idx_lock);
4074 	spin_lock_init(&adev->gc_cac_idx_lock);
4075 	spin_lock_init(&adev->se_cac_idx_lock);
4076 	spin_lock_init(&adev->audio_endpt_idx_lock);
4077 	spin_lock_init(&adev->mm_stats.lock);
4078 	spin_lock_init(&adev->wb.lock);
4079 
4080 	INIT_LIST_HEAD(&adev->shadow_list);
4081 	mutex_init(&adev->shadow_list_lock);
4082 
4083 	INIT_LIST_HEAD(&adev->reset_list);
4084 
4085 	INIT_LIST_HEAD(&adev->ras_list);
4086 
4087 	INIT_LIST_HEAD(&adev->pm.od_kobj_list);
4088 
4089 	INIT_DELAYED_WORK(&adev->delayed_init_work,
4090 			  amdgpu_device_delayed_init_work_handler);
4091 	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
4092 			  amdgpu_device_delay_enable_gfx_off);
4093 
4094 	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
4095 
4096 	adev->gfx.gfx_off_req_count = 1;
4097 	adev->gfx.gfx_off_residency = 0;
4098 	adev->gfx.gfx_off_entrycount = 0;
4099 	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
4100 
4101 	atomic_set(&adev->throttling_logging_enabled, 1);
4102 	/*
4103 	 * If throttling continues, logging will be performed every minute
4104 	 * to avoid log flooding. "-1" is subtracted since the thermal
4105 	 * throttling interrupt comes every second. Thus, the total logging
4106 	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
4107 	 * for throttling interrupt) = 60 seconds.
4108 	 */
4109 	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
4110 	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
4111 
4112 	/* Registers mapping */
4113 	/* TODO: block userspace mapping of io register */
4114 	if (adev->asic_type >= CHIP_BONAIRE) {
4115 		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
4116 		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
4117 	} else {
4118 		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
4119 		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
4120 	}
4121 
4122 	for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
4123 		atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
4124 
4125 	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
4126 	if (!adev->rmmio)
4127 		return -ENOMEM;
4128 
4129 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
4130 	DRM_INFO("register mmio size: %u\n", (unsigned int)adev->rmmio_size);
4131 
4132 	/*
4133 	 * Reset domain needs to be present early, before XGMI hive discovered
4134 	 * (if any) and intitialized to use reset sem and in_gpu reset flag
4135 	 * early on during init and before calling to RREG32.
4136 	 */
4137 	adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
4138 	if (!adev->reset_domain)
4139 		return -ENOMEM;
4140 
4141 	/* detect hw virtualization here */
4142 	amdgpu_detect_virtualization(adev);
4143 
4144 	amdgpu_device_get_pcie_info(adev);
4145 
4146 	r = amdgpu_device_get_job_timeout_settings(adev);
4147 	if (r) {
4148 		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
4149 		return r;
4150 	}
4151 
4152 	amdgpu_device_set_mcbp(adev);
4153 
4154 	/* early init functions */
4155 	r = amdgpu_device_ip_early_init(adev);
4156 	if (r)
4157 		return r;
4158 
4159 	/* Get rid of things like offb */
4160 	r = drm_aperture_remove_conflicting_pci_framebuffers(adev->pdev, &amdgpu_kms_driver);
4161 	if (r)
4162 		return r;
4163 
4164 	/* Enable TMZ based on IP_VERSION */
4165 	amdgpu_gmc_tmz_set(adev);
4166 
4167 	if (amdgpu_sriov_vf(adev) &&
4168 	    amdgpu_ip_version(adev, GC_HWIP, 0) >= IP_VERSION(10, 3, 0))
4169 		/* VF MMIO access (except mailbox range) from CPU
4170 		 * will be blocked during sriov runtime
4171 		 */
4172 		adev->virt.caps |= AMDGPU_VF_MMIO_ACCESS_PROTECT;
4173 
4174 	amdgpu_gmc_noretry_set(adev);
4175 	/* Need to get xgmi info early to decide the reset behavior*/
4176 	if (adev->gmc.xgmi.supported) {
4177 		r = adev->gfxhub.funcs->get_xgmi_info(adev);
4178 		if (r)
4179 			return r;
4180 	}
4181 
4182 	/* enable PCIE atomic ops */
4183 	if (amdgpu_sriov_vf(adev)) {
4184 		if (adev->virt.fw_reserve.p_pf2vf)
4185 			adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
4186 						      adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
4187 				(PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4188 	/* APUs w/ gfx9 onwards doesn't reply on PCIe atomics, rather it is a
4189 	 * internal path natively support atomics, set have_atomics_support to true.
4190 	 */
4191 	} else if ((adev->flags & AMD_IS_APU) &&
4192 		   (amdgpu_ip_version(adev, GC_HWIP, 0) >
4193 		    IP_VERSION(9, 0, 0))) {
4194 		adev->have_atomics_support = true;
4195 	} else {
4196 		adev->have_atomics_support =
4197 			!pci_enable_atomic_ops_to_root(adev->pdev,
4198 					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
4199 					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
4200 	}
4201 
4202 	if (!adev->have_atomics_support)
4203 		dev_info(adev->dev, "PCIE atomic ops is not supported\n");
4204 
4205 	/* doorbell bar mapping and doorbell index init*/
4206 	amdgpu_doorbell_init(adev);
4207 
4208 	if (amdgpu_emu_mode == 1) {
4209 		/* post the asic on emulation mode */
4210 		emu_soc_asic_init(adev);
4211 		goto fence_driver_init;
4212 	}
4213 
4214 	amdgpu_reset_init(adev);
4215 
4216 	/* detect if we are with an SRIOV vbios */
4217 	if (adev->bios)
4218 		amdgpu_device_detect_sriov_bios(adev);
4219 
4220 	/* check if we need to reset the asic
4221 	 *  E.g., driver was not cleanly unloaded previously, etc.
4222 	 */
4223 	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
4224 		if (adev->gmc.xgmi.num_physical_nodes) {
4225 			dev_info(adev->dev, "Pending hive reset.\n");
4226 			adev->gmc.xgmi.pending_reset = true;
4227 			/* Only need to init necessary block for SMU to handle the reset */
4228 			for (i = 0; i < adev->num_ip_blocks; i++) {
4229 				if (!adev->ip_blocks[i].status.valid)
4230 					continue;
4231 				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
4232 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
4233 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
4234 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
4235 					DRM_DEBUG("IP %s disabled for hw_init.\n",
4236 						adev->ip_blocks[i].version->funcs->name);
4237 					adev->ip_blocks[i].status.hw = true;
4238 				}
4239 			}
4240 		} else if (amdgpu_ip_version(adev, MP1_HWIP, 0) == IP_VERSION(13, 0, 10) &&
4241 				   !amdgpu_device_has_display_hardware(adev)) {
4242 					r = psp_gpu_reset(adev);
4243 		} else {
4244 				tmp = amdgpu_reset_method;
4245 				/* It should do a default reset when loading or reloading the driver,
4246 				 * regardless of the module parameter reset_method.
4247 				 */
4248 				amdgpu_reset_method = AMD_RESET_METHOD_NONE;
4249 				r = amdgpu_asic_reset(adev);
4250 				amdgpu_reset_method = tmp;
4251 		}
4252 
4253 		if (r) {
4254 		  dev_err(adev->dev, "asic reset on init failed\n");
4255 		  goto failed;
4256 		}
4257 	}
4258 
4259 	/* Post card if necessary */
4260 	if (amdgpu_device_need_post(adev)) {
4261 		if (!adev->bios) {
4262 			dev_err(adev->dev, "no vBIOS found\n");
4263 			r = -EINVAL;
4264 			goto failed;
4265 		}
4266 		DRM_INFO("GPU posting now...\n");
4267 		r = amdgpu_device_asic_init(adev);
4268 		if (r) {
4269 			dev_err(adev->dev, "gpu post error!\n");
4270 			goto failed;
4271 		}
4272 	}
4273 
4274 	if (adev->bios) {
4275 		if (adev->is_atom_fw) {
4276 			/* Initialize clocks */
4277 			r = amdgpu_atomfirmware_get_clock_info(adev);
4278 			if (r) {
4279 				dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
4280 				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
4281 				goto failed;
4282 			}
4283 		} else {
4284 			/* Initialize clocks */
4285 			r = amdgpu_atombios_get_clock_info(adev);
4286 			if (r) {
4287 				dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
4288 				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
4289 				goto failed;
4290 			}
4291 			/* init i2c buses */
4292 			if (!amdgpu_device_has_dc_support(adev))
4293 				amdgpu_atombios_i2c_init(adev);
4294 		}
4295 	}
4296 
4297 fence_driver_init:
4298 	/* Fence driver */
4299 	r = amdgpu_fence_driver_sw_init(adev);
4300 	if (r) {
4301 		dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
4302 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
4303 		goto failed;
4304 	}
4305 
4306 	/* init the mode config */
4307 	drm_mode_config_init(adev_to_drm(adev));
4308 
4309 	r = amdgpu_device_ip_init(adev);
4310 	if (r) {
4311 		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
4312 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
4313 		goto release_ras_con;
4314 	}
4315 
4316 	amdgpu_fence_driver_hw_init(adev);
4317 
4318 	dev_info(adev->dev,
4319 		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
4320 			adev->gfx.config.max_shader_engines,
4321 			adev->gfx.config.max_sh_per_se,
4322 			adev->gfx.config.max_cu_per_sh,
4323 			adev->gfx.cu_info.number);
4324 
4325 	adev->accel_working = true;
4326 
4327 	amdgpu_vm_check_compute_bug(adev);
4328 
4329 	/* Initialize the buffer migration limit. */
4330 	if (amdgpu_moverate >= 0)
4331 		max_MBps = amdgpu_moverate;
4332 	else
4333 		max_MBps = 8; /* Allow 8 MB/s. */
4334 	/* Get a log2 for easy divisions. */
4335 	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
4336 
4337 	/*
4338 	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
4339 	 * Otherwise the mgpu fan boost feature will be skipped due to the
4340 	 * gpu instance is counted less.
4341 	 */
4342 	amdgpu_register_gpu_instance(adev);
4343 
4344 	/* enable clockgating, etc. after ib tests, etc. since some blocks require
4345 	 * explicit gating rather than handling it automatically.
4346 	 */
4347 	if (!adev->gmc.xgmi.pending_reset) {
4348 		r = amdgpu_device_ip_late_init(adev);
4349 		if (r) {
4350 			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
4351 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
4352 			goto release_ras_con;
4353 		}
4354 		/* must succeed. */
4355 		amdgpu_ras_resume(adev);
4356 		queue_delayed_work(system_wq, &adev->delayed_init_work,
4357 				   msecs_to_jiffies(AMDGPU_RESUME_MS));
4358 	}
4359 
4360 	if (amdgpu_sriov_vf(adev)) {
4361 		amdgpu_virt_release_full_gpu(adev, true);
4362 		flush_delayed_work(&adev->delayed_init_work);
4363 	}
4364 
4365 	/*
4366 	 * Place those sysfs registering after `late_init`. As some of those
4367 	 * operations performed in `late_init` might affect the sysfs
4368 	 * interfaces creating.
4369 	 */
4370 	r = amdgpu_atombios_sysfs_init(adev);
4371 	if (r)
4372 		drm_err(&adev->ddev,
4373 			"registering atombios sysfs failed (%d).\n", r);
4374 
4375 	r = amdgpu_pm_sysfs_init(adev);
4376 	if (r)
4377 		DRM_ERROR("registering pm sysfs failed (%d).\n", r);
4378 
4379 	r = amdgpu_ucode_sysfs_init(adev);
4380 	if (r) {
4381 		adev->ucode_sysfs_en = false;
4382 		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
4383 	} else
4384 		adev->ucode_sysfs_en = true;
4385 
4386 	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
4387 	if (r)
4388 		dev_err(adev->dev, "Could not create amdgpu device attr\n");
4389 
4390 	r = devm_device_add_group(adev->dev, &amdgpu_board_attrs_group);
4391 	if (r)
4392 		dev_err(adev->dev,
4393 			"Could not create amdgpu board attributes\n");
4394 
4395 	amdgpu_fru_sysfs_init(adev);
4396 	amdgpu_reg_state_sysfs_init(adev);
4397 
4398 	if (IS_ENABLED(CONFIG_PERF_EVENTS))
4399 		r = amdgpu_pmu_init(adev);
4400 	if (r)
4401 		dev_err(adev->dev, "amdgpu_pmu_init failed\n");
4402 
4403 	/* Have stored pci confspace at hand for restore in sudden PCI error */
4404 	if (amdgpu_device_cache_pci_state(adev->pdev))
4405 		pci_restore_state(pdev);
4406 
4407 	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
4408 	/* this will fail for cards that aren't VGA class devices, just
4409 	 * ignore it
4410 	 */
4411 	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4412 		vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
4413 
4414 	px = amdgpu_device_supports_px(ddev);
4415 
4416 	if (px || (!dev_is_removable(&adev->pdev->dev) &&
4417 				apple_gmux_detect(NULL, NULL)))
4418 		vga_switcheroo_register_client(adev->pdev,
4419 					       &amdgpu_switcheroo_ops, px);
4420 
4421 	if (px)
4422 		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
4423 
4424 	if (adev->gmc.xgmi.pending_reset)
4425 		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
4426 				   msecs_to_jiffies(AMDGPU_RESUME_MS));
4427 
4428 	amdgpu_device_check_iommu_direct_map(adev);
4429 
4430 	return 0;
4431 
4432 release_ras_con:
4433 	if (amdgpu_sriov_vf(adev))
4434 		amdgpu_virt_release_full_gpu(adev, true);
4435 
4436 	/* failed in exclusive mode due to timeout */
4437 	if (amdgpu_sriov_vf(adev) &&
4438 		!amdgpu_sriov_runtime(adev) &&
4439 		amdgpu_virt_mmio_blocked(adev) &&
4440 		!amdgpu_virt_wait_reset(adev)) {
4441 		dev_err(adev->dev, "VF exclusive mode timeout\n");
4442 		/* Don't send request since VF is inactive. */
4443 		adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
4444 		adev->virt.ops = NULL;
4445 		r = -EAGAIN;
4446 	}
4447 	amdgpu_release_ras_context(adev);
4448 
4449 failed:
4450 	amdgpu_vf_error_trans_all(adev);
4451 
4452 	return r;
4453 }
4454 
4455 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
4456 {
4457 
4458 	/* Clear all CPU mappings pointing to this device */
4459 	unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
4460 
4461 	/* Unmap all mapped bars - Doorbell, registers and VRAM */
4462 	amdgpu_doorbell_fini(adev);
4463 
4464 	iounmap(adev->rmmio);
4465 	adev->rmmio = NULL;
4466 	if (adev->mman.aper_base_kaddr)
4467 		iounmap(adev->mman.aper_base_kaddr);
4468 	adev->mman.aper_base_kaddr = NULL;
4469 
4470 	/* Memory manager related */
4471 	if (!adev->gmc.xgmi.connected_to_cpu && !adev->gmc.is_app_apu) {
4472 		arch_phys_wc_del(adev->gmc.vram_mtrr);
4473 		arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
4474 	}
4475 }
4476 
4477 /**
4478  * amdgpu_device_fini_hw - tear down the driver
4479  *
4480  * @adev: amdgpu_device pointer
4481  *
4482  * Tear down the driver info (all asics).
4483  * Called at driver shutdown.
4484  */
4485 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
4486 {
4487 	dev_info(adev->dev, "amdgpu: finishing device.\n");
4488 	flush_delayed_work(&adev->delayed_init_work);
4489 	adev->shutdown = true;
4490 
4491 	/* make sure IB test finished before entering exclusive mode
4492 	 * to avoid preemption on IB test
4493 	 */
4494 	if (amdgpu_sriov_vf(adev)) {
4495 		amdgpu_virt_request_full_gpu(adev, false);
4496 		amdgpu_virt_fini_data_exchange(adev);
4497 	}
4498 
4499 	/* disable all interrupts */
4500 	amdgpu_irq_disable_all(adev);
4501 	if (adev->mode_info.mode_config_initialized) {
4502 		if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
4503 			drm_helper_force_disable_all(adev_to_drm(adev));
4504 		else
4505 			drm_atomic_helper_shutdown(adev_to_drm(adev));
4506 	}
4507 	amdgpu_fence_driver_hw_fini(adev);
4508 
4509 	if (adev->mman.initialized)
4510 		drain_workqueue(adev->mman.bdev.wq);
4511 
4512 	if (adev->pm.sysfs_initialized)
4513 		amdgpu_pm_sysfs_fini(adev);
4514 	if (adev->ucode_sysfs_en)
4515 		amdgpu_ucode_sysfs_fini(adev);
4516 	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
4517 	amdgpu_fru_sysfs_fini(adev);
4518 
4519 	amdgpu_reg_state_sysfs_fini(adev);
4520 
4521 	/* disable ras feature must before hw fini */
4522 	amdgpu_ras_pre_fini(adev);
4523 
4524 	amdgpu_ttm_set_buffer_funcs_status(adev, false);
4525 
4526 	amdgpu_device_ip_fini_early(adev);
4527 
4528 	amdgpu_irq_fini_hw(adev);
4529 
4530 	if (adev->mman.initialized)
4531 		ttm_device_clear_dma_mappings(&adev->mman.bdev);
4532 
4533 	amdgpu_gart_dummy_page_fini(adev);
4534 
4535 	if (drm_dev_is_unplugged(adev_to_drm(adev)))
4536 		amdgpu_device_unmap_mmio(adev);
4537 
4538 }
4539 
4540 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4541 {
4542 	int idx;
4543 	bool px;
4544 
4545 	amdgpu_fence_driver_sw_fini(adev);
4546 	amdgpu_device_ip_fini(adev);
4547 	amdgpu_ucode_release(&adev->firmware.gpu_info_fw);
4548 	adev->accel_working = false;
4549 	dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
4550 
4551 	amdgpu_reset_fini(adev);
4552 
4553 	/* free i2c buses */
4554 	if (!amdgpu_device_has_dc_support(adev))
4555 		amdgpu_i2c_fini(adev);
4556 
4557 	if (amdgpu_emu_mode != 1)
4558 		amdgpu_atombios_fini(adev);
4559 
4560 	kfree(adev->bios);
4561 	adev->bios = NULL;
4562 
4563 	kfree(adev->fru_info);
4564 	adev->fru_info = NULL;
4565 
4566 	px = amdgpu_device_supports_px(adev_to_drm(adev));
4567 
4568 	if (px || (!dev_is_removable(&adev->pdev->dev) &&
4569 				apple_gmux_detect(NULL, NULL)))
4570 		vga_switcheroo_unregister_client(adev->pdev);
4571 
4572 	if (px)
4573 		vga_switcheroo_fini_domain_pm_ops(adev->dev);
4574 
4575 	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4576 		vga_client_unregister(adev->pdev);
4577 
4578 	if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4579 
4580 		iounmap(adev->rmmio);
4581 		adev->rmmio = NULL;
4582 		amdgpu_doorbell_fini(adev);
4583 		drm_dev_exit(idx);
4584 	}
4585 
4586 	if (IS_ENABLED(CONFIG_PERF_EVENTS))
4587 		amdgpu_pmu_fini(adev);
4588 	if (adev->mman.discovery_bin)
4589 		amdgpu_discovery_fini(adev);
4590 
4591 	amdgpu_reset_put_reset_domain(adev->reset_domain);
4592 	adev->reset_domain = NULL;
4593 
4594 	kfree(adev->pci_state);
4595 
4596 }
4597 
4598 /**
4599  * amdgpu_device_evict_resources - evict device resources
4600  * @adev: amdgpu device object
4601  *
4602  * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4603  * of the vram memory type. Mainly used for evicting device resources
4604  * at suspend time.
4605  *
4606  */
4607 static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
4608 {
4609 	int ret;
4610 
4611 	/* No need to evict vram on APUs for suspend to ram or s2idle */
4612 	if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4613 		return 0;
4614 
4615 	ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
4616 	if (ret)
4617 		DRM_WARN("evicting device resources failed\n");
4618 	return ret;
4619 }
4620 
4621 /*
4622  * Suspend & resume.
4623  */
4624 /**
4625  * amdgpu_device_prepare - prepare for device suspend
4626  *
4627  * @dev: drm dev pointer
4628  *
4629  * Prepare to put the hw in the suspend state (all asics).
4630  * Returns 0 for success or an error on failure.
4631  * Called at driver suspend.
4632  */
4633 int amdgpu_device_prepare(struct drm_device *dev)
4634 {
4635 	struct amdgpu_device *adev = drm_to_adev(dev);
4636 	int i, r;
4637 
4638 	amdgpu_choose_low_power_state(adev);
4639 
4640 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4641 		return 0;
4642 
4643 	/* Evict the majority of BOs before starting suspend sequence */
4644 	r = amdgpu_device_evict_resources(adev);
4645 	if (r)
4646 		goto unprepare;
4647 
4648 	flush_delayed_work(&adev->gfx.gfx_off_delay_work);
4649 
4650 	for (i = 0; i < adev->num_ip_blocks; i++) {
4651 		if (!adev->ip_blocks[i].status.valid)
4652 			continue;
4653 		if (!adev->ip_blocks[i].version->funcs->prepare_suspend)
4654 			continue;
4655 		r = adev->ip_blocks[i].version->funcs->prepare_suspend((void *)adev);
4656 		if (r)
4657 			goto unprepare;
4658 	}
4659 
4660 	return 0;
4661 
4662 unprepare:
4663 	adev->in_s0ix = adev->in_s3 = false;
4664 
4665 	return r;
4666 }
4667 
4668 /**
4669  * amdgpu_device_suspend - initiate device suspend
4670  *
4671  * @dev: drm dev pointer
4672  * @fbcon : notify the fbdev of suspend
4673  *
4674  * Puts the hw in the suspend state (all asics).
4675  * Returns 0 for success or an error on failure.
4676  * Called at driver suspend.
4677  */
4678 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
4679 {
4680 	struct amdgpu_device *adev = drm_to_adev(dev);
4681 	int r = 0;
4682 
4683 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4684 		return 0;
4685 
4686 	adev->in_suspend = true;
4687 
4688 	if (amdgpu_sriov_vf(adev)) {
4689 		amdgpu_virt_fini_data_exchange(adev);
4690 		r = amdgpu_virt_request_full_gpu(adev, false);
4691 		if (r)
4692 			return r;
4693 	}
4694 
4695 	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4696 		DRM_WARN("smart shift update failed\n");
4697 
4698 	if (fbcon)
4699 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4700 
4701 	cancel_delayed_work_sync(&adev->delayed_init_work);
4702 
4703 	amdgpu_ras_suspend(adev);
4704 
4705 	amdgpu_device_ip_suspend_phase1(adev);
4706 
4707 	if (!adev->in_s0ix)
4708 		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4709 
4710 	r = amdgpu_device_evict_resources(adev);
4711 	if (r)
4712 		return r;
4713 
4714 	amdgpu_ttm_set_buffer_funcs_status(adev, false);
4715 
4716 	amdgpu_fence_driver_hw_fini(adev);
4717 
4718 	amdgpu_device_ip_suspend_phase2(adev);
4719 
4720 	if (amdgpu_sriov_vf(adev))
4721 		amdgpu_virt_release_full_gpu(adev, false);
4722 
4723 	r = amdgpu_dpm_notify_rlc_state(adev, false);
4724 	if (r)
4725 		return r;
4726 
4727 	return 0;
4728 }
4729 
4730 /**
4731  * amdgpu_device_resume - initiate device resume
4732  *
4733  * @dev: drm dev pointer
4734  * @fbcon : notify the fbdev of resume
4735  *
4736  * Bring the hw back to operating state (all asics).
4737  * Returns 0 for success or an error on failure.
4738  * Called at driver resume.
4739  */
4740 int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
4741 {
4742 	struct amdgpu_device *adev = drm_to_adev(dev);
4743 	int r = 0;
4744 
4745 	if (amdgpu_sriov_vf(adev)) {
4746 		r = amdgpu_virt_request_full_gpu(adev, true);
4747 		if (r)
4748 			return r;
4749 	}
4750 
4751 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4752 		return 0;
4753 
4754 	if (adev->in_s0ix)
4755 		amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
4756 
4757 	/* post card */
4758 	if (amdgpu_device_need_post(adev)) {
4759 		r = amdgpu_device_asic_init(adev);
4760 		if (r)
4761 			dev_err(adev->dev, "amdgpu asic init failed\n");
4762 	}
4763 
4764 	r = amdgpu_device_ip_resume(adev);
4765 
4766 	if (r) {
4767 		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4768 		goto exit;
4769 	}
4770 	amdgpu_fence_driver_hw_init(adev);
4771 
4772 	if (!adev->in_s0ix) {
4773 		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4774 		if (r)
4775 			goto exit;
4776 	}
4777 
4778 	r = amdgpu_device_ip_late_init(adev);
4779 	if (r)
4780 		goto exit;
4781 
4782 	queue_delayed_work(system_wq, &adev->delayed_init_work,
4783 			   msecs_to_jiffies(AMDGPU_RESUME_MS));
4784 exit:
4785 	if (amdgpu_sriov_vf(adev)) {
4786 		amdgpu_virt_init_data_exchange(adev);
4787 		amdgpu_virt_release_full_gpu(adev, true);
4788 	}
4789 
4790 	if (r)
4791 		return r;
4792 
4793 	/* Make sure IB tests flushed */
4794 	flush_delayed_work(&adev->delayed_init_work);
4795 
4796 	if (fbcon)
4797 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
4798 
4799 	amdgpu_ras_resume(adev);
4800 
4801 	if (adev->mode_info.num_crtc) {
4802 		/*
4803 		 * Most of the connector probing functions try to acquire runtime pm
4804 		 * refs to ensure that the GPU is powered on when connector polling is
4805 		 * performed. Since we're calling this from a runtime PM callback,
4806 		 * trying to acquire rpm refs will cause us to deadlock.
4807 		 *
4808 		 * Since we're guaranteed to be holding the rpm lock, it's safe to
4809 		 * temporarily disable the rpm helpers so this doesn't deadlock us.
4810 		 */
4811 #ifdef CONFIG_PM
4812 		dev->dev->power.disable_depth++;
4813 #endif
4814 		if (!adev->dc_enabled)
4815 			drm_helper_hpd_irq_event(dev);
4816 		else
4817 			drm_kms_helper_hotplug_event(dev);
4818 #ifdef CONFIG_PM
4819 		dev->dev->power.disable_depth--;
4820 #endif
4821 	}
4822 	adev->in_suspend = false;
4823 
4824 	if (adev->enable_mes)
4825 		amdgpu_mes_self_test(adev);
4826 
4827 	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4828 		DRM_WARN("smart shift update failed\n");
4829 
4830 	return 0;
4831 }
4832 
4833 /**
4834  * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4835  *
4836  * @adev: amdgpu_device pointer
4837  *
4838  * The list of all the hardware IPs that make up the asic is walked and
4839  * the check_soft_reset callbacks are run.  check_soft_reset determines
4840  * if the asic is still hung or not.
4841  * Returns true if any of the IPs are still in a hung state, false if not.
4842  */
4843 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4844 {
4845 	int i;
4846 	bool asic_hang = false;
4847 
4848 	if (amdgpu_sriov_vf(adev))
4849 		return true;
4850 
4851 	if (amdgpu_asic_need_full_reset(adev))
4852 		return true;
4853 
4854 	for (i = 0; i < adev->num_ip_blocks; i++) {
4855 		if (!adev->ip_blocks[i].status.valid)
4856 			continue;
4857 		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4858 			adev->ip_blocks[i].status.hang =
4859 				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4860 		if (adev->ip_blocks[i].status.hang) {
4861 			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4862 			asic_hang = true;
4863 		}
4864 	}
4865 	return asic_hang;
4866 }
4867 
4868 /**
4869  * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4870  *
4871  * @adev: amdgpu_device pointer
4872  *
4873  * The list of all the hardware IPs that make up the asic is walked and the
4874  * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
4875  * handles any IP specific hardware or software state changes that are
4876  * necessary for a soft reset to succeed.
4877  * Returns 0 on success, negative error code on failure.
4878  */
4879 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4880 {
4881 	int i, r = 0;
4882 
4883 	for (i = 0; i < adev->num_ip_blocks; i++) {
4884 		if (!adev->ip_blocks[i].status.valid)
4885 			continue;
4886 		if (adev->ip_blocks[i].status.hang &&
4887 		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4888 			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4889 			if (r)
4890 				return r;
4891 		}
4892 	}
4893 
4894 	return 0;
4895 }
4896 
4897 /**
4898  * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4899  *
4900  * @adev: amdgpu_device pointer
4901  *
4902  * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
4903  * reset is necessary to recover.
4904  * Returns true if a full asic reset is required, false if not.
4905  */
4906 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4907 {
4908 	int i;
4909 
4910 	if (amdgpu_asic_need_full_reset(adev))
4911 		return true;
4912 
4913 	for (i = 0; i < adev->num_ip_blocks; i++) {
4914 		if (!adev->ip_blocks[i].status.valid)
4915 			continue;
4916 		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4917 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4918 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4919 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4920 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4921 			if (adev->ip_blocks[i].status.hang) {
4922 				dev_info(adev->dev, "Some block need full reset!\n");
4923 				return true;
4924 			}
4925 		}
4926 	}
4927 	return false;
4928 }
4929 
4930 /**
4931  * amdgpu_device_ip_soft_reset - do a soft reset
4932  *
4933  * @adev: amdgpu_device pointer
4934  *
4935  * The list of all the hardware IPs that make up the asic is walked and the
4936  * soft_reset callbacks are run if the block is hung.  soft_reset handles any
4937  * IP specific hardware or software state changes that are necessary to soft
4938  * reset the IP.
4939  * Returns 0 on success, negative error code on failure.
4940  */
4941 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4942 {
4943 	int i, r = 0;
4944 
4945 	for (i = 0; i < adev->num_ip_blocks; i++) {
4946 		if (!adev->ip_blocks[i].status.valid)
4947 			continue;
4948 		if (adev->ip_blocks[i].status.hang &&
4949 		    adev->ip_blocks[i].version->funcs->soft_reset) {
4950 			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4951 			if (r)
4952 				return r;
4953 		}
4954 	}
4955 
4956 	return 0;
4957 }
4958 
4959 /**
4960  * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4961  *
4962  * @adev: amdgpu_device pointer
4963  *
4964  * The list of all the hardware IPs that make up the asic is walked and the
4965  * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
4966  * handles any IP specific hardware or software state changes that are
4967  * necessary after the IP has been soft reset.
4968  * Returns 0 on success, negative error code on failure.
4969  */
4970 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4971 {
4972 	int i, r = 0;
4973 
4974 	for (i = 0; i < adev->num_ip_blocks; i++) {
4975 		if (!adev->ip_blocks[i].status.valid)
4976 			continue;
4977 		if (adev->ip_blocks[i].status.hang &&
4978 		    adev->ip_blocks[i].version->funcs->post_soft_reset)
4979 			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4980 		if (r)
4981 			return r;
4982 	}
4983 
4984 	return 0;
4985 }
4986 
4987 /**
4988  * amdgpu_device_recover_vram - Recover some VRAM contents
4989  *
4990  * @adev: amdgpu_device pointer
4991  *
4992  * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
4993  * restore things like GPUVM page tables after a GPU reset where
4994  * the contents of VRAM might be lost.
4995  *
4996  * Returns:
4997  * 0 on success, negative error code on failure.
4998  */
4999 static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
5000 {
5001 	struct dma_fence *fence = NULL, *next = NULL;
5002 	struct amdgpu_bo *shadow;
5003 	struct amdgpu_bo_vm *vmbo;
5004 	long r = 1, tmo;
5005 
5006 	if (amdgpu_sriov_runtime(adev))
5007 		tmo = msecs_to_jiffies(8000);
5008 	else
5009 		tmo = msecs_to_jiffies(100);
5010 
5011 	dev_info(adev->dev, "recover vram bo from shadow start\n");
5012 	mutex_lock(&adev->shadow_list_lock);
5013 	list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
5014 		/* If vm is compute context or adev is APU, shadow will be NULL */
5015 		if (!vmbo->shadow)
5016 			continue;
5017 		shadow = vmbo->shadow;
5018 
5019 		/* No need to recover an evicted BO */
5020 		if (!shadow->tbo.resource ||
5021 		    shadow->tbo.resource->mem_type != TTM_PL_TT ||
5022 		    shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
5023 		    shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
5024 			continue;
5025 
5026 		r = amdgpu_bo_restore_shadow(shadow, &next);
5027 		if (r)
5028 			break;
5029 
5030 		if (fence) {
5031 			tmo = dma_fence_wait_timeout(fence, false, tmo);
5032 			dma_fence_put(fence);
5033 			fence = next;
5034 			if (tmo == 0) {
5035 				r = -ETIMEDOUT;
5036 				break;
5037 			} else if (tmo < 0) {
5038 				r = tmo;
5039 				break;
5040 			}
5041 		} else {
5042 			fence = next;
5043 		}
5044 	}
5045 	mutex_unlock(&adev->shadow_list_lock);
5046 
5047 	if (fence)
5048 		tmo = dma_fence_wait_timeout(fence, false, tmo);
5049 	dma_fence_put(fence);
5050 
5051 	if (r < 0 || tmo <= 0) {
5052 		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
5053 		return -EIO;
5054 	}
5055 
5056 	dev_info(adev->dev, "recover vram bo from shadow done\n");
5057 	return 0;
5058 }
5059 
5060 
5061 /**
5062  * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
5063  *
5064  * @adev: amdgpu_device pointer
5065  * @reset_context: amdgpu reset context pointer
5066  *
5067  * do VF FLR and reinitialize Asic
5068  * return 0 means succeeded otherwise failed
5069  */
5070 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
5071 				     struct amdgpu_reset_context *reset_context)
5072 {
5073 	int r;
5074 	struct amdgpu_hive_info *hive = NULL;
5075 
5076 	if (test_bit(AMDGPU_HOST_FLR, &reset_context->flags)) {
5077 		if (!amdgpu_ras_get_fed_status(adev))
5078 			amdgpu_virt_ready_to_reset(adev);
5079 		amdgpu_virt_wait_reset(adev);
5080 		clear_bit(AMDGPU_HOST_FLR, &reset_context->flags);
5081 		r = amdgpu_virt_request_full_gpu(adev, true);
5082 	} else {
5083 		r = amdgpu_virt_reset_gpu(adev);
5084 	}
5085 	if (r)
5086 		return r;
5087 
5088 	amdgpu_ras_set_fed(adev, false);
5089 	amdgpu_irq_gpu_reset_resume_helper(adev);
5090 
5091 	/* some sw clean up VF needs to do before recover */
5092 	amdgpu_virt_post_reset(adev);
5093 
5094 	/* Resume IP prior to SMC */
5095 	r = amdgpu_device_ip_reinit_early_sriov(adev);
5096 	if (r)
5097 		return r;
5098 
5099 	amdgpu_virt_init_data_exchange(adev);
5100 
5101 	r = amdgpu_device_fw_loading(adev);
5102 	if (r)
5103 		return r;
5104 
5105 	/* now we are okay to resume SMC/CP/SDMA */
5106 	r = amdgpu_device_ip_reinit_late_sriov(adev);
5107 	if (r)
5108 		return r;
5109 
5110 	hive = amdgpu_get_xgmi_hive(adev);
5111 	/* Update PSP FW topology after reset */
5112 	if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
5113 		r = amdgpu_xgmi_update_topology(hive, adev);
5114 	if (hive)
5115 		amdgpu_put_xgmi_hive(hive);
5116 	if (r)
5117 		return r;
5118 
5119 	r = amdgpu_ib_ring_tests(adev);
5120 	if (r)
5121 		return r;
5122 
5123 	if (adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
5124 		amdgpu_inc_vram_lost(adev);
5125 		r = amdgpu_device_recover_vram(adev);
5126 	}
5127 	if (r)
5128 		return r;
5129 
5130 	/* need to be called during full access so we can't do it later like
5131 	 * bare-metal does.
5132 	 */
5133 	amdgpu_amdkfd_post_reset(adev);
5134 	amdgpu_virt_release_full_gpu(adev, true);
5135 
5136 	/* Aldebaran and gfx_11_0_3 support ras in SRIOV, so need resume ras during reset */
5137 	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 2) ||
5138 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
5139 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4) ||
5140 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(11, 0, 3))
5141 		amdgpu_ras_resume(adev);
5142 	return 0;
5143 }
5144 
5145 /**
5146  * amdgpu_device_has_job_running - check if there is any job in mirror list
5147  *
5148  * @adev: amdgpu_device pointer
5149  *
5150  * check if there is any job in mirror list
5151  */
5152 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
5153 {
5154 	int i;
5155 	struct drm_sched_job *job;
5156 
5157 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5158 		struct amdgpu_ring *ring = adev->rings[i];
5159 
5160 		if (!amdgpu_ring_sched_ready(ring))
5161 			continue;
5162 
5163 		spin_lock(&ring->sched.job_list_lock);
5164 		job = list_first_entry_or_null(&ring->sched.pending_list,
5165 					       struct drm_sched_job, list);
5166 		spin_unlock(&ring->sched.job_list_lock);
5167 		if (job)
5168 			return true;
5169 	}
5170 	return false;
5171 }
5172 
5173 /**
5174  * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
5175  *
5176  * @adev: amdgpu_device pointer
5177  *
5178  * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
5179  * a hung GPU.
5180  */
5181 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
5182 {
5183 
5184 	if (amdgpu_gpu_recovery == 0)
5185 		goto disabled;
5186 
5187 	/* Skip soft reset check in fatal error mode */
5188 	if (!amdgpu_ras_is_poison_mode_supported(adev))
5189 		return true;
5190 
5191 	if (amdgpu_sriov_vf(adev))
5192 		return true;
5193 
5194 	if (amdgpu_gpu_recovery == -1) {
5195 		switch (adev->asic_type) {
5196 #ifdef CONFIG_DRM_AMDGPU_SI
5197 		case CHIP_VERDE:
5198 		case CHIP_TAHITI:
5199 		case CHIP_PITCAIRN:
5200 		case CHIP_OLAND:
5201 		case CHIP_HAINAN:
5202 #endif
5203 #ifdef CONFIG_DRM_AMDGPU_CIK
5204 		case CHIP_KAVERI:
5205 		case CHIP_KABINI:
5206 		case CHIP_MULLINS:
5207 #endif
5208 		case CHIP_CARRIZO:
5209 		case CHIP_STONEY:
5210 		case CHIP_CYAN_SKILLFISH:
5211 			goto disabled;
5212 		default:
5213 			break;
5214 		}
5215 	}
5216 
5217 	return true;
5218 
5219 disabled:
5220 		dev_info(adev->dev, "GPU recovery disabled.\n");
5221 		return false;
5222 }
5223 
5224 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
5225 {
5226 	u32 i;
5227 	int ret = 0;
5228 
5229 	amdgpu_atombios_scratch_regs_engine_hung(adev, true);
5230 
5231 	dev_info(adev->dev, "GPU mode1 reset\n");
5232 
5233 	/* Cache the state before bus master disable. The saved config space
5234 	 * values are used in other cases like restore after mode-2 reset.
5235 	 */
5236 	amdgpu_device_cache_pci_state(adev->pdev);
5237 
5238 	/* disable BM */
5239 	pci_clear_master(adev->pdev);
5240 
5241 	if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
5242 		dev_info(adev->dev, "GPU smu mode1 reset\n");
5243 		ret = amdgpu_dpm_mode1_reset(adev);
5244 	} else {
5245 		dev_info(adev->dev, "GPU psp mode1 reset\n");
5246 		ret = psp_gpu_reset(adev);
5247 	}
5248 
5249 	if (ret)
5250 		goto mode1_reset_failed;
5251 
5252 	amdgpu_device_load_pci_state(adev->pdev);
5253 	ret = amdgpu_psp_wait_for_bootloader(adev);
5254 	if (ret)
5255 		goto mode1_reset_failed;
5256 
5257 	/* wait for asic to come out of reset */
5258 	for (i = 0; i < adev->usec_timeout; i++) {
5259 		u32 memsize = adev->nbio.funcs->get_memsize(adev);
5260 
5261 		if (memsize != 0xffffffff)
5262 			break;
5263 		udelay(1);
5264 	}
5265 
5266 	if (i >= adev->usec_timeout) {
5267 		ret = -ETIMEDOUT;
5268 		goto mode1_reset_failed;
5269 	}
5270 
5271 	amdgpu_atombios_scratch_regs_engine_hung(adev, false);
5272 
5273 	return 0;
5274 
5275 mode1_reset_failed:
5276 	dev_err(adev->dev, "GPU mode1 reset failed\n");
5277 	return ret;
5278 }
5279 
5280 static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
5281 {
5282 	int i;
5283 
5284 	lockdep_assert_held(&adev->reset_domain->sem);
5285 
5286 	for (i = 0; i < adev->reset_info.num_regs; i++) {
5287 		adev->reset_info.reset_dump_reg_value[i] =
5288 			RREG32(adev->reset_info.reset_dump_reg_list[i]);
5289 
5290 		trace_amdgpu_reset_reg_dumps(adev->reset_info.reset_dump_reg_list[i],
5291 					     adev->reset_info.reset_dump_reg_value[i]);
5292 	}
5293 
5294 	return 0;
5295 }
5296 
5297 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
5298 				 struct amdgpu_reset_context *reset_context)
5299 {
5300 	int i, r = 0;
5301 	struct amdgpu_job *job = NULL;
5302 	struct amdgpu_device *tmp_adev = reset_context->reset_req_dev;
5303 	bool need_full_reset =
5304 		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5305 
5306 	if (reset_context->reset_req_dev == adev)
5307 		job = reset_context->job;
5308 
5309 	if (amdgpu_sriov_vf(adev)) {
5310 		/* stop the data exchange thread */
5311 		amdgpu_virt_fini_data_exchange(adev);
5312 	}
5313 
5314 	amdgpu_fence_driver_isr_toggle(adev, true);
5315 
5316 	/* block all schedulers and reset given job's ring */
5317 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5318 		struct amdgpu_ring *ring = adev->rings[i];
5319 
5320 		if (!amdgpu_ring_sched_ready(ring))
5321 			continue;
5322 
5323 		/* Clear job fence from fence drv to avoid force_completion
5324 		 * leave NULL and vm flush fence in fence drv
5325 		 */
5326 		amdgpu_fence_driver_clear_job_fences(ring);
5327 
5328 		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
5329 		amdgpu_fence_driver_force_completion(ring);
5330 	}
5331 
5332 	amdgpu_fence_driver_isr_toggle(adev, false);
5333 
5334 	if (job && job->vm)
5335 		drm_sched_increase_karma(&job->base);
5336 
5337 	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
5338 	/* If reset handler not implemented, continue; otherwise return */
5339 	if (r == -EOPNOTSUPP)
5340 		r = 0;
5341 	else
5342 		return r;
5343 
5344 	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
5345 	if (!amdgpu_sriov_vf(adev)) {
5346 
5347 		if (!need_full_reset)
5348 			need_full_reset = amdgpu_device_ip_need_full_reset(adev);
5349 
5350 		if (!need_full_reset && amdgpu_gpu_recovery &&
5351 		    amdgpu_device_ip_check_soft_reset(adev)) {
5352 			amdgpu_device_ip_pre_soft_reset(adev);
5353 			r = amdgpu_device_ip_soft_reset(adev);
5354 			amdgpu_device_ip_post_soft_reset(adev);
5355 			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
5356 				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
5357 				need_full_reset = true;
5358 			}
5359 		}
5360 
5361 		if (!test_bit(AMDGPU_SKIP_COREDUMP, &reset_context->flags)) {
5362 			amdgpu_reset_reg_dumps(tmp_adev);
5363 
5364 			dev_info(tmp_adev->dev, "Dumping IP State\n");
5365 			/* Trigger ip dump before we reset the asic */
5366 			for (i = 0; i < tmp_adev->num_ip_blocks; i++)
5367 				if (tmp_adev->ip_blocks[i].version->funcs->dump_ip_state)
5368 					tmp_adev->ip_blocks[i].version->funcs
5369 						->dump_ip_state((void *)tmp_adev);
5370 			dev_info(tmp_adev->dev, "Dumping IP State Completed\n");
5371 		}
5372 
5373 		if (need_full_reset)
5374 			r = amdgpu_device_ip_suspend(adev);
5375 		if (need_full_reset)
5376 			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5377 		else
5378 			clear_bit(AMDGPU_NEED_FULL_RESET,
5379 				  &reset_context->flags);
5380 	}
5381 
5382 	return r;
5383 }
5384 
5385 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
5386 			 struct amdgpu_reset_context *reset_context)
5387 {
5388 	struct amdgpu_device *tmp_adev = NULL;
5389 	bool need_full_reset, skip_hw_reset, vram_lost = false;
5390 	int r = 0;
5391 
5392 	/* Try reset handler method first */
5393 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5394 				    reset_list);
5395 
5396 	reset_context->reset_device_list = device_list_handle;
5397 	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
5398 	/* If reset handler not implemented, continue; otherwise return */
5399 	if (r == -EOPNOTSUPP)
5400 		r = 0;
5401 	else
5402 		return r;
5403 
5404 	/* Reset handler not implemented, use the default method */
5405 	need_full_reset =
5406 		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5407 	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
5408 
5409 	/*
5410 	 * ASIC reset has to be done on all XGMI hive nodes ASAP
5411 	 * to allow proper links negotiation in FW (within 1 sec)
5412 	 */
5413 	if (!skip_hw_reset && need_full_reset) {
5414 		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5415 			/* For XGMI run all resets in parallel to speed up the process */
5416 			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
5417 				tmp_adev->gmc.xgmi.pending_reset = false;
5418 				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
5419 					r = -EALREADY;
5420 			} else
5421 				r = amdgpu_asic_reset(tmp_adev);
5422 
5423 			if (r) {
5424 				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
5425 					 r, adev_to_drm(tmp_adev)->unique);
5426 				goto out;
5427 			}
5428 		}
5429 
5430 		/* For XGMI wait for all resets to complete before proceed */
5431 		if (!r) {
5432 			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5433 				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
5434 					flush_work(&tmp_adev->xgmi_reset_work);
5435 					r = tmp_adev->asic_reset_res;
5436 					if (r)
5437 						break;
5438 				}
5439 			}
5440 		}
5441 	}
5442 
5443 	if (!r && amdgpu_ras_intr_triggered()) {
5444 		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5445 			amdgpu_ras_reset_error_count(tmp_adev, AMDGPU_RAS_BLOCK__MMHUB);
5446 		}
5447 
5448 		amdgpu_ras_intr_cleared();
5449 	}
5450 
5451 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5452 		if (need_full_reset) {
5453 			/* post card */
5454 			amdgpu_ras_set_fed(tmp_adev, false);
5455 			r = amdgpu_device_asic_init(tmp_adev);
5456 			if (r) {
5457 				dev_warn(tmp_adev->dev, "asic atom init failed!");
5458 			} else {
5459 				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
5460 
5461 				r = amdgpu_device_ip_resume_phase1(tmp_adev);
5462 				if (r)
5463 					goto out;
5464 
5465 				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
5466 
5467 				if (!test_bit(AMDGPU_SKIP_COREDUMP, &reset_context->flags))
5468 					amdgpu_coredump(tmp_adev, vram_lost, reset_context);
5469 
5470 				if (vram_lost) {
5471 					DRM_INFO("VRAM is lost due to GPU reset!\n");
5472 					amdgpu_inc_vram_lost(tmp_adev);
5473 				}
5474 
5475 				r = amdgpu_device_fw_loading(tmp_adev);
5476 				if (r)
5477 					return r;
5478 
5479 				r = amdgpu_xcp_restore_partition_mode(
5480 					tmp_adev->xcp_mgr);
5481 				if (r)
5482 					goto out;
5483 
5484 				r = amdgpu_device_ip_resume_phase2(tmp_adev);
5485 				if (r)
5486 					goto out;
5487 
5488 				if (tmp_adev->mman.buffer_funcs_ring->sched.ready)
5489 					amdgpu_ttm_set_buffer_funcs_status(tmp_adev, true);
5490 
5491 				if (vram_lost)
5492 					amdgpu_device_fill_reset_magic(tmp_adev);
5493 
5494 				/*
5495 				 * Add this ASIC as tracked as reset was already
5496 				 * complete successfully.
5497 				 */
5498 				amdgpu_register_gpu_instance(tmp_adev);
5499 
5500 				if (!reset_context->hive &&
5501 				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5502 					amdgpu_xgmi_add_device(tmp_adev);
5503 
5504 				r = amdgpu_device_ip_late_init(tmp_adev);
5505 				if (r)
5506 					goto out;
5507 
5508 				drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
5509 
5510 				/*
5511 				 * The GPU enters bad state once faulty pages
5512 				 * by ECC has reached the threshold, and ras
5513 				 * recovery is scheduled next. So add one check
5514 				 * here to break recovery if it indeed exceeds
5515 				 * bad page threshold, and remind user to
5516 				 * retire this GPU or setting one bigger
5517 				 * bad_page_threshold value to fix this once
5518 				 * probing driver again.
5519 				 */
5520 				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
5521 					/* must succeed. */
5522 					amdgpu_ras_resume(tmp_adev);
5523 				} else {
5524 					r = -EINVAL;
5525 					goto out;
5526 				}
5527 
5528 				/* Update PSP FW topology after reset */
5529 				if (reset_context->hive &&
5530 				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5531 					r = amdgpu_xgmi_update_topology(
5532 						reset_context->hive, tmp_adev);
5533 			}
5534 		}
5535 
5536 out:
5537 		if (!r) {
5538 			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
5539 			r = amdgpu_ib_ring_tests(tmp_adev);
5540 			if (r) {
5541 				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
5542 				need_full_reset = true;
5543 				r = -EAGAIN;
5544 				goto end;
5545 			}
5546 		}
5547 
5548 		if (!r)
5549 			r = amdgpu_device_recover_vram(tmp_adev);
5550 		else
5551 			tmp_adev->asic_reset_res = r;
5552 	}
5553 
5554 end:
5555 	if (need_full_reset)
5556 		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5557 	else
5558 		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5559 	return r;
5560 }
5561 
5562 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
5563 {
5564 
5565 	switch (amdgpu_asic_reset_method(adev)) {
5566 	case AMD_RESET_METHOD_MODE1:
5567 		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
5568 		break;
5569 	case AMD_RESET_METHOD_MODE2:
5570 		adev->mp1_state = PP_MP1_STATE_RESET;
5571 		break;
5572 	default:
5573 		adev->mp1_state = PP_MP1_STATE_NONE;
5574 		break;
5575 	}
5576 }
5577 
5578 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
5579 {
5580 	amdgpu_vf_error_trans_all(adev);
5581 	adev->mp1_state = PP_MP1_STATE_NONE;
5582 }
5583 
5584 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
5585 {
5586 	struct pci_dev *p = NULL;
5587 
5588 	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5589 			adev->pdev->bus->number, 1);
5590 	if (p) {
5591 		pm_runtime_enable(&(p->dev));
5592 		pm_runtime_resume(&(p->dev));
5593 	}
5594 
5595 	pci_dev_put(p);
5596 }
5597 
5598 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
5599 {
5600 	enum amd_reset_method reset_method;
5601 	struct pci_dev *p = NULL;
5602 	u64 expires;
5603 
5604 	/*
5605 	 * For now, only BACO and mode1 reset are confirmed
5606 	 * to suffer the audio issue without proper suspended.
5607 	 */
5608 	reset_method = amdgpu_asic_reset_method(adev);
5609 	if ((reset_method != AMD_RESET_METHOD_BACO) &&
5610 	     (reset_method != AMD_RESET_METHOD_MODE1))
5611 		return -EINVAL;
5612 
5613 	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5614 			adev->pdev->bus->number, 1);
5615 	if (!p)
5616 		return -ENODEV;
5617 
5618 	expires = pm_runtime_autosuspend_expiration(&(p->dev));
5619 	if (!expires)
5620 		/*
5621 		 * If we cannot get the audio device autosuspend delay,
5622 		 * a fixed 4S interval will be used. Considering 3S is
5623 		 * the audio controller default autosuspend delay setting.
5624 		 * 4S used here is guaranteed to cover that.
5625 		 */
5626 		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
5627 
5628 	while (!pm_runtime_status_suspended(&(p->dev))) {
5629 		if (!pm_runtime_suspend(&(p->dev)))
5630 			break;
5631 
5632 		if (expires < ktime_get_mono_fast_ns()) {
5633 			dev_warn(adev->dev, "failed to suspend display audio\n");
5634 			pci_dev_put(p);
5635 			/* TODO: abort the succeeding gpu reset? */
5636 			return -ETIMEDOUT;
5637 		}
5638 	}
5639 
5640 	pm_runtime_disable(&(p->dev));
5641 
5642 	pci_dev_put(p);
5643 	return 0;
5644 }
5645 
5646 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
5647 {
5648 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5649 
5650 #if defined(CONFIG_DEBUG_FS)
5651 	if (!amdgpu_sriov_vf(adev))
5652 		cancel_work(&adev->reset_work);
5653 #endif
5654 
5655 	if (adev->kfd.dev)
5656 		cancel_work(&adev->kfd.reset_work);
5657 
5658 	if (amdgpu_sriov_vf(adev))
5659 		cancel_work(&adev->virt.flr_work);
5660 
5661 	if (con && adev->ras_enabled)
5662 		cancel_work(&con->recovery_work);
5663 
5664 }
5665 
5666 static int amdgpu_device_health_check(struct list_head *device_list_handle)
5667 {
5668 	struct amdgpu_device *tmp_adev;
5669 	int ret = 0;
5670 	u32 status;
5671 
5672 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5673 		pci_read_config_dword(tmp_adev->pdev, PCI_COMMAND, &status);
5674 		if (PCI_POSSIBLE_ERROR(status)) {
5675 			dev_err(tmp_adev->dev, "device lost from bus!");
5676 			ret = -ENODEV;
5677 		}
5678 	}
5679 
5680 	return ret;
5681 }
5682 
5683 /**
5684  * amdgpu_device_gpu_recover - reset the asic and recover scheduler
5685  *
5686  * @adev: amdgpu_device pointer
5687  * @job: which job trigger hang
5688  * @reset_context: amdgpu reset context pointer
5689  *
5690  * Attempt to reset the GPU if it has hung (all asics).
5691  * Attempt to do soft-reset or full-reset and reinitialize Asic
5692  * Returns 0 for success or an error on failure.
5693  */
5694 
5695 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5696 			      struct amdgpu_job *job,
5697 			      struct amdgpu_reset_context *reset_context)
5698 {
5699 	struct list_head device_list, *device_list_handle =  NULL;
5700 	bool job_signaled = false;
5701 	struct amdgpu_hive_info *hive = NULL;
5702 	struct amdgpu_device *tmp_adev = NULL;
5703 	int i, r = 0;
5704 	bool need_emergency_restart = false;
5705 	bool audio_suspended = false;
5706 	int retry_limit = AMDGPU_MAX_RETRY_LIMIT;
5707 
5708 	/*
5709 	 * Special case: RAS triggered and full reset isn't supported
5710 	 */
5711 	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5712 
5713 	/*
5714 	 * Flush RAM to disk so that after reboot
5715 	 * the user can read log and see why the system rebooted.
5716 	 */
5717 	if (need_emergency_restart && amdgpu_ras_get_context(adev) &&
5718 		amdgpu_ras_get_context(adev)->reboot) {
5719 		DRM_WARN("Emergency reboot.");
5720 
5721 		ksys_sync_helper();
5722 		emergency_restart();
5723 	}
5724 
5725 	dev_info(adev->dev, "GPU %s begin!\n",
5726 		need_emergency_restart ? "jobs stop":"reset");
5727 
5728 	if (!amdgpu_sriov_vf(adev))
5729 		hive = amdgpu_get_xgmi_hive(adev);
5730 	if (hive)
5731 		mutex_lock(&hive->hive_lock);
5732 
5733 	reset_context->job = job;
5734 	reset_context->hive = hive;
5735 	/*
5736 	 * Build list of devices to reset.
5737 	 * In case we are in XGMI hive mode, resort the device list
5738 	 * to put adev in the 1st position.
5739 	 */
5740 	INIT_LIST_HEAD(&device_list);
5741 	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1) && hive) {
5742 		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
5743 			list_add_tail(&tmp_adev->reset_list, &device_list);
5744 			if (adev->shutdown)
5745 				tmp_adev->shutdown = true;
5746 		}
5747 		if (!list_is_first(&adev->reset_list, &device_list))
5748 			list_rotate_to_front(&adev->reset_list, &device_list);
5749 		device_list_handle = &device_list;
5750 	} else {
5751 		list_add_tail(&adev->reset_list, &device_list);
5752 		device_list_handle = &device_list;
5753 	}
5754 
5755 	if (!amdgpu_sriov_vf(adev)) {
5756 		r = amdgpu_device_health_check(device_list_handle);
5757 		if (r)
5758 			goto end_reset;
5759 	}
5760 
5761 	/* We need to lock reset domain only once both for XGMI and single device */
5762 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5763 				    reset_list);
5764 	amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5765 
5766 	/* block all schedulers and reset given job's ring */
5767 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5768 
5769 		amdgpu_device_set_mp1_state(tmp_adev);
5770 
5771 		/*
5772 		 * Try to put the audio codec into suspend state
5773 		 * before gpu reset started.
5774 		 *
5775 		 * Due to the power domain of the graphics device
5776 		 * is shared with AZ power domain. Without this,
5777 		 * we may change the audio hardware from behind
5778 		 * the audio driver's back. That will trigger
5779 		 * some audio codec errors.
5780 		 */
5781 		if (!amdgpu_device_suspend_display_audio(tmp_adev))
5782 			audio_suspended = true;
5783 
5784 		amdgpu_ras_set_error_query_ready(tmp_adev, false);
5785 
5786 		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5787 
5788 		amdgpu_amdkfd_pre_reset(tmp_adev, reset_context);
5789 
5790 		/*
5791 		 * Mark these ASICs to be reseted as untracked first
5792 		 * And add them back after reset completed
5793 		 */
5794 		amdgpu_unregister_gpu_instance(tmp_adev);
5795 
5796 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
5797 
5798 		/* disable ras on ALL IPs */
5799 		if (!need_emergency_restart &&
5800 		      amdgpu_device_ip_need_full_reset(tmp_adev))
5801 			amdgpu_ras_suspend(tmp_adev);
5802 
5803 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5804 			struct amdgpu_ring *ring = tmp_adev->rings[i];
5805 
5806 			if (!amdgpu_ring_sched_ready(ring))
5807 				continue;
5808 
5809 			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5810 
5811 			if (need_emergency_restart)
5812 				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5813 		}
5814 		atomic_inc(&tmp_adev->gpu_reset_counter);
5815 	}
5816 
5817 	if (need_emergency_restart)
5818 		goto skip_sched_resume;
5819 
5820 	/*
5821 	 * Must check guilty signal here since after this point all old
5822 	 * HW fences are force signaled.
5823 	 *
5824 	 * job->base holds a reference to parent fence
5825 	 */
5826 	if (job && dma_fence_is_signaled(&job->hw_fence)) {
5827 		job_signaled = true;
5828 		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5829 		goto skip_hw_reset;
5830 	}
5831 
5832 retry:	/* Rest of adevs pre asic reset from XGMI hive. */
5833 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5834 		r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
5835 		/*TODO Should we stop ?*/
5836 		if (r) {
5837 			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5838 				  r, adev_to_drm(tmp_adev)->unique);
5839 			tmp_adev->asic_reset_res = r;
5840 		}
5841 	}
5842 
5843 	/* Actual ASIC resets if needed.*/
5844 	/* Host driver will handle XGMI hive reset for SRIOV */
5845 	if (amdgpu_sriov_vf(adev)) {
5846 		if (amdgpu_ras_get_fed_status(adev) || amdgpu_virt_rcvd_ras_interrupt(adev)) {
5847 			dev_dbg(adev->dev, "Detected RAS error, wait for FLR completion\n");
5848 			amdgpu_ras_set_fed(adev, true);
5849 			set_bit(AMDGPU_HOST_FLR, &reset_context->flags);
5850 		}
5851 
5852 		r = amdgpu_device_reset_sriov(adev, reset_context);
5853 		if (AMDGPU_RETRY_SRIOV_RESET(r) && (retry_limit--) > 0) {
5854 			amdgpu_virt_release_full_gpu(adev, true);
5855 			goto retry;
5856 		}
5857 		if (r)
5858 			adev->asic_reset_res = r;
5859 	} else {
5860 		r = amdgpu_do_asic_reset(device_list_handle, reset_context);
5861 		if (r && r == -EAGAIN)
5862 			goto retry;
5863 	}
5864 
5865 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5866 		/*
5867 		 * Drop any pending non scheduler resets queued before reset is done.
5868 		 * Any reset scheduled after this point would be valid. Scheduler resets
5869 		 * were already dropped during drm_sched_stop and no new ones can come
5870 		 * in before drm_sched_start.
5871 		 */
5872 		amdgpu_device_stop_pending_resets(tmp_adev);
5873 	}
5874 
5875 skip_hw_reset:
5876 
5877 	/* Post ASIC reset for all devs .*/
5878 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5879 
5880 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5881 			struct amdgpu_ring *ring = tmp_adev->rings[i];
5882 
5883 			if (!amdgpu_ring_sched_ready(ring))
5884 				continue;
5885 
5886 			drm_sched_start(&ring->sched, true);
5887 		}
5888 
5889 		if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled)
5890 			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5891 
5892 		if (tmp_adev->asic_reset_res)
5893 			r = tmp_adev->asic_reset_res;
5894 
5895 		tmp_adev->asic_reset_res = 0;
5896 
5897 		if (r) {
5898 			/* bad news, how to tell it to userspace ? */
5899 			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5900 			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5901 		} else {
5902 			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5903 			if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5904 				DRM_WARN("smart shift update failed\n");
5905 		}
5906 	}
5907 
5908 skip_sched_resume:
5909 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5910 		/* unlock kfd: SRIOV would do it separately */
5911 		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5912 			amdgpu_amdkfd_post_reset(tmp_adev);
5913 
5914 		/* kfd_post_reset will do nothing if kfd device is not initialized,
5915 		 * need to bring up kfd here if it's not be initialized before
5916 		 */
5917 		if (!adev->kfd.init_complete)
5918 			amdgpu_amdkfd_device_init(adev);
5919 
5920 		if (audio_suspended)
5921 			amdgpu_device_resume_display_audio(tmp_adev);
5922 
5923 		amdgpu_device_unset_mp1_state(tmp_adev);
5924 
5925 		amdgpu_ras_set_error_query_ready(tmp_adev, true);
5926 	}
5927 
5928 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5929 					    reset_list);
5930 	amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5931 
5932 end_reset:
5933 	if (hive) {
5934 		mutex_unlock(&hive->hive_lock);
5935 		amdgpu_put_xgmi_hive(hive);
5936 	}
5937 
5938 	if (r)
5939 		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5940 
5941 	atomic_set(&adev->reset_domain->reset_res, r);
5942 	return r;
5943 }
5944 
5945 /**
5946  * amdgpu_device_partner_bandwidth - find the bandwidth of appropriate partner
5947  *
5948  * @adev: amdgpu_device pointer
5949  * @speed: pointer to the speed of the link
5950  * @width: pointer to the width of the link
5951  *
5952  * Evaluate the hierarchy to find the speed and bandwidth capabilities of the
5953  * first physical partner to an AMD dGPU.
5954  * This will exclude any virtual switches and links.
5955  */
5956 static void amdgpu_device_partner_bandwidth(struct amdgpu_device *adev,
5957 					    enum pci_bus_speed *speed,
5958 					    enum pcie_link_width *width)
5959 {
5960 	struct pci_dev *parent = adev->pdev;
5961 
5962 	if (!speed || !width)
5963 		return;
5964 
5965 	*speed = PCI_SPEED_UNKNOWN;
5966 	*width = PCIE_LNK_WIDTH_UNKNOWN;
5967 
5968 	if (amdgpu_device_pcie_dynamic_switching_supported(adev)) {
5969 		while ((parent = pci_upstream_bridge(parent))) {
5970 			/* skip upstream/downstream switches internal to dGPU*/
5971 			if (parent->vendor == PCI_VENDOR_ID_ATI)
5972 				continue;
5973 			*speed = pcie_get_speed_cap(parent);
5974 			*width = pcie_get_width_cap(parent);
5975 			break;
5976 		}
5977 	} else {
5978 		/* use the current speeds rather than max if switching is not supported */
5979 		pcie_bandwidth_available(adev->pdev, NULL, speed, width);
5980 	}
5981 }
5982 
5983 /**
5984  * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5985  *
5986  * @adev: amdgpu_device pointer
5987  *
5988  * Fetchs and stores in the driver the PCIE capabilities (gen speed
5989  * and lanes) of the slot the device is in. Handles APUs and
5990  * virtualized environments where PCIE config space may not be available.
5991  */
5992 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5993 {
5994 	struct pci_dev *pdev;
5995 	enum pci_bus_speed speed_cap, platform_speed_cap;
5996 	enum pcie_link_width platform_link_width;
5997 
5998 	if (amdgpu_pcie_gen_cap)
5999 		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
6000 
6001 	if (amdgpu_pcie_lane_cap)
6002 		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
6003 
6004 	/* covers APUs as well */
6005 	if (pci_is_root_bus(adev->pdev->bus) && !amdgpu_passthrough(adev)) {
6006 		if (adev->pm.pcie_gen_mask == 0)
6007 			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
6008 		if (adev->pm.pcie_mlw_mask == 0)
6009 			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
6010 		return;
6011 	}
6012 
6013 	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
6014 		return;
6015 
6016 	amdgpu_device_partner_bandwidth(adev, &platform_speed_cap,
6017 					&platform_link_width);
6018 
6019 	if (adev->pm.pcie_gen_mask == 0) {
6020 		/* asic caps */
6021 		pdev = adev->pdev;
6022 		speed_cap = pcie_get_speed_cap(pdev);
6023 		if (speed_cap == PCI_SPEED_UNKNOWN) {
6024 			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6025 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6026 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
6027 		} else {
6028 			if (speed_cap == PCIE_SPEED_32_0GT)
6029 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6030 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6031 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6032 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
6033 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
6034 			else if (speed_cap == PCIE_SPEED_16_0GT)
6035 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6036 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6037 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6038 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
6039 			else if (speed_cap == PCIE_SPEED_8_0GT)
6040 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6041 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6042 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
6043 			else if (speed_cap == PCIE_SPEED_5_0GT)
6044 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6045 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
6046 			else
6047 				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
6048 		}
6049 		/* platform caps */
6050 		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
6051 			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6052 						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
6053 		} else {
6054 			if (platform_speed_cap == PCIE_SPEED_32_0GT)
6055 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6056 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6057 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6058 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
6059 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
6060 			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
6061 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6062 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6063 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
6064 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
6065 			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
6066 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6067 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
6068 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
6069 			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
6070 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
6071 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
6072 			else
6073 				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
6074 
6075 		}
6076 	}
6077 	if (adev->pm.pcie_mlw_mask == 0) {
6078 		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
6079 			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
6080 		} else {
6081 			switch (platform_link_width) {
6082 			case PCIE_LNK_X32:
6083 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
6084 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
6085 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
6086 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6087 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6088 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6089 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6090 				break;
6091 			case PCIE_LNK_X16:
6092 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
6093 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
6094 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6095 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6096 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6097 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6098 				break;
6099 			case PCIE_LNK_X12:
6100 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
6101 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6102 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6103 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6104 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6105 				break;
6106 			case PCIE_LNK_X8:
6107 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
6108 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6109 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6110 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6111 				break;
6112 			case PCIE_LNK_X4:
6113 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
6114 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6115 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6116 				break;
6117 			case PCIE_LNK_X2:
6118 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
6119 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
6120 				break;
6121 			case PCIE_LNK_X1:
6122 				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
6123 				break;
6124 			default:
6125 				break;
6126 			}
6127 		}
6128 	}
6129 }
6130 
6131 /**
6132  * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
6133  *
6134  * @adev: amdgpu_device pointer
6135  * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
6136  *
6137  * Return true if @peer_adev can access (DMA) @adev through the PCIe
6138  * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
6139  * @peer_adev.
6140  */
6141 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
6142 				      struct amdgpu_device *peer_adev)
6143 {
6144 #ifdef CONFIG_HSA_AMD_P2P
6145 	uint64_t address_mask = peer_adev->dev->dma_mask ?
6146 		~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
6147 	resource_size_t aper_limit =
6148 		adev->gmc.aper_base + adev->gmc.aper_size - 1;
6149 	bool p2p_access =
6150 		!adev->gmc.xgmi.connected_to_cpu &&
6151 		!(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
6152 
6153 	return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
6154 		adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
6155 		!(adev->gmc.aper_base & address_mask ||
6156 		  aper_limit & address_mask));
6157 #else
6158 	return false;
6159 #endif
6160 }
6161 
6162 int amdgpu_device_baco_enter(struct drm_device *dev)
6163 {
6164 	struct amdgpu_device *adev = drm_to_adev(dev);
6165 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
6166 
6167 	if (!amdgpu_device_supports_baco(dev))
6168 		return -ENOTSUPP;
6169 
6170 	if (ras && adev->ras_enabled &&
6171 	    adev->nbio.funcs->enable_doorbell_interrupt)
6172 		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
6173 
6174 	return amdgpu_dpm_baco_enter(adev);
6175 }
6176 
6177 int amdgpu_device_baco_exit(struct drm_device *dev)
6178 {
6179 	struct amdgpu_device *adev = drm_to_adev(dev);
6180 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
6181 	int ret = 0;
6182 
6183 	if (!amdgpu_device_supports_baco(dev))
6184 		return -ENOTSUPP;
6185 
6186 	ret = amdgpu_dpm_baco_exit(adev);
6187 	if (ret)
6188 		return ret;
6189 
6190 	if (ras && adev->ras_enabled &&
6191 	    adev->nbio.funcs->enable_doorbell_interrupt)
6192 		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
6193 
6194 	if (amdgpu_passthrough(adev) && adev->nbio.funcs &&
6195 	    adev->nbio.funcs->clear_doorbell_interrupt)
6196 		adev->nbio.funcs->clear_doorbell_interrupt(adev);
6197 
6198 	return 0;
6199 }
6200 
6201 /**
6202  * amdgpu_pci_error_detected - Called when a PCI error is detected.
6203  * @pdev: PCI device struct
6204  * @state: PCI channel state
6205  *
6206  * Description: Called when a PCI error is detected.
6207  *
6208  * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
6209  */
6210 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
6211 {
6212 	struct drm_device *dev = pci_get_drvdata(pdev);
6213 	struct amdgpu_device *adev = drm_to_adev(dev);
6214 	int i;
6215 
6216 	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
6217 
6218 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
6219 		DRM_WARN("No support for XGMI hive yet...");
6220 		return PCI_ERS_RESULT_DISCONNECT;
6221 	}
6222 
6223 	adev->pci_channel_state = state;
6224 
6225 	switch (state) {
6226 	case pci_channel_io_normal:
6227 		return PCI_ERS_RESULT_CAN_RECOVER;
6228 	/* Fatal error, prepare for slot reset */
6229 	case pci_channel_io_frozen:
6230 		/*
6231 		 * Locking adev->reset_domain->sem will prevent any external access
6232 		 * to GPU during PCI error recovery
6233 		 */
6234 		amdgpu_device_lock_reset_domain(adev->reset_domain);
6235 		amdgpu_device_set_mp1_state(adev);
6236 
6237 		/*
6238 		 * Block any work scheduling as we do for regular GPU reset
6239 		 * for the duration of the recovery
6240 		 */
6241 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
6242 			struct amdgpu_ring *ring = adev->rings[i];
6243 
6244 			if (!amdgpu_ring_sched_ready(ring))
6245 				continue;
6246 
6247 			drm_sched_stop(&ring->sched, NULL);
6248 		}
6249 		atomic_inc(&adev->gpu_reset_counter);
6250 		return PCI_ERS_RESULT_NEED_RESET;
6251 	case pci_channel_io_perm_failure:
6252 		/* Permanent error, prepare for device removal */
6253 		return PCI_ERS_RESULT_DISCONNECT;
6254 	}
6255 
6256 	return PCI_ERS_RESULT_NEED_RESET;
6257 }
6258 
6259 /**
6260  * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
6261  * @pdev: pointer to PCI device
6262  */
6263 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
6264 {
6265 
6266 	DRM_INFO("PCI error: mmio enabled callback!!\n");
6267 
6268 	/* TODO - dump whatever for debugging purposes */
6269 
6270 	/* This called only if amdgpu_pci_error_detected returns
6271 	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
6272 	 * works, no need to reset slot.
6273 	 */
6274 
6275 	return PCI_ERS_RESULT_RECOVERED;
6276 }
6277 
6278 /**
6279  * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
6280  * @pdev: PCI device struct
6281  *
6282  * Description: This routine is called by the pci error recovery
6283  * code after the PCI slot has been reset, just before we
6284  * should resume normal operations.
6285  */
6286 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
6287 {
6288 	struct drm_device *dev = pci_get_drvdata(pdev);
6289 	struct amdgpu_device *adev = drm_to_adev(dev);
6290 	int r, i;
6291 	struct amdgpu_reset_context reset_context;
6292 	u32 memsize;
6293 	struct list_head device_list;
6294 
6295 	/* PCI error slot reset should be skipped During RAS recovery */
6296 	if ((amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
6297 	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4)) &&
6298 	    amdgpu_ras_in_recovery(adev))
6299 		return PCI_ERS_RESULT_RECOVERED;
6300 
6301 	DRM_INFO("PCI error: slot reset callback!!\n");
6302 
6303 	memset(&reset_context, 0, sizeof(reset_context));
6304 
6305 	INIT_LIST_HEAD(&device_list);
6306 	list_add_tail(&adev->reset_list, &device_list);
6307 
6308 	/* wait for asic to come out of reset */
6309 	msleep(500);
6310 
6311 	/* Restore PCI confspace */
6312 	amdgpu_device_load_pci_state(pdev);
6313 
6314 	/* confirm  ASIC came out of reset */
6315 	for (i = 0; i < adev->usec_timeout; i++) {
6316 		memsize = amdgpu_asic_get_config_memsize(adev);
6317 
6318 		if (memsize != 0xffffffff)
6319 			break;
6320 		udelay(1);
6321 	}
6322 	if (memsize == 0xffffffff) {
6323 		r = -ETIME;
6324 		goto out;
6325 	}
6326 
6327 	reset_context.method = AMD_RESET_METHOD_NONE;
6328 	reset_context.reset_req_dev = adev;
6329 	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
6330 	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
6331 
6332 	adev->no_hw_access = true;
6333 	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
6334 	adev->no_hw_access = false;
6335 	if (r)
6336 		goto out;
6337 
6338 	r = amdgpu_do_asic_reset(&device_list, &reset_context);
6339 
6340 out:
6341 	if (!r) {
6342 		if (amdgpu_device_cache_pci_state(adev->pdev))
6343 			pci_restore_state(adev->pdev);
6344 
6345 		DRM_INFO("PCIe error recovery succeeded\n");
6346 	} else {
6347 		DRM_ERROR("PCIe error recovery failed, err:%d", r);
6348 		amdgpu_device_unset_mp1_state(adev);
6349 		amdgpu_device_unlock_reset_domain(adev->reset_domain);
6350 	}
6351 
6352 	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
6353 }
6354 
6355 /**
6356  * amdgpu_pci_resume() - resume normal ops after PCI reset
6357  * @pdev: pointer to PCI device
6358  *
6359  * Called when the error recovery driver tells us that its
6360  * OK to resume normal operation.
6361  */
6362 void amdgpu_pci_resume(struct pci_dev *pdev)
6363 {
6364 	struct drm_device *dev = pci_get_drvdata(pdev);
6365 	struct amdgpu_device *adev = drm_to_adev(dev);
6366 	int i;
6367 
6368 
6369 	DRM_INFO("PCI error: resume callback!!\n");
6370 
6371 	/* Only continue execution for the case of pci_channel_io_frozen */
6372 	if (adev->pci_channel_state != pci_channel_io_frozen)
6373 		return;
6374 
6375 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
6376 		struct amdgpu_ring *ring = adev->rings[i];
6377 
6378 		if (!amdgpu_ring_sched_ready(ring))
6379 			continue;
6380 
6381 		drm_sched_start(&ring->sched, true);
6382 	}
6383 
6384 	amdgpu_device_unset_mp1_state(adev);
6385 	amdgpu_device_unlock_reset_domain(adev->reset_domain);
6386 }
6387 
6388 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
6389 {
6390 	struct drm_device *dev = pci_get_drvdata(pdev);
6391 	struct amdgpu_device *adev = drm_to_adev(dev);
6392 	int r;
6393 
6394 	r = pci_save_state(pdev);
6395 	if (!r) {
6396 		kfree(adev->pci_state);
6397 
6398 		adev->pci_state = pci_store_saved_state(pdev);
6399 
6400 		if (!adev->pci_state) {
6401 			DRM_ERROR("Failed to store PCI saved state");
6402 			return false;
6403 		}
6404 	} else {
6405 		DRM_WARN("Failed to save PCI state, err:%d\n", r);
6406 		return false;
6407 	}
6408 
6409 	return true;
6410 }
6411 
6412 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
6413 {
6414 	struct drm_device *dev = pci_get_drvdata(pdev);
6415 	struct amdgpu_device *adev = drm_to_adev(dev);
6416 	int r;
6417 
6418 	if (!adev->pci_state)
6419 		return false;
6420 
6421 	r = pci_load_saved_state(pdev, adev->pci_state);
6422 
6423 	if (!r) {
6424 		pci_restore_state(pdev);
6425 	} else {
6426 		DRM_WARN("Failed to load PCI state, err:%d\n", r);
6427 		return false;
6428 	}
6429 
6430 	return true;
6431 }
6432 
6433 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
6434 		struct amdgpu_ring *ring)
6435 {
6436 #ifdef CONFIG_X86_64
6437 	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
6438 		return;
6439 #endif
6440 	if (adev->gmc.xgmi.connected_to_cpu)
6441 		return;
6442 
6443 	if (ring && ring->funcs->emit_hdp_flush)
6444 		amdgpu_ring_emit_hdp_flush(ring);
6445 	else
6446 		amdgpu_asic_flush_hdp(adev, ring);
6447 }
6448 
6449 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
6450 		struct amdgpu_ring *ring)
6451 {
6452 #ifdef CONFIG_X86_64
6453 	if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
6454 		return;
6455 #endif
6456 	if (adev->gmc.xgmi.connected_to_cpu)
6457 		return;
6458 
6459 	amdgpu_asic_invalidate_hdp(adev, ring);
6460 }
6461 
6462 int amdgpu_in_reset(struct amdgpu_device *adev)
6463 {
6464 	return atomic_read(&adev->reset_domain->in_gpu_reset);
6465 }
6466 
6467 /**
6468  * amdgpu_device_halt() - bring hardware to some kind of halt state
6469  *
6470  * @adev: amdgpu_device pointer
6471  *
6472  * Bring hardware to some kind of halt state so that no one can touch it
6473  * any more. It will help to maintain error context when error occurred.
6474  * Compare to a simple hang, the system will keep stable at least for SSH
6475  * access. Then it should be trivial to inspect the hardware state and
6476  * see what's going on. Implemented as following:
6477  *
6478  * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
6479  *    clears all CPU mappings to device, disallows remappings through page faults
6480  * 2. amdgpu_irq_disable_all() disables all interrupts
6481  * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
6482  * 4. set adev->no_hw_access to avoid potential crashes after setp 5
6483  * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
6484  * 6. pci_disable_device() and pci_wait_for_pending_transaction()
6485  *    flush any in flight DMA operations
6486  */
6487 void amdgpu_device_halt(struct amdgpu_device *adev)
6488 {
6489 	struct pci_dev *pdev = adev->pdev;
6490 	struct drm_device *ddev = adev_to_drm(adev);
6491 
6492 	amdgpu_xcp_dev_unplug(adev);
6493 	drm_dev_unplug(ddev);
6494 
6495 	amdgpu_irq_disable_all(adev);
6496 
6497 	amdgpu_fence_driver_hw_fini(adev);
6498 
6499 	adev->no_hw_access = true;
6500 
6501 	amdgpu_device_unmap_mmio(adev);
6502 
6503 	pci_disable_device(pdev);
6504 	pci_wait_for_pending_transaction(pdev);
6505 }
6506 
6507 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
6508 				u32 reg)
6509 {
6510 	unsigned long flags, address, data;
6511 	u32 r;
6512 
6513 	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
6514 	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
6515 
6516 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
6517 	WREG32(address, reg * 4);
6518 	(void)RREG32(address);
6519 	r = RREG32(data);
6520 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
6521 	return r;
6522 }
6523 
6524 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
6525 				u32 reg, u32 v)
6526 {
6527 	unsigned long flags, address, data;
6528 
6529 	address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
6530 	data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
6531 
6532 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
6533 	WREG32(address, reg * 4);
6534 	(void)RREG32(address);
6535 	WREG32(data, v);
6536 	(void)RREG32(data);
6537 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
6538 }
6539 
6540 /**
6541  * amdgpu_device_get_gang - return a reference to the current gang
6542  * @adev: amdgpu_device pointer
6543  *
6544  * Returns: A new reference to the current gang leader.
6545  */
6546 struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev)
6547 {
6548 	struct dma_fence *fence;
6549 
6550 	rcu_read_lock();
6551 	fence = dma_fence_get_rcu_safe(&adev->gang_submit);
6552 	rcu_read_unlock();
6553 	return fence;
6554 }
6555 
6556 /**
6557  * amdgpu_device_switch_gang - switch to a new gang
6558  * @adev: amdgpu_device pointer
6559  * @gang: the gang to switch to
6560  *
6561  * Try to switch to a new gang.
6562  * Returns: NULL if we switched to the new gang or a reference to the current
6563  * gang leader.
6564  */
6565 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
6566 					    struct dma_fence *gang)
6567 {
6568 	struct dma_fence *old = NULL;
6569 
6570 	do {
6571 		dma_fence_put(old);
6572 		old = amdgpu_device_get_gang(adev);
6573 		if (old == gang)
6574 			break;
6575 
6576 		if (!dma_fence_is_signaled(old))
6577 			return old;
6578 
6579 	} while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
6580 			 old, gang) != old);
6581 
6582 	dma_fence_put(old);
6583 	return NULL;
6584 }
6585 
6586 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
6587 {
6588 	switch (adev->asic_type) {
6589 #ifdef CONFIG_DRM_AMDGPU_SI
6590 	case CHIP_HAINAN:
6591 #endif
6592 	case CHIP_TOPAZ:
6593 		/* chips with no display hardware */
6594 		return false;
6595 #ifdef CONFIG_DRM_AMDGPU_SI
6596 	case CHIP_TAHITI:
6597 	case CHIP_PITCAIRN:
6598 	case CHIP_VERDE:
6599 	case CHIP_OLAND:
6600 #endif
6601 #ifdef CONFIG_DRM_AMDGPU_CIK
6602 	case CHIP_BONAIRE:
6603 	case CHIP_HAWAII:
6604 	case CHIP_KAVERI:
6605 	case CHIP_KABINI:
6606 	case CHIP_MULLINS:
6607 #endif
6608 	case CHIP_TONGA:
6609 	case CHIP_FIJI:
6610 	case CHIP_POLARIS10:
6611 	case CHIP_POLARIS11:
6612 	case CHIP_POLARIS12:
6613 	case CHIP_VEGAM:
6614 	case CHIP_CARRIZO:
6615 	case CHIP_STONEY:
6616 		/* chips with display hardware */
6617 		return true;
6618 	default:
6619 		/* IP discovery */
6620 		if (!amdgpu_ip_version(adev, DCE_HWIP, 0) ||
6621 		    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
6622 			return false;
6623 		return true;
6624 	}
6625 }
6626 
6627 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
6628 		uint32_t inst, uint32_t reg_addr, char reg_name[],
6629 		uint32_t expected_value, uint32_t mask)
6630 {
6631 	uint32_t ret = 0;
6632 	uint32_t old_ = 0;
6633 	uint32_t tmp_ = RREG32(reg_addr);
6634 	uint32_t loop = adev->usec_timeout;
6635 
6636 	while ((tmp_ & (mask)) != (expected_value)) {
6637 		if (old_ != tmp_) {
6638 			loop = adev->usec_timeout;
6639 			old_ = tmp_;
6640 		} else
6641 			udelay(1);
6642 		tmp_ = RREG32(reg_addr);
6643 		loop--;
6644 		if (!loop) {
6645 			DRM_WARN("Register(%d) [%s] failed to reach value 0x%08x != 0x%08xn",
6646 				  inst, reg_name, (uint32_t)expected_value,
6647 				  (uint32_t)(tmp_ & (mask)));
6648 			ret = -ETIMEDOUT;
6649 			break;
6650 		}
6651 	}
6652 	return ret;
6653 }
6654