xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c (revision 92937f170d3f49f41d7acb86243ee691a98eb2be)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/power_supply.h>
29 #include <linux/kthread.h>
30 #include <linux/module.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
33 #include <linux/iommu.h>
34 
35 #include <drm/drm_atomic_helper.h>
36 #include <drm/drm_probe_helper.h>
37 #include <drm/amdgpu_drm.h>
38 #include <linux/vgaarb.h>
39 #include <linux/vga_switcheroo.h>
40 #include <linux/efi.h>
41 #include "amdgpu.h"
42 #include "amdgpu_trace.h"
43 #include "amdgpu_i2c.h"
44 #include "atom.h"
45 #include "amdgpu_atombios.h"
46 #include "amdgpu_atomfirmware.h"
47 #include "amd_pcie.h"
48 #ifdef CONFIG_DRM_AMDGPU_SI
49 #include "si.h"
50 #endif
51 #ifdef CONFIG_DRM_AMDGPU_CIK
52 #include "cik.h"
53 #endif
54 #include "vi.h"
55 #include "soc15.h"
56 #include "nv.h"
57 #include "bif/bif_4_1_d.h"
58 #include <linux/pci.h>
59 #include <linux/firmware.h>
60 #include "amdgpu_vf_error.h"
61 
62 #include "amdgpu_amdkfd.h"
63 #include "amdgpu_pm.h"
64 
65 #include "amdgpu_xgmi.h"
66 #include "amdgpu_ras.h"
67 #include "amdgpu_pmu.h"
68 #include "amdgpu_fru_eeprom.h"
69 #include "amdgpu_reset.h"
70 
71 #include <linux/suspend.h>
72 #include <drm/task_barrier.h>
73 #include <linux/pm_runtime.h>
74 
75 #include <drm/drm_drv.h>
76 
77 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
78 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
79 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
80 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
81 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
82 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
83 MODULE_FIRMWARE("amdgpu/renoir_gpu_info.bin");
84 MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");
85 MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");
86 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
87 MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin");
88 MODULE_FIRMWARE("amdgpu/yellow_carp_gpu_info.bin");
89 
90 #define AMDGPU_RESUME_MS		2000
91 
92 const char *amdgpu_asic_name[] = {
93 	"TAHITI",
94 	"PITCAIRN",
95 	"VERDE",
96 	"OLAND",
97 	"HAINAN",
98 	"BONAIRE",
99 	"KAVERI",
100 	"KABINI",
101 	"HAWAII",
102 	"MULLINS",
103 	"TOPAZ",
104 	"TONGA",
105 	"FIJI",
106 	"CARRIZO",
107 	"STONEY",
108 	"POLARIS10",
109 	"POLARIS11",
110 	"POLARIS12",
111 	"VEGAM",
112 	"VEGA10",
113 	"VEGA12",
114 	"VEGA20",
115 	"RAVEN",
116 	"ARCTURUS",
117 	"RENOIR",
118 	"ALDEBARAN",
119 	"NAVI10",
120 	"CYAN_SKILLFISH",
121 	"NAVI14",
122 	"NAVI12",
123 	"SIENNA_CICHLID",
124 	"NAVY_FLOUNDER",
125 	"VANGOGH",
126 	"DIMGREY_CAVEFISH",
127 	"BEIGE_GOBY",
128 	"YELLOW_CARP",
129 	"IP DISCOVERY",
130 	"LAST",
131 };
132 
133 /**
134  * DOC: pcie_replay_count
135  *
136  * The amdgpu driver provides a sysfs API for reporting the total number
137  * of PCIe replays (NAKs)
138  * The file pcie_replay_count is used for this and returns the total
139  * number of replays as a sum of the NAKs generated and NAKs received
140  */
141 
142 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
143 		struct device_attribute *attr, char *buf)
144 {
145 	struct drm_device *ddev = dev_get_drvdata(dev);
146 	struct amdgpu_device *adev = drm_to_adev(ddev);
147 	uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
148 
149 	return sysfs_emit(buf, "%llu\n", cnt);
150 }
151 
152 static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
153 		amdgpu_device_get_pcie_replay_count, NULL);
154 
155 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
156 
157 /**
158  * DOC: product_name
159  *
160  * The amdgpu driver provides a sysfs API for reporting the product name
161  * for the device
162  * The file serial_number is used for this and returns the product name
163  * as returned from the FRU.
164  * NOTE: This is only available for certain server cards
165  */
166 
167 static ssize_t amdgpu_device_get_product_name(struct device *dev,
168 		struct device_attribute *attr, char *buf)
169 {
170 	struct drm_device *ddev = dev_get_drvdata(dev);
171 	struct amdgpu_device *adev = drm_to_adev(ddev);
172 
173 	return sysfs_emit(buf, "%s\n", adev->product_name);
174 }
175 
176 static DEVICE_ATTR(product_name, S_IRUGO,
177 		amdgpu_device_get_product_name, NULL);
178 
179 /**
180  * DOC: product_number
181  *
182  * The amdgpu driver provides a sysfs API for reporting the part number
183  * for the device
184  * The file serial_number is used for this and returns the part number
185  * as returned from the FRU.
186  * NOTE: This is only available for certain server cards
187  */
188 
189 static ssize_t amdgpu_device_get_product_number(struct device *dev,
190 		struct device_attribute *attr, char *buf)
191 {
192 	struct drm_device *ddev = dev_get_drvdata(dev);
193 	struct amdgpu_device *adev = drm_to_adev(ddev);
194 
195 	return sysfs_emit(buf, "%s\n", adev->product_number);
196 }
197 
198 static DEVICE_ATTR(product_number, S_IRUGO,
199 		amdgpu_device_get_product_number, NULL);
200 
201 /**
202  * DOC: serial_number
203  *
204  * The amdgpu driver provides a sysfs API for reporting the serial number
205  * for the device
206  * The file serial_number is used for this and returns the serial number
207  * as returned from the FRU.
208  * NOTE: This is only available for certain server cards
209  */
210 
211 static ssize_t amdgpu_device_get_serial_number(struct device *dev,
212 		struct device_attribute *attr, char *buf)
213 {
214 	struct drm_device *ddev = dev_get_drvdata(dev);
215 	struct amdgpu_device *adev = drm_to_adev(ddev);
216 
217 	return sysfs_emit(buf, "%s\n", adev->serial);
218 }
219 
220 static DEVICE_ATTR(serial_number, S_IRUGO,
221 		amdgpu_device_get_serial_number, NULL);
222 
223 /**
224  * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
225  *
226  * @dev: drm_device pointer
227  *
228  * Returns true if the device is a dGPU with ATPX power control,
229  * otherwise return false.
230  */
231 bool amdgpu_device_supports_px(struct drm_device *dev)
232 {
233 	struct amdgpu_device *adev = drm_to_adev(dev);
234 
235 	if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
236 		return true;
237 	return false;
238 }
239 
240 /**
241  * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
242  *
243  * @dev: drm_device pointer
244  *
245  * Returns true if the device is a dGPU with ACPI power control,
246  * otherwise return false.
247  */
248 bool amdgpu_device_supports_boco(struct drm_device *dev)
249 {
250 	struct amdgpu_device *adev = drm_to_adev(dev);
251 
252 	if (adev->has_pr3 ||
253 	    ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
254 		return true;
255 	return false;
256 }
257 
258 /**
259  * amdgpu_device_supports_baco - Does the device support BACO
260  *
261  * @dev: drm_device pointer
262  *
263  * Returns true if the device supporte BACO,
264  * otherwise return false.
265  */
266 bool amdgpu_device_supports_baco(struct drm_device *dev)
267 {
268 	struct amdgpu_device *adev = drm_to_adev(dev);
269 
270 	return amdgpu_asic_supports_baco(adev);
271 }
272 
273 /**
274  * amdgpu_device_supports_smart_shift - Is the device dGPU with
275  * smart shift support
276  *
277  * @dev: drm_device pointer
278  *
279  * Returns true if the device is a dGPU with Smart Shift support,
280  * otherwise returns false.
281  */
282 bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
283 {
284 	return (amdgpu_device_supports_boco(dev) &&
285 		amdgpu_acpi_is_power_shift_control_supported());
286 }
287 
288 /*
289  * VRAM access helper functions
290  */
291 
292 /**
293  * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
294  *
295  * @adev: amdgpu_device pointer
296  * @pos: offset of the buffer in vram
297  * @buf: virtual address of the buffer in system memory
298  * @size: read/write size, sizeof(@buf) must > @size
299  * @write: true - write to vram, otherwise - read from vram
300  */
301 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
302 			     void *buf, size_t size, bool write)
303 {
304 	unsigned long flags;
305 	uint32_t hi = ~0, tmp = 0;
306 	uint32_t *data = buf;
307 	uint64_t last;
308 	int idx;
309 
310 	if (!drm_dev_enter(adev_to_drm(adev), &idx))
311 		return;
312 
313 	BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
314 
315 	spin_lock_irqsave(&adev->mmio_idx_lock, flags);
316 	for (last = pos + size; pos < last; pos += 4) {
317 		tmp = pos >> 31;
318 
319 		WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
320 		if (tmp != hi) {
321 			WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
322 			hi = tmp;
323 		}
324 		if (write)
325 			WREG32_NO_KIQ(mmMM_DATA, *data++);
326 		else
327 			*data++ = RREG32_NO_KIQ(mmMM_DATA);
328 	}
329 
330 	spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
331 	drm_dev_exit(idx);
332 }
333 
334 /**
335  * amdgpu_device_aper_access - access vram by vram aperature
336  *
337  * @adev: amdgpu_device pointer
338  * @pos: offset of the buffer in vram
339  * @buf: virtual address of the buffer in system memory
340  * @size: read/write size, sizeof(@buf) must > @size
341  * @write: true - write to vram, otherwise - read from vram
342  *
343  * The return value means how many bytes have been transferred.
344  */
345 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
346 				 void *buf, size_t size, bool write)
347 {
348 #ifdef CONFIG_64BIT
349 	void __iomem *addr;
350 	size_t count = 0;
351 	uint64_t last;
352 
353 	if (!adev->mman.aper_base_kaddr)
354 		return 0;
355 
356 	last = min(pos + size, adev->gmc.visible_vram_size);
357 	if (last > pos) {
358 		addr = adev->mman.aper_base_kaddr + pos;
359 		count = last - pos;
360 
361 		if (write) {
362 			memcpy_toio(addr, buf, count);
363 			mb();
364 			amdgpu_device_flush_hdp(adev, NULL);
365 		} else {
366 			amdgpu_device_invalidate_hdp(adev, NULL);
367 			mb();
368 			memcpy_fromio(buf, addr, count);
369 		}
370 
371 	}
372 
373 	return count;
374 #else
375 	return 0;
376 #endif
377 }
378 
379 /**
380  * amdgpu_device_vram_access - read/write a buffer in vram
381  *
382  * @adev: amdgpu_device pointer
383  * @pos: offset of the buffer in vram
384  * @buf: virtual address of the buffer in system memory
385  * @size: read/write size, sizeof(@buf) must > @size
386  * @write: true - write to vram, otherwise - read from vram
387  */
388 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
389 			       void *buf, size_t size, bool write)
390 {
391 	size_t count;
392 
393 	/* try to using vram apreature to access vram first */
394 	count = amdgpu_device_aper_access(adev, pos, buf, size, write);
395 	size -= count;
396 	if (size) {
397 		/* using MM to access rest vram */
398 		pos += count;
399 		buf += count;
400 		amdgpu_device_mm_access(adev, pos, buf, size, write);
401 	}
402 }
403 
404 /*
405  * register access helper functions.
406  */
407 
408 /* Check if hw access should be skipped because of hotplug or device error */
409 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
410 {
411 	if (adev->no_hw_access)
412 		return true;
413 
414 #ifdef CONFIG_LOCKDEP
415 	/*
416 	 * This is a bit complicated to understand, so worth a comment. What we assert
417 	 * here is that the GPU reset is not running on another thread in parallel.
418 	 *
419 	 * For this we trylock the read side of the reset semaphore, if that succeeds
420 	 * we know that the reset is not running in paralell.
421 	 *
422 	 * If the trylock fails we assert that we are either already holding the read
423 	 * side of the lock or are the reset thread itself and hold the write side of
424 	 * the lock.
425 	 */
426 	if (in_task()) {
427 		if (down_read_trylock(&adev->reset_domain->sem))
428 			up_read(&adev->reset_domain->sem);
429 		else
430 			lockdep_assert_held(&adev->reset_domain->sem);
431 	}
432 #endif
433 	return false;
434 }
435 
436 /**
437  * amdgpu_device_rreg - read a memory mapped IO or indirect register
438  *
439  * @adev: amdgpu_device pointer
440  * @reg: dword aligned register offset
441  * @acc_flags: access flags which require special behavior
442  *
443  * Returns the 32 bit value from the offset specified.
444  */
445 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
446 			    uint32_t reg, uint32_t acc_flags)
447 {
448 	uint32_t ret;
449 
450 	if (amdgpu_device_skip_hw_access(adev))
451 		return 0;
452 
453 	if ((reg * 4) < adev->rmmio_size) {
454 		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
455 		    amdgpu_sriov_runtime(adev) &&
456 		    down_read_trylock(&adev->reset_domain->sem)) {
457 			ret = amdgpu_kiq_rreg(adev, reg);
458 			up_read(&adev->reset_domain->sem);
459 		} else {
460 			ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
461 		}
462 	} else {
463 		ret = adev->pcie_rreg(adev, reg * 4);
464 	}
465 
466 	trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
467 
468 	return ret;
469 }
470 
471 /*
472  * MMIO register read with bytes helper functions
473  * @offset:bytes offset from MMIO start
474  *
475 */
476 
477 /**
478  * amdgpu_mm_rreg8 - read a memory mapped IO register
479  *
480  * @adev: amdgpu_device pointer
481  * @offset: byte aligned register offset
482  *
483  * Returns the 8 bit value from the offset specified.
484  */
485 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
486 {
487 	if (amdgpu_device_skip_hw_access(adev))
488 		return 0;
489 
490 	if (offset < adev->rmmio_size)
491 		return (readb(adev->rmmio + offset));
492 	BUG();
493 }
494 
495 /*
496  * MMIO register write with bytes helper functions
497  * @offset:bytes offset from MMIO start
498  * @value: the value want to be written to the register
499  *
500 */
501 /**
502  * amdgpu_mm_wreg8 - read a memory mapped IO register
503  *
504  * @adev: amdgpu_device pointer
505  * @offset: byte aligned register offset
506  * @value: 8 bit value to write
507  *
508  * Writes the value specified to the offset specified.
509  */
510 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
511 {
512 	if (amdgpu_device_skip_hw_access(adev))
513 		return;
514 
515 	if (offset < adev->rmmio_size)
516 		writeb(value, adev->rmmio + offset);
517 	else
518 		BUG();
519 }
520 
521 /**
522  * amdgpu_device_wreg - write to a memory mapped IO or indirect register
523  *
524  * @adev: amdgpu_device pointer
525  * @reg: dword aligned register offset
526  * @v: 32 bit value to write to the register
527  * @acc_flags: access flags which require special behavior
528  *
529  * Writes the value specified to the offset specified.
530  */
531 void amdgpu_device_wreg(struct amdgpu_device *adev,
532 			uint32_t reg, uint32_t v,
533 			uint32_t acc_flags)
534 {
535 	if (amdgpu_device_skip_hw_access(adev))
536 		return;
537 
538 	if ((reg * 4) < adev->rmmio_size) {
539 		if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
540 		    amdgpu_sriov_runtime(adev) &&
541 		    down_read_trylock(&adev->reset_domain->sem)) {
542 			amdgpu_kiq_wreg(adev, reg, v);
543 			up_read(&adev->reset_domain->sem);
544 		} else {
545 			writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
546 		}
547 	} else {
548 		adev->pcie_wreg(adev, reg * 4, v);
549 	}
550 
551 	trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
552 }
553 
554 /**
555  * amdgpu_mm_wreg_mmio_rlc -  write register either with direct/indirect mmio or with RLC path if in range
556  *
557  * this function is invoked only the debugfs register access
558  */
559 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
560 			     uint32_t reg, uint32_t v)
561 {
562 	if (amdgpu_device_skip_hw_access(adev))
563 		return;
564 
565 	if (amdgpu_sriov_fullaccess(adev) &&
566 	    adev->gfx.rlc.funcs &&
567 	    adev->gfx.rlc.funcs->is_rlcg_access_range) {
568 		if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
569 			return adev->gfx.rlc.funcs->sriov_wreg(adev, reg, v, 0, 0);
570 	} else if ((reg * 4) >= adev->rmmio_size) {
571 		adev->pcie_wreg(adev, reg * 4, v);
572 	} else {
573 		writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
574 	}
575 }
576 
577 /**
578  * amdgpu_mm_rdoorbell - read a doorbell dword
579  *
580  * @adev: amdgpu_device pointer
581  * @index: doorbell index
582  *
583  * Returns the value in the doorbell aperture at the
584  * requested doorbell index (CIK).
585  */
586 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
587 {
588 	if (amdgpu_device_skip_hw_access(adev))
589 		return 0;
590 
591 	if (index < adev->doorbell.num_doorbells) {
592 		return readl(adev->doorbell.ptr + index);
593 	} else {
594 		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
595 		return 0;
596 	}
597 }
598 
599 /**
600  * amdgpu_mm_wdoorbell - write a doorbell dword
601  *
602  * @adev: amdgpu_device pointer
603  * @index: doorbell index
604  * @v: value to write
605  *
606  * Writes @v to the doorbell aperture at the
607  * requested doorbell index (CIK).
608  */
609 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
610 {
611 	if (amdgpu_device_skip_hw_access(adev))
612 		return;
613 
614 	if (index < adev->doorbell.num_doorbells) {
615 		writel(v, adev->doorbell.ptr + index);
616 	} else {
617 		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
618 	}
619 }
620 
621 /**
622  * amdgpu_mm_rdoorbell64 - read a doorbell Qword
623  *
624  * @adev: amdgpu_device pointer
625  * @index: doorbell index
626  *
627  * Returns the value in the doorbell aperture at the
628  * requested doorbell index (VEGA10+).
629  */
630 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
631 {
632 	if (amdgpu_device_skip_hw_access(adev))
633 		return 0;
634 
635 	if (index < adev->doorbell.num_doorbells) {
636 		return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
637 	} else {
638 		DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
639 		return 0;
640 	}
641 }
642 
643 /**
644  * amdgpu_mm_wdoorbell64 - write a doorbell Qword
645  *
646  * @adev: amdgpu_device pointer
647  * @index: doorbell index
648  * @v: value to write
649  *
650  * Writes @v to the doorbell aperture at the
651  * requested doorbell index (VEGA10+).
652  */
653 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
654 {
655 	if (amdgpu_device_skip_hw_access(adev))
656 		return;
657 
658 	if (index < adev->doorbell.num_doorbells) {
659 		atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
660 	} else {
661 		DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
662 	}
663 }
664 
665 /**
666  * amdgpu_device_indirect_rreg - read an indirect register
667  *
668  * @adev: amdgpu_device pointer
669  * @pcie_index: mmio register offset
670  * @pcie_data: mmio register offset
671  * @reg_addr: indirect register address to read from
672  *
673  * Returns the value of indirect register @reg_addr
674  */
675 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
676 				u32 pcie_index, u32 pcie_data,
677 				u32 reg_addr)
678 {
679 	unsigned long flags;
680 	u32 r;
681 	void __iomem *pcie_index_offset;
682 	void __iomem *pcie_data_offset;
683 
684 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
685 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
686 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
687 
688 	writel(reg_addr, pcie_index_offset);
689 	readl(pcie_index_offset);
690 	r = readl(pcie_data_offset);
691 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
692 
693 	return r;
694 }
695 
696 /**
697  * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
698  *
699  * @adev: amdgpu_device pointer
700  * @pcie_index: mmio register offset
701  * @pcie_data: mmio register offset
702  * @reg_addr: indirect register address to read from
703  *
704  * Returns the value of indirect register @reg_addr
705  */
706 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
707 				  u32 pcie_index, u32 pcie_data,
708 				  u32 reg_addr)
709 {
710 	unsigned long flags;
711 	u64 r;
712 	void __iomem *pcie_index_offset;
713 	void __iomem *pcie_data_offset;
714 
715 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
716 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
717 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
718 
719 	/* read low 32 bits */
720 	writel(reg_addr, pcie_index_offset);
721 	readl(pcie_index_offset);
722 	r = readl(pcie_data_offset);
723 	/* read high 32 bits */
724 	writel(reg_addr + 4, pcie_index_offset);
725 	readl(pcie_index_offset);
726 	r |= ((u64)readl(pcie_data_offset) << 32);
727 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
728 
729 	return r;
730 }
731 
732 /**
733  * amdgpu_device_indirect_wreg - write an indirect register address
734  *
735  * @adev: amdgpu_device pointer
736  * @pcie_index: mmio register offset
737  * @pcie_data: mmio register offset
738  * @reg_addr: indirect register offset
739  * @reg_data: indirect register data
740  *
741  */
742 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
743 				 u32 pcie_index, u32 pcie_data,
744 				 u32 reg_addr, u32 reg_data)
745 {
746 	unsigned long flags;
747 	void __iomem *pcie_index_offset;
748 	void __iomem *pcie_data_offset;
749 
750 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
751 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
752 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
753 
754 	writel(reg_addr, pcie_index_offset);
755 	readl(pcie_index_offset);
756 	writel(reg_data, pcie_data_offset);
757 	readl(pcie_data_offset);
758 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
759 }
760 
761 /**
762  * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
763  *
764  * @adev: amdgpu_device pointer
765  * @pcie_index: mmio register offset
766  * @pcie_data: mmio register offset
767  * @reg_addr: indirect register offset
768  * @reg_data: indirect register data
769  *
770  */
771 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
772 				   u32 pcie_index, u32 pcie_data,
773 				   u32 reg_addr, u64 reg_data)
774 {
775 	unsigned long flags;
776 	void __iomem *pcie_index_offset;
777 	void __iomem *pcie_data_offset;
778 
779 	spin_lock_irqsave(&adev->pcie_idx_lock, flags);
780 	pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
781 	pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
782 
783 	/* write low 32 bits */
784 	writel(reg_addr, pcie_index_offset);
785 	readl(pcie_index_offset);
786 	writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
787 	readl(pcie_data_offset);
788 	/* write high 32 bits */
789 	writel(reg_addr + 4, pcie_index_offset);
790 	readl(pcie_index_offset);
791 	writel((u32)(reg_data >> 32), pcie_data_offset);
792 	readl(pcie_data_offset);
793 	spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
794 }
795 
796 /**
797  * amdgpu_invalid_rreg - dummy reg read function
798  *
799  * @adev: amdgpu_device pointer
800  * @reg: offset of register
801  *
802  * Dummy register read function.  Used for register blocks
803  * that certain asics don't have (all asics).
804  * Returns the value in the register.
805  */
806 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
807 {
808 	DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
809 	BUG();
810 	return 0;
811 }
812 
813 /**
814  * amdgpu_invalid_wreg - dummy reg write function
815  *
816  * @adev: amdgpu_device pointer
817  * @reg: offset of register
818  * @v: value to write to the register
819  *
820  * Dummy register read function.  Used for register blocks
821  * that certain asics don't have (all asics).
822  */
823 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
824 {
825 	DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
826 		  reg, v);
827 	BUG();
828 }
829 
830 /**
831  * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
832  *
833  * @adev: amdgpu_device pointer
834  * @reg: offset of register
835  *
836  * Dummy register read function.  Used for register blocks
837  * that certain asics don't have (all asics).
838  * Returns the value in the register.
839  */
840 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
841 {
842 	DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
843 	BUG();
844 	return 0;
845 }
846 
847 /**
848  * amdgpu_invalid_wreg64 - dummy reg write function
849  *
850  * @adev: amdgpu_device pointer
851  * @reg: offset of register
852  * @v: value to write to the register
853  *
854  * Dummy register read function.  Used for register blocks
855  * that certain asics don't have (all asics).
856  */
857 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
858 {
859 	DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
860 		  reg, v);
861 	BUG();
862 }
863 
864 /**
865  * amdgpu_block_invalid_rreg - dummy reg read function
866  *
867  * @adev: amdgpu_device pointer
868  * @block: offset of instance
869  * @reg: offset of register
870  *
871  * Dummy register read function.  Used for register blocks
872  * that certain asics don't have (all asics).
873  * Returns the value in the register.
874  */
875 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
876 					  uint32_t block, uint32_t reg)
877 {
878 	DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
879 		  reg, block);
880 	BUG();
881 	return 0;
882 }
883 
884 /**
885  * amdgpu_block_invalid_wreg - dummy reg write function
886  *
887  * @adev: amdgpu_device pointer
888  * @block: offset of instance
889  * @reg: offset of register
890  * @v: value to write to the register
891  *
892  * Dummy register read function.  Used for register blocks
893  * that certain asics don't have (all asics).
894  */
895 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
896 				      uint32_t block,
897 				      uint32_t reg, uint32_t v)
898 {
899 	DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
900 		  reg, block, v);
901 	BUG();
902 }
903 
904 /**
905  * amdgpu_device_asic_init - Wrapper for atom asic_init
906  *
907  * @adev: amdgpu_device pointer
908  *
909  * Does any asic specific work and then calls atom asic init.
910  */
911 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
912 {
913 	amdgpu_asic_pre_asic_init(adev);
914 
915 	return amdgpu_atom_asic_init(adev->mode_info.atom_context);
916 }
917 
918 /**
919  * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
920  *
921  * @adev: amdgpu_device pointer
922  *
923  * Allocates a scratch page of VRAM for use by various things in the
924  * driver.
925  */
926 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
927 {
928 	return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
929 				       PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
930 				       &adev->vram_scratch.robj,
931 				       &adev->vram_scratch.gpu_addr,
932 				       (void **)&adev->vram_scratch.ptr);
933 }
934 
935 /**
936  * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
937  *
938  * @adev: amdgpu_device pointer
939  *
940  * Frees the VRAM scratch page.
941  */
942 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
943 {
944 	amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
945 }
946 
947 /**
948  * amdgpu_device_program_register_sequence - program an array of registers.
949  *
950  * @adev: amdgpu_device pointer
951  * @registers: pointer to the register array
952  * @array_size: size of the register array
953  *
954  * Programs an array or registers with and and or masks.
955  * This is a helper for setting golden registers.
956  */
957 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
958 					     const u32 *registers,
959 					     const u32 array_size)
960 {
961 	u32 tmp, reg, and_mask, or_mask;
962 	int i;
963 
964 	if (array_size % 3)
965 		return;
966 
967 	for (i = 0; i < array_size; i +=3) {
968 		reg = registers[i + 0];
969 		and_mask = registers[i + 1];
970 		or_mask = registers[i + 2];
971 
972 		if (and_mask == 0xffffffff) {
973 			tmp = or_mask;
974 		} else {
975 			tmp = RREG32(reg);
976 			tmp &= ~and_mask;
977 			if (adev->family >= AMDGPU_FAMILY_AI)
978 				tmp |= (or_mask & and_mask);
979 			else
980 				tmp |= or_mask;
981 		}
982 		WREG32(reg, tmp);
983 	}
984 }
985 
986 /**
987  * amdgpu_device_pci_config_reset - reset the GPU
988  *
989  * @adev: amdgpu_device pointer
990  *
991  * Resets the GPU using the pci config reset sequence.
992  * Only applicable to asics prior to vega10.
993  */
994 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
995 {
996 	pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
997 }
998 
999 /**
1000  * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1001  *
1002  * @adev: amdgpu_device pointer
1003  *
1004  * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1005  */
1006 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1007 {
1008 	return pci_reset_function(adev->pdev);
1009 }
1010 
1011 /*
1012  * GPU doorbell aperture helpers function.
1013  */
1014 /**
1015  * amdgpu_device_doorbell_init - Init doorbell driver information.
1016  *
1017  * @adev: amdgpu_device pointer
1018  *
1019  * Init doorbell driver information (CIK)
1020  * Returns 0 on success, error on failure.
1021  */
1022 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
1023 {
1024 
1025 	/* No doorbell on SI hardware generation */
1026 	if (adev->asic_type < CHIP_BONAIRE) {
1027 		adev->doorbell.base = 0;
1028 		adev->doorbell.size = 0;
1029 		adev->doorbell.num_doorbells = 0;
1030 		adev->doorbell.ptr = NULL;
1031 		return 0;
1032 	}
1033 
1034 	if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1035 		return -EINVAL;
1036 
1037 	amdgpu_asic_init_doorbell_index(adev);
1038 
1039 	/* doorbell bar mapping */
1040 	adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1041 	adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1042 
1043 	adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
1044 					     adev->doorbell_index.max_assignment+1);
1045 	if (adev->doorbell.num_doorbells == 0)
1046 		return -EINVAL;
1047 
1048 	/* For Vega, reserve and map two pages on doorbell BAR since SDMA
1049 	 * paging queue doorbell use the second page. The
1050 	 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1051 	 * doorbells are in the first page. So with paging queue enabled,
1052 	 * the max num_doorbells should + 1 page (0x400 in dword)
1053 	 */
1054 	if (adev->asic_type >= CHIP_VEGA10)
1055 		adev->doorbell.num_doorbells += 0x400;
1056 
1057 	adev->doorbell.ptr = ioremap(adev->doorbell.base,
1058 				     adev->doorbell.num_doorbells *
1059 				     sizeof(u32));
1060 	if (adev->doorbell.ptr == NULL)
1061 		return -ENOMEM;
1062 
1063 	return 0;
1064 }
1065 
1066 /**
1067  * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
1068  *
1069  * @adev: amdgpu_device pointer
1070  *
1071  * Tear down doorbell driver information (CIK)
1072  */
1073 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
1074 {
1075 	iounmap(adev->doorbell.ptr);
1076 	adev->doorbell.ptr = NULL;
1077 }
1078 
1079 
1080 
1081 /*
1082  * amdgpu_device_wb_*()
1083  * Writeback is the method by which the GPU updates special pages in memory
1084  * with the status of certain GPU events (fences, ring pointers,etc.).
1085  */
1086 
1087 /**
1088  * amdgpu_device_wb_fini - Disable Writeback and free memory
1089  *
1090  * @adev: amdgpu_device pointer
1091  *
1092  * Disables Writeback and frees the Writeback memory (all asics).
1093  * Used at driver shutdown.
1094  */
1095 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1096 {
1097 	if (adev->wb.wb_obj) {
1098 		amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1099 				      &adev->wb.gpu_addr,
1100 				      (void **)&adev->wb.wb);
1101 		adev->wb.wb_obj = NULL;
1102 	}
1103 }
1104 
1105 /**
1106  * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1107  *
1108  * @adev: amdgpu_device pointer
1109  *
1110  * Initializes writeback and allocates writeback memory (all asics).
1111  * Used at driver startup.
1112  * Returns 0 on success or an -error on failure.
1113  */
1114 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1115 {
1116 	int r;
1117 
1118 	if (adev->wb.wb_obj == NULL) {
1119 		/* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1120 		r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1121 					    PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1122 					    &adev->wb.wb_obj, &adev->wb.gpu_addr,
1123 					    (void **)&adev->wb.wb);
1124 		if (r) {
1125 			dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1126 			return r;
1127 		}
1128 
1129 		adev->wb.num_wb = AMDGPU_MAX_WB;
1130 		memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1131 
1132 		/* clear wb memory */
1133 		memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1134 	}
1135 
1136 	return 0;
1137 }
1138 
1139 /**
1140  * amdgpu_device_wb_get - Allocate a wb entry
1141  *
1142  * @adev: amdgpu_device pointer
1143  * @wb: wb index
1144  *
1145  * Allocate a wb slot for use by the driver (all asics).
1146  * Returns 0 on success or -EINVAL on failure.
1147  */
1148 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1149 {
1150 	unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1151 
1152 	if (offset < adev->wb.num_wb) {
1153 		__set_bit(offset, adev->wb.used);
1154 		*wb = offset << 3; /* convert to dw offset */
1155 		return 0;
1156 	} else {
1157 		return -EINVAL;
1158 	}
1159 }
1160 
1161 /**
1162  * amdgpu_device_wb_free - Free a wb entry
1163  *
1164  * @adev: amdgpu_device pointer
1165  * @wb: wb index
1166  *
1167  * Free a wb slot allocated for use by the driver (all asics)
1168  */
1169 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1170 {
1171 	wb >>= 3;
1172 	if (wb < adev->wb.num_wb)
1173 		__clear_bit(wb, adev->wb.used);
1174 }
1175 
1176 /**
1177  * amdgpu_device_resize_fb_bar - try to resize FB BAR
1178  *
1179  * @adev: amdgpu_device pointer
1180  *
1181  * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1182  * to fail, but if any of the BARs is not accessible after the size we abort
1183  * driver loading by returning -ENODEV.
1184  */
1185 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1186 {
1187 	int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1188 	struct pci_bus *root;
1189 	struct resource *res;
1190 	unsigned i;
1191 	u16 cmd;
1192 	int r;
1193 
1194 	/* Bypass for VF */
1195 	if (amdgpu_sriov_vf(adev))
1196 		return 0;
1197 
1198 	/* skip if the bios has already enabled large BAR */
1199 	if (adev->gmc.real_vram_size &&
1200 	    (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1201 		return 0;
1202 
1203 	/* Check if the root BUS has 64bit memory resources */
1204 	root = adev->pdev->bus;
1205 	while (root->parent)
1206 		root = root->parent;
1207 
1208 	pci_bus_for_each_resource(root, res, i) {
1209 		if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1210 		    res->start > 0x100000000ull)
1211 			break;
1212 	}
1213 
1214 	/* Trying to resize is pointless without a root hub window above 4GB */
1215 	if (!res)
1216 		return 0;
1217 
1218 	/* Limit the BAR size to what is available */
1219 	rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1220 			rbar_size);
1221 
1222 	/* Disable memory decoding while we change the BAR addresses and size */
1223 	pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1224 	pci_write_config_word(adev->pdev, PCI_COMMAND,
1225 			      cmd & ~PCI_COMMAND_MEMORY);
1226 
1227 	/* Free the VRAM and doorbell BAR, we most likely need to move both. */
1228 	amdgpu_device_doorbell_fini(adev);
1229 	if (adev->asic_type >= CHIP_BONAIRE)
1230 		pci_release_resource(adev->pdev, 2);
1231 
1232 	pci_release_resource(adev->pdev, 0);
1233 
1234 	r = pci_resize_resource(adev->pdev, 0, rbar_size);
1235 	if (r == -ENOSPC)
1236 		DRM_INFO("Not enough PCI address space for a large BAR.");
1237 	else if (r && r != -ENOTSUPP)
1238 		DRM_ERROR("Problem resizing BAR0 (%d).", r);
1239 
1240 	pci_assign_unassigned_bus_resources(adev->pdev->bus);
1241 
1242 	/* When the doorbell or fb BAR isn't available we have no chance of
1243 	 * using the device.
1244 	 */
1245 	r = amdgpu_device_doorbell_init(adev);
1246 	if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1247 		return -ENODEV;
1248 
1249 	pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1250 
1251 	return 0;
1252 }
1253 
1254 /*
1255  * GPU helpers function.
1256  */
1257 /**
1258  * amdgpu_device_need_post - check if the hw need post or not
1259  *
1260  * @adev: amdgpu_device pointer
1261  *
1262  * Check if the asic has been initialized (all asics) at driver startup
1263  * or post is needed if  hw reset is performed.
1264  * Returns true if need or false if not.
1265  */
1266 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1267 {
1268 	uint32_t reg;
1269 
1270 	if (amdgpu_sriov_vf(adev))
1271 		return false;
1272 
1273 	if (amdgpu_passthrough(adev)) {
1274 		/* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1275 		 * some old smc fw still need driver do vPost otherwise gpu hang, while
1276 		 * those smc fw version above 22.15 doesn't have this flaw, so we force
1277 		 * vpost executed for smc version below 22.15
1278 		 */
1279 		if (adev->asic_type == CHIP_FIJI) {
1280 			int err;
1281 			uint32_t fw_ver;
1282 			err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1283 			/* force vPost if error occured */
1284 			if (err)
1285 				return true;
1286 
1287 			fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1288 			if (fw_ver < 0x00160e00)
1289 				return true;
1290 		}
1291 	}
1292 
1293 	/* Don't post if we need to reset whole hive on init */
1294 	if (adev->gmc.xgmi.pending_reset)
1295 		return false;
1296 
1297 	if (adev->has_hw_reset) {
1298 		adev->has_hw_reset = false;
1299 		return true;
1300 	}
1301 
1302 	/* bios scratch used on CIK+ */
1303 	if (adev->asic_type >= CHIP_BONAIRE)
1304 		return amdgpu_atombios_scratch_need_asic_init(adev);
1305 
1306 	/* check MEM_SIZE for older asics */
1307 	reg = amdgpu_asic_get_config_memsize(adev);
1308 
1309 	if ((reg != 0) && (reg != 0xffffffff))
1310 		return false;
1311 
1312 	return true;
1313 }
1314 
1315 /* if we get transitioned to only one device, take VGA back */
1316 /**
1317  * amdgpu_device_vga_set_decode - enable/disable vga decode
1318  *
1319  * @pdev: PCI device pointer
1320  * @state: enable/disable vga decode
1321  *
1322  * Enable/disable vga decode (all asics).
1323  * Returns VGA resource flags.
1324  */
1325 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1326 		bool state)
1327 {
1328 	struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1329 	amdgpu_asic_set_vga_state(adev, state);
1330 	if (state)
1331 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1332 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1333 	else
1334 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1335 }
1336 
1337 /**
1338  * amdgpu_device_check_block_size - validate the vm block size
1339  *
1340  * @adev: amdgpu_device pointer
1341  *
1342  * Validates the vm block size specified via module parameter.
1343  * The vm block size defines number of bits in page table versus page directory,
1344  * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1345  * page table and the remaining bits are in the page directory.
1346  */
1347 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1348 {
1349 	/* defines number of bits in page table versus page directory,
1350 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1351 	 * page table and the remaining bits are in the page directory */
1352 	if (amdgpu_vm_block_size == -1)
1353 		return;
1354 
1355 	if (amdgpu_vm_block_size < 9) {
1356 		dev_warn(adev->dev, "VM page table size (%d) too small\n",
1357 			 amdgpu_vm_block_size);
1358 		amdgpu_vm_block_size = -1;
1359 	}
1360 }
1361 
1362 /**
1363  * amdgpu_device_check_vm_size - validate the vm size
1364  *
1365  * @adev: amdgpu_device pointer
1366  *
1367  * Validates the vm size in GB specified via module parameter.
1368  * The VM size is the size of the GPU virtual memory space in GB.
1369  */
1370 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1371 {
1372 	/* no need to check the default value */
1373 	if (amdgpu_vm_size == -1)
1374 		return;
1375 
1376 	if (amdgpu_vm_size < 1) {
1377 		dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1378 			 amdgpu_vm_size);
1379 		amdgpu_vm_size = -1;
1380 	}
1381 }
1382 
1383 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1384 {
1385 	struct sysinfo si;
1386 	bool is_os_64 = (sizeof(void *) == 8);
1387 	uint64_t total_memory;
1388 	uint64_t dram_size_seven_GB = 0x1B8000000;
1389 	uint64_t dram_size_three_GB = 0xB8000000;
1390 
1391 	if (amdgpu_smu_memory_pool_size == 0)
1392 		return;
1393 
1394 	if (!is_os_64) {
1395 		DRM_WARN("Not 64-bit OS, feature not supported\n");
1396 		goto def_value;
1397 	}
1398 	si_meminfo(&si);
1399 	total_memory = (uint64_t)si.totalram * si.mem_unit;
1400 
1401 	if ((amdgpu_smu_memory_pool_size == 1) ||
1402 		(amdgpu_smu_memory_pool_size == 2)) {
1403 		if (total_memory < dram_size_three_GB)
1404 			goto def_value1;
1405 	} else if ((amdgpu_smu_memory_pool_size == 4) ||
1406 		(amdgpu_smu_memory_pool_size == 8)) {
1407 		if (total_memory < dram_size_seven_GB)
1408 			goto def_value1;
1409 	} else {
1410 		DRM_WARN("Smu memory pool size not supported\n");
1411 		goto def_value;
1412 	}
1413 	adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1414 
1415 	return;
1416 
1417 def_value1:
1418 	DRM_WARN("No enough system memory\n");
1419 def_value:
1420 	adev->pm.smu_prv_buffer_size = 0;
1421 }
1422 
1423 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1424 {
1425 	if (!(adev->flags & AMD_IS_APU) ||
1426 	    adev->asic_type < CHIP_RAVEN)
1427 		return 0;
1428 
1429 	switch (adev->asic_type) {
1430 	case CHIP_RAVEN:
1431 		if (adev->pdev->device == 0x15dd)
1432 			adev->apu_flags |= AMD_APU_IS_RAVEN;
1433 		if (adev->pdev->device == 0x15d8)
1434 			adev->apu_flags |= AMD_APU_IS_PICASSO;
1435 		break;
1436 	case CHIP_RENOIR:
1437 		if ((adev->pdev->device == 0x1636) ||
1438 		    (adev->pdev->device == 0x164c))
1439 			adev->apu_flags |= AMD_APU_IS_RENOIR;
1440 		else
1441 			adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1442 		break;
1443 	case CHIP_VANGOGH:
1444 		adev->apu_flags |= AMD_APU_IS_VANGOGH;
1445 		break;
1446 	case CHIP_YELLOW_CARP:
1447 		break;
1448 	case CHIP_CYAN_SKILLFISH:
1449 		if (adev->pdev->device == 0x13FE)
1450 			adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1451 		break;
1452 	default:
1453 		break;
1454 	}
1455 
1456 	return 0;
1457 }
1458 
1459 /**
1460  * amdgpu_device_check_arguments - validate module params
1461  *
1462  * @adev: amdgpu_device pointer
1463  *
1464  * Validates certain module parameters and updates
1465  * the associated values used by the driver (all asics).
1466  */
1467 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
1468 {
1469 	if (amdgpu_sched_jobs < 4) {
1470 		dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1471 			 amdgpu_sched_jobs);
1472 		amdgpu_sched_jobs = 4;
1473 	} else if (!is_power_of_2(amdgpu_sched_jobs)){
1474 		dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1475 			 amdgpu_sched_jobs);
1476 		amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1477 	}
1478 
1479 	if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1480 		/* gart size must be greater or equal to 32M */
1481 		dev_warn(adev->dev, "gart size (%d) too small\n",
1482 			 amdgpu_gart_size);
1483 		amdgpu_gart_size = -1;
1484 	}
1485 
1486 	if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1487 		/* gtt size must be greater or equal to 32M */
1488 		dev_warn(adev->dev, "gtt size (%d) too small\n",
1489 				 amdgpu_gtt_size);
1490 		amdgpu_gtt_size = -1;
1491 	}
1492 
1493 	/* valid range is between 4 and 9 inclusive */
1494 	if (amdgpu_vm_fragment_size != -1 &&
1495 	    (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1496 		dev_warn(adev->dev, "valid range is between 4 and 9\n");
1497 		amdgpu_vm_fragment_size = -1;
1498 	}
1499 
1500 	if (amdgpu_sched_hw_submission < 2) {
1501 		dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1502 			 amdgpu_sched_hw_submission);
1503 		amdgpu_sched_hw_submission = 2;
1504 	} else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1505 		dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1506 			 amdgpu_sched_hw_submission);
1507 		amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1508 	}
1509 
1510 	amdgpu_device_check_smu_prv_buffer_size(adev);
1511 
1512 	amdgpu_device_check_vm_size(adev);
1513 
1514 	amdgpu_device_check_block_size(adev);
1515 
1516 	adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1517 
1518 	amdgpu_gmc_tmz_set(adev);
1519 
1520 	amdgpu_gmc_noretry_set(adev);
1521 
1522 	return 0;
1523 }
1524 
1525 /**
1526  * amdgpu_switcheroo_set_state - set switcheroo state
1527  *
1528  * @pdev: pci dev pointer
1529  * @state: vga_switcheroo state
1530  *
1531  * Callback for the switcheroo driver.  Suspends or resumes the
1532  * the asics before or after it is powered up using ACPI methods.
1533  */
1534 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1535 					enum vga_switcheroo_state state)
1536 {
1537 	struct drm_device *dev = pci_get_drvdata(pdev);
1538 	int r;
1539 
1540 	if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
1541 		return;
1542 
1543 	if (state == VGA_SWITCHEROO_ON) {
1544 		pr_info("switched on\n");
1545 		/* don't suspend or resume card normally */
1546 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1547 
1548 		pci_set_power_state(pdev, PCI_D0);
1549 		amdgpu_device_load_pci_state(pdev);
1550 		r = pci_enable_device(pdev);
1551 		if (r)
1552 			DRM_WARN("pci_enable_device failed (%d)\n", r);
1553 		amdgpu_device_resume(dev, true);
1554 
1555 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1556 	} else {
1557 		pr_info("switched off\n");
1558 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1559 		amdgpu_device_suspend(dev, true);
1560 		amdgpu_device_cache_pci_state(pdev);
1561 		/* Shut down the device */
1562 		pci_disable_device(pdev);
1563 		pci_set_power_state(pdev, PCI_D3cold);
1564 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1565 	}
1566 }
1567 
1568 /**
1569  * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1570  *
1571  * @pdev: pci dev pointer
1572  *
1573  * Callback for the switcheroo driver.  Check of the switcheroo
1574  * state can be changed.
1575  * Returns true if the state can be changed, false if not.
1576  */
1577 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1578 {
1579 	struct drm_device *dev = pci_get_drvdata(pdev);
1580 
1581 	/*
1582 	* FIXME: open_count is protected by drm_global_mutex but that would lead to
1583 	* locking inversion with the driver load path. And the access here is
1584 	* completely racy anyway. So don't bother with locking for now.
1585 	*/
1586 	return atomic_read(&dev->open_count) == 0;
1587 }
1588 
1589 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1590 	.set_gpu_state = amdgpu_switcheroo_set_state,
1591 	.reprobe = NULL,
1592 	.can_switch = amdgpu_switcheroo_can_switch,
1593 };
1594 
1595 /**
1596  * amdgpu_device_ip_set_clockgating_state - set the CG state
1597  *
1598  * @dev: amdgpu_device pointer
1599  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1600  * @state: clockgating state (gate or ungate)
1601  *
1602  * Sets the requested clockgating state for all instances of
1603  * the hardware IP specified.
1604  * Returns the error code from the last instance.
1605  */
1606 int amdgpu_device_ip_set_clockgating_state(void *dev,
1607 					   enum amd_ip_block_type block_type,
1608 					   enum amd_clockgating_state state)
1609 {
1610 	struct amdgpu_device *adev = dev;
1611 	int i, r = 0;
1612 
1613 	for (i = 0; i < adev->num_ip_blocks; i++) {
1614 		if (!adev->ip_blocks[i].status.valid)
1615 			continue;
1616 		if (adev->ip_blocks[i].version->type != block_type)
1617 			continue;
1618 		if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1619 			continue;
1620 		r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1621 			(void *)adev, state);
1622 		if (r)
1623 			DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1624 				  adev->ip_blocks[i].version->funcs->name, r);
1625 	}
1626 	return r;
1627 }
1628 
1629 /**
1630  * amdgpu_device_ip_set_powergating_state - set the PG state
1631  *
1632  * @dev: amdgpu_device pointer
1633  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1634  * @state: powergating state (gate or ungate)
1635  *
1636  * Sets the requested powergating state for all instances of
1637  * the hardware IP specified.
1638  * Returns the error code from the last instance.
1639  */
1640 int amdgpu_device_ip_set_powergating_state(void *dev,
1641 					   enum amd_ip_block_type block_type,
1642 					   enum amd_powergating_state state)
1643 {
1644 	struct amdgpu_device *adev = dev;
1645 	int i, r = 0;
1646 
1647 	for (i = 0; i < adev->num_ip_blocks; i++) {
1648 		if (!adev->ip_blocks[i].status.valid)
1649 			continue;
1650 		if (adev->ip_blocks[i].version->type != block_type)
1651 			continue;
1652 		if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1653 			continue;
1654 		r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1655 			(void *)adev, state);
1656 		if (r)
1657 			DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1658 				  adev->ip_blocks[i].version->funcs->name, r);
1659 	}
1660 	return r;
1661 }
1662 
1663 /**
1664  * amdgpu_device_ip_get_clockgating_state - get the CG state
1665  *
1666  * @adev: amdgpu_device pointer
1667  * @flags: clockgating feature flags
1668  *
1669  * Walks the list of IPs on the device and updates the clockgating
1670  * flags for each IP.
1671  * Updates @flags with the feature flags for each hardware IP where
1672  * clockgating is enabled.
1673  */
1674 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1675 					    u32 *flags)
1676 {
1677 	int i;
1678 
1679 	for (i = 0; i < adev->num_ip_blocks; i++) {
1680 		if (!adev->ip_blocks[i].status.valid)
1681 			continue;
1682 		if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1683 			adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1684 	}
1685 }
1686 
1687 /**
1688  * amdgpu_device_ip_wait_for_idle - wait for idle
1689  *
1690  * @adev: amdgpu_device pointer
1691  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1692  *
1693  * Waits for the request hardware IP to be idle.
1694  * Returns 0 for success or a negative error code on failure.
1695  */
1696 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1697 				   enum amd_ip_block_type block_type)
1698 {
1699 	int i, r;
1700 
1701 	for (i = 0; i < adev->num_ip_blocks; i++) {
1702 		if (!adev->ip_blocks[i].status.valid)
1703 			continue;
1704 		if (adev->ip_blocks[i].version->type == block_type) {
1705 			r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1706 			if (r)
1707 				return r;
1708 			break;
1709 		}
1710 	}
1711 	return 0;
1712 
1713 }
1714 
1715 /**
1716  * amdgpu_device_ip_is_idle - is the hardware IP idle
1717  *
1718  * @adev: amdgpu_device pointer
1719  * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1720  *
1721  * Check if the hardware IP is idle or not.
1722  * Returns true if it the IP is idle, false if not.
1723  */
1724 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1725 			      enum amd_ip_block_type block_type)
1726 {
1727 	int i;
1728 
1729 	for (i = 0; i < adev->num_ip_blocks; i++) {
1730 		if (!adev->ip_blocks[i].status.valid)
1731 			continue;
1732 		if (adev->ip_blocks[i].version->type == block_type)
1733 			return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1734 	}
1735 	return true;
1736 
1737 }
1738 
1739 /**
1740  * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1741  *
1742  * @adev: amdgpu_device pointer
1743  * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1744  *
1745  * Returns a pointer to the hardware IP block structure
1746  * if it exists for the asic, otherwise NULL.
1747  */
1748 struct amdgpu_ip_block *
1749 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1750 			      enum amd_ip_block_type type)
1751 {
1752 	int i;
1753 
1754 	for (i = 0; i < adev->num_ip_blocks; i++)
1755 		if (adev->ip_blocks[i].version->type == type)
1756 			return &adev->ip_blocks[i];
1757 
1758 	return NULL;
1759 }
1760 
1761 /**
1762  * amdgpu_device_ip_block_version_cmp
1763  *
1764  * @adev: amdgpu_device pointer
1765  * @type: enum amd_ip_block_type
1766  * @major: major version
1767  * @minor: minor version
1768  *
1769  * return 0 if equal or greater
1770  * return 1 if smaller or the ip_block doesn't exist
1771  */
1772 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1773 				       enum amd_ip_block_type type,
1774 				       u32 major, u32 minor)
1775 {
1776 	struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1777 
1778 	if (ip_block && ((ip_block->version->major > major) ||
1779 			((ip_block->version->major == major) &&
1780 			(ip_block->version->minor >= minor))))
1781 		return 0;
1782 
1783 	return 1;
1784 }
1785 
1786 /**
1787  * amdgpu_device_ip_block_add
1788  *
1789  * @adev: amdgpu_device pointer
1790  * @ip_block_version: pointer to the IP to add
1791  *
1792  * Adds the IP block driver information to the collection of IPs
1793  * on the asic.
1794  */
1795 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1796 			       const struct amdgpu_ip_block_version *ip_block_version)
1797 {
1798 	if (!ip_block_version)
1799 		return -EINVAL;
1800 
1801 	switch (ip_block_version->type) {
1802 	case AMD_IP_BLOCK_TYPE_VCN:
1803 		if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1804 			return 0;
1805 		break;
1806 	case AMD_IP_BLOCK_TYPE_JPEG:
1807 		if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1808 			return 0;
1809 		break;
1810 	default:
1811 		break;
1812 	}
1813 
1814 	DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1815 		  ip_block_version->funcs->name);
1816 
1817 	adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1818 
1819 	return 0;
1820 }
1821 
1822 /**
1823  * amdgpu_device_enable_virtual_display - enable virtual display feature
1824  *
1825  * @adev: amdgpu_device pointer
1826  *
1827  * Enabled the virtual display feature if the user has enabled it via
1828  * the module parameter virtual_display.  This feature provides a virtual
1829  * display hardware on headless boards or in virtualized environments.
1830  * This function parses and validates the configuration string specified by
1831  * the user and configues the virtual display configuration (number of
1832  * virtual connectors, crtcs, etc.) specified.
1833  */
1834 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1835 {
1836 	adev->enable_virtual_display = false;
1837 
1838 	if (amdgpu_virtual_display) {
1839 		const char *pci_address_name = pci_name(adev->pdev);
1840 		char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1841 
1842 		pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1843 		pciaddstr_tmp = pciaddstr;
1844 		while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1845 			pciaddname = strsep(&pciaddname_tmp, ",");
1846 			if (!strcmp("all", pciaddname)
1847 			    || !strcmp(pci_address_name, pciaddname)) {
1848 				long num_crtc;
1849 				int res = -1;
1850 
1851 				adev->enable_virtual_display = true;
1852 
1853 				if (pciaddname_tmp)
1854 					res = kstrtol(pciaddname_tmp, 10,
1855 						      &num_crtc);
1856 
1857 				if (!res) {
1858 					if (num_crtc < 1)
1859 						num_crtc = 1;
1860 					if (num_crtc > 6)
1861 						num_crtc = 6;
1862 					adev->mode_info.num_crtc = num_crtc;
1863 				} else {
1864 					adev->mode_info.num_crtc = 1;
1865 				}
1866 				break;
1867 			}
1868 		}
1869 
1870 		DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1871 			 amdgpu_virtual_display, pci_address_name,
1872 			 adev->enable_virtual_display, adev->mode_info.num_crtc);
1873 
1874 		kfree(pciaddstr);
1875 	}
1876 }
1877 
1878 /**
1879  * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1880  *
1881  * @adev: amdgpu_device pointer
1882  *
1883  * Parses the asic configuration parameters specified in the gpu info
1884  * firmware and makes them availale to the driver for use in configuring
1885  * the asic.
1886  * Returns 0 on success, -EINVAL on failure.
1887  */
1888 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1889 {
1890 	const char *chip_name;
1891 	char fw_name[40];
1892 	int err;
1893 	const struct gpu_info_firmware_header_v1_0 *hdr;
1894 
1895 	adev->firmware.gpu_info_fw = NULL;
1896 
1897 	if (adev->mman.discovery_bin) {
1898 		amdgpu_discovery_get_gfx_info(adev);
1899 
1900 		/*
1901 		 * FIXME: The bounding box is still needed by Navi12, so
1902 		 * temporarily read it from gpu_info firmware. Should be droped
1903 		 * when DAL no longer needs it.
1904 		 */
1905 		if (adev->asic_type != CHIP_NAVI12)
1906 			return 0;
1907 	}
1908 
1909 	switch (adev->asic_type) {
1910 #ifdef CONFIG_DRM_AMDGPU_SI
1911 	case CHIP_VERDE:
1912 	case CHIP_TAHITI:
1913 	case CHIP_PITCAIRN:
1914 	case CHIP_OLAND:
1915 	case CHIP_HAINAN:
1916 #endif
1917 #ifdef CONFIG_DRM_AMDGPU_CIK
1918 	case CHIP_BONAIRE:
1919 	case CHIP_HAWAII:
1920 	case CHIP_KAVERI:
1921 	case CHIP_KABINI:
1922 	case CHIP_MULLINS:
1923 #endif
1924 	case CHIP_TOPAZ:
1925 	case CHIP_TONGA:
1926 	case CHIP_FIJI:
1927 	case CHIP_POLARIS10:
1928 	case CHIP_POLARIS11:
1929 	case CHIP_POLARIS12:
1930 	case CHIP_VEGAM:
1931 	case CHIP_CARRIZO:
1932 	case CHIP_STONEY:
1933 	case CHIP_VEGA20:
1934 	case CHIP_ALDEBARAN:
1935 	case CHIP_SIENNA_CICHLID:
1936 	case CHIP_NAVY_FLOUNDER:
1937 	case CHIP_DIMGREY_CAVEFISH:
1938 	case CHIP_BEIGE_GOBY:
1939 	default:
1940 		return 0;
1941 	case CHIP_VEGA10:
1942 		chip_name = "vega10";
1943 		break;
1944 	case CHIP_VEGA12:
1945 		chip_name = "vega12";
1946 		break;
1947 	case CHIP_RAVEN:
1948 		if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1949 			chip_name = "raven2";
1950 		else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1951 			chip_name = "picasso";
1952 		else
1953 			chip_name = "raven";
1954 		break;
1955 	case CHIP_ARCTURUS:
1956 		chip_name = "arcturus";
1957 		break;
1958 	case CHIP_RENOIR:
1959 		if (adev->apu_flags & AMD_APU_IS_RENOIR)
1960 			chip_name = "renoir";
1961 		else
1962 			chip_name = "green_sardine";
1963 		break;
1964 	case CHIP_NAVI10:
1965 		chip_name = "navi10";
1966 		break;
1967 	case CHIP_NAVI14:
1968 		chip_name = "navi14";
1969 		break;
1970 	case CHIP_NAVI12:
1971 		chip_name = "navi12";
1972 		break;
1973 	case CHIP_VANGOGH:
1974 		chip_name = "vangogh";
1975 		break;
1976 	case CHIP_YELLOW_CARP:
1977 		chip_name = "yellow_carp";
1978 		break;
1979 	}
1980 
1981 	snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1982 	err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1983 	if (err) {
1984 		dev_err(adev->dev,
1985 			"Failed to load gpu_info firmware \"%s\"\n",
1986 			fw_name);
1987 		goto out;
1988 	}
1989 	err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1990 	if (err) {
1991 		dev_err(adev->dev,
1992 			"Failed to validate gpu_info firmware \"%s\"\n",
1993 			fw_name);
1994 		goto out;
1995 	}
1996 
1997 	hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1998 	amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1999 
2000 	switch (hdr->version_major) {
2001 	case 1:
2002 	{
2003 		const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2004 			(const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2005 								le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2006 
2007 		/*
2008 		 * Should be droped when DAL no longer needs it.
2009 		 */
2010 		if (adev->asic_type == CHIP_NAVI12)
2011 			goto parse_soc_bounding_box;
2012 
2013 		adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2014 		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2015 		adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2016 		adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2017 		adev->gfx.config.max_texture_channel_caches =
2018 			le32_to_cpu(gpu_info_fw->gc_num_tccs);
2019 		adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2020 		adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2021 		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2022 		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2023 		adev->gfx.config.double_offchip_lds_buf =
2024 			le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2025 		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2026 		adev->gfx.cu_info.max_waves_per_simd =
2027 			le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2028 		adev->gfx.cu_info.max_scratch_slots_per_cu =
2029 			le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2030 		adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2031 		if (hdr->version_minor >= 1) {
2032 			const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2033 				(const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2034 									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2035 			adev->gfx.config.num_sc_per_sh =
2036 				le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2037 			adev->gfx.config.num_packer_per_sc =
2038 				le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2039 		}
2040 
2041 parse_soc_bounding_box:
2042 		/*
2043 		 * soc bounding box info is not integrated in disocovery table,
2044 		 * we always need to parse it from gpu info firmware if needed.
2045 		 */
2046 		if (hdr->version_minor == 2) {
2047 			const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2048 				(const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2049 									le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2050 			adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2051 		}
2052 		break;
2053 	}
2054 	default:
2055 		dev_err(adev->dev,
2056 			"Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2057 		err = -EINVAL;
2058 		goto out;
2059 	}
2060 out:
2061 	return err;
2062 }
2063 
2064 /**
2065  * amdgpu_device_ip_early_init - run early init for hardware IPs
2066  *
2067  * @adev: amdgpu_device pointer
2068  *
2069  * Early initialization pass for hardware IPs.  The hardware IPs that make
2070  * up each asic are discovered each IP's early_init callback is run.  This
2071  * is the first stage in initializing the asic.
2072  * Returns 0 on success, negative error code on failure.
2073  */
2074 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2075 {
2076 	int i, r;
2077 
2078 	amdgpu_device_enable_virtual_display(adev);
2079 
2080 	if (amdgpu_sriov_vf(adev)) {
2081 		r = amdgpu_virt_request_full_gpu(adev, true);
2082 		if (r)
2083 			return r;
2084 	}
2085 
2086 	switch (adev->asic_type) {
2087 #ifdef CONFIG_DRM_AMDGPU_SI
2088 	case CHIP_VERDE:
2089 	case CHIP_TAHITI:
2090 	case CHIP_PITCAIRN:
2091 	case CHIP_OLAND:
2092 	case CHIP_HAINAN:
2093 		adev->family = AMDGPU_FAMILY_SI;
2094 		r = si_set_ip_blocks(adev);
2095 		if (r)
2096 			return r;
2097 		break;
2098 #endif
2099 #ifdef CONFIG_DRM_AMDGPU_CIK
2100 	case CHIP_BONAIRE:
2101 	case CHIP_HAWAII:
2102 	case CHIP_KAVERI:
2103 	case CHIP_KABINI:
2104 	case CHIP_MULLINS:
2105 		if (adev->flags & AMD_IS_APU)
2106 			adev->family = AMDGPU_FAMILY_KV;
2107 		else
2108 			adev->family = AMDGPU_FAMILY_CI;
2109 
2110 		r = cik_set_ip_blocks(adev);
2111 		if (r)
2112 			return r;
2113 		break;
2114 #endif
2115 	case CHIP_TOPAZ:
2116 	case CHIP_TONGA:
2117 	case CHIP_FIJI:
2118 	case CHIP_POLARIS10:
2119 	case CHIP_POLARIS11:
2120 	case CHIP_POLARIS12:
2121 	case CHIP_VEGAM:
2122 	case CHIP_CARRIZO:
2123 	case CHIP_STONEY:
2124 		if (adev->flags & AMD_IS_APU)
2125 			adev->family = AMDGPU_FAMILY_CZ;
2126 		else
2127 			adev->family = AMDGPU_FAMILY_VI;
2128 
2129 		r = vi_set_ip_blocks(adev);
2130 		if (r)
2131 			return r;
2132 		break;
2133 	default:
2134 		r = amdgpu_discovery_set_ip_blocks(adev);
2135 		if (r)
2136 			return r;
2137 		break;
2138 	}
2139 
2140 	amdgpu_amdkfd_device_probe(adev);
2141 
2142 	adev->pm.pp_feature = amdgpu_pp_feature_mask;
2143 	if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2144 		adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2145 	if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2146 		adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2147 
2148 	for (i = 0; i < adev->num_ip_blocks; i++) {
2149 		if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2150 			DRM_ERROR("disabled ip block: %d <%s>\n",
2151 				  i, adev->ip_blocks[i].version->funcs->name);
2152 			adev->ip_blocks[i].status.valid = false;
2153 		} else {
2154 			if (adev->ip_blocks[i].version->funcs->early_init) {
2155 				r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2156 				if (r == -ENOENT) {
2157 					adev->ip_blocks[i].status.valid = false;
2158 				} else if (r) {
2159 					DRM_ERROR("early_init of IP block <%s> failed %d\n",
2160 						  adev->ip_blocks[i].version->funcs->name, r);
2161 					return r;
2162 				} else {
2163 					adev->ip_blocks[i].status.valid = true;
2164 				}
2165 			} else {
2166 				adev->ip_blocks[i].status.valid = true;
2167 			}
2168 		}
2169 		/* get the vbios after the asic_funcs are set up */
2170 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2171 			r = amdgpu_device_parse_gpu_info_fw(adev);
2172 			if (r)
2173 				return r;
2174 
2175 			/* Read BIOS */
2176 			if (!amdgpu_get_bios(adev))
2177 				return -EINVAL;
2178 
2179 			r = amdgpu_atombios_init(adev);
2180 			if (r) {
2181 				dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2182 				amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2183 				return r;
2184 			}
2185 
2186 			/*get pf2vf msg info at it's earliest time*/
2187 			if (amdgpu_sriov_vf(adev))
2188 				amdgpu_virt_init_data_exchange(adev);
2189 
2190 		}
2191 	}
2192 
2193 	adev->cg_flags &= amdgpu_cg_mask;
2194 	adev->pg_flags &= amdgpu_pg_mask;
2195 
2196 	return 0;
2197 }
2198 
2199 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2200 {
2201 	int i, r;
2202 
2203 	for (i = 0; i < adev->num_ip_blocks; i++) {
2204 		if (!adev->ip_blocks[i].status.sw)
2205 			continue;
2206 		if (adev->ip_blocks[i].status.hw)
2207 			continue;
2208 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2209 		    (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2210 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2211 			r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2212 			if (r) {
2213 				DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2214 					  adev->ip_blocks[i].version->funcs->name, r);
2215 				return r;
2216 			}
2217 			adev->ip_blocks[i].status.hw = true;
2218 		}
2219 	}
2220 
2221 	return 0;
2222 }
2223 
2224 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2225 {
2226 	int i, r;
2227 
2228 	for (i = 0; i < adev->num_ip_blocks; i++) {
2229 		if (!adev->ip_blocks[i].status.sw)
2230 			continue;
2231 		if (adev->ip_blocks[i].status.hw)
2232 			continue;
2233 		r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2234 		if (r) {
2235 			DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2236 				  adev->ip_blocks[i].version->funcs->name, r);
2237 			return r;
2238 		}
2239 		adev->ip_blocks[i].status.hw = true;
2240 	}
2241 
2242 	return 0;
2243 }
2244 
2245 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2246 {
2247 	int r = 0;
2248 	int i;
2249 	uint32_t smu_version;
2250 
2251 	if (adev->asic_type >= CHIP_VEGA10) {
2252 		for (i = 0; i < adev->num_ip_blocks; i++) {
2253 			if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2254 				continue;
2255 
2256 			if (!adev->ip_blocks[i].status.sw)
2257 				continue;
2258 
2259 			/* no need to do the fw loading again if already done*/
2260 			if (adev->ip_blocks[i].status.hw == true)
2261 				break;
2262 
2263 			if (amdgpu_in_reset(adev) || adev->in_suspend) {
2264 				r = adev->ip_blocks[i].version->funcs->resume(adev);
2265 				if (r) {
2266 					DRM_ERROR("resume of IP block <%s> failed %d\n",
2267 							  adev->ip_blocks[i].version->funcs->name, r);
2268 					return r;
2269 				}
2270 			} else {
2271 				r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2272 				if (r) {
2273 					DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2274 							  adev->ip_blocks[i].version->funcs->name, r);
2275 					return r;
2276 				}
2277 			}
2278 
2279 			adev->ip_blocks[i].status.hw = true;
2280 			break;
2281 		}
2282 	}
2283 
2284 	if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2285 		r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2286 
2287 	return r;
2288 }
2289 
2290 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2291 {
2292 	long timeout;
2293 	int r, i;
2294 
2295 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2296 		struct amdgpu_ring *ring = adev->rings[i];
2297 
2298 		/* No need to setup the GPU scheduler for rings that don't need it */
2299 		if (!ring || ring->no_scheduler)
2300 			continue;
2301 
2302 		switch (ring->funcs->type) {
2303 		case AMDGPU_RING_TYPE_GFX:
2304 			timeout = adev->gfx_timeout;
2305 			break;
2306 		case AMDGPU_RING_TYPE_COMPUTE:
2307 			timeout = adev->compute_timeout;
2308 			break;
2309 		case AMDGPU_RING_TYPE_SDMA:
2310 			timeout = adev->sdma_timeout;
2311 			break;
2312 		default:
2313 			timeout = adev->video_timeout;
2314 			break;
2315 		}
2316 
2317 		r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2318 				   ring->num_hw_submission, amdgpu_job_hang_limit,
2319 				   timeout, adev->reset_domain->wq,
2320 				   ring->sched_score, ring->name,
2321 				   adev->dev);
2322 		if (r) {
2323 			DRM_ERROR("Failed to create scheduler on ring %s.\n",
2324 				  ring->name);
2325 			return r;
2326 		}
2327 	}
2328 
2329 	return 0;
2330 }
2331 
2332 
2333 /**
2334  * amdgpu_device_ip_init - run init for hardware IPs
2335  *
2336  * @adev: amdgpu_device pointer
2337  *
2338  * Main initialization pass for hardware IPs.  The list of all the hardware
2339  * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2340  * are run.  sw_init initializes the software state associated with each IP
2341  * and hw_init initializes the hardware associated with each IP.
2342  * Returns 0 on success, negative error code on failure.
2343  */
2344 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
2345 {
2346 	int i, r;
2347 
2348 	r = amdgpu_ras_init(adev);
2349 	if (r)
2350 		return r;
2351 
2352 	for (i = 0; i < adev->num_ip_blocks; i++) {
2353 		if (!adev->ip_blocks[i].status.valid)
2354 			continue;
2355 		r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2356 		if (r) {
2357 			DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2358 				  adev->ip_blocks[i].version->funcs->name, r);
2359 			goto init_failed;
2360 		}
2361 		adev->ip_blocks[i].status.sw = true;
2362 
2363 		/* need to do gmc hw init early so we can allocate gpu mem */
2364 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2365 			/* Try to reserve bad pages early */
2366 			if (amdgpu_sriov_vf(adev))
2367 				amdgpu_virt_exchange_data(adev);
2368 
2369 			r = amdgpu_device_vram_scratch_init(adev);
2370 			if (r) {
2371 				DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2372 				goto init_failed;
2373 			}
2374 			r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2375 			if (r) {
2376 				DRM_ERROR("hw_init %d failed %d\n", i, r);
2377 				goto init_failed;
2378 			}
2379 			r = amdgpu_device_wb_init(adev);
2380 			if (r) {
2381 				DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2382 				goto init_failed;
2383 			}
2384 			adev->ip_blocks[i].status.hw = true;
2385 
2386 			/* right after GMC hw init, we create CSA */
2387 			if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
2388 				r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2389 								AMDGPU_GEM_DOMAIN_VRAM,
2390 								AMDGPU_CSA_SIZE);
2391 				if (r) {
2392 					DRM_ERROR("allocate CSA failed %d\n", r);
2393 					goto init_failed;
2394 				}
2395 			}
2396 		}
2397 	}
2398 
2399 	if (amdgpu_sriov_vf(adev))
2400 		amdgpu_virt_init_data_exchange(adev);
2401 
2402 	r = amdgpu_ib_pool_init(adev);
2403 	if (r) {
2404 		dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2405 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2406 		goto init_failed;
2407 	}
2408 
2409 	r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2410 	if (r)
2411 		goto init_failed;
2412 
2413 	r = amdgpu_device_ip_hw_init_phase1(adev);
2414 	if (r)
2415 		goto init_failed;
2416 
2417 	r = amdgpu_device_fw_loading(adev);
2418 	if (r)
2419 		goto init_failed;
2420 
2421 	r = amdgpu_device_ip_hw_init_phase2(adev);
2422 	if (r)
2423 		goto init_failed;
2424 
2425 	/*
2426 	 * retired pages will be loaded from eeprom and reserved here,
2427 	 * it should be called after amdgpu_device_ip_hw_init_phase2  since
2428 	 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2429 	 * for I2C communication which only true at this point.
2430 	 *
2431 	 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2432 	 * failure from bad gpu situation and stop amdgpu init process
2433 	 * accordingly. For other failed cases, it will still release all
2434 	 * the resource and print error message, rather than returning one
2435 	 * negative value to upper level.
2436 	 *
2437 	 * Note: theoretically, this should be called before all vram allocations
2438 	 * to protect retired page from abusing
2439 	 */
2440 	r = amdgpu_ras_recovery_init(adev);
2441 	if (r)
2442 		goto init_failed;
2443 
2444 	/**
2445 	 * In case of XGMI grab extra reference for reset domain for this device
2446 	 */
2447 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2448 		if (amdgpu_xgmi_add_device(adev) == 0) {
2449 			struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2450 
2451 			if (!hive->reset_domain ||
2452 			    !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2453 				r = -ENOENT;
2454 				goto init_failed;
2455 			}
2456 
2457 			/* Drop the early temporary reset domain we created for device */
2458 			amdgpu_reset_put_reset_domain(adev->reset_domain);
2459 			adev->reset_domain = hive->reset_domain;
2460 		}
2461 	}
2462 
2463 	r = amdgpu_device_init_schedulers(adev);
2464 	if (r)
2465 		goto init_failed;
2466 
2467 	/* Don't init kfd if whole hive need to be reset during init */
2468 	if (!adev->gmc.xgmi.pending_reset)
2469 		amdgpu_amdkfd_device_init(adev);
2470 
2471 	amdgpu_fru_get_product_info(adev);
2472 
2473 init_failed:
2474 	if (amdgpu_sriov_vf(adev))
2475 		amdgpu_virt_release_full_gpu(adev, true);
2476 
2477 	return r;
2478 }
2479 
2480 /**
2481  * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2482  *
2483  * @adev: amdgpu_device pointer
2484  *
2485  * Writes a reset magic value to the gart pointer in VRAM.  The driver calls
2486  * this function before a GPU reset.  If the value is retained after a
2487  * GPU reset, VRAM has not been lost.  Some GPU resets may destry VRAM contents.
2488  */
2489 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2490 {
2491 	memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2492 }
2493 
2494 /**
2495  * amdgpu_device_check_vram_lost - check if vram is valid
2496  *
2497  * @adev: amdgpu_device pointer
2498  *
2499  * Checks the reset magic value written to the gart pointer in VRAM.
2500  * The driver calls this after a GPU reset to see if the contents of
2501  * VRAM is lost or now.
2502  * returns true if vram is lost, false if not.
2503  */
2504 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2505 {
2506 	if (memcmp(adev->gart.ptr, adev->reset_magic,
2507 			AMDGPU_RESET_MAGIC_NUM))
2508 		return true;
2509 
2510 	if (!amdgpu_in_reset(adev))
2511 		return false;
2512 
2513 	/*
2514 	 * For all ASICs with baco/mode1 reset, the VRAM is
2515 	 * always assumed to be lost.
2516 	 */
2517 	switch (amdgpu_asic_reset_method(adev)) {
2518 	case AMD_RESET_METHOD_BACO:
2519 	case AMD_RESET_METHOD_MODE1:
2520 		return true;
2521 	default:
2522 		return false;
2523 	}
2524 }
2525 
2526 /**
2527  * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2528  *
2529  * @adev: amdgpu_device pointer
2530  * @state: clockgating state (gate or ungate)
2531  *
2532  * The list of all the hardware IPs that make up the asic is walked and the
2533  * set_clockgating_state callbacks are run.
2534  * Late initialization pass enabling clockgating for hardware IPs.
2535  * Fini or suspend, pass disabling clockgating for hardware IPs.
2536  * Returns 0 on success, negative error code on failure.
2537  */
2538 
2539 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2540 			       enum amd_clockgating_state state)
2541 {
2542 	int i, j, r;
2543 
2544 	if (amdgpu_emu_mode == 1)
2545 		return 0;
2546 
2547 	for (j = 0; j < adev->num_ip_blocks; j++) {
2548 		i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2549 		if (!adev->ip_blocks[i].status.late_initialized)
2550 			continue;
2551 		/* skip CG for GFX on S0ix */
2552 		if (adev->in_s0ix &&
2553 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2554 			continue;
2555 		/* skip CG for VCE/UVD, it's handled specially */
2556 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2557 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2558 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2559 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2560 		    adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2561 			/* enable clockgating to save power */
2562 			r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2563 										     state);
2564 			if (r) {
2565 				DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2566 					  adev->ip_blocks[i].version->funcs->name, r);
2567 				return r;
2568 			}
2569 		}
2570 	}
2571 
2572 	return 0;
2573 }
2574 
2575 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2576 			       enum amd_powergating_state state)
2577 {
2578 	int i, j, r;
2579 
2580 	if (amdgpu_emu_mode == 1)
2581 		return 0;
2582 
2583 	for (j = 0; j < adev->num_ip_blocks; j++) {
2584 		i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2585 		if (!adev->ip_blocks[i].status.late_initialized)
2586 			continue;
2587 		/* skip PG for GFX on S0ix */
2588 		if (adev->in_s0ix &&
2589 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2590 			continue;
2591 		/* skip CG for VCE/UVD, it's handled specially */
2592 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2593 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2594 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2595 		    adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2596 		    adev->ip_blocks[i].version->funcs->set_powergating_state) {
2597 			/* enable powergating to save power */
2598 			r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2599 											state);
2600 			if (r) {
2601 				DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2602 					  adev->ip_blocks[i].version->funcs->name, r);
2603 				return r;
2604 			}
2605 		}
2606 	}
2607 	return 0;
2608 }
2609 
2610 static int amdgpu_device_enable_mgpu_fan_boost(void)
2611 {
2612 	struct amdgpu_gpu_instance *gpu_ins;
2613 	struct amdgpu_device *adev;
2614 	int i, ret = 0;
2615 
2616 	mutex_lock(&mgpu_info.mutex);
2617 
2618 	/*
2619 	 * MGPU fan boost feature should be enabled
2620 	 * only when there are two or more dGPUs in
2621 	 * the system
2622 	 */
2623 	if (mgpu_info.num_dgpu < 2)
2624 		goto out;
2625 
2626 	for (i = 0; i < mgpu_info.num_dgpu; i++) {
2627 		gpu_ins = &(mgpu_info.gpu_ins[i]);
2628 		adev = gpu_ins->adev;
2629 		if (!(adev->flags & AMD_IS_APU) &&
2630 		    !gpu_ins->mgpu_fan_enabled) {
2631 			ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2632 			if (ret)
2633 				break;
2634 
2635 			gpu_ins->mgpu_fan_enabled = 1;
2636 		}
2637 	}
2638 
2639 out:
2640 	mutex_unlock(&mgpu_info.mutex);
2641 
2642 	return ret;
2643 }
2644 
2645 /**
2646  * amdgpu_device_ip_late_init - run late init for hardware IPs
2647  *
2648  * @adev: amdgpu_device pointer
2649  *
2650  * Late initialization pass for hardware IPs.  The list of all the hardware
2651  * IPs that make up the asic is walked and the late_init callbacks are run.
2652  * late_init covers any special initialization that an IP requires
2653  * after all of the have been initialized or something that needs to happen
2654  * late in the init process.
2655  * Returns 0 on success, negative error code on failure.
2656  */
2657 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2658 {
2659 	struct amdgpu_gpu_instance *gpu_instance;
2660 	int i = 0, r;
2661 
2662 	for (i = 0; i < adev->num_ip_blocks; i++) {
2663 		if (!adev->ip_blocks[i].status.hw)
2664 			continue;
2665 		if (adev->ip_blocks[i].version->funcs->late_init) {
2666 			r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2667 			if (r) {
2668 				DRM_ERROR("late_init of IP block <%s> failed %d\n",
2669 					  adev->ip_blocks[i].version->funcs->name, r);
2670 				return r;
2671 			}
2672 		}
2673 		adev->ip_blocks[i].status.late_initialized = true;
2674 	}
2675 
2676 	amdgpu_ras_set_error_query_ready(adev, true);
2677 
2678 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2679 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2680 
2681 	amdgpu_device_fill_reset_magic(adev);
2682 
2683 	r = amdgpu_device_enable_mgpu_fan_boost();
2684 	if (r)
2685 		DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2686 
2687 	/* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2688 	if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2689 			       adev->asic_type == CHIP_ALDEBARAN ))
2690 		smu_handle_passthrough_sbr(&adev->smu, true);
2691 
2692 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
2693 		mutex_lock(&mgpu_info.mutex);
2694 
2695 		/*
2696 		 * Reset device p-state to low as this was booted with high.
2697 		 *
2698 		 * This should be performed only after all devices from the same
2699 		 * hive get initialized.
2700 		 *
2701 		 * However, it's unknown how many device in the hive in advance.
2702 		 * As this is counted one by one during devices initializations.
2703 		 *
2704 		 * So, we wait for all XGMI interlinked devices initialized.
2705 		 * This may bring some delays as those devices may come from
2706 		 * different hives. But that should be OK.
2707 		 */
2708 		if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2709 			for (i = 0; i < mgpu_info.num_gpu; i++) {
2710 				gpu_instance = &(mgpu_info.gpu_ins[i]);
2711 				if (gpu_instance->adev->flags & AMD_IS_APU)
2712 					continue;
2713 
2714 				r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2715 						AMDGPU_XGMI_PSTATE_MIN);
2716 				if (r) {
2717 					DRM_ERROR("pstate setting failed (%d).\n", r);
2718 					break;
2719 				}
2720 			}
2721 		}
2722 
2723 		mutex_unlock(&mgpu_info.mutex);
2724 	}
2725 
2726 	return 0;
2727 }
2728 
2729 /**
2730  * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2731  *
2732  * @adev: amdgpu_device pointer
2733  *
2734  * For ASICs need to disable SMC first
2735  */
2736 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2737 {
2738 	int i, r;
2739 
2740 	if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2741 		return;
2742 
2743 	for (i = 0; i < adev->num_ip_blocks; i++) {
2744 		if (!adev->ip_blocks[i].status.hw)
2745 			continue;
2746 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2747 			r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2748 			/* XXX handle errors */
2749 			if (r) {
2750 				DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2751 					  adev->ip_blocks[i].version->funcs->name, r);
2752 			}
2753 			adev->ip_blocks[i].status.hw = false;
2754 			break;
2755 		}
2756 	}
2757 }
2758 
2759 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
2760 {
2761 	int i, r;
2762 
2763 	for (i = 0; i < adev->num_ip_blocks; i++) {
2764 		if (!adev->ip_blocks[i].version->funcs->early_fini)
2765 			continue;
2766 
2767 		r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2768 		if (r) {
2769 			DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2770 				  adev->ip_blocks[i].version->funcs->name, r);
2771 		}
2772 	}
2773 
2774 	amdgpu_amdkfd_suspend(adev, false);
2775 
2776 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2777 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2778 
2779 	/* Workaroud for ASICs need to disable SMC first */
2780 	amdgpu_device_smu_fini_early(adev);
2781 
2782 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2783 		if (!adev->ip_blocks[i].status.hw)
2784 			continue;
2785 
2786 		r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2787 		/* XXX handle errors */
2788 		if (r) {
2789 			DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2790 				  adev->ip_blocks[i].version->funcs->name, r);
2791 		}
2792 
2793 		adev->ip_blocks[i].status.hw = false;
2794 	}
2795 
2796 	if (amdgpu_sriov_vf(adev)) {
2797 		if (amdgpu_virt_release_full_gpu(adev, false))
2798 			DRM_ERROR("failed to release exclusive mode on fini\n");
2799 	}
2800 
2801 	return 0;
2802 }
2803 
2804 /**
2805  * amdgpu_device_ip_fini - run fini for hardware IPs
2806  *
2807  * @adev: amdgpu_device pointer
2808  *
2809  * Main teardown pass for hardware IPs.  The list of all the hardware
2810  * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2811  * are run.  hw_fini tears down the hardware associated with each IP
2812  * and sw_fini tears down any software state associated with each IP.
2813  * Returns 0 on success, negative error code on failure.
2814  */
2815 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2816 {
2817 	int i, r;
2818 
2819 	if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2820 		amdgpu_virt_release_ras_err_handler_data(adev);
2821 
2822 	if (adev->gmc.xgmi.num_physical_nodes > 1)
2823 		amdgpu_xgmi_remove_device(adev);
2824 
2825 	amdgpu_amdkfd_device_fini_sw(adev);
2826 
2827 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2828 		if (!adev->ip_blocks[i].status.sw)
2829 			continue;
2830 
2831 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2832 			amdgpu_ucode_free_bo(adev);
2833 			amdgpu_free_static_csa(&adev->virt.csa_obj);
2834 			amdgpu_device_wb_fini(adev);
2835 			amdgpu_device_vram_scratch_fini(adev);
2836 			amdgpu_ib_pool_fini(adev);
2837 		}
2838 
2839 		r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
2840 		/* XXX handle errors */
2841 		if (r) {
2842 			DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2843 				  adev->ip_blocks[i].version->funcs->name, r);
2844 		}
2845 		adev->ip_blocks[i].status.sw = false;
2846 		adev->ip_blocks[i].status.valid = false;
2847 	}
2848 
2849 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2850 		if (!adev->ip_blocks[i].status.late_initialized)
2851 			continue;
2852 		if (adev->ip_blocks[i].version->funcs->late_fini)
2853 			adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2854 		adev->ip_blocks[i].status.late_initialized = false;
2855 	}
2856 
2857 	amdgpu_ras_fini(adev);
2858 
2859 	return 0;
2860 }
2861 
2862 /**
2863  * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2864  *
2865  * @work: work_struct.
2866  */
2867 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2868 {
2869 	struct amdgpu_device *adev =
2870 		container_of(work, struct amdgpu_device, delayed_init_work.work);
2871 	int r;
2872 
2873 	r = amdgpu_ib_ring_tests(adev);
2874 	if (r)
2875 		DRM_ERROR("ib ring test failed (%d).\n", r);
2876 }
2877 
2878 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2879 {
2880 	struct amdgpu_device *adev =
2881 		container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2882 
2883 	WARN_ON_ONCE(adev->gfx.gfx_off_state);
2884 	WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2885 
2886 	if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2887 		adev->gfx.gfx_off_state = true;
2888 }
2889 
2890 /**
2891  * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2892  *
2893  * @adev: amdgpu_device pointer
2894  *
2895  * Main suspend function for hardware IPs.  The list of all the hardware
2896  * IPs that make up the asic is walked, clockgating is disabled and the
2897  * suspend callbacks are run.  suspend puts the hardware and software state
2898  * in each IP into a state suitable for suspend.
2899  * Returns 0 on success, negative error code on failure.
2900  */
2901 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2902 {
2903 	int i, r;
2904 
2905 	amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2906 	amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2907 
2908 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2909 		if (!adev->ip_blocks[i].status.valid)
2910 			continue;
2911 
2912 		/* displays are handled separately */
2913 		if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2914 			continue;
2915 
2916 		/* XXX handle errors */
2917 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
2918 		/* XXX handle errors */
2919 		if (r) {
2920 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
2921 				  adev->ip_blocks[i].version->funcs->name, r);
2922 			return r;
2923 		}
2924 
2925 		adev->ip_blocks[i].status.hw = false;
2926 	}
2927 
2928 	return 0;
2929 }
2930 
2931 /**
2932  * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2933  *
2934  * @adev: amdgpu_device pointer
2935  *
2936  * Main suspend function for hardware IPs.  The list of all the hardware
2937  * IPs that make up the asic is walked, clockgating is disabled and the
2938  * suspend callbacks are run.  suspend puts the hardware and software state
2939  * in each IP into a state suitable for suspend.
2940  * Returns 0 on success, negative error code on failure.
2941  */
2942 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
2943 {
2944 	int i, r;
2945 
2946 	if (adev->in_s0ix)
2947 		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D3Entry);
2948 
2949 	for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2950 		if (!adev->ip_blocks[i].status.valid)
2951 			continue;
2952 		/* displays are handled in phase1 */
2953 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
2954 			continue;
2955 		/* PSP lost connection when err_event_athub occurs */
2956 		if (amdgpu_ras_intr_triggered() &&
2957 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2958 			adev->ip_blocks[i].status.hw = false;
2959 			continue;
2960 		}
2961 
2962 		/* skip unnecessary suspend if we do not initialize them yet */
2963 		if (adev->gmc.xgmi.pending_reset &&
2964 		    !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2965 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
2966 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2967 		      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
2968 			adev->ip_blocks[i].status.hw = false;
2969 			continue;
2970 		}
2971 
2972 		/* skip suspend of gfx and psp for S0ix
2973 		 * gfx is in gfxoff state, so on resume it will exit gfxoff just
2974 		 * like at runtime. PSP is also part of the always on hardware
2975 		 * so no need to suspend it.
2976 		 */
2977 		if (adev->in_s0ix &&
2978 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
2979 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX))
2980 			continue;
2981 
2982 		/* XXX handle errors */
2983 		r = adev->ip_blocks[i].version->funcs->suspend(adev);
2984 		/* XXX handle errors */
2985 		if (r) {
2986 			DRM_ERROR("suspend of IP block <%s> failed %d\n",
2987 				  adev->ip_blocks[i].version->funcs->name, r);
2988 		}
2989 		adev->ip_blocks[i].status.hw = false;
2990 		/* handle putting the SMC in the appropriate state */
2991 		if(!amdgpu_sriov_vf(adev)){
2992 			if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2993 				r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
2994 				if (r) {
2995 					DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
2996 							adev->mp1_state, r);
2997 					return r;
2998 				}
2999 			}
3000 		}
3001 	}
3002 
3003 	return 0;
3004 }
3005 
3006 /**
3007  * amdgpu_device_ip_suspend - run suspend for hardware IPs
3008  *
3009  * @adev: amdgpu_device pointer
3010  *
3011  * Main suspend function for hardware IPs.  The list of all the hardware
3012  * IPs that make up the asic is walked, clockgating is disabled and the
3013  * suspend callbacks are run.  suspend puts the hardware and software state
3014  * in each IP into a state suitable for suspend.
3015  * Returns 0 on success, negative error code on failure.
3016  */
3017 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3018 {
3019 	int r;
3020 
3021 	if (amdgpu_sriov_vf(adev)) {
3022 		amdgpu_virt_fini_data_exchange(adev);
3023 		amdgpu_virt_request_full_gpu(adev, false);
3024 	}
3025 
3026 	r = amdgpu_device_ip_suspend_phase1(adev);
3027 	if (r)
3028 		return r;
3029 	r = amdgpu_device_ip_suspend_phase2(adev);
3030 
3031 	if (amdgpu_sriov_vf(adev))
3032 		amdgpu_virt_release_full_gpu(adev, false);
3033 
3034 	return r;
3035 }
3036 
3037 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3038 {
3039 	int i, r;
3040 
3041 	static enum amd_ip_block_type ip_order[] = {
3042 		AMD_IP_BLOCK_TYPE_GMC,
3043 		AMD_IP_BLOCK_TYPE_COMMON,
3044 		AMD_IP_BLOCK_TYPE_PSP,
3045 		AMD_IP_BLOCK_TYPE_IH,
3046 	};
3047 
3048 	for (i = 0; i < adev->num_ip_blocks; i++) {
3049 		int j;
3050 		struct amdgpu_ip_block *block;
3051 
3052 		block = &adev->ip_blocks[i];
3053 		block->status.hw = false;
3054 
3055 		for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3056 
3057 			if (block->version->type != ip_order[j] ||
3058 				!block->status.valid)
3059 				continue;
3060 
3061 			r = block->version->funcs->hw_init(adev);
3062 			DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3063 			if (r)
3064 				return r;
3065 			block->status.hw = true;
3066 		}
3067 	}
3068 
3069 	return 0;
3070 }
3071 
3072 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3073 {
3074 	int i, r;
3075 
3076 	static enum amd_ip_block_type ip_order[] = {
3077 		AMD_IP_BLOCK_TYPE_SMC,
3078 		AMD_IP_BLOCK_TYPE_DCE,
3079 		AMD_IP_BLOCK_TYPE_GFX,
3080 		AMD_IP_BLOCK_TYPE_SDMA,
3081 		AMD_IP_BLOCK_TYPE_UVD,
3082 		AMD_IP_BLOCK_TYPE_VCE,
3083 		AMD_IP_BLOCK_TYPE_VCN
3084 	};
3085 
3086 	for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3087 		int j;
3088 		struct amdgpu_ip_block *block;
3089 
3090 		for (j = 0; j < adev->num_ip_blocks; j++) {
3091 			block = &adev->ip_blocks[j];
3092 
3093 			if (block->version->type != ip_order[i] ||
3094 				!block->status.valid ||
3095 				block->status.hw)
3096 				continue;
3097 
3098 			if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3099 				r = block->version->funcs->resume(adev);
3100 			else
3101 				r = block->version->funcs->hw_init(adev);
3102 
3103 			DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3104 			if (r)
3105 				return r;
3106 			block->status.hw = true;
3107 		}
3108 	}
3109 
3110 	return 0;
3111 }
3112 
3113 /**
3114  * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3115  *
3116  * @adev: amdgpu_device pointer
3117  *
3118  * First resume function for hardware IPs.  The list of all the hardware
3119  * IPs that make up the asic is walked and the resume callbacks are run for
3120  * COMMON, GMC, and IH.  resume puts the hardware into a functional state
3121  * after a suspend and updates the software state as necessary.  This
3122  * function is also used for restoring the GPU after a GPU reset.
3123  * Returns 0 on success, negative error code on failure.
3124  */
3125 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
3126 {
3127 	int i, r;
3128 
3129 	for (i = 0; i < adev->num_ip_blocks; i++) {
3130 		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3131 			continue;
3132 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3133 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3134 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
3135 
3136 			r = adev->ip_blocks[i].version->funcs->resume(adev);
3137 			if (r) {
3138 				DRM_ERROR("resume of IP block <%s> failed %d\n",
3139 					  adev->ip_blocks[i].version->funcs->name, r);
3140 				return r;
3141 			}
3142 			adev->ip_blocks[i].status.hw = true;
3143 		}
3144 	}
3145 
3146 	return 0;
3147 }
3148 
3149 /**
3150  * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3151  *
3152  * @adev: amdgpu_device pointer
3153  *
3154  * First resume function for hardware IPs.  The list of all the hardware
3155  * IPs that make up the asic is walked and the resume callbacks are run for
3156  * all blocks except COMMON, GMC, and IH.  resume puts the hardware into a
3157  * functional state after a suspend and updates the software state as
3158  * necessary.  This function is also used for restoring the GPU after a GPU
3159  * reset.
3160  * Returns 0 on success, negative error code on failure.
3161  */
3162 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
3163 {
3164 	int i, r;
3165 
3166 	for (i = 0; i < adev->num_ip_blocks; i++) {
3167 		if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3168 			continue;
3169 		if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3170 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3171 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3172 		    adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3173 			continue;
3174 		r = adev->ip_blocks[i].version->funcs->resume(adev);
3175 		if (r) {
3176 			DRM_ERROR("resume of IP block <%s> failed %d\n",
3177 				  adev->ip_blocks[i].version->funcs->name, r);
3178 			return r;
3179 		}
3180 		adev->ip_blocks[i].status.hw = true;
3181 	}
3182 
3183 	return 0;
3184 }
3185 
3186 /**
3187  * amdgpu_device_ip_resume - run resume for hardware IPs
3188  *
3189  * @adev: amdgpu_device pointer
3190  *
3191  * Main resume function for hardware IPs.  The hardware IPs
3192  * are split into two resume functions because they are
3193  * are also used in in recovering from a GPU reset and some additional
3194  * steps need to be take between them.  In this case (S3/S4) they are
3195  * run sequentially.
3196  * Returns 0 on success, negative error code on failure.
3197  */
3198 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3199 {
3200 	int r;
3201 
3202 	r = amdgpu_amdkfd_resume_iommu(adev);
3203 	if (r)
3204 		return r;
3205 
3206 	r = amdgpu_device_ip_resume_phase1(adev);
3207 	if (r)
3208 		return r;
3209 
3210 	r = amdgpu_device_fw_loading(adev);
3211 	if (r)
3212 		return r;
3213 
3214 	r = amdgpu_device_ip_resume_phase2(adev);
3215 
3216 	return r;
3217 }
3218 
3219 /**
3220  * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3221  *
3222  * @adev: amdgpu_device pointer
3223  *
3224  * Query the VBIOS data tables to determine if the board supports SR-IOV.
3225  */
3226 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3227 {
3228 	if (amdgpu_sriov_vf(adev)) {
3229 		if (adev->is_atom_fw) {
3230 			if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
3231 				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3232 		} else {
3233 			if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3234 				adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3235 		}
3236 
3237 		if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3238 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3239 	}
3240 }
3241 
3242 /**
3243  * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3244  *
3245  * @asic_type: AMD asic type
3246  *
3247  * Check if there is DC (new modesetting infrastructre) support for an asic.
3248  * returns true if DC has support, false if not.
3249  */
3250 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3251 {
3252 	switch (asic_type) {
3253 #ifdef CONFIG_DRM_AMDGPU_SI
3254 	case CHIP_HAINAN:
3255 #endif
3256 	case CHIP_TOPAZ:
3257 		/* chips with no display hardware */
3258 		return false;
3259 #if defined(CONFIG_DRM_AMD_DC)
3260 	case CHIP_TAHITI:
3261 	case CHIP_PITCAIRN:
3262 	case CHIP_VERDE:
3263 	case CHIP_OLAND:
3264 		/*
3265 		 * We have systems in the wild with these ASICs that require
3266 		 * LVDS and VGA support which is not supported with DC.
3267 		 *
3268 		 * Fallback to the non-DC driver here by default so as not to
3269 		 * cause regressions.
3270 		 */
3271 #if defined(CONFIG_DRM_AMD_DC_SI)
3272 		return amdgpu_dc > 0;
3273 #else
3274 		return false;
3275 #endif
3276 	case CHIP_BONAIRE:
3277 	case CHIP_KAVERI:
3278 	case CHIP_KABINI:
3279 	case CHIP_MULLINS:
3280 		/*
3281 		 * We have systems in the wild with these ASICs that require
3282 		 * LVDS and VGA support which is not supported with DC.
3283 		 *
3284 		 * Fallback to the non-DC driver here by default so as not to
3285 		 * cause regressions.
3286 		 */
3287 		return amdgpu_dc > 0;
3288 	case CHIP_HAWAII:
3289 	case CHIP_CARRIZO:
3290 	case CHIP_STONEY:
3291 	case CHIP_POLARIS10:
3292 	case CHIP_POLARIS11:
3293 	case CHIP_POLARIS12:
3294 	case CHIP_VEGAM:
3295 	case CHIP_TONGA:
3296 	case CHIP_FIJI:
3297 	case CHIP_VEGA10:
3298 	case CHIP_VEGA12:
3299 	case CHIP_VEGA20:
3300 #if defined(CONFIG_DRM_AMD_DC_DCN)
3301 	case CHIP_RAVEN:
3302 	case CHIP_NAVI10:
3303 	case CHIP_NAVI14:
3304 	case CHIP_NAVI12:
3305 	case CHIP_RENOIR:
3306 	case CHIP_CYAN_SKILLFISH:
3307 	case CHIP_SIENNA_CICHLID:
3308 	case CHIP_NAVY_FLOUNDER:
3309 	case CHIP_DIMGREY_CAVEFISH:
3310 	case CHIP_BEIGE_GOBY:
3311 	case CHIP_VANGOGH:
3312 	case CHIP_YELLOW_CARP:
3313 #endif
3314 	default:
3315 		return amdgpu_dc != 0;
3316 #else
3317 	default:
3318 		if (amdgpu_dc > 0)
3319 			DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3320 					 "but isn't supported by ASIC, ignoring\n");
3321 		return false;
3322 #endif
3323 	}
3324 }
3325 
3326 /**
3327  * amdgpu_device_has_dc_support - check if dc is supported
3328  *
3329  * @adev: amdgpu_device pointer
3330  *
3331  * Returns true for supported, false for not supported
3332  */
3333 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3334 {
3335 	if (amdgpu_sriov_vf(adev) ||
3336 	    adev->enable_virtual_display ||
3337 	    (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
3338 		return false;
3339 
3340 	return amdgpu_device_asic_has_dc_support(adev->asic_type);
3341 }
3342 
3343 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3344 {
3345 	struct amdgpu_device *adev =
3346 		container_of(__work, struct amdgpu_device, xgmi_reset_work);
3347 	struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3348 
3349 	/* It's a bug to not have a hive within this function */
3350 	if (WARN_ON(!hive))
3351 		return;
3352 
3353 	/*
3354 	 * Use task barrier to synchronize all xgmi reset works across the
3355 	 * hive. task_barrier_enter and task_barrier_exit will block
3356 	 * until all the threads running the xgmi reset works reach
3357 	 * those points. task_barrier_full will do both blocks.
3358 	 */
3359 	if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3360 
3361 		task_barrier_enter(&hive->tb);
3362 		adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3363 
3364 		if (adev->asic_reset_res)
3365 			goto fail;
3366 
3367 		task_barrier_exit(&hive->tb);
3368 		adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3369 
3370 		if (adev->asic_reset_res)
3371 			goto fail;
3372 
3373 		if (adev->mmhub.ras_funcs &&
3374 		    adev->mmhub.ras_funcs->reset_ras_error_count)
3375 			adev->mmhub.ras_funcs->reset_ras_error_count(adev);
3376 	} else {
3377 
3378 		task_barrier_full(&hive->tb);
3379 		adev->asic_reset_res =  amdgpu_asic_reset(adev);
3380 	}
3381 
3382 fail:
3383 	if (adev->asic_reset_res)
3384 		DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3385 			 adev->asic_reset_res, adev_to_drm(adev)->unique);
3386 	amdgpu_put_xgmi_hive(hive);
3387 }
3388 
3389 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3390 {
3391 	char *input = amdgpu_lockup_timeout;
3392 	char *timeout_setting = NULL;
3393 	int index = 0;
3394 	long timeout;
3395 	int ret = 0;
3396 
3397 	/*
3398 	 * By default timeout for non compute jobs is 10000
3399 	 * and 60000 for compute jobs.
3400 	 * In SR-IOV or passthrough mode, timeout for compute
3401 	 * jobs are 60000 by default.
3402 	 */
3403 	adev->gfx_timeout = msecs_to_jiffies(10000);
3404 	adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3405 	if (amdgpu_sriov_vf(adev))
3406 		adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3407 					msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3408 	else
3409 		adev->compute_timeout =  msecs_to_jiffies(60000);
3410 
3411 	if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3412 		while ((timeout_setting = strsep(&input, ",")) &&
3413 				strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3414 			ret = kstrtol(timeout_setting, 0, &timeout);
3415 			if (ret)
3416 				return ret;
3417 
3418 			if (timeout == 0) {
3419 				index++;
3420 				continue;
3421 			} else if (timeout < 0) {
3422 				timeout = MAX_SCHEDULE_TIMEOUT;
3423 				dev_warn(adev->dev, "lockup timeout disabled");
3424 				add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3425 			} else {
3426 				timeout = msecs_to_jiffies(timeout);
3427 			}
3428 
3429 			switch (index++) {
3430 			case 0:
3431 				adev->gfx_timeout = timeout;
3432 				break;
3433 			case 1:
3434 				adev->compute_timeout = timeout;
3435 				break;
3436 			case 2:
3437 				adev->sdma_timeout = timeout;
3438 				break;
3439 			case 3:
3440 				adev->video_timeout = timeout;
3441 				break;
3442 			default:
3443 				break;
3444 			}
3445 		}
3446 		/*
3447 		 * There is only one value specified and
3448 		 * it should apply to all non-compute jobs.
3449 		 */
3450 		if (index == 1) {
3451 			adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3452 			if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3453 				adev->compute_timeout = adev->gfx_timeout;
3454 		}
3455 	}
3456 
3457 	return ret;
3458 }
3459 
3460 /**
3461  * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3462  *
3463  * @adev: amdgpu_device pointer
3464  *
3465  * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3466  */
3467 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3468 {
3469 	struct iommu_domain *domain;
3470 
3471 	domain = iommu_get_domain_for_dev(adev->dev);
3472 	if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3473 		adev->ram_is_direct_mapped = true;
3474 }
3475 
3476 static const struct attribute *amdgpu_dev_attributes[] = {
3477 	&dev_attr_product_name.attr,
3478 	&dev_attr_product_number.attr,
3479 	&dev_attr_serial_number.attr,
3480 	&dev_attr_pcie_replay_count.attr,
3481 	NULL
3482 };
3483 
3484 /**
3485  * amdgpu_device_init - initialize the driver
3486  *
3487  * @adev: amdgpu_device pointer
3488  * @flags: driver flags
3489  *
3490  * Initializes the driver info and hw (all asics).
3491  * Returns 0 for success or an error on failure.
3492  * Called at driver startup.
3493  */
3494 int amdgpu_device_init(struct amdgpu_device *adev,
3495 		       uint32_t flags)
3496 {
3497 	struct drm_device *ddev = adev_to_drm(adev);
3498 	struct pci_dev *pdev = adev->pdev;
3499 	int r, i;
3500 	bool px = false;
3501 	u32 max_MBps;
3502 
3503 	adev->shutdown = false;
3504 	adev->flags = flags;
3505 
3506 	if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3507 		adev->asic_type = amdgpu_force_asic_type;
3508 	else
3509 		adev->asic_type = flags & AMD_ASIC_MASK;
3510 
3511 	adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3512 	if (amdgpu_emu_mode == 1)
3513 		adev->usec_timeout *= 10;
3514 	adev->gmc.gart_size = 512 * 1024 * 1024;
3515 	adev->accel_working = false;
3516 	adev->num_rings = 0;
3517 	adev->mman.buffer_funcs = NULL;
3518 	adev->mman.buffer_funcs_ring = NULL;
3519 	adev->vm_manager.vm_pte_funcs = NULL;
3520 	adev->vm_manager.vm_pte_num_scheds = 0;
3521 	adev->gmc.gmc_funcs = NULL;
3522 	adev->harvest_ip_mask = 0x0;
3523 	adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3524 	bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
3525 
3526 	adev->smc_rreg = &amdgpu_invalid_rreg;
3527 	adev->smc_wreg = &amdgpu_invalid_wreg;
3528 	adev->pcie_rreg = &amdgpu_invalid_rreg;
3529 	adev->pcie_wreg = &amdgpu_invalid_wreg;
3530 	adev->pciep_rreg = &amdgpu_invalid_rreg;
3531 	adev->pciep_wreg = &amdgpu_invalid_wreg;
3532 	adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3533 	adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
3534 	adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3535 	adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3536 	adev->didt_rreg = &amdgpu_invalid_rreg;
3537 	adev->didt_wreg = &amdgpu_invalid_wreg;
3538 	adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3539 	adev->gc_cac_wreg = &amdgpu_invalid_wreg;
3540 	adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3541 	adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3542 
3543 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3544 		 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3545 		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
3546 
3547 	/* mutex initialization are all done here so we
3548 	 * can recall function without having locking issues */
3549 	mutex_init(&adev->firmware.mutex);
3550 	mutex_init(&adev->pm.mutex);
3551 	mutex_init(&adev->gfx.gpu_clock_mutex);
3552 	mutex_init(&adev->srbm_mutex);
3553 	mutex_init(&adev->gfx.pipe_reserve_mutex);
3554 	mutex_init(&adev->gfx.gfx_off_mutex);
3555 	mutex_init(&adev->grbm_idx_mutex);
3556 	mutex_init(&adev->mn_lock);
3557 	mutex_init(&adev->virt.vf_errors.lock);
3558 	hash_init(adev->mn_hash);
3559 	mutex_init(&adev->psp.mutex);
3560 	mutex_init(&adev->notifier_lock);
3561 
3562 	 amdgpu_device_init_apu_flags(adev);
3563 
3564 	r = amdgpu_device_check_arguments(adev);
3565 	if (r)
3566 		return r;
3567 
3568 	spin_lock_init(&adev->mmio_idx_lock);
3569 	spin_lock_init(&adev->smc_idx_lock);
3570 	spin_lock_init(&adev->pcie_idx_lock);
3571 	spin_lock_init(&adev->uvd_ctx_idx_lock);
3572 	spin_lock_init(&adev->didt_idx_lock);
3573 	spin_lock_init(&adev->gc_cac_idx_lock);
3574 	spin_lock_init(&adev->se_cac_idx_lock);
3575 	spin_lock_init(&adev->audio_endpt_idx_lock);
3576 	spin_lock_init(&adev->mm_stats.lock);
3577 
3578 	INIT_LIST_HEAD(&adev->shadow_list);
3579 	mutex_init(&adev->shadow_list_lock);
3580 
3581 	INIT_LIST_HEAD(&adev->reset_list);
3582 
3583 	INIT_DELAYED_WORK(&adev->delayed_init_work,
3584 			  amdgpu_device_delayed_init_work_handler);
3585 	INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3586 			  amdgpu_device_delay_enable_gfx_off);
3587 
3588 	INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3589 
3590 	adev->gfx.gfx_off_req_count = 1;
3591 	adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3592 
3593 	atomic_set(&adev->throttling_logging_enabled, 1);
3594 	/*
3595 	 * If throttling continues, logging will be performed every minute
3596 	 * to avoid log flooding. "-1" is subtracted since the thermal
3597 	 * throttling interrupt comes every second. Thus, the total logging
3598 	 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3599 	 * for throttling interrupt) = 60 seconds.
3600 	 */
3601 	ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3602 	ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3603 
3604 	/* Registers mapping */
3605 	/* TODO: block userspace mapping of io register */
3606 	if (adev->asic_type >= CHIP_BONAIRE) {
3607 		adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3608 		adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3609 	} else {
3610 		adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3611 		adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3612 	}
3613 
3614 	for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3615 		atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3616 
3617 	adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3618 	if (adev->rmmio == NULL) {
3619 		return -ENOMEM;
3620 	}
3621 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3622 	DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3623 
3624 	amdgpu_device_get_pcie_info(adev);
3625 
3626 	if (amdgpu_mcbp)
3627 		DRM_INFO("MCBP is enabled\n");
3628 
3629 	if (amdgpu_mes && adev->asic_type >= CHIP_NAVI10)
3630 		adev->enable_mes = true;
3631 
3632 	/* detect hw virtualization here */
3633 	amdgpu_detect_virtualization(adev);
3634 
3635 	r = amdgpu_device_get_job_timeout_settings(adev);
3636 	if (r) {
3637 		dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3638 		return r;
3639 	}
3640 
3641 	/*
3642 	 * Reset domain needs to be present early, before XGMI hive discovered
3643 	 * (if any) and intitialized to use reset sem and in_gpu reset flag
3644 	 * early on during init.
3645 	 */
3646 	adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE ,"amdgpu-reset-dev");
3647 	if (!adev->reset_domain)
3648 		return -ENOMEM;
3649 
3650 	/* early init functions */
3651 	r = amdgpu_device_ip_early_init(adev);
3652 	if (r)
3653 		return r;
3654 
3655 	/* Need to get xgmi info early to decide the reset behavior*/
3656 	if (adev->gmc.xgmi.supported) {
3657 		r = adev->gfxhub.funcs->get_xgmi_info(adev);
3658 		if (r)
3659 			return r;
3660 	}
3661 
3662 	/* enable PCIE atomic ops */
3663 	if (amdgpu_sriov_vf(adev))
3664 		adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3665 			adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_enabled_flags ==
3666 			(PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3667 	else
3668 		adev->have_atomics_support =
3669 			!pci_enable_atomic_ops_to_root(adev->pdev,
3670 					  PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3671 					  PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3672 	if (!adev->have_atomics_support)
3673 		dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3674 
3675 	/* doorbell bar mapping and doorbell index init*/
3676 	amdgpu_device_doorbell_init(adev);
3677 
3678 	if (amdgpu_emu_mode == 1) {
3679 		/* post the asic on emulation mode */
3680 		emu_soc_asic_init(adev);
3681 		goto fence_driver_init;
3682 	}
3683 
3684 	amdgpu_reset_init(adev);
3685 
3686 	/* detect if we are with an SRIOV vbios */
3687 	amdgpu_device_detect_sriov_bios(adev);
3688 
3689 	/* check if we need to reset the asic
3690 	 *  E.g., driver was not cleanly unloaded previously, etc.
3691 	 */
3692 	if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3693 		if (adev->gmc.xgmi.num_physical_nodes) {
3694 			dev_info(adev->dev, "Pending hive reset.\n");
3695 			adev->gmc.xgmi.pending_reset = true;
3696 			/* Only need to init necessary block for SMU to handle the reset */
3697 			for (i = 0; i < adev->num_ip_blocks; i++) {
3698 				if (!adev->ip_blocks[i].status.valid)
3699 					continue;
3700 				if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3701 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3702 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3703 				      adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3704 					DRM_DEBUG("IP %s disabled for hw_init.\n",
3705 						adev->ip_blocks[i].version->funcs->name);
3706 					adev->ip_blocks[i].status.hw = true;
3707 				}
3708 			}
3709 		} else {
3710 			r = amdgpu_asic_reset(adev);
3711 			if (r) {
3712 				dev_err(adev->dev, "asic reset on init failed\n");
3713 				goto failed;
3714 			}
3715 		}
3716 	}
3717 
3718 	pci_enable_pcie_error_reporting(adev->pdev);
3719 
3720 	/* Post card if necessary */
3721 	if (amdgpu_device_need_post(adev)) {
3722 		if (!adev->bios) {
3723 			dev_err(adev->dev, "no vBIOS found\n");
3724 			r = -EINVAL;
3725 			goto failed;
3726 		}
3727 		DRM_INFO("GPU posting now...\n");
3728 		r = amdgpu_device_asic_init(adev);
3729 		if (r) {
3730 			dev_err(adev->dev, "gpu post error!\n");
3731 			goto failed;
3732 		}
3733 	}
3734 
3735 	if (adev->is_atom_fw) {
3736 		/* Initialize clocks */
3737 		r = amdgpu_atomfirmware_get_clock_info(adev);
3738 		if (r) {
3739 			dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
3740 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3741 			goto failed;
3742 		}
3743 	} else {
3744 		/* Initialize clocks */
3745 		r = amdgpu_atombios_get_clock_info(adev);
3746 		if (r) {
3747 			dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
3748 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3749 			goto failed;
3750 		}
3751 		/* init i2c buses */
3752 		if (!amdgpu_device_has_dc_support(adev))
3753 			amdgpu_atombios_i2c_init(adev);
3754 	}
3755 
3756 fence_driver_init:
3757 	/* Fence driver */
3758 	r = amdgpu_fence_driver_sw_init(adev);
3759 	if (r) {
3760 		dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
3761 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3762 		goto failed;
3763 	}
3764 
3765 	/* init the mode config */
3766 	drm_mode_config_init(adev_to_drm(adev));
3767 
3768 	r = amdgpu_device_ip_init(adev);
3769 	if (r) {
3770 		/* failed in exclusive mode due to timeout */
3771 		if (amdgpu_sriov_vf(adev) &&
3772 		    !amdgpu_sriov_runtime(adev) &&
3773 		    amdgpu_virt_mmio_blocked(adev) &&
3774 		    !amdgpu_virt_wait_reset(adev)) {
3775 			dev_err(adev->dev, "VF exclusive mode timeout\n");
3776 			/* Don't send request since VF is inactive. */
3777 			adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3778 			adev->virt.ops = NULL;
3779 			r = -EAGAIN;
3780 			goto release_ras_con;
3781 		}
3782 		dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
3783 		amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3784 		goto release_ras_con;
3785 	}
3786 
3787 	amdgpu_fence_driver_hw_init(adev);
3788 
3789 	dev_info(adev->dev,
3790 		"SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
3791 			adev->gfx.config.max_shader_engines,
3792 			adev->gfx.config.max_sh_per_se,
3793 			adev->gfx.config.max_cu_per_sh,
3794 			adev->gfx.cu_info.number);
3795 
3796 	adev->accel_working = true;
3797 
3798 	amdgpu_vm_check_compute_bug(adev);
3799 
3800 	/* Initialize the buffer migration limit. */
3801 	if (amdgpu_moverate >= 0)
3802 		max_MBps = amdgpu_moverate;
3803 	else
3804 		max_MBps = 8; /* Allow 8 MB/s. */
3805 	/* Get a log2 for easy divisions. */
3806 	adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3807 
3808 	r = amdgpu_pm_sysfs_init(adev);
3809 	if (r) {
3810 		adev->pm_sysfs_en = false;
3811 		DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3812 	} else
3813 		adev->pm_sysfs_en = true;
3814 
3815 	r = amdgpu_ucode_sysfs_init(adev);
3816 	if (r) {
3817 		adev->ucode_sysfs_en = false;
3818 		DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3819 	} else
3820 		adev->ucode_sysfs_en = true;
3821 
3822 	if ((amdgpu_testing & 1)) {
3823 		if (adev->accel_working)
3824 			amdgpu_test_moves(adev);
3825 		else
3826 			DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
3827 	}
3828 	if (amdgpu_benchmarking) {
3829 		if (adev->accel_working)
3830 			amdgpu_benchmark(adev, amdgpu_benchmarking);
3831 		else
3832 			DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
3833 	}
3834 
3835 	/*
3836 	 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3837 	 * Otherwise the mgpu fan boost feature will be skipped due to the
3838 	 * gpu instance is counted less.
3839 	 */
3840 	amdgpu_register_gpu_instance(adev);
3841 
3842 	/* enable clockgating, etc. after ib tests, etc. since some blocks require
3843 	 * explicit gating rather than handling it automatically.
3844 	 */
3845 	if (!adev->gmc.xgmi.pending_reset) {
3846 		r = amdgpu_device_ip_late_init(adev);
3847 		if (r) {
3848 			dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3849 			amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3850 			goto release_ras_con;
3851 		}
3852 		/* must succeed. */
3853 		amdgpu_ras_resume(adev);
3854 		queue_delayed_work(system_wq, &adev->delayed_init_work,
3855 				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3856 	}
3857 
3858 	if (amdgpu_sriov_vf(adev))
3859 		flush_delayed_work(&adev->delayed_init_work);
3860 
3861 	r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3862 	if (r)
3863 		dev_err(adev->dev, "Could not create amdgpu device attr\n");
3864 
3865 	if (IS_ENABLED(CONFIG_PERF_EVENTS))
3866 		r = amdgpu_pmu_init(adev);
3867 	if (r)
3868 		dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3869 
3870 	/* Have stored pci confspace at hand for restore in sudden PCI error */
3871 	if (amdgpu_device_cache_pci_state(adev->pdev))
3872 		pci_restore_state(pdev);
3873 
3874 	/* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3875 	/* this will fail for cards that aren't VGA class devices, just
3876 	 * ignore it */
3877 	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3878 		vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
3879 
3880 	if (amdgpu_device_supports_px(ddev)) {
3881 		px = true;
3882 		vga_switcheroo_register_client(adev->pdev,
3883 					       &amdgpu_switcheroo_ops, px);
3884 		vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3885 	}
3886 
3887 	if (adev->gmc.xgmi.pending_reset)
3888 		queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3889 				   msecs_to_jiffies(AMDGPU_RESUME_MS));
3890 
3891 	amdgpu_device_check_iommu_direct_map(adev);
3892 
3893 	return 0;
3894 
3895 release_ras_con:
3896 	amdgpu_release_ras_context(adev);
3897 
3898 failed:
3899 	amdgpu_vf_error_trans_all(adev);
3900 
3901 	return r;
3902 }
3903 
3904 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3905 {
3906 
3907 	/* Clear all CPU mappings pointing to this device */
3908 	unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3909 
3910 	/* Unmap all mapped bars - Doorbell, registers and VRAM */
3911 	amdgpu_device_doorbell_fini(adev);
3912 
3913 	iounmap(adev->rmmio);
3914 	adev->rmmio = NULL;
3915 	if (adev->mman.aper_base_kaddr)
3916 		iounmap(adev->mman.aper_base_kaddr);
3917 	adev->mman.aper_base_kaddr = NULL;
3918 
3919 	/* Memory manager related */
3920 	if (!adev->gmc.xgmi.connected_to_cpu) {
3921 		arch_phys_wc_del(adev->gmc.vram_mtrr);
3922 		arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3923 	}
3924 }
3925 
3926 /**
3927  * amdgpu_device_fini_hw - tear down the driver
3928  *
3929  * @adev: amdgpu_device pointer
3930  *
3931  * Tear down the driver info (all asics).
3932  * Called at driver shutdown.
3933  */
3934 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
3935 {
3936 	dev_info(adev->dev, "amdgpu: finishing device.\n");
3937 	flush_delayed_work(&adev->delayed_init_work);
3938 	if (adev->mman.initialized) {
3939 		flush_delayed_work(&adev->mman.bdev.wq);
3940 		ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3941 	}
3942 	adev->shutdown = true;
3943 
3944 	/* make sure IB test finished before entering exclusive mode
3945 	 * to avoid preemption on IB test
3946 	 * */
3947 	if (amdgpu_sriov_vf(adev)) {
3948 		amdgpu_virt_request_full_gpu(adev, false);
3949 		amdgpu_virt_fini_data_exchange(adev);
3950 	}
3951 
3952 	/* disable all interrupts */
3953 	amdgpu_irq_disable_all(adev);
3954 	if (adev->mode_info.mode_config_initialized){
3955 		if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
3956 			drm_helper_force_disable_all(adev_to_drm(adev));
3957 		else
3958 			drm_atomic_helper_shutdown(adev_to_drm(adev));
3959 	}
3960 	amdgpu_fence_driver_hw_fini(adev);
3961 
3962 	if (adev->pm_sysfs_en)
3963 		amdgpu_pm_sysfs_fini(adev);
3964 	if (adev->ucode_sysfs_en)
3965 		amdgpu_ucode_sysfs_fini(adev);
3966 	sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
3967 
3968 	/* disable ras feature must before hw fini */
3969 	amdgpu_ras_pre_fini(adev);
3970 
3971 	amdgpu_device_ip_fini_early(adev);
3972 
3973 	amdgpu_irq_fini_hw(adev);
3974 
3975 	if (adev->mman.initialized)
3976 		ttm_device_clear_dma_mappings(&adev->mman.bdev);
3977 
3978 	amdgpu_gart_dummy_page_fini(adev);
3979 
3980 	if (drm_dev_is_unplugged(adev_to_drm(adev)))
3981 		amdgpu_device_unmap_mmio(adev);
3982 
3983 }
3984 
3985 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
3986 {
3987 	int idx;
3988 
3989 	amdgpu_fence_driver_sw_fini(adev);
3990 	amdgpu_device_ip_fini(adev);
3991 	release_firmware(adev->firmware.gpu_info_fw);
3992 	adev->firmware.gpu_info_fw = NULL;
3993 	adev->accel_working = false;
3994 
3995 	amdgpu_reset_fini(adev);
3996 
3997 	/* free i2c buses */
3998 	if (!amdgpu_device_has_dc_support(adev))
3999 		amdgpu_i2c_fini(adev);
4000 
4001 	if (amdgpu_emu_mode != 1)
4002 		amdgpu_atombios_fini(adev);
4003 
4004 	kfree(adev->bios);
4005 	adev->bios = NULL;
4006 	if (amdgpu_device_supports_px(adev_to_drm(adev))) {
4007 		vga_switcheroo_unregister_client(adev->pdev);
4008 		vga_switcheroo_fini_domain_pm_ops(adev->dev);
4009 	}
4010 	if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4011 		vga_client_unregister(adev->pdev);
4012 
4013 	if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4014 
4015 		iounmap(adev->rmmio);
4016 		adev->rmmio = NULL;
4017 		amdgpu_device_doorbell_fini(adev);
4018 		drm_dev_exit(idx);
4019 	}
4020 
4021 	if (IS_ENABLED(CONFIG_PERF_EVENTS))
4022 		amdgpu_pmu_fini(adev);
4023 	if (adev->mman.discovery_bin)
4024 		amdgpu_discovery_fini(adev);
4025 
4026 	amdgpu_reset_put_reset_domain(adev->reset_domain);
4027 	adev->reset_domain = NULL;
4028 
4029 	kfree(adev->pci_state);
4030 
4031 }
4032 
4033 /**
4034  * amdgpu_device_evict_resources - evict device resources
4035  * @adev: amdgpu device object
4036  *
4037  * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4038  * of the vram memory type. Mainly used for evicting device resources
4039  * at suspend time.
4040  *
4041  */
4042 static void amdgpu_device_evict_resources(struct amdgpu_device *adev)
4043 {
4044 	/* No need to evict vram on APUs for suspend to ram or s2idle */
4045 	if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4046 		return;
4047 
4048 	if (amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM))
4049 		DRM_WARN("evicting device resources failed\n");
4050 
4051 }
4052 
4053 /*
4054  * Suspend & resume.
4055  */
4056 /**
4057  * amdgpu_device_suspend - initiate device suspend
4058  *
4059  * @dev: drm dev pointer
4060  * @fbcon : notify the fbdev of suspend
4061  *
4062  * Puts the hw in the suspend state (all asics).
4063  * Returns 0 for success or an error on failure.
4064  * Called at driver suspend.
4065  */
4066 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
4067 {
4068 	struct amdgpu_device *adev = drm_to_adev(dev);
4069 
4070 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4071 		return 0;
4072 
4073 	adev->in_suspend = true;
4074 
4075 	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4076 		DRM_WARN("smart shift update failed\n");
4077 
4078 	drm_kms_helper_poll_disable(dev);
4079 
4080 	if (fbcon)
4081 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4082 
4083 	cancel_delayed_work_sync(&adev->delayed_init_work);
4084 
4085 	amdgpu_ras_suspend(adev);
4086 
4087 	amdgpu_device_ip_suspend_phase1(adev);
4088 
4089 	if (!adev->in_s0ix)
4090 		amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4091 
4092 	amdgpu_device_evict_resources(adev);
4093 
4094 	amdgpu_fence_driver_hw_fini(adev);
4095 
4096 	amdgpu_device_ip_suspend_phase2(adev);
4097 
4098 	return 0;
4099 }
4100 
4101 /**
4102  * amdgpu_device_resume - initiate device resume
4103  *
4104  * @dev: drm dev pointer
4105  * @fbcon : notify the fbdev of resume
4106  *
4107  * Bring the hw back to operating state (all asics).
4108  * Returns 0 for success or an error on failure.
4109  * Called at driver resume.
4110  */
4111 int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
4112 {
4113 	struct amdgpu_device *adev = drm_to_adev(dev);
4114 	int r = 0;
4115 
4116 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4117 		return 0;
4118 
4119 	if (adev->in_s0ix)
4120 		amdgpu_gfx_state_change_set(adev, sGpuChangeState_D0Entry);
4121 
4122 	/* post card */
4123 	if (amdgpu_device_need_post(adev)) {
4124 		r = amdgpu_device_asic_init(adev);
4125 		if (r)
4126 			dev_err(adev->dev, "amdgpu asic init failed\n");
4127 	}
4128 
4129 	r = amdgpu_device_ip_resume(adev);
4130 	if (r) {
4131 		dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4132 		return r;
4133 	}
4134 	amdgpu_fence_driver_hw_init(adev);
4135 
4136 	r = amdgpu_device_ip_late_init(adev);
4137 	if (r)
4138 		return r;
4139 
4140 	queue_delayed_work(system_wq, &adev->delayed_init_work,
4141 			   msecs_to_jiffies(AMDGPU_RESUME_MS));
4142 
4143 	if (!adev->in_s0ix) {
4144 		r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4145 		if (r)
4146 			return r;
4147 	}
4148 
4149 	/* Make sure IB tests flushed */
4150 	flush_delayed_work(&adev->delayed_init_work);
4151 
4152 	if (fbcon)
4153 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
4154 
4155 	drm_kms_helper_poll_enable(dev);
4156 
4157 	amdgpu_ras_resume(adev);
4158 
4159 	/*
4160 	 * Most of the connector probing functions try to acquire runtime pm
4161 	 * refs to ensure that the GPU is powered on when connector polling is
4162 	 * performed. Since we're calling this from a runtime PM callback,
4163 	 * trying to acquire rpm refs will cause us to deadlock.
4164 	 *
4165 	 * Since we're guaranteed to be holding the rpm lock, it's safe to
4166 	 * temporarily disable the rpm helpers so this doesn't deadlock us.
4167 	 */
4168 #ifdef CONFIG_PM
4169 	dev->dev->power.disable_depth++;
4170 #endif
4171 	if (!amdgpu_device_has_dc_support(adev))
4172 		drm_helper_hpd_irq_event(dev);
4173 	else
4174 		drm_kms_helper_hotplug_event(dev);
4175 #ifdef CONFIG_PM
4176 	dev->dev->power.disable_depth--;
4177 #endif
4178 	adev->in_suspend = false;
4179 
4180 	if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4181 		DRM_WARN("smart shift update failed\n");
4182 
4183 	return 0;
4184 }
4185 
4186 /**
4187  * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4188  *
4189  * @adev: amdgpu_device pointer
4190  *
4191  * The list of all the hardware IPs that make up the asic is walked and
4192  * the check_soft_reset callbacks are run.  check_soft_reset determines
4193  * if the asic is still hung or not.
4194  * Returns true if any of the IPs are still in a hung state, false if not.
4195  */
4196 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4197 {
4198 	int i;
4199 	bool asic_hang = false;
4200 
4201 	if (amdgpu_sriov_vf(adev))
4202 		return true;
4203 
4204 	if (amdgpu_asic_need_full_reset(adev))
4205 		return true;
4206 
4207 	for (i = 0; i < adev->num_ip_blocks; i++) {
4208 		if (!adev->ip_blocks[i].status.valid)
4209 			continue;
4210 		if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4211 			adev->ip_blocks[i].status.hang =
4212 				adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4213 		if (adev->ip_blocks[i].status.hang) {
4214 			dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4215 			asic_hang = true;
4216 		}
4217 	}
4218 	return asic_hang;
4219 }
4220 
4221 /**
4222  * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4223  *
4224  * @adev: amdgpu_device pointer
4225  *
4226  * The list of all the hardware IPs that make up the asic is walked and the
4227  * pre_soft_reset callbacks are run if the block is hung.  pre_soft_reset
4228  * handles any IP specific hardware or software state changes that are
4229  * necessary for a soft reset to succeed.
4230  * Returns 0 on success, negative error code on failure.
4231  */
4232 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4233 {
4234 	int i, r = 0;
4235 
4236 	for (i = 0; i < adev->num_ip_blocks; i++) {
4237 		if (!adev->ip_blocks[i].status.valid)
4238 			continue;
4239 		if (adev->ip_blocks[i].status.hang &&
4240 		    adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4241 			r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4242 			if (r)
4243 				return r;
4244 		}
4245 	}
4246 
4247 	return 0;
4248 }
4249 
4250 /**
4251  * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4252  *
4253  * @adev: amdgpu_device pointer
4254  *
4255  * Some hardware IPs cannot be soft reset.  If they are hung, a full gpu
4256  * reset is necessary to recover.
4257  * Returns true if a full asic reset is required, false if not.
4258  */
4259 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4260 {
4261 	int i;
4262 
4263 	if (amdgpu_asic_need_full_reset(adev))
4264 		return true;
4265 
4266 	for (i = 0; i < adev->num_ip_blocks; i++) {
4267 		if (!adev->ip_blocks[i].status.valid)
4268 			continue;
4269 		if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4270 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4271 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4272 		    (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4273 		     adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4274 			if (adev->ip_blocks[i].status.hang) {
4275 				dev_info(adev->dev, "Some block need full reset!\n");
4276 				return true;
4277 			}
4278 		}
4279 	}
4280 	return false;
4281 }
4282 
4283 /**
4284  * amdgpu_device_ip_soft_reset - do a soft reset
4285  *
4286  * @adev: amdgpu_device pointer
4287  *
4288  * The list of all the hardware IPs that make up the asic is walked and the
4289  * soft_reset callbacks are run if the block is hung.  soft_reset handles any
4290  * IP specific hardware or software state changes that are necessary to soft
4291  * reset the IP.
4292  * Returns 0 on success, negative error code on failure.
4293  */
4294 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4295 {
4296 	int i, r = 0;
4297 
4298 	for (i = 0; i < adev->num_ip_blocks; i++) {
4299 		if (!adev->ip_blocks[i].status.valid)
4300 			continue;
4301 		if (adev->ip_blocks[i].status.hang &&
4302 		    adev->ip_blocks[i].version->funcs->soft_reset) {
4303 			r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4304 			if (r)
4305 				return r;
4306 		}
4307 	}
4308 
4309 	return 0;
4310 }
4311 
4312 /**
4313  * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4314  *
4315  * @adev: amdgpu_device pointer
4316  *
4317  * The list of all the hardware IPs that make up the asic is walked and the
4318  * post_soft_reset callbacks are run if the asic was hung.  post_soft_reset
4319  * handles any IP specific hardware or software state changes that are
4320  * necessary after the IP has been soft reset.
4321  * Returns 0 on success, negative error code on failure.
4322  */
4323 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4324 {
4325 	int i, r = 0;
4326 
4327 	for (i = 0; i < adev->num_ip_blocks; i++) {
4328 		if (!adev->ip_blocks[i].status.valid)
4329 			continue;
4330 		if (adev->ip_blocks[i].status.hang &&
4331 		    adev->ip_blocks[i].version->funcs->post_soft_reset)
4332 			r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4333 		if (r)
4334 			return r;
4335 	}
4336 
4337 	return 0;
4338 }
4339 
4340 /**
4341  * amdgpu_device_recover_vram - Recover some VRAM contents
4342  *
4343  * @adev: amdgpu_device pointer
4344  *
4345  * Restores the contents of VRAM buffers from the shadows in GTT.  Used to
4346  * restore things like GPUVM page tables after a GPU reset where
4347  * the contents of VRAM might be lost.
4348  *
4349  * Returns:
4350  * 0 on success, negative error code on failure.
4351  */
4352 static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4353 {
4354 	struct dma_fence *fence = NULL, *next = NULL;
4355 	struct amdgpu_bo *shadow;
4356 	struct amdgpu_bo_vm *vmbo;
4357 	long r = 1, tmo;
4358 
4359 	if (amdgpu_sriov_runtime(adev))
4360 		tmo = msecs_to_jiffies(8000);
4361 	else
4362 		tmo = msecs_to_jiffies(100);
4363 
4364 	dev_info(adev->dev, "recover vram bo from shadow start\n");
4365 	mutex_lock(&adev->shadow_list_lock);
4366 	list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4367 		shadow = &vmbo->bo;
4368 		/* No need to recover an evicted BO */
4369 		if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4370 		    shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4371 		    shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4372 			continue;
4373 
4374 		r = amdgpu_bo_restore_shadow(shadow, &next);
4375 		if (r)
4376 			break;
4377 
4378 		if (fence) {
4379 			tmo = dma_fence_wait_timeout(fence, false, tmo);
4380 			dma_fence_put(fence);
4381 			fence = next;
4382 			if (tmo == 0) {
4383 				r = -ETIMEDOUT;
4384 				break;
4385 			} else if (tmo < 0) {
4386 				r = tmo;
4387 				break;
4388 			}
4389 		} else {
4390 			fence = next;
4391 		}
4392 	}
4393 	mutex_unlock(&adev->shadow_list_lock);
4394 
4395 	if (fence)
4396 		tmo = dma_fence_wait_timeout(fence, false, tmo);
4397 	dma_fence_put(fence);
4398 
4399 	if (r < 0 || tmo <= 0) {
4400 		dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4401 		return -EIO;
4402 	}
4403 
4404 	dev_info(adev->dev, "recover vram bo from shadow done\n");
4405 	return 0;
4406 }
4407 
4408 
4409 /**
4410  * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4411  *
4412  * @adev: amdgpu_device pointer
4413  * @from_hypervisor: request from hypervisor
4414  *
4415  * do VF FLR and reinitialize Asic
4416  * return 0 means succeeded otherwise failed
4417  */
4418 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4419 				     bool from_hypervisor)
4420 {
4421 	int r;
4422 	struct amdgpu_hive_info *hive = NULL;
4423 
4424 	amdgpu_amdkfd_pre_reset(adev);
4425 
4426 	amdgpu_amdkfd_pre_reset(adev);
4427 
4428 	if (from_hypervisor)
4429 		r = amdgpu_virt_request_full_gpu(adev, true);
4430 	else
4431 		r = amdgpu_virt_reset_gpu(adev);
4432 	if (r)
4433 		return r;
4434 
4435 	/* Resume IP prior to SMC */
4436 	r = amdgpu_device_ip_reinit_early_sriov(adev);
4437 	if (r)
4438 		goto error;
4439 
4440 	amdgpu_virt_init_data_exchange(adev);
4441 
4442 	r = amdgpu_device_fw_loading(adev);
4443 	if (r)
4444 		return r;
4445 
4446 	/* now we are okay to resume SMC/CP/SDMA */
4447 	r = amdgpu_device_ip_reinit_late_sriov(adev);
4448 	if (r)
4449 		goto error;
4450 
4451 	hive = amdgpu_get_xgmi_hive(adev);
4452 	/* Update PSP FW topology after reset */
4453 	if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4454 		r = amdgpu_xgmi_update_topology(hive, adev);
4455 
4456 	if (hive)
4457 		amdgpu_put_xgmi_hive(hive);
4458 
4459 	if (!r) {
4460 		amdgpu_irq_gpu_reset_resume_helper(adev);
4461 		r = amdgpu_ib_ring_tests(adev);
4462 		amdgpu_amdkfd_post_reset(adev);
4463 	}
4464 
4465 error:
4466 	if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4467 		amdgpu_inc_vram_lost(adev);
4468 		r = amdgpu_device_recover_vram(adev);
4469 	}
4470 	amdgpu_virt_release_full_gpu(adev, true);
4471 
4472 	return r;
4473 }
4474 
4475 /**
4476  * amdgpu_device_has_job_running - check if there is any job in mirror list
4477  *
4478  * @adev: amdgpu_device pointer
4479  *
4480  * check if there is any job in mirror list
4481  */
4482 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4483 {
4484 	int i;
4485 	struct drm_sched_job *job;
4486 
4487 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4488 		struct amdgpu_ring *ring = adev->rings[i];
4489 
4490 		if (!ring || !ring->sched.thread)
4491 			continue;
4492 
4493 		spin_lock(&ring->sched.job_list_lock);
4494 		job = list_first_entry_or_null(&ring->sched.pending_list,
4495 					       struct drm_sched_job, list);
4496 		spin_unlock(&ring->sched.job_list_lock);
4497 		if (job)
4498 			return true;
4499 	}
4500 	return false;
4501 }
4502 
4503 /**
4504  * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4505  *
4506  * @adev: amdgpu_device pointer
4507  *
4508  * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4509  * a hung GPU.
4510  */
4511 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4512 {
4513 	if (!amdgpu_device_ip_check_soft_reset(adev)) {
4514 		dev_info(adev->dev, "Timeout, but no hardware hang detected.\n");
4515 		return false;
4516 	}
4517 
4518 	if (amdgpu_gpu_recovery == 0)
4519 		goto disabled;
4520 
4521 	if (amdgpu_sriov_vf(adev))
4522 		return true;
4523 
4524 	if (amdgpu_gpu_recovery == -1) {
4525 		switch (adev->asic_type) {
4526 #ifdef CONFIG_DRM_AMDGPU_SI
4527 		case CHIP_VERDE:
4528 		case CHIP_TAHITI:
4529 		case CHIP_PITCAIRN:
4530 		case CHIP_OLAND:
4531 		case CHIP_HAINAN:
4532 #endif
4533 #ifdef CONFIG_DRM_AMDGPU_CIK
4534 		case CHIP_KAVERI:
4535 		case CHIP_KABINI:
4536 		case CHIP_MULLINS:
4537 #endif
4538 		case CHIP_CARRIZO:
4539 		case CHIP_STONEY:
4540 		case CHIP_CYAN_SKILLFISH:
4541 			goto disabled;
4542 		default:
4543 			break;
4544 		}
4545 	}
4546 
4547 	return true;
4548 
4549 disabled:
4550 		dev_info(adev->dev, "GPU recovery disabled.\n");
4551 		return false;
4552 }
4553 
4554 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4555 {
4556         u32 i;
4557         int ret = 0;
4558 
4559         amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4560 
4561         dev_info(adev->dev, "GPU mode1 reset\n");
4562 
4563         /* disable BM */
4564         pci_clear_master(adev->pdev);
4565 
4566         amdgpu_device_cache_pci_state(adev->pdev);
4567 
4568         if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4569                 dev_info(adev->dev, "GPU smu mode1 reset\n");
4570                 ret = amdgpu_dpm_mode1_reset(adev);
4571         } else {
4572                 dev_info(adev->dev, "GPU psp mode1 reset\n");
4573                 ret = psp_gpu_reset(adev);
4574         }
4575 
4576         if (ret)
4577                 dev_err(adev->dev, "GPU mode1 reset failed\n");
4578 
4579         amdgpu_device_load_pci_state(adev->pdev);
4580 
4581         /* wait for asic to come out of reset */
4582         for (i = 0; i < adev->usec_timeout; i++) {
4583                 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4584 
4585                 if (memsize != 0xffffffff)
4586                         break;
4587                 udelay(1);
4588         }
4589 
4590         amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4591         return ret;
4592 }
4593 
4594 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4595 				 struct amdgpu_reset_context *reset_context)
4596 {
4597 	int i, r = 0;
4598 	struct amdgpu_job *job = NULL;
4599 	bool need_full_reset =
4600 		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4601 
4602 	if (reset_context->reset_req_dev == adev)
4603 		job = reset_context->job;
4604 
4605 	if (amdgpu_sriov_vf(adev)) {
4606 		/* stop the data exchange thread */
4607 		amdgpu_virt_fini_data_exchange(adev);
4608 	}
4609 
4610 	/* block all schedulers and reset given job's ring */
4611 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4612 		struct amdgpu_ring *ring = adev->rings[i];
4613 
4614 		if (!ring || !ring->sched.thread)
4615 			continue;
4616 
4617 		/*clear job fence from fence drv to avoid force_completion
4618 		 *leave NULL and vm flush fence in fence drv */
4619 		amdgpu_fence_driver_clear_job_fences(ring);
4620 
4621 		/* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4622 		amdgpu_fence_driver_force_completion(ring);
4623 	}
4624 
4625 	if (job && job->vm)
4626 		drm_sched_increase_karma(&job->base);
4627 
4628 	r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4629 	/* If reset handler not implemented, continue; otherwise return */
4630 	if (r == -ENOSYS)
4631 		r = 0;
4632 	else
4633 		return r;
4634 
4635 	/* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4636 	if (!amdgpu_sriov_vf(adev)) {
4637 
4638 		if (!need_full_reset)
4639 			need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4640 
4641 		if (!need_full_reset) {
4642 			amdgpu_device_ip_pre_soft_reset(adev);
4643 			r = amdgpu_device_ip_soft_reset(adev);
4644 			amdgpu_device_ip_post_soft_reset(adev);
4645 			if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4646 				dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4647 				need_full_reset = true;
4648 			}
4649 		}
4650 
4651 		if (need_full_reset)
4652 			r = amdgpu_device_ip_suspend(adev);
4653 		if (need_full_reset)
4654 			set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4655 		else
4656 			clear_bit(AMDGPU_NEED_FULL_RESET,
4657 				  &reset_context->flags);
4658 	}
4659 
4660 	return r;
4661 }
4662 
4663 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4664 			 struct amdgpu_reset_context *reset_context)
4665 {
4666 	struct amdgpu_device *tmp_adev = NULL;
4667 	bool need_full_reset, skip_hw_reset, vram_lost = false;
4668 	int r = 0;
4669 
4670 	/* Try reset handler method first */
4671 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4672 				    reset_list);
4673 	r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4674 	/* If reset handler not implemented, continue; otherwise return */
4675 	if (r == -ENOSYS)
4676 		r = 0;
4677 	else
4678 		return r;
4679 
4680 	/* Reset handler not implemented, use the default method */
4681 	need_full_reset =
4682 		test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4683 	skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4684 
4685 	/*
4686 	 * ASIC reset has to be done on all XGMI hive nodes ASAP
4687 	 * to allow proper links negotiation in FW (within 1 sec)
4688 	 */
4689 	if (!skip_hw_reset && need_full_reset) {
4690 		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4691 			/* For XGMI run all resets in parallel to speed up the process */
4692 			if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4693 				tmp_adev->gmc.xgmi.pending_reset = false;
4694 				if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4695 					r = -EALREADY;
4696 			} else
4697 				r = amdgpu_asic_reset(tmp_adev);
4698 
4699 			if (r) {
4700 				dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4701 					 r, adev_to_drm(tmp_adev)->unique);
4702 				break;
4703 			}
4704 		}
4705 
4706 		/* For XGMI wait for all resets to complete before proceed */
4707 		if (!r) {
4708 			list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4709 				if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4710 					flush_work(&tmp_adev->xgmi_reset_work);
4711 					r = tmp_adev->asic_reset_res;
4712 					if (r)
4713 						break;
4714 				}
4715 			}
4716 		}
4717 	}
4718 
4719 	if (!r && amdgpu_ras_intr_triggered()) {
4720 		list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4721 			if (tmp_adev->mmhub.ras_funcs &&
4722 			    tmp_adev->mmhub.ras_funcs->reset_ras_error_count)
4723 				tmp_adev->mmhub.ras_funcs->reset_ras_error_count(tmp_adev);
4724 		}
4725 
4726 		amdgpu_ras_intr_cleared();
4727 	}
4728 
4729 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4730 		if (need_full_reset) {
4731 			/* post card */
4732 			r = amdgpu_device_asic_init(tmp_adev);
4733 			if (r) {
4734 				dev_warn(tmp_adev->dev, "asic atom init failed!");
4735 			} else {
4736 				dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4737 				r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4738 				if (r)
4739 					goto out;
4740 
4741 				r = amdgpu_device_ip_resume_phase1(tmp_adev);
4742 				if (r)
4743 					goto out;
4744 
4745 				vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4746 				if (vram_lost) {
4747 					DRM_INFO("VRAM is lost due to GPU reset!\n");
4748 					amdgpu_inc_vram_lost(tmp_adev);
4749 				}
4750 
4751 				r = amdgpu_device_fw_loading(tmp_adev);
4752 				if (r)
4753 					return r;
4754 
4755 				r = amdgpu_device_ip_resume_phase2(tmp_adev);
4756 				if (r)
4757 					goto out;
4758 
4759 				if (vram_lost)
4760 					amdgpu_device_fill_reset_magic(tmp_adev);
4761 
4762 				/*
4763 				 * Add this ASIC as tracked as reset was already
4764 				 * complete successfully.
4765 				 */
4766 				amdgpu_register_gpu_instance(tmp_adev);
4767 
4768 				if (!reset_context->hive &&
4769 				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4770 					amdgpu_xgmi_add_device(tmp_adev);
4771 
4772 				r = amdgpu_device_ip_late_init(tmp_adev);
4773 				if (r)
4774 					goto out;
4775 
4776 				drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
4777 
4778 				/*
4779 				 * The GPU enters bad state once faulty pages
4780 				 * by ECC has reached the threshold, and ras
4781 				 * recovery is scheduled next. So add one check
4782 				 * here to break recovery if it indeed exceeds
4783 				 * bad page threshold, and remind user to
4784 				 * retire this GPU or setting one bigger
4785 				 * bad_page_threshold value to fix this once
4786 				 * probing driver again.
4787 				 */
4788 				if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4789 					/* must succeed. */
4790 					amdgpu_ras_resume(tmp_adev);
4791 				} else {
4792 					r = -EINVAL;
4793 					goto out;
4794 				}
4795 
4796 				/* Update PSP FW topology after reset */
4797 				if (reset_context->hive &&
4798 				    tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4799 					r = amdgpu_xgmi_update_topology(
4800 						reset_context->hive, tmp_adev);
4801 			}
4802 		}
4803 
4804 out:
4805 		if (!r) {
4806 			amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
4807 			r = amdgpu_ib_ring_tests(tmp_adev);
4808 			if (r) {
4809 				dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
4810 				need_full_reset = true;
4811 				r = -EAGAIN;
4812 				goto end;
4813 			}
4814 		}
4815 
4816 		if (!r)
4817 			r = amdgpu_device_recover_vram(tmp_adev);
4818 		else
4819 			tmp_adev->asic_reset_res = r;
4820 	}
4821 
4822 end:
4823 	if (need_full_reset)
4824 		set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4825 	else
4826 		clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4827 	return r;
4828 }
4829 
4830 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
4831 {
4832 
4833 	switch (amdgpu_asic_reset_method(adev)) {
4834 	case AMD_RESET_METHOD_MODE1:
4835 		adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
4836 		break;
4837 	case AMD_RESET_METHOD_MODE2:
4838 		adev->mp1_state = PP_MP1_STATE_RESET;
4839 		break;
4840 	default:
4841 		adev->mp1_state = PP_MP1_STATE_NONE;
4842 		break;
4843 	}
4844 }
4845 
4846 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
4847 {
4848 	amdgpu_vf_error_trans_all(adev);
4849 	adev->mp1_state = PP_MP1_STATE_NONE;
4850 }
4851 
4852 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
4853 {
4854 	struct pci_dev *p = NULL;
4855 
4856 	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4857 			adev->pdev->bus->number, 1);
4858 	if (p) {
4859 		pm_runtime_enable(&(p->dev));
4860 		pm_runtime_resume(&(p->dev));
4861 	}
4862 }
4863 
4864 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
4865 {
4866 	enum amd_reset_method reset_method;
4867 	struct pci_dev *p = NULL;
4868 	u64 expires;
4869 
4870 	/*
4871 	 * For now, only BACO and mode1 reset are confirmed
4872 	 * to suffer the audio issue without proper suspended.
4873 	 */
4874 	reset_method = amdgpu_asic_reset_method(adev);
4875 	if ((reset_method != AMD_RESET_METHOD_BACO) &&
4876 	     (reset_method != AMD_RESET_METHOD_MODE1))
4877 		return -EINVAL;
4878 
4879 	p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
4880 			adev->pdev->bus->number, 1);
4881 	if (!p)
4882 		return -ENODEV;
4883 
4884 	expires = pm_runtime_autosuspend_expiration(&(p->dev));
4885 	if (!expires)
4886 		/*
4887 		 * If we cannot get the audio device autosuspend delay,
4888 		 * a fixed 4S interval will be used. Considering 3S is
4889 		 * the audio controller default autosuspend delay setting.
4890 		 * 4S used here is guaranteed to cover that.
4891 		 */
4892 		expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
4893 
4894 	while (!pm_runtime_status_suspended(&(p->dev))) {
4895 		if (!pm_runtime_suspend(&(p->dev)))
4896 			break;
4897 
4898 		if (expires < ktime_get_mono_fast_ns()) {
4899 			dev_warn(adev->dev, "failed to suspend display audio\n");
4900 			/* TODO: abort the succeeding gpu reset? */
4901 			return -ETIMEDOUT;
4902 		}
4903 	}
4904 
4905 	pm_runtime_disable(&(p->dev));
4906 
4907 	return 0;
4908 }
4909 
4910 static void amdgpu_device_recheck_guilty_jobs(
4911 	struct amdgpu_device *adev, struct list_head *device_list_handle,
4912 	struct amdgpu_reset_context *reset_context)
4913 {
4914 	int i, r = 0;
4915 
4916 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4917 		struct amdgpu_ring *ring = adev->rings[i];
4918 		int ret = 0;
4919 		struct drm_sched_job *s_job;
4920 
4921 		if (!ring || !ring->sched.thread)
4922 			continue;
4923 
4924 		s_job = list_first_entry_or_null(&ring->sched.pending_list,
4925 				struct drm_sched_job, list);
4926 		if (s_job == NULL)
4927 			continue;
4928 
4929 		/* clear job's guilty and depend the folowing step to decide the real one */
4930 		drm_sched_reset_karma(s_job);
4931 		/* for the real bad job, it will be resubmitted twice, adding a dma_fence_get
4932 		 * to make sure fence is balanced */
4933 		dma_fence_get(s_job->s_fence->parent);
4934 		drm_sched_resubmit_jobs_ext(&ring->sched, 1);
4935 
4936 		ret = dma_fence_wait_timeout(s_job->s_fence->parent, false, ring->sched.timeout);
4937 		if (ret == 0) { /* timeout */
4938 			DRM_ERROR("Found the real bad job! ring:%s, job_id:%llx\n",
4939 						ring->sched.name, s_job->id);
4940 
4941 			/* set guilty */
4942 			drm_sched_increase_karma(s_job);
4943 retry:
4944 			/* do hw reset */
4945 			if (amdgpu_sriov_vf(adev)) {
4946 				amdgpu_virt_fini_data_exchange(adev);
4947 				r = amdgpu_device_reset_sriov(adev, false);
4948 				if (r)
4949 					adev->asic_reset_res = r;
4950 			} else {
4951 				clear_bit(AMDGPU_SKIP_HW_RESET,
4952 					  &reset_context->flags);
4953 				r = amdgpu_do_asic_reset(device_list_handle,
4954 							 reset_context);
4955 				if (r && r == -EAGAIN)
4956 					goto retry;
4957 			}
4958 
4959 			/*
4960 			 * add reset counter so that the following
4961 			 * resubmitted job could flush vmid
4962 			 */
4963 			atomic_inc(&adev->gpu_reset_counter);
4964 			continue;
4965 		}
4966 
4967 		/* got the hw fence, signal finished fence */
4968 		atomic_dec(ring->sched.score);
4969 		dma_fence_put(s_job->s_fence->parent);
4970 		dma_fence_get(&s_job->s_fence->finished);
4971 		dma_fence_signal(&s_job->s_fence->finished);
4972 		dma_fence_put(&s_job->s_fence->finished);
4973 
4974 		/* remove node from list and free the job */
4975 		spin_lock(&ring->sched.job_list_lock);
4976 		list_del_init(&s_job->list);
4977 		spin_unlock(&ring->sched.job_list_lock);
4978 		ring->sched.ops->free_job(s_job);
4979 	}
4980 }
4981 
4982 /**
4983  * amdgpu_device_gpu_recover_imp - reset the asic and recover scheduler
4984  *
4985  * @adev: amdgpu_device pointer
4986  * @job: which job trigger hang
4987  *
4988  * Attempt to reset the GPU if it has hung (all asics).
4989  * Attempt to do soft-reset or full-reset and reinitialize Asic
4990  * Returns 0 for success or an error on failure.
4991  */
4992 
4993 int amdgpu_device_gpu_recover_imp(struct amdgpu_device *adev,
4994 			      struct amdgpu_job *job)
4995 {
4996 	struct list_head device_list, *device_list_handle =  NULL;
4997 	bool job_signaled = false;
4998 	struct amdgpu_hive_info *hive = NULL;
4999 	struct amdgpu_device *tmp_adev = NULL;
5000 	int i, r = 0;
5001 	bool need_emergency_restart = false;
5002 	bool audio_suspended = false;
5003 	int tmp_vram_lost_counter;
5004 	struct amdgpu_reset_context reset_context;
5005 
5006 	memset(&reset_context, 0, sizeof(reset_context));
5007 
5008 	/*
5009 	 * Special case: RAS triggered and full reset isn't supported
5010 	 */
5011 	need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5012 
5013 	/*
5014 	 * Flush RAM to disk so that after reboot
5015 	 * the user can read log and see why the system rebooted.
5016 	 */
5017 	if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5018 		DRM_WARN("Emergency reboot.");
5019 
5020 		ksys_sync_helper();
5021 		emergency_restart();
5022 	}
5023 
5024 	dev_info(adev->dev, "GPU %s begin!\n",
5025 		need_emergency_restart ? "jobs stop":"reset");
5026 
5027 	if (!amdgpu_sriov_vf(adev))
5028 		hive = amdgpu_get_xgmi_hive(adev);
5029 	if (hive)
5030 		mutex_lock(&hive->hive_lock);
5031 
5032 	reset_context.method = AMD_RESET_METHOD_NONE;
5033 	reset_context.reset_req_dev = adev;
5034 	reset_context.job = job;
5035 	reset_context.hive = hive;
5036 	clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5037 
5038 	/*
5039 	 * Build list of devices to reset.
5040 	 * In case we are in XGMI hive mode, resort the device list
5041 	 * to put adev in the 1st position.
5042 	 */
5043 	INIT_LIST_HEAD(&device_list);
5044 	if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5045 		list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head)
5046 			list_add_tail(&tmp_adev->reset_list, &device_list);
5047 		if (!list_is_first(&adev->reset_list, &device_list))
5048 			list_rotate_to_front(&adev->reset_list, &device_list);
5049 		device_list_handle = &device_list;
5050 	} else {
5051 		list_add_tail(&adev->reset_list, &device_list);
5052 		device_list_handle = &device_list;
5053 	}
5054 
5055 	/* We need to lock reset domain only once both for XGMI and single device */
5056 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5057 				    reset_list);
5058 	amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5059 
5060 	/* block all schedulers and reset given job's ring */
5061 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5062 
5063 		amdgpu_device_set_mp1_state(tmp_adev);
5064 
5065 		/*
5066 		 * Try to put the audio codec into suspend state
5067 		 * before gpu reset started.
5068 		 *
5069 		 * Due to the power domain of the graphics device
5070 		 * is shared with AZ power domain. Without this,
5071 		 * we may change the audio hardware from behind
5072 		 * the audio driver's back. That will trigger
5073 		 * some audio codec errors.
5074 		 */
5075 		if (!amdgpu_device_suspend_display_audio(tmp_adev))
5076 			audio_suspended = true;
5077 
5078 		amdgpu_ras_set_error_query_ready(tmp_adev, false);
5079 
5080 		cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5081 
5082 		if (!amdgpu_sriov_vf(tmp_adev))
5083 			amdgpu_amdkfd_pre_reset(tmp_adev);
5084 
5085 		/*
5086 		 * Mark these ASICs to be reseted as untracked first
5087 		 * And add them back after reset completed
5088 		 */
5089 		amdgpu_unregister_gpu_instance(tmp_adev);
5090 
5091 		drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
5092 
5093 		/* disable ras on ALL IPs */
5094 		if (!need_emergency_restart &&
5095 		      amdgpu_device_ip_need_full_reset(tmp_adev))
5096 			amdgpu_ras_suspend(tmp_adev);
5097 
5098 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5099 			struct amdgpu_ring *ring = tmp_adev->rings[i];
5100 
5101 			if (!ring || !ring->sched.thread)
5102 				continue;
5103 
5104 			drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5105 
5106 			if (need_emergency_restart)
5107 				amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5108 		}
5109 		atomic_inc(&tmp_adev->gpu_reset_counter);
5110 	}
5111 
5112 	if (need_emergency_restart)
5113 		goto skip_sched_resume;
5114 
5115 	/*
5116 	 * Must check guilty signal here since after this point all old
5117 	 * HW fences are force signaled.
5118 	 *
5119 	 * job->base holds a reference to parent fence
5120 	 */
5121 	if (job && job->base.s_fence->parent &&
5122 	    dma_fence_is_signaled(job->base.s_fence->parent)) {
5123 		job_signaled = true;
5124 		dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5125 		goto skip_hw_reset;
5126 	}
5127 
5128 retry:	/* Rest of adevs pre asic reset from XGMI hive. */
5129 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5130 		r = amdgpu_device_pre_asic_reset(tmp_adev, &reset_context);
5131 		/*TODO Should we stop ?*/
5132 		if (r) {
5133 			dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5134 				  r, adev_to_drm(tmp_adev)->unique);
5135 			tmp_adev->asic_reset_res = r;
5136 		}
5137 	}
5138 
5139 	tmp_vram_lost_counter = atomic_read(&((adev)->vram_lost_counter));
5140 	/* Actual ASIC resets if needed.*/
5141 	/* Host driver will handle XGMI hive reset for SRIOV */
5142 	if (amdgpu_sriov_vf(adev)) {
5143 		r = amdgpu_device_reset_sriov(adev, job ? false : true);
5144 		if (r)
5145 			adev->asic_reset_res = r;
5146 	} else {
5147 		r = amdgpu_do_asic_reset(device_list_handle, &reset_context);
5148 		if (r && r == -EAGAIN)
5149 			goto retry;
5150 	}
5151 
5152 skip_hw_reset:
5153 
5154 	/* Post ASIC reset for all devs .*/
5155 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5156 
5157 		/*
5158 		 * Sometimes a later bad compute job can block a good gfx job as gfx
5159 		 * and compute ring share internal GC HW mutually. We add an additional
5160 		 * guilty jobs recheck step to find the real guilty job, it synchronously
5161 		 * submits and pends for the first job being signaled. If it gets timeout,
5162 		 * we identify it as a real guilty job.
5163 		 */
5164 		if (amdgpu_gpu_recovery == 2 &&
5165 			!(tmp_vram_lost_counter < atomic_read(&adev->vram_lost_counter)))
5166 			amdgpu_device_recheck_guilty_jobs(
5167 				tmp_adev, device_list_handle, &reset_context);
5168 
5169 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5170 			struct amdgpu_ring *ring = tmp_adev->rings[i];
5171 
5172 			if (!ring || !ring->sched.thread)
5173 				continue;
5174 
5175 			/* No point to resubmit jobs if we didn't HW reset*/
5176 			if (!tmp_adev->asic_reset_res && !job_signaled)
5177 				drm_sched_resubmit_jobs(&ring->sched);
5178 
5179 			drm_sched_start(&ring->sched, !tmp_adev->asic_reset_res);
5180 		}
5181 
5182 		if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
5183 			drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5184 		}
5185 
5186 		tmp_adev->asic_reset_res = 0;
5187 
5188 		if (r) {
5189 			/* bad news, how to tell it to userspace ? */
5190 			dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5191 			amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5192 		} else {
5193 			dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5194 			if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5195 				DRM_WARN("smart shift update failed\n");
5196 		}
5197 	}
5198 
5199 skip_sched_resume:
5200 	list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5201 		/* unlock kfd: SRIOV would do it separately */
5202 		if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5203 			amdgpu_amdkfd_post_reset(tmp_adev);
5204 
5205 		/* kfd_post_reset will do nothing if kfd device is not initialized,
5206 		 * need to bring up kfd here if it's not be initialized before
5207 		 */
5208 		if (!adev->kfd.init_complete)
5209 			amdgpu_amdkfd_device_init(adev);
5210 
5211 		if (audio_suspended)
5212 			amdgpu_device_resume_display_audio(tmp_adev);
5213 
5214 		amdgpu_device_unset_mp1_state(tmp_adev);
5215 	}
5216 
5217 	tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5218 					    reset_list);
5219 	amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5220 
5221 	if (hive) {
5222 		mutex_unlock(&hive->hive_lock);
5223 		amdgpu_put_xgmi_hive(hive);
5224 	}
5225 
5226 	if (r)
5227 		dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5228 	return r;
5229 }
5230 
5231 struct amdgpu_recover_work_struct {
5232 	struct work_struct base;
5233 	struct amdgpu_device *adev;
5234 	struct amdgpu_job *job;
5235 	int ret;
5236 };
5237 
5238 static void amdgpu_device_queue_gpu_recover_work(struct work_struct *work)
5239 {
5240 	struct amdgpu_recover_work_struct *recover_work = container_of(work, struct amdgpu_recover_work_struct, base);
5241 
5242 	recover_work->ret = amdgpu_device_gpu_recover_imp(recover_work->adev, recover_work->job);
5243 }
5244 /*
5245  * Serialize gpu recover into reset domain single threaded wq
5246  */
5247 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5248 				    struct amdgpu_job *job)
5249 {
5250 	struct amdgpu_recover_work_struct work = {.adev = adev, .job = job};
5251 
5252 	INIT_WORK(&work.base, amdgpu_device_queue_gpu_recover_work);
5253 
5254 	if (!amdgpu_reset_domain_schedule(adev->reset_domain, &work.base))
5255 		return -EAGAIN;
5256 
5257 	flush_work(&work.base);
5258 
5259 	return work.ret;
5260 }
5261 
5262 /**
5263  * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5264  *
5265  * @adev: amdgpu_device pointer
5266  *
5267  * Fetchs and stores in the driver the PCIE capabilities (gen speed
5268  * and lanes) of the slot the device is in. Handles APUs and
5269  * virtualized environments where PCIE config space may not be available.
5270  */
5271 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5272 {
5273 	struct pci_dev *pdev;
5274 	enum pci_bus_speed speed_cap, platform_speed_cap;
5275 	enum pcie_link_width platform_link_width;
5276 
5277 	if (amdgpu_pcie_gen_cap)
5278 		adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5279 
5280 	if (amdgpu_pcie_lane_cap)
5281 		adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5282 
5283 	/* covers APUs as well */
5284 	if (pci_is_root_bus(adev->pdev->bus)) {
5285 		if (adev->pm.pcie_gen_mask == 0)
5286 			adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5287 		if (adev->pm.pcie_mlw_mask == 0)
5288 			adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5289 		return;
5290 	}
5291 
5292 	if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5293 		return;
5294 
5295 	pcie_bandwidth_available(adev->pdev, NULL,
5296 				 &platform_speed_cap, &platform_link_width);
5297 
5298 	if (adev->pm.pcie_gen_mask == 0) {
5299 		/* asic caps */
5300 		pdev = adev->pdev;
5301 		speed_cap = pcie_get_speed_cap(pdev);
5302 		if (speed_cap == PCI_SPEED_UNKNOWN) {
5303 			adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5304 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5305 						  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5306 		} else {
5307 			if (speed_cap == PCIE_SPEED_32_0GT)
5308 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5309 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5310 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5311 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5312 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5313 			else if (speed_cap == PCIE_SPEED_16_0GT)
5314 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5315 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5316 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5317 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5318 			else if (speed_cap == PCIE_SPEED_8_0GT)
5319 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5320 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5321 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5322 			else if (speed_cap == PCIE_SPEED_5_0GT)
5323 				adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5324 							  CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5325 			else
5326 				adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5327 		}
5328 		/* platform caps */
5329 		if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5330 			adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5331 						   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5332 		} else {
5333 			if (platform_speed_cap == PCIE_SPEED_32_0GT)
5334 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5335 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5336 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5337 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5338 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5339 			else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5340 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5341 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5342 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5343 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5344 			else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5345 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5346 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5347 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5348 			else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5349 				adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5350 							   CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5351 			else
5352 				adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5353 
5354 		}
5355 	}
5356 	if (adev->pm.pcie_mlw_mask == 0) {
5357 		if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5358 			adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5359 		} else {
5360 			switch (platform_link_width) {
5361 			case PCIE_LNK_X32:
5362 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5363 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5364 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5365 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5366 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5367 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5368 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5369 				break;
5370 			case PCIE_LNK_X16:
5371 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5372 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5373 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5374 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5375 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5376 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5377 				break;
5378 			case PCIE_LNK_X12:
5379 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5380 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5381 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5382 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5383 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5384 				break;
5385 			case PCIE_LNK_X8:
5386 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5387 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5388 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5389 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5390 				break;
5391 			case PCIE_LNK_X4:
5392 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5393 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5394 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5395 				break;
5396 			case PCIE_LNK_X2:
5397 				adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5398 							  CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5399 				break;
5400 			case PCIE_LNK_X1:
5401 				adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5402 				break;
5403 			default:
5404 				break;
5405 			}
5406 		}
5407 	}
5408 }
5409 
5410 int amdgpu_device_baco_enter(struct drm_device *dev)
5411 {
5412 	struct amdgpu_device *adev = drm_to_adev(dev);
5413 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5414 
5415 	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5416 		return -ENOTSUPP;
5417 
5418 	if (ras && adev->ras_enabled &&
5419 	    adev->nbio.funcs->enable_doorbell_interrupt)
5420 		adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5421 
5422 	return amdgpu_dpm_baco_enter(adev);
5423 }
5424 
5425 int amdgpu_device_baco_exit(struct drm_device *dev)
5426 {
5427 	struct amdgpu_device *adev = drm_to_adev(dev);
5428 	struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5429 	int ret = 0;
5430 
5431 	if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5432 		return -ENOTSUPP;
5433 
5434 	ret = amdgpu_dpm_baco_exit(adev);
5435 	if (ret)
5436 		return ret;
5437 
5438 	if (ras && adev->ras_enabled &&
5439 	    adev->nbio.funcs->enable_doorbell_interrupt)
5440 		adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5441 
5442 	if (amdgpu_passthrough(adev) &&
5443 	    adev->nbio.funcs->clear_doorbell_interrupt)
5444 		adev->nbio.funcs->clear_doorbell_interrupt(adev);
5445 
5446 	return 0;
5447 }
5448 
5449 /**
5450  * amdgpu_pci_error_detected - Called when a PCI error is detected.
5451  * @pdev: PCI device struct
5452  * @state: PCI channel state
5453  *
5454  * Description: Called when a PCI error is detected.
5455  *
5456  * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5457  */
5458 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5459 {
5460 	struct drm_device *dev = pci_get_drvdata(pdev);
5461 	struct amdgpu_device *adev = drm_to_adev(dev);
5462 	int i;
5463 
5464 	DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5465 
5466 	if (adev->gmc.xgmi.num_physical_nodes > 1) {
5467 		DRM_WARN("No support for XGMI hive yet...");
5468 		return PCI_ERS_RESULT_DISCONNECT;
5469 	}
5470 
5471 	adev->pci_channel_state = state;
5472 
5473 	switch (state) {
5474 	case pci_channel_io_normal:
5475 		return PCI_ERS_RESULT_CAN_RECOVER;
5476 	/* Fatal error, prepare for slot reset */
5477 	case pci_channel_io_frozen:
5478 		/*
5479 		 * Locking adev->reset_domain->sem will prevent any external access
5480 		 * to GPU during PCI error recovery
5481 		 */
5482 		amdgpu_device_lock_reset_domain(adev->reset_domain);
5483 		amdgpu_device_set_mp1_state(adev);
5484 
5485 		/*
5486 		 * Block any work scheduling as we do for regular GPU reset
5487 		 * for the duration of the recovery
5488 		 */
5489 		for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5490 			struct amdgpu_ring *ring = adev->rings[i];
5491 
5492 			if (!ring || !ring->sched.thread)
5493 				continue;
5494 
5495 			drm_sched_stop(&ring->sched, NULL);
5496 		}
5497 		atomic_inc(&adev->gpu_reset_counter);
5498 		return PCI_ERS_RESULT_NEED_RESET;
5499 	case pci_channel_io_perm_failure:
5500 		/* Permanent error, prepare for device removal */
5501 		return PCI_ERS_RESULT_DISCONNECT;
5502 	}
5503 
5504 	return PCI_ERS_RESULT_NEED_RESET;
5505 }
5506 
5507 /**
5508  * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5509  * @pdev: pointer to PCI device
5510  */
5511 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5512 {
5513 
5514 	DRM_INFO("PCI error: mmio enabled callback!!\n");
5515 
5516 	/* TODO - dump whatever for debugging purposes */
5517 
5518 	/* This called only if amdgpu_pci_error_detected returns
5519 	 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5520 	 * works, no need to reset slot.
5521 	 */
5522 
5523 	return PCI_ERS_RESULT_RECOVERED;
5524 }
5525 
5526 /**
5527  * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5528  * @pdev: PCI device struct
5529  *
5530  * Description: This routine is called by the pci error recovery
5531  * code after the PCI slot has been reset, just before we
5532  * should resume normal operations.
5533  */
5534 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5535 {
5536 	struct drm_device *dev = pci_get_drvdata(pdev);
5537 	struct amdgpu_device *adev = drm_to_adev(dev);
5538 	int r, i;
5539 	struct amdgpu_reset_context reset_context;
5540 	u32 memsize;
5541 	struct list_head device_list;
5542 
5543 	DRM_INFO("PCI error: slot reset callback!!\n");
5544 
5545 	memset(&reset_context, 0, sizeof(reset_context));
5546 
5547 	INIT_LIST_HEAD(&device_list);
5548 	list_add_tail(&adev->reset_list, &device_list);
5549 
5550 	/* wait for asic to come out of reset */
5551 	msleep(500);
5552 
5553 	/* Restore PCI confspace */
5554 	amdgpu_device_load_pci_state(pdev);
5555 
5556 	/* confirm  ASIC came out of reset */
5557 	for (i = 0; i < adev->usec_timeout; i++) {
5558 		memsize = amdgpu_asic_get_config_memsize(adev);
5559 
5560 		if (memsize != 0xffffffff)
5561 			break;
5562 		udelay(1);
5563 	}
5564 	if (memsize == 0xffffffff) {
5565 		r = -ETIME;
5566 		goto out;
5567 	}
5568 
5569 	reset_context.method = AMD_RESET_METHOD_NONE;
5570 	reset_context.reset_req_dev = adev;
5571 	set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5572 	set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5573 
5574 	adev->no_hw_access = true;
5575 	r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5576 	adev->no_hw_access = false;
5577 	if (r)
5578 		goto out;
5579 
5580 	r = amdgpu_do_asic_reset(&device_list, &reset_context);
5581 
5582 out:
5583 	if (!r) {
5584 		if (amdgpu_device_cache_pci_state(adev->pdev))
5585 			pci_restore_state(adev->pdev);
5586 
5587 		DRM_INFO("PCIe error recovery succeeded\n");
5588 	} else {
5589 		DRM_ERROR("PCIe error recovery failed, err:%d", r);
5590 		amdgpu_device_unset_mp1_state(adev);
5591 		amdgpu_device_unlock_reset_domain(adev->reset_domain);
5592 	}
5593 
5594 	return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5595 }
5596 
5597 /**
5598  * amdgpu_pci_resume() - resume normal ops after PCI reset
5599  * @pdev: pointer to PCI device
5600  *
5601  * Called when the error recovery driver tells us that its
5602  * OK to resume normal operation.
5603  */
5604 void amdgpu_pci_resume(struct pci_dev *pdev)
5605 {
5606 	struct drm_device *dev = pci_get_drvdata(pdev);
5607 	struct amdgpu_device *adev = drm_to_adev(dev);
5608 	int i;
5609 
5610 
5611 	DRM_INFO("PCI error: resume callback!!\n");
5612 
5613 	/* Only continue execution for the case of pci_channel_io_frozen */
5614 	if (adev->pci_channel_state != pci_channel_io_frozen)
5615 		return;
5616 
5617 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5618 		struct amdgpu_ring *ring = adev->rings[i];
5619 
5620 		if (!ring || !ring->sched.thread)
5621 			continue;
5622 
5623 
5624 		drm_sched_resubmit_jobs(&ring->sched);
5625 		drm_sched_start(&ring->sched, true);
5626 	}
5627 
5628 	amdgpu_device_unset_mp1_state(adev);
5629 	amdgpu_device_unlock_reset_domain(adev->reset_domain);
5630 }
5631 
5632 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5633 {
5634 	struct drm_device *dev = pci_get_drvdata(pdev);
5635 	struct amdgpu_device *adev = drm_to_adev(dev);
5636 	int r;
5637 
5638 	r = pci_save_state(pdev);
5639 	if (!r) {
5640 		kfree(adev->pci_state);
5641 
5642 		adev->pci_state = pci_store_saved_state(pdev);
5643 
5644 		if (!adev->pci_state) {
5645 			DRM_ERROR("Failed to store PCI saved state");
5646 			return false;
5647 		}
5648 	} else {
5649 		DRM_WARN("Failed to save PCI state, err:%d\n", r);
5650 		return false;
5651 	}
5652 
5653 	return true;
5654 }
5655 
5656 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5657 {
5658 	struct drm_device *dev = pci_get_drvdata(pdev);
5659 	struct amdgpu_device *adev = drm_to_adev(dev);
5660 	int r;
5661 
5662 	if (!adev->pci_state)
5663 		return false;
5664 
5665 	r = pci_load_saved_state(pdev, adev->pci_state);
5666 
5667 	if (!r) {
5668 		pci_restore_state(pdev);
5669 	} else {
5670 		DRM_WARN("Failed to load PCI state, err:%d\n", r);
5671 		return false;
5672 	}
5673 
5674 	return true;
5675 }
5676 
5677 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5678 		struct amdgpu_ring *ring)
5679 {
5680 #ifdef CONFIG_X86_64
5681 	if (adev->flags & AMD_IS_APU)
5682 		return;
5683 #endif
5684 	if (adev->gmc.xgmi.connected_to_cpu)
5685 		return;
5686 
5687 	if (ring && ring->funcs->emit_hdp_flush)
5688 		amdgpu_ring_emit_hdp_flush(ring);
5689 	else
5690 		amdgpu_asic_flush_hdp(adev, ring);
5691 }
5692 
5693 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5694 		struct amdgpu_ring *ring)
5695 {
5696 #ifdef CONFIG_X86_64
5697 	if (adev->flags & AMD_IS_APU)
5698 		return;
5699 #endif
5700 	if (adev->gmc.xgmi.connected_to_cpu)
5701 		return;
5702 
5703 	amdgpu_asic_invalidate_hdp(adev, ring);
5704 }
5705 
5706 int amdgpu_in_reset(struct amdgpu_device *adev)
5707 {
5708 	return atomic_read(&adev->reset_domain->in_gpu_reset);
5709 	}
5710 
5711 /**
5712  * amdgpu_device_halt() - bring hardware to some kind of halt state
5713  *
5714  * @adev: amdgpu_device pointer
5715  *
5716  * Bring hardware to some kind of halt state so that no one can touch it
5717  * any more. It will help to maintain error context when error occurred.
5718  * Compare to a simple hang, the system will keep stable at least for SSH
5719  * access. Then it should be trivial to inspect the hardware state and
5720  * see what's going on. Implemented as following:
5721  *
5722  * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5723  *    clears all CPU mappings to device, disallows remappings through page faults
5724  * 2. amdgpu_irq_disable_all() disables all interrupts
5725  * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5726  * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5727  * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5728  * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5729  *    flush any in flight DMA operations
5730  */
5731 void amdgpu_device_halt(struct amdgpu_device *adev)
5732 {
5733 	struct pci_dev *pdev = adev->pdev;
5734 	struct drm_device *ddev = adev_to_drm(adev);
5735 
5736 	drm_dev_unplug(ddev);
5737 
5738 	amdgpu_irq_disable_all(adev);
5739 
5740 	amdgpu_fence_driver_hw_fini(adev);
5741 
5742 	adev->no_hw_access = true;
5743 
5744 	amdgpu_device_unmap_mmio(adev);
5745 
5746 	pci_disable_device(pdev);
5747 	pci_wait_for_pending_transaction(pdev);
5748 }
5749