xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_cs.c (revision 9156bf442ee56c0f883aa4c81af9c8471eef6846)
1 /*
2  * Copyright 2008 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice (including the next
13  * paragraph) shall be included in all copies or substantial portions of the
14  * Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22  * DEALINGS IN THE SOFTWARE.
23  *
24  * Authors:
25  *    Jerome Glisse <glisse@freedesktop.org>
26  */
27 
28 #include <linux/file.h>
29 #include <linux/pagemap.h>
30 #include <linux/sync_file.h>
31 #include <linux/dma-buf.h>
32 
33 #include <drm/amdgpu_drm.h>
34 #include <drm/drm_syncobj.h>
35 #include <drm/ttm/ttm_tt.h>
36 
37 #include "amdgpu_cs.h"
38 #include "amdgpu.h"
39 #include "amdgpu_trace.h"
40 #include "amdgpu_gmc.h"
41 #include "amdgpu_gem.h"
42 #include "amdgpu_ras.h"
43 #include "amdgpu_hmm.h"
44 
45 static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p,
46 				 struct amdgpu_device *adev,
47 				 struct drm_file *filp,
48 				 union drm_amdgpu_cs *cs)
49 {
50 	struct amdgpu_fpriv *fpriv = filp->driver_priv;
51 
52 	if (cs->in.num_chunks == 0)
53 		return -EINVAL;
54 
55 	memset(p, 0, sizeof(*p));
56 	p->adev = adev;
57 	p->filp = filp;
58 
59 	p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
60 	if (!p->ctx)
61 		return -EINVAL;
62 
63 	if (atomic_read(&p->ctx->guilty)) {
64 		amdgpu_ctx_put(p->ctx);
65 		return -ECANCELED;
66 	}
67 
68 	amdgpu_sync_create(&p->sync);
69 	drm_exec_init(&p->exec, DRM_EXEC_INTERRUPTIBLE_WAIT |
70 		      DRM_EXEC_IGNORE_DUPLICATES, 0);
71 	return 0;
72 }
73 
74 static int amdgpu_cs_job_idx(struct amdgpu_cs_parser *p,
75 			     struct drm_amdgpu_cs_chunk_ib *chunk_ib)
76 {
77 	struct drm_sched_entity *entity;
78 	unsigned int i;
79 	int r;
80 
81 	r = amdgpu_ctx_get_entity(p->ctx, chunk_ib->ip_type,
82 				  chunk_ib->ip_instance,
83 				  chunk_ib->ring, &entity);
84 	if (r)
85 		return r;
86 
87 	/*
88 	 * Abort if there is no run queue associated with this entity.
89 	 * Possibly because of disabled HW IP.
90 	 */
91 	if (entity->rq == NULL)
92 		return -EINVAL;
93 
94 	/* Check if we can add this IB to some existing job */
95 	for (i = 0; i < p->gang_size; ++i)
96 		if (p->entities[i] == entity)
97 			return i;
98 
99 	/* If not increase the gang size if possible */
100 	if (i == AMDGPU_CS_GANG_SIZE)
101 		return -EINVAL;
102 
103 	p->entities[i] = entity;
104 	p->gang_size = i + 1;
105 	return i;
106 }
107 
108 static int amdgpu_cs_p1_ib(struct amdgpu_cs_parser *p,
109 			   struct drm_amdgpu_cs_chunk_ib *chunk_ib,
110 			   unsigned int *num_ibs)
111 {
112 	int r;
113 
114 	r = amdgpu_cs_job_idx(p, chunk_ib);
115 	if (r < 0)
116 		return r;
117 
118 	if (num_ibs[r] >= amdgpu_ring_max_ibs(chunk_ib->ip_type))
119 		return -EINVAL;
120 
121 	++(num_ibs[r]);
122 	p->gang_leader_idx = r;
123 	return 0;
124 }
125 
126 static int amdgpu_cs_p1_user_fence(struct amdgpu_cs_parser *p,
127 				   struct drm_amdgpu_cs_chunk_fence *data,
128 				   uint32_t *offset)
129 {
130 	struct drm_gem_object *gobj;
131 	unsigned long size;
132 
133 	gobj = drm_gem_object_lookup(p->filp, data->handle);
134 	if (gobj == NULL)
135 		return -EINVAL;
136 
137 	p->uf_bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
138 	drm_gem_object_put(gobj);
139 
140 	size = amdgpu_bo_size(p->uf_bo);
141 	if (size != PAGE_SIZE || data->offset > (size - 8))
142 		return -EINVAL;
143 
144 	if (amdgpu_ttm_tt_get_usermm(p->uf_bo->tbo.ttm))
145 		return -EINVAL;
146 
147 	*offset = data->offset;
148 	return 0;
149 }
150 
151 static int amdgpu_cs_p1_bo_handles(struct amdgpu_cs_parser *p,
152 				   struct drm_amdgpu_bo_list_in *data)
153 {
154 	struct drm_amdgpu_bo_list_entry *info;
155 	int r;
156 
157 	r = amdgpu_bo_create_list_entry_array(data, &info);
158 	if (r)
159 		return r;
160 
161 	r = amdgpu_bo_list_create(p->adev, p->filp, info, data->bo_number,
162 				  &p->bo_list);
163 	if (r)
164 		goto error_free;
165 
166 	kvfree(info);
167 	return 0;
168 
169 error_free:
170 	kvfree(info);
171 
172 	return r;
173 }
174 
175 /* Copy the data from userspace and go over it the first time */
176 static int amdgpu_cs_pass1(struct amdgpu_cs_parser *p,
177 			   union drm_amdgpu_cs *cs)
178 {
179 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
180 	unsigned int num_ibs[AMDGPU_CS_GANG_SIZE] = { };
181 	struct amdgpu_vm *vm = &fpriv->vm;
182 	uint64_t *chunk_array;
183 	uint32_t uf_offset = 0;
184 	size_t size;
185 	int ret;
186 	int i;
187 
188 	chunk_array = memdup_array_user(u64_to_user_ptr(cs->in.chunks),
189 					cs->in.num_chunks,
190 					sizeof(uint64_t));
191 	if (IS_ERR(chunk_array))
192 		return PTR_ERR(chunk_array);
193 
194 	p->nchunks = cs->in.num_chunks;
195 	p->chunks = kvmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
196 			    GFP_KERNEL);
197 	if (!p->chunks) {
198 		ret = -ENOMEM;
199 		goto free_chunk;
200 	}
201 
202 	for (i = 0; i < p->nchunks; i++) {
203 		struct drm_amdgpu_cs_chunk __user *chunk_ptr = NULL;
204 		struct drm_amdgpu_cs_chunk user_chunk;
205 
206 		chunk_ptr = u64_to_user_ptr(chunk_array[i]);
207 		if (copy_from_user(&user_chunk, chunk_ptr,
208 				       sizeof(struct drm_amdgpu_cs_chunk))) {
209 			ret = -EFAULT;
210 			i--;
211 			goto free_partial_kdata;
212 		}
213 		p->chunks[i].chunk_id = user_chunk.chunk_id;
214 		p->chunks[i].length_dw = user_chunk.length_dw;
215 
216 		size = p->chunks[i].length_dw;
217 
218 		p->chunks[i].kdata = vmemdup_array_user(u64_to_user_ptr(user_chunk.chunk_data),
219 							size,
220 							sizeof(uint32_t));
221 		if (IS_ERR(p->chunks[i].kdata)) {
222 			ret = PTR_ERR(p->chunks[i].kdata);
223 			i--;
224 			goto free_partial_kdata;
225 		}
226 		size *= sizeof(uint32_t);
227 
228 		/* Assume the worst on the following checks */
229 		ret = -EINVAL;
230 		switch (p->chunks[i].chunk_id) {
231 		case AMDGPU_CHUNK_ID_IB:
232 			if (size < sizeof(struct drm_amdgpu_cs_chunk_ib))
233 				goto free_partial_kdata;
234 
235 			ret = amdgpu_cs_p1_ib(p, p->chunks[i].kdata, num_ibs);
236 			if (ret)
237 				goto free_partial_kdata;
238 			break;
239 
240 		case AMDGPU_CHUNK_ID_FENCE:
241 			if (size < sizeof(struct drm_amdgpu_cs_chunk_fence))
242 				goto free_partial_kdata;
243 
244 			ret = amdgpu_cs_p1_user_fence(p, p->chunks[i].kdata,
245 						      &uf_offset);
246 			if (ret)
247 				goto free_partial_kdata;
248 			break;
249 
250 		case AMDGPU_CHUNK_ID_BO_HANDLES:
251 			if (size < sizeof(struct drm_amdgpu_bo_list_in))
252 				goto free_partial_kdata;
253 
254 			/* Only a single BO list is allowed to simplify handling. */
255 			if (p->bo_list)
256 				goto free_partial_kdata;
257 
258 			ret = amdgpu_cs_p1_bo_handles(p, p->chunks[i].kdata);
259 			if (ret)
260 				goto free_partial_kdata;
261 			break;
262 
263 		case AMDGPU_CHUNK_ID_DEPENDENCIES:
264 		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
265 		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
266 		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
267 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
268 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
269 		case AMDGPU_CHUNK_ID_CP_GFX_SHADOW:
270 			break;
271 
272 		default:
273 			goto free_partial_kdata;
274 		}
275 	}
276 
277 	if (!p->gang_size || (amdgpu_sriov_vf(p->adev) && p->gang_size > 1)) {
278 		ret = -EINVAL;
279 		goto free_all_kdata;
280 	}
281 
282 	for (i = 0; i < p->gang_size; ++i) {
283 		ret = amdgpu_job_alloc(p->adev, vm, p->entities[i], vm,
284 				       num_ibs[i], &p->jobs[i],
285 				       p->filp->client_id);
286 		if (ret)
287 			goto free_all_kdata;
288 		switch (p->adev->enforce_isolation[fpriv->xcp_id]) {
289 		case AMDGPU_ENFORCE_ISOLATION_DISABLE:
290 		default:
291 			p->jobs[i]->enforce_isolation = false;
292 			p->jobs[i]->run_cleaner_shader = false;
293 			break;
294 		case AMDGPU_ENFORCE_ISOLATION_ENABLE:
295 			p->jobs[i]->enforce_isolation = true;
296 			p->jobs[i]->run_cleaner_shader = true;
297 			break;
298 		case AMDGPU_ENFORCE_ISOLATION_ENABLE_LEGACY:
299 			p->jobs[i]->enforce_isolation = true;
300 			p->jobs[i]->run_cleaner_shader = false;
301 			break;
302 		case AMDGPU_ENFORCE_ISOLATION_NO_CLEANER_SHADER:
303 			p->jobs[i]->enforce_isolation = true;
304 			p->jobs[i]->run_cleaner_shader = false;
305 			break;
306 		}
307 	}
308 	p->gang_leader = p->jobs[p->gang_leader_idx];
309 
310 	if (p->ctx->generation != p->gang_leader->generation) {
311 		ret = -ECANCELED;
312 		goto free_all_kdata;
313 	}
314 
315 	if (p->uf_bo)
316 		p->gang_leader->uf_addr = uf_offset;
317 	kvfree(chunk_array);
318 
319 	/* Use this opportunity to fill in task info for the vm */
320 	amdgpu_vm_set_task_info(vm);
321 
322 	return 0;
323 
324 free_all_kdata:
325 	i = p->nchunks - 1;
326 free_partial_kdata:
327 	for (; i >= 0; i--)
328 		kvfree(p->chunks[i].kdata);
329 	kvfree(p->chunks);
330 	p->chunks = NULL;
331 	p->nchunks = 0;
332 free_chunk:
333 	kvfree(chunk_array);
334 
335 	return ret;
336 }
337 
338 static int amdgpu_cs_p2_ib(struct amdgpu_cs_parser *p,
339 			   struct amdgpu_cs_chunk *chunk,
340 			   unsigned int *ce_preempt,
341 			   unsigned int *de_preempt)
342 {
343 	struct drm_amdgpu_cs_chunk_ib *chunk_ib = chunk->kdata;
344 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
345 	struct amdgpu_vm *vm = &fpriv->vm;
346 	struct amdgpu_ring *ring;
347 	struct amdgpu_job *job;
348 	struct amdgpu_ib *ib;
349 	int r;
350 
351 	r = amdgpu_cs_job_idx(p, chunk_ib);
352 	if (r < 0)
353 		return r;
354 
355 	job = p->jobs[r];
356 	ring = amdgpu_job_ring(job);
357 	ib = &job->ibs[job->num_ibs++];
358 
359 	/* submissions to kernel queues are disabled */
360 	if (ring->no_user_submission)
361 		return -EINVAL;
362 
363 	/* MM engine doesn't support user fences */
364 	if (p->uf_bo && ring->funcs->no_user_fence)
365 		return -EINVAL;
366 
367 	if (!p->adev->debug_enable_ce_cs &&
368 	    chunk_ib->flags & AMDGPU_IB_FLAG_CE) {
369 		dev_err_ratelimited(p->adev->dev, "CE CS is blocked, use debug=0x400 to override\n");
370 		return -EINVAL;
371 	}
372 
373 	if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX &&
374 	    chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
375 		if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
376 			(*ce_preempt)++;
377 		else
378 			(*de_preempt)++;
379 
380 		/* Each GFX command submit allows only 1 IB max
381 		 * preemptible for CE & DE */
382 		if (*ce_preempt > 1 || *de_preempt > 1)
383 			return -EINVAL;
384 	}
385 
386 	if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE)
387 		job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
388 
389 	r =  amdgpu_ib_get(p->adev, vm, ring->funcs->parse_cs ?
390 			   chunk_ib->ib_bytes : 0,
391 			   AMDGPU_IB_POOL_DELAYED, ib);
392 	if (r) {
393 		drm_err(adev_to_drm(p->adev), "Failed to get ib !\n");
394 		return r;
395 	}
396 
397 	ib->gpu_addr = chunk_ib->va_start;
398 	ib->length_dw = chunk_ib->ib_bytes / 4;
399 	ib->flags = chunk_ib->flags;
400 	return 0;
401 }
402 
403 static int amdgpu_cs_p2_dependencies(struct amdgpu_cs_parser *p,
404 				     struct amdgpu_cs_chunk *chunk)
405 {
406 	struct drm_amdgpu_cs_chunk_dep *deps = chunk->kdata;
407 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
408 	unsigned int num_deps;
409 	int i, r;
410 
411 	num_deps = chunk->length_dw * 4 /
412 		sizeof(struct drm_amdgpu_cs_chunk_dep);
413 
414 	for (i = 0; i < num_deps; ++i) {
415 		struct amdgpu_ctx *ctx;
416 		struct drm_sched_entity *entity;
417 		struct dma_fence *fence;
418 
419 		ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
420 		if (ctx == NULL)
421 			return -EINVAL;
422 
423 		r = amdgpu_ctx_get_entity(ctx, deps[i].ip_type,
424 					  deps[i].ip_instance,
425 					  deps[i].ring, &entity);
426 		if (r) {
427 			amdgpu_ctx_put(ctx);
428 			return r;
429 		}
430 
431 		fence = amdgpu_ctx_get_fence(ctx, entity, deps[i].handle);
432 		amdgpu_ctx_put(ctx);
433 
434 		if (IS_ERR(fence))
435 			return PTR_ERR(fence);
436 		else if (!fence)
437 			continue;
438 
439 		if (chunk->chunk_id == AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES) {
440 			struct drm_sched_fence *s_fence;
441 			struct dma_fence *old = fence;
442 
443 			s_fence = to_drm_sched_fence(fence);
444 			fence = dma_fence_get(&s_fence->scheduled);
445 			dma_fence_put(old);
446 		}
447 
448 		r = amdgpu_sync_fence(&p->sync, fence, GFP_KERNEL);
449 		dma_fence_put(fence);
450 		if (r)
451 			return r;
452 	}
453 	return 0;
454 }
455 
456 static int amdgpu_syncobj_lookup_and_add(struct amdgpu_cs_parser *p,
457 					 uint32_t handle, u64 point,
458 					 u64 flags)
459 {
460 	struct dma_fence *fence;
461 	int r;
462 
463 	r = drm_syncobj_find_fence(p->filp, handle, point, flags, &fence);
464 	if (r) {
465 		drm_err(adev_to_drm(p->adev), "syncobj %u failed to find fence @ %llu (%d)!\n",
466 			  handle, point, r);
467 		return r;
468 	}
469 
470 	r = amdgpu_sync_fence(&p->sync, fence, GFP_KERNEL);
471 	dma_fence_put(fence);
472 	return r;
473 }
474 
475 static int amdgpu_cs_p2_syncobj_in(struct amdgpu_cs_parser *p,
476 				   struct amdgpu_cs_chunk *chunk)
477 {
478 	struct drm_amdgpu_cs_chunk_sem *deps = chunk->kdata;
479 	unsigned int num_deps;
480 	int i, r;
481 
482 	num_deps = chunk->length_dw * 4 /
483 		sizeof(struct drm_amdgpu_cs_chunk_sem);
484 	for (i = 0; i < num_deps; ++i) {
485 		r = amdgpu_syncobj_lookup_and_add(p, deps[i].handle, 0, 0);
486 		if (r)
487 			return r;
488 	}
489 
490 	return 0;
491 }
492 
493 static int amdgpu_cs_p2_syncobj_timeline_wait(struct amdgpu_cs_parser *p,
494 					      struct amdgpu_cs_chunk *chunk)
495 {
496 	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps = chunk->kdata;
497 	unsigned int num_deps;
498 	int i, r;
499 
500 	num_deps = chunk->length_dw * 4 /
501 		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
502 	for (i = 0; i < num_deps; ++i) {
503 		r = amdgpu_syncobj_lookup_and_add(p, syncobj_deps[i].handle,
504 						  syncobj_deps[i].point,
505 						  syncobj_deps[i].flags);
506 		if (r)
507 			return r;
508 	}
509 
510 	return 0;
511 }
512 
513 static int amdgpu_cs_p2_syncobj_out(struct amdgpu_cs_parser *p,
514 				    struct amdgpu_cs_chunk *chunk)
515 {
516 	struct drm_amdgpu_cs_chunk_sem *deps = chunk->kdata;
517 	unsigned int num_deps;
518 	int i;
519 
520 	num_deps = chunk->length_dw * 4 /
521 		sizeof(struct drm_amdgpu_cs_chunk_sem);
522 
523 	if (p->post_deps)
524 		return -EINVAL;
525 
526 	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
527 				     GFP_KERNEL);
528 	p->num_post_deps = 0;
529 
530 	if (!p->post_deps)
531 		return -ENOMEM;
532 
533 
534 	for (i = 0; i < num_deps; ++i) {
535 		p->post_deps[i].syncobj =
536 			drm_syncobj_find(p->filp, deps[i].handle);
537 		if (!p->post_deps[i].syncobj)
538 			return -EINVAL;
539 		p->post_deps[i].chain = NULL;
540 		p->post_deps[i].point = 0;
541 		p->num_post_deps++;
542 	}
543 
544 	return 0;
545 }
546 
547 static int amdgpu_cs_p2_syncobj_timeline_signal(struct amdgpu_cs_parser *p,
548 						struct amdgpu_cs_chunk *chunk)
549 {
550 	struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps = chunk->kdata;
551 	unsigned int num_deps;
552 	int i;
553 
554 	num_deps = chunk->length_dw * 4 /
555 		sizeof(struct drm_amdgpu_cs_chunk_syncobj);
556 
557 	if (p->post_deps)
558 		return -EINVAL;
559 
560 	p->post_deps = kmalloc_array(num_deps, sizeof(*p->post_deps),
561 				     GFP_KERNEL);
562 	p->num_post_deps = 0;
563 
564 	if (!p->post_deps)
565 		return -ENOMEM;
566 
567 	for (i = 0; i < num_deps; ++i) {
568 		struct amdgpu_cs_post_dep *dep = &p->post_deps[i];
569 
570 		dep->chain = NULL;
571 		if (syncobj_deps[i].point) {
572 			dep->chain = dma_fence_chain_alloc();
573 			if (!dep->chain)
574 				return -ENOMEM;
575 		}
576 
577 		dep->syncobj = drm_syncobj_find(p->filp,
578 						syncobj_deps[i].handle);
579 		if (!dep->syncobj) {
580 			dma_fence_chain_free(dep->chain);
581 			return -EINVAL;
582 		}
583 		dep->point = syncobj_deps[i].point;
584 		p->num_post_deps++;
585 	}
586 
587 	return 0;
588 }
589 
590 static int amdgpu_cs_p2_shadow(struct amdgpu_cs_parser *p,
591 			       struct amdgpu_cs_chunk *chunk)
592 {
593 	struct drm_amdgpu_cs_chunk_cp_gfx_shadow *shadow = chunk->kdata;
594 	int i;
595 
596 	if (shadow->flags & ~AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW)
597 		return -EINVAL;
598 
599 	for (i = 0; i < p->gang_size; ++i) {
600 		p->jobs[i]->shadow_va = shadow->shadow_va;
601 		p->jobs[i]->csa_va = shadow->csa_va;
602 		p->jobs[i]->gds_va = shadow->gds_va;
603 		p->jobs[i]->init_shadow =
604 			shadow->flags & AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW;
605 	}
606 
607 	return 0;
608 }
609 
610 static int amdgpu_cs_pass2(struct amdgpu_cs_parser *p)
611 {
612 	unsigned int ce_preempt = 0, de_preempt = 0;
613 	int i, r;
614 
615 	for (i = 0; i < p->nchunks; ++i) {
616 		struct amdgpu_cs_chunk *chunk;
617 
618 		chunk = &p->chunks[i];
619 
620 		switch (chunk->chunk_id) {
621 		case AMDGPU_CHUNK_ID_IB:
622 			r = amdgpu_cs_p2_ib(p, chunk, &ce_preempt, &de_preempt);
623 			if (r)
624 				return r;
625 			break;
626 		case AMDGPU_CHUNK_ID_DEPENDENCIES:
627 		case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES:
628 			r = amdgpu_cs_p2_dependencies(p, chunk);
629 			if (r)
630 				return r;
631 			break;
632 		case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
633 			r = amdgpu_cs_p2_syncobj_in(p, chunk);
634 			if (r)
635 				return r;
636 			break;
637 		case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
638 			r = amdgpu_cs_p2_syncobj_out(p, chunk);
639 			if (r)
640 				return r;
641 			break;
642 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT:
643 			r = amdgpu_cs_p2_syncobj_timeline_wait(p, chunk);
644 			if (r)
645 				return r;
646 			break;
647 		case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL:
648 			r = amdgpu_cs_p2_syncobj_timeline_signal(p, chunk);
649 			if (r)
650 				return r;
651 			break;
652 		case AMDGPU_CHUNK_ID_CP_GFX_SHADOW:
653 			r = amdgpu_cs_p2_shadow(p, chunk);
654 			if (r)
655 				return r;
656 			break;
657 		}
658 	}
659 
660 	return 0;
661 }
662 
663 /* Convert microseconds to bytes. */
664 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
665 {
666 	if (us <= 0 || !adev->mm_stats.log2_max_MBps)
667 		return 0;
668 
669 	/* Since accum_us is incremented by a million per second, just
670 	 * multiply it by the number of MB/s to get the number of bytes.
671 	 */
672 	return us << adev->mm_stats.log2_max_MBps;
673 }
674 
675 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
676 {
677 	if (!adev->mm_stats.log2_max_MBps)
678 		return 0;
679 
680 	return bytes >> adev->mm_stats.log2_max_MBps;
681 }
682 
683 /* Returns how many bytes TTM can move right now. If no bytes can be moved,
684  * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
685  * which means it can go over the threshold once. If that happens, the driver
686  * will be in debt and no other buffer migrations can be done until that debt
687  * is repaid.
688  *
689  * This approach allows moving a buffer of any size (it's important to allow
690  * that).
691  *
692  * The currency is simply time in microseconds and it increases as the clock
693  * ticks. The accumulated microseconds (us) are converted to bytes and
694  * returned.
695  */
696 static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
697 					      u64 *max_bytes,
698 					      u64 *max_vis_bytes)
699 {
700 	s64 time_us, increment_us;
701 	u64 free_vram, total_vram, used_vram;
702 	/* Allow a maximum of 200 accumulated ms. This is basically per-IB
703 	 * throttling.
704 	 *
705 	 * It means that in order to get full max MBps, at least 5 IBs per
706 	 * second must be submitted and not more than 200ms apart from each
707 	 * other.
708 	 */
709 	const s64 us_upper_bound = 200000;
710 
711 	if ((!adev->mm_stats.log2_max_MBps) || !ttm_resource_manager_used(&adev->mman.vram_mgr.manager)) {
712 		*max_bytes = 0;
713 		*max_vis_bytes = 0;
714 		return;
715 	}
716 
717 	total_vram = adev->gmc.real_vram_size - atomic64_read(&adev->vram_pin_size);
718 	used_vram = ttm_resource_manager_usage(&adev->mman.vram_mgr.manager);
719 	free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
720 
721 	spin_lock(&adev->mm_stats.lock);
722 
723 	/* Increase the amount of accumulated us. */
724 	time_us = ktime_to_us(ktime_get());
725 	increment_us = time_us - adev->mm_stats.last_update_us;
726 	adev->mm_stats.last_update_us = time_us;
727 	adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
728 				      us_upper_bound);
729 
730 	/* This prevents the short period of low performance when the VRAM
731 	 * usage is low and the driver is in debt or doesn't have enough
732 	 * accumulated us to fill VRAM quickly.
733 	 *
734 	 * The situation can occur in these cases:
735 	 * - a lot of VRAM is freed by userspace
736 	 * - the presence of a big buffer causes a lot of evictions
737 	 *   (solution: split buffers into smaller ones)
738 	 *
739 	 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
740 	 * accum_us to a positive number.
741 	 */
742 	if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
743 		s64 min_us;
744 
745 		/* Be more aggressive on dGPUs. Try to fill a portion of free
746 		 * VRAM now.
747 		 */
748 		if (!(adev->flags & AMD_IS_APU))
749 			min_us = bytes_to_us(adev, free_vram / 4);
750 		else
751 			min_us = 0; /* Reset accum_us on APUs. */
752 
753 		adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
754 	}
755 
756 	/* This is set to 0 if the driver is in debt to disallow (optional)
757 	 * buffer moves.
758 	 */
759 	*max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
760 
761 	/* Do the same for visible VRAM if half of it is free */
762 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) {
763 		u64 total_vis_vram = adev->gmc.visible_vram_size;
764 		u64 used_vis_vram =
765 		  amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr);
766 
767 		if (used_vis_vram < total_vis_vram) {
768 			u64 free_vis_vram = total_vis_vram - used_vis_vram;
769 
770 			adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
771 							  increment_us, us_upper_bound);
772 
773 			if (free_vis_vram >= total_vis_vram / 2)
774 				adev->mm_stats.accum_us_vis =
775 					max(bytes_to_us(adev, free_vis_vram / 2),
776 					    adev->mm_stats.accum_us_vis);
777 		}
778 
779 		*max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
780 	} else {
781 		*max_vis_bytes = 0;
782 	}
783 
784 	spin_unlock(&adev->mm_stats.lock);
785 }
786 
787 /* Report how many bytes have really been moved for the last command
788  * submission. This can result in a debt that can stop buffer migrations
789  * temporarily.
790  */
791 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
792 				  u64 num_vis_bytes)
793 {
794 	spin_lock(&adev->mm_stats.lock);
795 	adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
796 	adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
797 	spin_unlock(&adev->mm_stats.lock);
798 }
799 
800 static int amdgpu_cs_bo_validate(void *param, struct amdgpu_bo *bo)
801 {
802 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
803 	struct amdgpu_cs_parser *p = param;
804 	struct ttm_operation_ctx ctx = {
805 		.interruptible = true,
806 		.no_wait_gpu = false,
807 		.resv = bo->tbo.base.resv
808 	};
809 	uint32_t domain;
810 	int r;
811 
812 	if (bo->tbo.pin_count)
813 		return 0;
814 
815 	/* Don't move this buffer if we have depleted our allowance
816 	 * to move it. Don't move anything if the threshold is zero.
817 	 */
818 	if (p->bytes_moved < p->bytes_moved_threshold &&
819 	    (!bo->tbo.base.dma_buf ||
820 	    list_empty(&bo->tbo.base.dma_buf->attachments))) {
821 		if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
822 		    (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
823 			/* And don't move a CPU_ACCESS_REQUIRED BO to limited
824 			 * visible VRAM if we've depleted our allowance to do
825 			 * that.
826 			 */
827 			if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
828 				domain = bo->preferred_domains;
829 			else
830 				domain = bo->allowed_domains;
831 		} else {
832 			domain = bo->preferred_domains;
833 		}
834 	} else {
835 		domain = bo->allowed_domains;
836 	}
837 
838 retry:
839 	amdgpu_bo_placement_from_domain(bo, domain);
840 	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
841 
842 	p->bytes_moved += ctx.bytes_moved;
843 	if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
844 	    amdgpu_res_cpu_visible(adev, bo->tbo.resource))
845 		p->bytes_moved_vis += ctx.bytes_moved;
846 
847 	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
848 		domain = bo->allowed_domains;
849 		goto retry;
850 	}
851 
852 	return r;
853 }
854 
855 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
856 				union drm_amdgpu_cs *cs)
857 {
858 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
859 	struct ttm_operation_ctx ctx = { true, false };
860 	struct amdgpu_vm *vm = &fpriv->vm;
861 	struct amdgpu_bo_list_entry *e;
862 	struct drm_gem_object *obj;
863 	unsigned long index;
864 	unsigned int i;
865 	int r;
866 
867 	/* p->bo_list could already be assigned if AMDGPU_CHUNK_ID_BO_HANDLES is present */
868 	if (cs->in.bo_list_handle) {
869 		if (p->bo_list)
870 			return -EINVAL;
871 
872 		r = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle,
873 				       &p->bo_list);
874 		if (r)
875 			return r;
876 	} else if (!p->bo_list) {
877 		/* Create a empty bo_list when no handle is provided */
878 		r = amdgpu_bo_list_create(p->adev, p->filp, NULL, 0,
879 					  &p->bo_list);
880 		if (r)
881 			return r;
882 	}
883 
884 	mutex_lock(&p->bo_list->bo_list_mutex);
885 
886 	/* Get userptr backing pages. If pages are updated after registered
887 	 * in amdgpu_gem_userptr_ioctl(), amdgpu_cs_list_validate() will do
888 	 * amdgpu_ttm_backend_bind() to flush and invalidate new pages
889 	 */
890 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
891 		bool userpage_invalidated = false;
892 		struct amdgpu_bo *bo = e->bo;
893 
894 		e->range = amdgpu_hmm_range_alloc(NULL);
895 		if (unlikely(!e->range)) {
896 			r = -ENOMEM;
897 			goto out_free_user_pages;
898 		}
899 
900 		r = amdgpu_ttm_tt_get_user_pages(bo, e->range);
901 		if (r)
902 			goto out_free_user_pages;
903 
904 		for (i = 0; i < bo->tbo.ttm->num_pages; i++) {
905 			if (bo->tbo.ttm->pages[i] !=
906 				hmm_pfn_to_page(e->range->hmm_range.hmm_pfns[i])) {
907 				userpage_invalidated = true;
908 				break;
909 			}
910 		}
911 		e->user_invalidated = userpage_invalidated;
912 	}
913 
914 	drm_exec_until_all_locked(&p->exec) {
915 		r = amdgpu_vm_lock_pd(&fpriv->vm, &p->exec, 1 + p->gang_size);
916 		drm_exec_retry_on_contention(&p->exec);
917 		if (unlikely(r))
918 			goto out_free_user_pages;
919 
920 		amdgpu_bo_list_for_each_entry(e, p->bo_list) {
921 			/* One fence for TTM and one for each CS job */
922 			r = drm_exec_prepare_obj(&p->exec, &e->bo->tbo.base,
923 						 1 + p->gang_size);
924 			drm_exec_retry_on_contention(&p->exec);
925 			if (unlikely(r))
926 				goto out_free_user_pages;
927 
928 			e->bo_va = amdgpu_vm_bo_find(vm, e->bo);
929 		}
930 
931 		if (p->uf_bo) {
932 			r = drm_exec_prepare_obj(&p->exec, &p->uf_bo->tbo.base,
933 						 1 + p->gang_size);
934 			drm_exec_retry_on_contention(&p->exec);
935 			if (unlikely(r))
936 				goto out_free_user_pages;
937 		}
938 	}
939 
940 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
941 		struct mm_struct *usermm;
942 
943 		usermm = amdgpu_ttm_tt_get_usermm(e->bo->tbo.ttm);
944 		if (usermm && usermm != current->mm) {
945 			r = -EPERM;
946 			goto out_free_user_pages;
947 		}
948 
949 		if (amdgpu_ttm_tt_is_userptr(e->bo->tbo.ttm) &&
950 		    e->user_invalidated) {
951 			amdgpu_bo_placement_from_domain(e->bo,
952 							AMDGPU_GEM_DOMAIN_CPU);
953 			r = ttm_bo_validate(&e->bo->tbo, &e->bo->placement,
954 					    &ctx);
955 			if (r)
956 				goto out_free_user_pages;
957 
958 			amdgpu_ttm_tt_set_user_pages(e->bo->tbo.ttm,
959 						     e->range);
960 		}
961 	}
962 
963 	amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
964 					  &p->bytes_moved_vis_threshold);
965 	p->bytes_moved = 0;
966 	p->bytes_moved_vis = 0;
967 
968 	r = amdgpu_vm_validate(p->adev, &fpriv->vm, NULL,
969 			       amdgpu_cs_bo_validate, p);
970 	if (r) {
971 		drm_err(adev_to_drm(p->adev), "amdgpu_vm_validate() failed.\n");
972 		goto out_free_user_pages;
973 	}
974 
975 	drm_exec_for_each_locked_object(&p->exec, index, obj) {
976 		r = amdgpu_cs_bo_validate(p, gem_to_amdgpu_bo(obj));
977 		if (unlikely(r))
978 			goto out_free_user_pages;
979 	}
980 
981 	if (p->uf_bo) {
982 		r = amdgpu_ttm_alloc_gart(&p->uf_bo->tbo);
983 		if (unlikely(r))
984 			goto out_free_user_pages;
985 
986 		p->gang_leader->uf_addr += amdgpu_bo_gpu_offset(p->uf_bo);
987 	}
988 
989 	amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
990 				     p->bytes_moved_vis);
991 
992 	for (i = 0; i < p->gang_size; ++i)
993 		amdgpu_job_set_resources(p->jobs[i], p->bo_list->gds_obj,
994 					 p->bo_list->gws_obj,
995 					 p->bo_list->oa_obj);
996 	return 0;
997 
998 out_free_user_pages:
999 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
1000 		amdgpu_hmm_range_free(e->range);
1001 		e->range = NULL;
1002 	}
1003 	mutex_unlock(&p->bo_list->bo_list_mutex);
1004 	return r;
1005 }
1006 
1007 static void trace_amdgpu_cs_ibs(struct amdgpu_cs_parser *p)
1008 {
1009 	int i, j;
1010 
1011 	if (!trace_amdgpu_cs_enabled())
1012 		return;
1013 
1014 	for (i = 0; i < p->gang_size; ++i) {
1015 		struct amdgpu_job *job = p->jobs[i];
1016 
1017 		for (j = 0; j < job->num_ibs; ++j)
1018 			trace_amdgpu_cs(p, job, &job->ibs[j]);
1019 	}
1020 }
1021 
1022 static int amdgpu_cs_patch_ibs(struct amdgpu_cs_parser *p,
1023 			       struct amdgpu_job *job)
1024 {
1025 	struct amdgpu_ring *ring = amdgpu_job_ring(job);
1026 	struct amdgpu_device *adev = ring->adev;
1027 	unsigned int i;
1028 	int r;
1029 
1030 	/* Only for UVD/VCE VM emulation */
1031 	if (!ring->funcs->parse_cs && !ring->funcs->patch_cs_in_place)
1032 		return 0;
1033 
1034 	for (i = 0; i < job->num_ibs; ++i) {
1035 		struct amdgpu_ib *ib = &job->ibs[i];
1036 		struct amdgpu_bo_va_mapping *m;
1037 		struct amdgpu_bo *aobj;
1038 		uint64_t va_start;
1039 		uint8_t *kptr;
1040 
1041 		va_start = ib->gpu_addr & AMDGPU_GMC_HOLE_MASK;
1042 		r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
1043 		if (r) {
1044 			drm_err(adev_to_drm(p->adev), "IB va_start is invalid\n");
1045 			return r;
1046 		}
1047 
1048 		if ((va_start + ib->length_dw * 4) >
1049 		    (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
1050 			drm_err(adev_to_drm(p->adev), "IB va_start+ib_bytes is invalid\n");
1051 			return -EINVAL;
1052 		}
1053 
1054 		/* the IB should be reserved at this point */
1055 		r = amdgpu_bo_kmap(aobj, (void **)&kptr);
1056 		if (r)
1057 			return r;
1058 
1059 		kptr += va_start - (m->start * AMDGPU_GPU_PAGE_SIZE);
1060 
1061 		if (ring->funcs->parse_cs) {
1062 			memcpy(ib->ptr, kptr, ib->length_dw * 4);
1063 			amdgpu_bo_kunmap(aobj);
1064 
1065 			r = amdgpu_ring_parse_cs(ring, p, job, ib);
1066 			if (r)
1067 				return r;
1068 
1069 			if (ib->sa_bo)
1070 				ib->gpu_addr =  amdgpu_sa_bo_gpu_addr(ib->sa_bo);
1071 		} else {
1072 			ib->ptr = (uint32_t *)kptr;
1073 			r = amdgpu_ring_patch_cs_in_place(ring, p, job, ib);
1074 			amdgpu_bo_kunmap(aobj);
1075 			if (r)
1076 				return r;
1077 		}
1078 	}
1079 
1080 	return 0;
1081 }
1082 
1083 static int amdgpu_cs_patch_jobs(struct amdgpu_cs_parser *p)
1084 {
1085 	unsigned int i;
1086 	int r;
1087 
1088 	for (i = 0; i < p->gang_size; ++i) {
1089 		r = amdgpu_cs_patch_ibs(p, p->jobs[i]);
1090 		if (r)
1091 			return r;
1092 	}
1093 	return 0;
1094 }
1095 
1096 static int amdgpu_cs_vm_handling(struct amdgpu_cs_parser *p)
1097 {
1098 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1099 	struct amdgpu_job *job = p->gang_leader;
1100 	struct amdgpu_device *adev = p->adev;
1101 	struct amdgpu_vm *vm = &fpriv->vm;
1102 	struct amdgpu_bo_list_entry *e;
1103 	struct amdgpu_bo_va *bo_va;
1104 	unsigned int i;
1105 	int r;
1106 
1107 	/*
1108 	 * We can't use gang submit on with reserved VMIDs when the VM changes
1109 	 * can't be invalidated by more than one engine at the same time.
1110 	 */
1111 	if (p->gang_size > 1 && !adev->vm_manager.concurrent_flush) {
1112 		for (i = 0; i < p->gang_size; ++i) {
1113 			struct drm_sched_entity *entity = p->entities[i];
1114 			struct drm_gpu_scheduler *sched = entity->rq->sched;
1115 			struct amdgpu_ring *ring = to_amdgpu_ring(sched);
1116 
1117 			if (amdgpu_vmid_uses_reserved(vm, ring->vm_hub))
1118 				return -EINVAL;
1119 		}
1120 	}
1121 
1122 	if (!amdgpu_vm_ready(vm))
1123 		return -EINVAL;
1124 
1125 	r = amdgpu_vm_clear_freed(adev, vm, NULL);
1126 	if (r)
1127 		return r;
1128 
1129 	r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
1130 	if (r)
1131 		return r;
1132 
1133 	r = amdgpu_sync_fence(&p->sync, fpriv->prt_va->last_pt_update,
1134 			      GFP_KERNEL);
1135 	if (r)
1136 		return r;
1137 
1138 	if (fpriv->csa_va) {
1139 		bo_va = fpriv->csa_va;
1140 		BUG_ON(!bo_va);
1141 		r = amdgpu_vm_bo_update(adev, bo_va, false);
1142 		if (r)
1143 			return r;
1144 
1145 		r = amdgpu_sync_fence(&p->sync, bo_va->last_pt_update,
1146 				      GFP_KERNEL);
1147 		if (r)
1148 			return r;
1149 	}
1150 
1151 	/* FIXME: In theory this loop shouldn't be needed any more when
1152 	 * amdgpu_vm_handle_moved handles all moved BOs that are reserved
1153 	 * with p->ticket. But removing it caused test regressions, so I'm
1154 	 * leaving it here for now.
1155 	 */
1156 	amdgpu_bo_list_for_each_entry(e, p->bo_list) {
1157 		bo_va = e->bo_va;
1158 		if (bo_va == NULL)
1159 			continue;
1160 
1161 		r = amdgpu_vm_bo_update(adev, bo_va, false);
1162 		if (r)
1163 			return r;
1164 
1165 		r = amdgpu_sync_fence(&p->sync, bo_va->last_pt_update,
1166 				      GFP_KERNEL);
1167 		if (r)
1168 			return r;
1169 	}
1170 
1171 	r = amdgpu_vm_handle_moved(adev, vm, &p->exec.ticket);
1172 	if (r)
1173 		return r;
1174 
1175 	r = amdgpu_vm_update_pdes(adev, vm, false);
1176 	if (r)
1177 		return r;
1178 
1179 	r = amdgpu_sync_fence(&p->sync, vm->last_update, GFP_KERNEL);
1180 	if (r)
1181 		return r;
1182 
1183 	for (i = 0; i < p->gang_size; ++i) {
1184 		job = p->jobs[i];
1185 
1186 		if (!job->vm)
1187 			continue;
1188 
1189 		job->vm_pd_addr = amdgpu_gmc_pd_addr(vm->root.bo);
1190 	}
1191 
1192 	if (adev->debug_vm) {
1193 		/* Invalidate all BOs to test for userspace bugs */
1194 		amdgpu_bo_list_for_each_entry(e, p->bo_list) {
1195 			struct amdgpu_bo *bo = e->bo;
1196 
1197 			/* ignore duplicates */
1198 			if (!bo)
1199 				continue;
1200 
1201 			amdgpu_vm_bo_invalidate(bo, false);
1202 		}
1203 	}
1204 
1205 	return 0;
1206 }
1207 
1208 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
1209 {
1210 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1211 	struct drm_gpu_scheduler *sched;
1212 	struct drm_gem_object *obj;
1213 	struct dma_fence *fence;
1214 	unsigned long index;
1215 	unsigned int i;
1216 	int r;
1217 
1218 	r = amdgpu_ctx_wait_prev_fence(p->ctx, p->entities[p->gang_leader_idx]);
1219 	if (r) {
1220 		if (r != -ERESTARTSYS)
1221 			drm_err(adev_to_drm(p->adev), "amdgpu_ctx_wait_prev_fence failed.\n");
1222 		return r;
1223 	}
1224 
1225 	drm_exec_for_each_locked_object(&p->exec, index, obj) {
1226 		struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
1227 
1228 		struct dma_resv *resv = bo->tbo.base.resv;
1229 		enum amdgpu_sync_mode sync_mode;
1230 
1231 		sync_mode = amdgpu_bo_explicit_sync(bo) ?
1232 			AMDGPU_SYNC_EXPLICIT : AMDGPU_SYNC_NE_OWNER;
1233 		r = amdgpu_sync_resv(p->adev, &p->sync, resv, sync_mode,
1234 				     &fpriv->vm);
1235 		if (r)
1236 			return r;
1237 	}
1238 
1239 	for (i = 0; i < p->gang_size; ++i) {
1240 		r = amdgpu_sync_push_to_job(&p->sync, p->jobs[i]);
1241 		if (r)
1242 			return r;
1243 	}
1244 
1245 	sched = p->gang_leader->base.entity->rq->sched;
1246 	while ((fence = amdgpu_sync_get_fence(&p->sync))) {
1247 		struct drm_sched_fence *s_fence = to_drm_sched_fence(fence);
1248 
1249 		/*
1250 		 * When we have an dependency it might be necessary to insert a
1251 		 * pipeline sync to make sure that all caches etc are flushed and the
1252 		 * next job actually sees the results from the previous one
1253 		 * before we start executing on the same scheduler ring.
1254 		 */
1255 		if (!s_fence || s_fence->sched != sched) {
1256 			dma_fence_put(fence);
1257 			continue;
1258 		}
1259 
1260 		r = amdgpu_sync_fence(&p->gang_leader->explicit_sync, fence,
1261 				      GFP_KERNEL);
1262 		dma_fence_put(fence);
1263 		if (r)
1264 			return r;
1265 	}
1266 	return 0;
1267 }
1268 
1269 static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1270 {
1271 	int i;
1272 
1273 	for (i = 0; i < p->num_post_deps; ++i) {
1274 		if (p->post_deps[i].chain && p->post_deps[i].point) {
1275 			drm_syncobj_add_point(p->post_deps[i].syncobj,
1276 					      p->post_deps[i].chain,
1277 					      p->fence, p->post_deps[i].point);
1278 			p->post_deps[i].chain = NULL;
1279 		} else {
1280 			drm_syncobj_replace_fence(p->post_deps[i].syncobj,
1281 						  p->fence);
1282 		}
1283 	}
1284 }
1285 
1286 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1287 			    union drm_amdgpu_cs *cs)
1288 {
1289 	struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1290 	struct amdgpu_job *leader = p->gang_leader;
1291 	struct amdgpu_bo_list_entry *e;
1292 	struct drm_gem_object *gobj;
1293 	unsigned long index;
1294 	unsigned int i;
1295 	uint64_t seq;
1296 	int r;
1297 
1298 	for (i = 0; i < p->gang_size; ++i)
1299 		drm_sched_job_arm(&p->jobs[i]->base);
1300 
1301 	for (i = 0; i < p->gang_size; ++i) {
1302 		struct dma_fence *fence;
1303 
1304 		if (p->jobs[i] == leader)
1305 			continue;
1306 
1307 		fence = &p->jobs[i]->base.s_fence->scheduled;
1308 		dma_fence_get(fence);
1309 		r = drm_sched_job_add_dependency(&leader->base, fence);
1310 		if (r) {
1311 			dma_fence_put(fence);
1312 			return r;
1313 		}
1314 	}
1315 
1316 	if (p->gang_size > 1) {
1317 		for (i = 0; i < p->gang_size; ++i)
1318 			amdgpu_job_set_gang_leader(p->jobs[i], leader);
1319 	}
1320 
1321 	/* No memory allocation is allowed while holding the notifier lock.
1322 	 * The lock is held until amdgpu_cs_submit is finished and fence is
1323 	 * added to BOs.
1324 	 */
1325 	mutex_lock(&p->adev->notifier_lock);
1326 
1327 	/* If userptr are invalidated after amdgpu_cs_parser_bos(), return
1328 	 * -EAGAIN, drmIoctl in libdrm will restart the amdgpu_cs_ioctl.
1329 	 */
1330 	r = 0;
1331 	amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) {
1332 		r |= !amdgpu_hmm_range_valid(e->range);
1333 		amdgpu_hmm_range_free(e->range);
1334 		e->range = NULL;
1335 	}
1336 	if (r) {
1337 		r = -EAGAIN;
1338 		mutex_unlock(&p->adev->notifier_lock);
1339 		return r;
1340 	}
1341 
1342 	p->fence = dma_fence_get(&leader->base.s_fence->finished);
1343 	drm_exec_for_each_locked_object(&p->exec, index, gobj) {
1344 
1345 		ttm_bo_move_to_lru_tail_unlocked(&gem_to_amdgpu_bo(gobj)->tbo);
1346 
1347 		/* Everybody except for the gang leader uses READ */
1348 		for (i = 0; i < p->gang_size; ++i) {
1349 			if (p->jobs[i] == leader)
1350 				continue;
1351 
1352 			dma_resv_add_fence(gobj->resv,
1353 					   &p->jobs[i]->base.s_fence->finished,
1354 					   DMA_RESV_USAGE_READ);
1355 		}
1356 
1357 		/* The gang leader as remembered as writer */
1358 		dma_resv_add_fence(gobj->resv, p->fence, DMA_RESV_USAGE_WRITE);
1359 	}
1360 
1361 	seq = amdgpu_ctx_add_fence(p->ctx, p->entities[p->gang_leader_idx],
1362 				   p->fence);
1363 	amdgpu_cs_post_dependencies(p);
1364 
1365 	if ((leader->preamble_status & AMDGPU_PREAMBLE_IB_PRESENT) &&
1366 	    !p->ctx->preamble_presented) {
1367 		leader->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
1368 		p->ctx->preamble_presented = true;
1369 	}
1370 
1371 	cs->out.handle = seq;
1372 	leader->uf_sequence = seq;
1373 
1374 	amdgpu_vm_bo_trace_cs(&fpriv->vm, &p->exec.ticket);
1375 	for (i = 0; i < p->gang_size; ++i) {
1376 		amdgpu_job_free_resources(p->jobs[i]);
1377 		trace_amdgpu_cs_ioctl(p->jobs[i]);
1378 		drm_sched_entity_push_job(&p->jobs[i]->base);
1379 		p->jobs[i] = NULL;
1380 	}
1381 
1382 	amdgpu_vm_move_to_lru_tail(p->adev, &fpriv->vm);
1383 
1384 	mutex_unlock(&p->adev->notifier_lock);
1385 	mutex_unlock(&p->bo_list->bo_list_mutex);
1386 	return 0;
1387 }
1388 
1389 /* Cleanup the parser structure */
1390 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser)
1391 {
1392 	unsigned int i;
1393 
1394 	amdgpu_sync_free(&parser->sync);
1395 	drm_exec_fini(&parser->exec);
1396 
1397 	for (i = 0; i < parser->num_post_deps; i++) {
1398 		drm_syncobj_put(parser->post_deps[i].syncobj);
1399 		kfree(parser->post_deps[i].chain);
1400 	}
1401 	kfree(parser->post_deps);
1402 
1403 	dma_fence_put(parser->fence);
1404 
1405 	if (parser->ctx)
1406 		amdgpu_ctx_put(parser->ctx);
1407 	if (parser->bo_list)
1408 		amdgpu_bo_list_put(parser->bo_list);
1409 
1410 	for (i = 0; i < parser->nchunks; i++)
1411 		kvfree(parser->chunks[i].kdata);
1412 	kvfree(parser->chunks);
1413 	for (i = 0; i < parser->gang_size; ++i) {
1414 		if (parser->jobs[i])
1415 			amdgpu_job_free(parser->jobs[i]);
1416 	}
1417 	amdgpu_bo_unref(&parser->uf_bo);
1418 }
1419 
1420 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1421 {
1422 	struct amdgpu_device *adev = drm_to_adev(dev);
1423 	struct amdgpu_cs_parser parser;
1424 	int r;
1425 
1426 	if (amdgpu_ras_intr_triggered())
1427 		return -EHWPOISON;
1428 
1429 	if (!adev->accel_working)
1430 		return -EBUSY;
1431 
1432 	r = amdgpu_cs_parser_init(&parser, adev, filp, data);
1433 	if (r) {
1434 		drm_err_ratelimited(dev, "Failed to initialize parser %d!\n", r);
1435 		return r;
1436 	}
1437 
1438 	r = amdgpu_cs_pass1(&parser, data);
1439 	if (r)
1440 		goto error_fini;
1441 
1442 	r = amdgpu_cs_pass2(&parser);
1443 	if (r)
1444 		goto error_fini;
1445 
1446 	r = amdgpu_cs_parser_bos(&parser, data);
1447 	if (r) {
1448 		if (r == -ENOMEM)
1449 			drm_err(dev, "Not enough memory for command submission!\n");
1450 		else if (r != -ERESTARTSYS && r != -EAGAIN)
1451 			drm_dbg(dev, "Failed to process the buffer list %d!\n", r);
1452 		goto error_fini;
1453 	}
1454 
1455 	r = amdgpu_cs_patch_jobs(&parser);
1456 	if (r)
1457 		goto error_backoff;
1458 
1459 	r = amdgpu_cs_vm_handling(&parser);
1460 	if (r)
1461 		goto error_backoff;
1462 
1463 	r = amdgpu_cs_sync_rings(&parser);
1464 	if (r)
1465 		goto error_backoff;
1466 
1467 	trace_amdgpu_cs_ibs(&parser);
1468 
1469 	r = amdgpu_cs_submit(&parser, data);
1470 	if (r)
1471 		goto error_backoff;
1472 
1473 	amdgpu_cs_parser_fini(&parser);
1474 	return 0;
1475 
1476 error_backoff:
1477 	mutex_unlock(&parser.bo_list->bo_list_mutex);
1478 
1479 error_fini:
1480 	amdgpu_cs_parser_fini(&parser);
1481 	return r;
1482 }
1483 
1484 /**
1485  * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1486  *
1487  * @dev: drm device
1488  * @data: data from userspace
1489  * @filp: file private
1490  *
1491  * Wait for the command submission identified by handle to finish.
1492  */
1493 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1494 			 struct drm_file *filp)
1495 {
1496 	union drm_amdgpu_wait_cs *wait = data;
1497 	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1498 	struct drm_sched_entity *entity;
1499 	struct amdgpu_ctx *ctx;
1500 	struct dma_fence *fence;
1501 	long r;
1502 
1503 	ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1504 	if (ctx == NULL)
1505 		return -EINVAL;
1506 
1507 	r = amdgpu_ctx_get_entity(ctx, wait->in.ip_type, wait->in.ip_instance,
1508 				  wait->in.ring, &entity);
1509 	if (r) {
1510 		amdgpu_ctx_put(ctx);
1511 		return r;
1512 	}
1513 
1514 	fence = amdgpu_ctx_get_fence(ctx, entity, wait->in.handle);
1515 	if (IS_ERR(fence))
1516 		r = PTR_ERR(fence);
1517 	else if (fence) {
1518 		r = dma_fence_wait_timeout(fence, true, timeout);
1519 		if (r > 0 && fence->error)
1520 			r = fence->error;
1521 		dma_fence_put(fence);
1522 	} else
1523 		r = 1;
1524 
1525 	amdgpu_ctx_put(ctx);
1526 	if (r < 0)
1527 		return r;
1528 
1529 	memset(wait, 0, sizeof(*wait));
1530 	wait->out.status = (r == 0);
1531 
1532 	return 0;
1533 }
1534 
1535 /**
1536  * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1537  *
1538  * @adev: amdgpu device
1539  * @filp: file private
1540  * @user: drm_amdgpu_fence copied from user space
1541  */
1542 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1543 					     struct drm_file *filp,
1544 					     struct drm_amdgpu_fence *user)
1545 {
1546 	struct drm_sched_entity *entity;
1547 	struct amdgpu_ctx *ctx;
1548 	struct dma_fence *fence;
1549 	int r;
1550 
1551 	ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1552 	if (ctx == NULL)
1553 		return ERR_PTR(-EINVAL);
1554 
1555 	r = amdgpu_ctx_get_entity(ctx, user->ip_type, user->ip_instance,
1556 				  user->ring, &entity);
1557 	if (r) {
1558 		amdgpu_ctx_put(ctx);
1559 		return ERR_PTR(r);
1560 	}
1561 
1562 	fence = amdgpu_ctx_get_fence(ctx, entity, user->seq_no);
1563 	amdgpu_ctx_put(ctx);
1564 
1565 	return fence;
1566 }
1567 
1568 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1569 				    struct drm_file *filp)
1570 {
1571 	struct amdgpu_device *adev = drm_to_adev(dev);
1572 	union drm_amdgpu_fence_to_handle *info = data;
1573 	struct dma_fence *fence;
1574 	struct drm_syncobj *syncobj;
1575 	struct sync_file *sync_file;
1576 	int fd, r;
1577 
1578 	fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1579 	if (IS_ERR(fence))
1580 		return PTR_ERR(fence);
1581 
1582 	if (!fence)
1583 		fence = dma_fence_get_stub();
1584 
1585 	switch (info->in.what) {
1586 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1587 		r = drm_syncobj_create(&syncobj, 0, fence);
1588 		dma_fence_put(fence);
1589 		if (r)
1590 			return r;
1591 		r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1592 		drm_syncobj_put(syncobj);
1593 		return r;
1594 
1595 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1596 		r = drm_syncobj_create(&syncobj, 0, fence);
1597 		dma_fence_put(fence);
1598 		if (r)
1599 			return r;
1600 		r = drm_syncobj_get_fd(syncobj, (int *)&info->out.handle);
1601 		drm_syncobj_put(syncobj);
1602 		return r;
1603 
1604 	case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1605 		fd = get_unused_fd_flags(O_CLOEXEC);
1606 		if (fd < 0) {
1607 			dma_fence_put(fence);
1608 			return fd;
1609 		}
1610 
1611 		sync_file = sync_file_create(fence);
1612 		dma_fence_put(fence);
1613 		if (!sync_file) {
1614 			put_unused_fd(fd);
1615 			return -ENOMEM;
1616 		}
1617 
1618 		fd_install(fd, sync_file->file);
1619 		info->out.handle = fd;
1620 		return 0;
1621 
1622 	default:
1623 		dma_fence_put(fence);
1624 		return -EINVAL;
1625 	}
1626 }
1627 
1628 /**
1629  * amdgpu_cs_wait_all_fences - wait on all fences to signal
1630  *
1631  * @adev: amdgpu device
1632  * @filp: file private
1633  * @wait: wait parameters
1634  * @fences: array of drm_amdgpu_fence
1635  */
1636 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1637 				     struct drm_file *filp,
1638 				     union drm_amdgpu_wait_fences *wait,
1639 				     struct drm_amdgpu_fence *fences)
1640 {
1641 	uint32_t fence_count = wait->in.fence_count;
1642 	unsigned int i;
1643 	long r = 1;
1644 
1645 	for (i = 0; i < fence_count; i++) {
1646 		struct dma_fence *fence;
1647 		unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1648 
1649 		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1650 		if (IS_ERR(fence))
1651 			return PTR_ERR(fence);
1652 		else if (!fence)
1653 			continue;
1654 
1655 		r = dma_fence_wait_timeout(fence, true, timeout);
1656 		if (r > 0 && fence->error)
1657 			r = fence->error;
1658 
1659 		dma_fence_put(fence);
1660 		if (r < 0)
1661 			return r;
1662 
1663 		if (r == 0)
1664 			break;
1665 	}
1666 
1667 	memset(wait, 0, sizeof(*wait));
1668 	wait->out.status = (r > 0);
1669 
1670 	return 0;
1671 }
1672 
1673 /**
1674  * amdgpu_cs_wait_any_fence - wait on any fence to signal
1675  *
1676  * @adev: amdgpu device
1677  * @filp: file private
1678  * @wait: wait parameters
1679  * @fences: array of drm_amdgpu_fence
1680  */
1681 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1682 				    struct drm_file *filp,
1683 				    union drm_amdgpu_wait_fences *wait,
1684 				    struct drm_amdgpu_fence *fences)
1685 {
1686 	unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1687 	uint32_t fence_count = wait->in.fence_count;
1688 	uint32_t first = ~0;
1689 	struct dma_fence **array;
1690 	unsigned int i;
1691 	long r;
1692 
1693 	/* Prepare the fence array */
1694 	array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1695 
1696 	if (array == NULL)
1697 		return -ENOMEM;
1698 
1699 	for (i = 0; i < fence_count; i++) {
1700 		struct dma_fence *fence;
1701 
1702 		fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1703 		if (IS_ERR(fence)) {
1704 			r = PTR_ERR(fence);
1705 			goto err_free_fence_array;
1706 		} else if (fence) {
1707 			array[i] = fence;
1708 		} else { /* NULL, the fence has been already signaled */
1709 			r = 1;
1710 			first = i;
1711 			goto out;
1712 		}
1713 	}
1714 
1715 	r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1716 				       &first);
1717 	if (r < 0)
1718 		goto err_free_fence_array;
1719 
1720 out:
1721 	memset(wait, 0, sizeof(*wait));
1722 	wait->out.status = (r > 0);
1723 	wait->out.first_signaled = first;
1724 
1725 	if (first < fence_count && array[first])
1726 		r = array[first]->error;
1727 	else
1728 		r = 0;
1729 
1730 err_free_fence_array:
1731 	for (i = 0; i < fence_count; i++)
1732 		dma_fence_put(array[i]);
1733 	kfree(array);
1734 
1735 	return r;
1736 }
1737 
1738 /**
1739  * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1740  *
1741  * @dev: drm device
1742  * @data: data from userspace
1743  * @filp: file private
1744  */
1745 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1746 				struct drm_file *filp)
1747 {
1748 	struct amdgpu_device *adev = drm_to_adev(dev);
1749 	union drm_amdgpu_wait_fences *wait = data;
1750 	struct drm_amdgpu_fence *fences;
1751 	int r;
1752 
1753 	/* Get the fences from userspace */
1754 	fences = memdup_array_user(u64_to_user_ptr(wait->in.fences),
1755 				   wait->in.fence_count,
1756 				   sizeof(struct drm_amdgpu_fence));
1757 	if (IS_ERR(fences))
1758 		return PTR_ERR(fences);
1759 
1760 	if (wait->in.wait_all)
1761 		r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1762 	else
1763 		r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1764 
1765 	kfree(fences);
1766 
1767 	return r;
1768 }
1769 
1770 /**
1771  * amdgpu_cs_find_mapping - find bo_va for VM address
1772  *
1773  * @parser: command submission parser context
1774  * @addr: VM address
1775  * @bo: resulting BO of the mapping found
1776  * @map: Placeholder to return found BO mapping
1777  *
1778  * Search the buffer objects in the command submission context for a certain
1779  * virtual memory address. Returns allocation structure when found, NULL
1780  * otherwise.
1781  */
1782 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1783 			   uint64_t addr, struct amdgpu_bo **bo,
1784 			   struct amdgpu_bo_va_mapping **map)
1785 {
1786 	struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1787 	struct ttm_operation_ctx ctx = { false, false };
1788 	struct amdgpu_vm *vm = &fpriv->vm;
1789 	struct amdgpu_bo_va_mapping *mapping;
1790 	int i, r;
1791 
1792 	addr /= AMDGPU_GPU_PAGE_SIZE;
1793 
1794 	mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1795 	if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1796 		return -EINVAL;
1797 
1798 	*bo = mapping->bo_va->base.bo;
1799 	*map = mapping;
1800 
1801 	/* Double check that the BO is reserved by this CS */
1802 	if (dma_resv_locking_ctx((*bo)->tbo.base.resv) != &parser->exec.ticket)
1803 		return -EINVAL;
1804 
1805 	/* Make sure VRAM is allocated contigiously */
1806 	(*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1807 	if ((*bo)->tbo.resource->mem_type == TTM_PL_VRAM &&
1808 	    !((*bo)->tbo.resource->placement & TTM_PL_FLAG_CONTIGUOUS)) {
1809 
1810 		amdgpu_bo_placement_from_domain(*bo, (*bo)->allowed_domains);
1811 		for (i = 0; i < (*bo)->placement.num_placement; i++)
1812 			(*bo)->placements[i].flags |= TTM_PL_FLAG_CONTIGUOUS;
1813 		r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
1814 		if (r)
1815 			return r;
1816 	}
1817 
1818 	return amdgpu_ttm_alloc_gart(&(*bo)->tbo);
1819 }
1820