1 /* 2 * Copyright 2008 Jerome Glisse. 3 * All Rights Reserved. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 22 * DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: 25 * Jerome Glisse <glisse@freedesktop.org> 26 */ 27 28 #include <linux/file.h> 29 #include <linux/pagemap.h> 30 #include <linux/sync_file.h> 31 #include <linux/dma-buf.h> 32 33 #include <drm/amdgpu_drm.h> 34 #include <drm/drm_syncobj.h> 35 #include <drm/ttm/ttm_tt.h> 36 37 #include "amdgpu_cs.h" 38 #include "amdgpu.h" 39 #include "amdgpu_trace.h" 40 #include "amdgpu_gmc.h" 41 #include "amdgpu_gem.h" 42 #include "amdgpu_ras.h" 43 #include "amdgpu_hmm.h" 44 45 static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, 46 struct amdgpu_device *adev, 47 struct drm_file *filp, 48 union drm_amdgpu_cs *cs) 49 { 50 struct amdgpu_fpriv *fpriv = filp->driver_priv; 51 52 if (cs->in.num_chunks == 0) 53 return -EINVAL; 54 55 memset(p, 0, sizeof(*p)); 56 p->adev = adev; 57 p->filp = filp; 58 59 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id); 60 if (!p->ctx) 61 return -EINVAL; 62 63 if (atomic_read(&p->ctx->guilty)) { 64 amdgpu_ctx_put(p->ctx); 65 return -ECANCELED; 66 } 67 68 amdgpu_sync_create(&p->sync); 69 drm_exec_init(&p->exec, DRM_EXEC_INTERRUPTIBLE_WAIT | 70 DRM_EXEC_IGNORE_DUPLICATES, 0); 71 return 0; 72 } 73 74 static int amdgpu_cs_job_idx(struct amdgpu_cs_parser *p, 75 struct drm_amdgpu_cs_chunk_ib *chunk_ib) 76 { 77 struct drm_sched_entity *entity; 78 unsigned int i; 79 int r; 80 81 r = amdgpu_ctx_get_entity(p->ctx, chunk_ib->ip_type, 82 chunk_ib->ip_instance, 83 chunk_ib->ring, &entity); 84 if (r) 85 return r; 86 87 /* Check if we can add this IB to some existing job */ 88 for (i = 0; i < p->gang_size; ++i) 89 if (p->entities[i] == entity) 90 return i; 91 92 /* If not increase the gang size if possible */ 93 if (i == AMDGPU_CS_GANG_SIZE) 94 return -EINVAL; 95 96 p->entities[i] = entity; 97 p->gang_size = i + 1; 98 return i; 99 } 100 101 static int amdgpu_cs_p1_ib(struct amdgpu_cs_parser *p, 102 struct drm_amdgpu_cs_chunk_ib *chunk_ib, 103 unsigned int *num_ibs) 104 { 105 int r; 106 107 r = amdgpu_cs_job_idx(p, chunk_ib); 108 if (r < 0) 109 return r; 110 111 if (num_ibs[r] >= amdgpu_ring_max_ibs(chunk_ib->ip_type)) 112 return -EINVAL; 113 114 ++(num_ibs[r]); 115 p->gang_leader_idx = r; 116 return 0; 117 } 118 119 static int amdgpu_cs_p1_user_fence(struct amdgpu_cs_parser *p, 120 struct drm_amdgpu_cs_chunk_fence *data, 121 uint32_t *offset) 122 { 123 struct drm_gem_object *gobj; 124 unsigned long size; 125 126 gobj = drm_gem_object_lookup(p->filp, data->handle); 127 if (gobj == NULL) 128 return -EINVAL; 129 130 p->uf_bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj)); 131 drm_gem_object_put(gobj); 132 133 size = amdgpu_bo_size(p->uf_bo); 134 if (size != PAGE_SIZE || data->offset > (size - 8)) 135 return -EINVAL; 136 137 if (amdgpu_ttm_tt_get_usermm(p->uf_bo->tbo.ttm)) 138 return -EINVAL; 139 140 *offset = data->offset; 141 return 0; 142 } 143 144 static int amdgpu_cs_p1_bo_handles(struct amdgpu_cs_parser *p, 145 struct drm_amdgpu_bo_list_in *data) 146 { 147 struct drm_amdgpu_bo_list_entry *info; 148 int r; 149 150 r = amdgpu_bo_create_list_entry_array(data, &info); 151 if (r) 152 return r; 153 154 r = amdgpu_bo_list_create(p->adev, p->filp, info, data->bo_number, 155 &p->bo_list); 156 if (r) 157 goto error_free; 158 159 kvfree(info); 160 return 0; 161 162 error_free: 163 kvfree(info); 164 165 return r; 166 } 167 168 /* Copy the data from userspace and go over it the first time */ 169 static int amdgpu_cs_pass1(struct amdgpu_cs_parser *p, 170 union drm_amdgpu_cs *cs) 171 { 172 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 173 unsigned int num_ibs[AMDGPU_CS_GANG_SIZE] = { }; 174 struct amdgpu_vm *vm = &fpriv->vm; 175 uint64_t *chunk_array; 176 uint32_t uf_offset = 0; 177 size_t size; 178 int ret; 179 int i; 180 181 chunk_array = memdup_array_user(u64_to_user_ptr(cs->in.chunks), 182 cs->in.num_chunks, 183 sizeof(uint64_t)); 184 if (IS_ERR(chunk_array)) 185 return PTR_ERR(chunk_array); 186 187 p->nchunks = cs->in.num_chunks; 188 p->chunks = kvmalloc_objs(struct amdgpu_cs_chunk, p->nchunks); 189 if (!p->chunks) { 190 ret = -ENOMEM; 191 goto free_chunk; 192 } 193 194 for (i = 0; i < p->nchunks; i++) { 195 struct drm_amdgpu_cs_chunk __user *chunk_ptr = NULL; 196 struct drm_amdgpu_cs_chunk user_chunk; 197 198 chunk_ptr = u64_to_user_ptr(chunk_array[i]); 199 if (copy_from_user(&user_chunk, chunk_ptr, 200 sizeof(struct drm_amdgpu_cs_chunk))) { 201 ret = -EFAULT; 202 i--; 203 goto free_partial_kdata; 204 } 205 p->chunks[i].chunk_id = user_chunk.chunk_id; 206 p->chunks[i].length_dw = user_chunk.length_dw; 207 208 size = p->chunks[i].length_dw; 209 210 p->chunks[i].kdata = vmemdup_array_user(u64_to_user_ptr(user_chunk.chunk_data), 211 size, 212 sizeof(uint32_t)); 213 if (IS_ERR(p->chunks[i].kdata)) { 214 ret = PTR_ERR(p->chunks[i].kdata); 215 i--; 216 goto free_partial_kdata; 217 } 218 size *= sizeof(uint32_t); 219 220 /* Assume the worst on the following checks */ 221 ret = -EINVAL; 222 switch (p->chunks[i].chunk_id) { 223 case AMDGPU_CHUNK_ID_IB: 224 if (size < sizeof(struct drm_amdgpu_cs_chunk_ib)) 225 goto free_partial_kdata; 226 227 ret = amdgpu_cs_p1_ib(p, p->chunks[i].kdata, num_ibs); 228 if (ret) 229 goto free_partial_kdata; 230 break; 231 232 case AMDGPU_CHUNK_ID_FENCE: 233 if (size < sizeof(struct drm_amdgpu_cs_chunk_fence)) 234 goto free_partial_kdata; 235 236 ret = amdgpu_cs_p1_user_fence(p, p->chunks[i].kdata, 237 &uf_offset); 238 if (ret) 239 goto free_partial_kdata; 240 break; 241 242 case AMDGPU_CHUNK_ID_BO_HANDLES: 243 if (size < sizeof(struct drm_amdgpu_bo_list_in)) 244 goto free_partial_kdata; 245 246 /* Only a single BO list is allowed to simplify handling. */ 247 if (p->bo_list) 248 goto free_partial_kdata; 249 250 ret = amdgpu_cs_p1_bo_handles(p, p->chunks[i].kdata); 251 if (ret) 252 goto free_partial_kdata; 253 break; 254 255 case AMDGPU_CHUNK_ID_DEPENDENCIES: 256 case AMDGPU_CHUNK_ID_SYNCOBJ_IN: 257 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT: 258 case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES: 259 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT: 260 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL: 261 case AMDGPU_CHUNK_ID_CP_GFX_SHADOW: 262 break; 263 264 default: 265 goto free_partial_kdata; 266 } 267 } 268 269 if (!p->gang_size || (amdgpu_sriov_vf(p->adev) && p->gang_size > 1)) { 270 ret = -EINVAL; 271 goto free_all_kdata; 272 } 273 274 for (i = 0; i < p->gang_size; ++i) { 275 ret = amdgpu_job_alloc(p->adev, vm, p->entities[i], vm, 276 num_ibs[i], &p->jobs[i], 277 p->filp->client_id); 278 if (ret) 279 goto free_all_kdata; 280 switch (p->adev->enforce_isolation[fpriv->xcp_id]) { 281 case AMDGPU_ENFORCE_ISOLATION_DISABLE: 282 default: 283 p->jobs[i]->enforce_isolation = false; 284 p->jobs[i]->run_cleaner_shader = false; 285 break; 286 case AMDGPU_ENFORCE_ISOLATION_ENABLE: 287 p->jobs[i]->enforce_isolation = true; 288 p->jobs[i]->run_cleaner_shader = true; 289 break; 290 case AMDGPU_ENFORCE_ISOLATION_ENABLE_LEGACY: 291 p->jobs[i]->enforce_isolation = true; 292 p->jobs[i]->run_cleaner_shader = false; 293 break; 294 case AMDGPU_ENFORCE_ISOLATION_NO_CLEANER_SHADER: 295 p->jobs[i]->enforce_isolation = true; 296 p->jobs[i]->run_cleaner_shader = false; 297 break; 298 } 299 } 300 p->gang_leader = p->jobs[p->gang_leader_idx]; 301 302 if (p->ctx->generation != p->gang_leader->generation) { 303 ret = -ECANCELED; 304 goto free_all_kdata; 305 } 306 307 if (p->uf_bo) 308 p->gang_leader->uf_addr = uf_offset; 309 kvfree(chunk_array); 310 311 /* Use this opportunity to fill in task info for the vm */ 312 amdgpu_vm_set_task_info(vm); 313 314 return 0; 315 316 free_all_kdata: 317 i = p->nchunks - 1; 318 free_partial_kdata: 319 for (; i >= 0; i--) 320 kvfree(p->chunks[i].kdata); 321 kvfree(p->chunks); 322 p->chunks = NULL; 323 p->nchunks = 0; 324 free_chunk: 325 kvfree(chunk_array); 326 327 return ret; 328 } 329 330 static int amdgpu_cs_p2_ib(struct amdgpu_cs_parser *p, 331 struct amdgpu_cs_chunk *chunk, 332 unsigned int *ce_preempt, 333 unsigned int *de_preempt) 334 { 335 struct drm_amdgpu_cs_chunk_ib *chunk_ib = chunk->kdata; 336 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 337 struct amdgpu_vm *vm = &fpriv->vm; 338 struct amdgpu_ring *ring; 339 struct amdgpu_job *job; 340 struct amdgpu_ib *ib; 341 int r; 342 343 r = amdgpu_cs_job_idx(p, chunk_ib); 344 if (r < 0) 345 return r; 346 347 job = p->jobs[r]; 348 ring = amdgpu_job_ring(job); 349 ib = &job->ibs[job->num_ibs++]; 350 351 /* submissions to kernel queues are disabled */ 352 if (ring->no_user_submission) 353 return -EINVAL; 354 355 /* MM engine doesn't support user fences */ 356 if (p->uf_bo && ring->funcs->no_user_fence) 357 return -EINVAL; 358 359 if (!p->adev->debug_enable_ce_cs && 360 chunk_ib->flags & AMDGPU_IB_FLAG_CE) { 361 dev_err_ratelimited(p->adev->dev, "CE CS is blocked, use debug=0x400 to override\n"); 362 return -EINVAL; 363 } 364 365 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && 366 chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) { 367 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE) 368 (*ce_preempt)++; 369 else 370 (*de_preempt)++; 371 372 /* Each GFX command submit allows only 1 IB max 373 * preemptible for CE & DE */ 374 if (*ce_preempt > 1 || *de_preempt > 1) 375 return -EINVAL; 376 } 377 378 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) 379 job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT; 380 381 r = amdgpu_ib_get(p->adev, vm, ring->funcs->parse_cs ? 382 chunk_ib->ib_bytes : 0, 383 AMDGPU_IB_POOL_DELAYED, ib); 384 if (r) { 385 drm_err(adev_to_drm(p->adev), "Failed to get ib !\n"); 386 return r; 387 } 388 389 ib->gpu_addr = chunk_ib->va_start; 390 ib->length_dw = chunk_ib->ib_bytes / 4; 391 ib->flags = chunk_ib->flags; 392 return 0; 393 } 394 395 static int amdgpu_cs_p2_dependencies(struct amdgpu_cs_parser *p, 396 struct amdgpu_cs_chunk *chunk) 397 { 398 struct drm_amdgpu_cs_chunk_dep *deps = chunk->kdata; 399 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 400 unsigned int num_deps; 401 int i, r; 402 403 num_deps = chunk->length_dw * 4 / 404 sizeof(struct drm_amdgpu_cs_chunk_dep); 405 406 for (i = 0; i < num_deps; ++i) { 407 struct amdgpu_ctx *ctx; 408 struct drm_sched_entity *entity; 409 struct dma_fence *fence; 410 411 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id); 412 if (ctx == NULL) 413 return -EINVAL; 414 415 r = amdgpu_ctx_get_entity(ctx, deps[i].ip_type, 416 deps[i].ip_instance, 417 deps[i].ring, &entity); 418 if (r) { 419 amdgpu_ctx_put(ctx); 420 return r; 421 } 422 423 fence = amdgpu_ctx_get_fence(ctx, entity, deps[i].handle); 424 amdgpu_ctx_put(ctx); 425 426 if (IS_ERR(fence)) 427 return PTR_ERR(fence); 428 else if (!fence) 429 continue; 430 431 if (chunk->chunk_id == AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES) { 432 struct drm_sched_fence *s_fence; 433 struct dma_fence *old = fence; 434 435 s_fence = to_drm_sched_fence(fence); 436 fence = dma_fence_get(&s_fence->scheduled); 437 dma_fence_put(old); 438 } 439 440 r = amdgpu_sync_fence(&p->sync, fence, GFP_KERNEL); 441 dma_fence_put(fence); 442 if (r) 443 return r; 444 } 445 return 0; 446 } 447 448 static int amdgpu_syncobj_lookup_and_add(struct amdgpu_cs_parser *p, 449 uint32_t handle, u64 point, 450 u64 flags) 451 { 452 struct dma_fence *fence; 453 int r; 454 455 r = drm_syncobj_find_fence(p->filp, handle, point, flags, &fence); 456 if (r) { 457 drm_err(adev_to_drm(p->adev), "syncobj %u failed to find fence @ %llu (%d)!\n", 458 handle, point, r); 459 return r; 460 } 461 462 r = amdgpu_sync_fence(&p->sync, fence, GFP_KERNEL); 463 dma_fence_put(fence); 464 return r; 465 } 466 467 static int amdgpu_cs_p2_syncobj_in(struct amdgpu_cs_parser *p, 468 struct amdgpu_cs_chunk *chunk) 469 { 470 struct drm_amdgpu_cs_chunk_sem *deps = chunk->kdata; 471 unsigned int num_deps; 472 int i, r; 473 474 num_deps = chunk->length_dw * 4 / 475 sizeof(struct drm_amdgpu_cs_chunk_sem); 476 for (i = 0; i < num_deps; ++i) { 477 r = amdgpu_syncobj_lookup_and_add(p, deps[i].handle, 0, 0); 478 if (r) 479 return r; 480 } 481 482 return 0; 483 } 484 485 static int amdgpu_cs_p2_syncobj_timeline_wait(struct amdgpu_cs_parser *p, 486 struct amdgpu_cs_chunk *chunk) 487 { 488 struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps = chunk->kdata; 489 unsigned int num_deps; 490 int i, r; 491 492 num_deps = chunk->length_dw * 4 / 493 sizeof(struct drm_amdgpu_cs_chunk_syncobj); 494 for (i = 0; i < num_deps; ++i) { 495 r = amdgpu_syncobj_lookup_and_add(p, syncobj_deps[i].handle, 496 syncobj_deps[i].point, 497 syncobj_deps[i].flags); 498 if (r) 499 return r; 500 } 501 502 return 0; 503 } 504 505 static int amdgpu_cs_p2_syncobj_out(struct amdgpu_cs_parser *p, 506 struct amdgpu_cs_chunk *chunk) 507 { 508 struct drm_amdgpu_cs_chunk_sem *deps = chunk->kdata; 509 unsigned int num_deps; 510 int i; 511 512 num_deps = chunk->length_dw * 4 / 513 sizeof(struct drm_amdgpu_cs_chunk_sem); 514 515 if (p->post_deps) 516 return -EINVAL; 517 518 p->post_deps = kmalloc_objs(*p->post_deps, num_deps); 519 p->num_post_deps = 0; 520 521 if (!p->post_deps) 522 return -ENOMEM; 523 524 525 for (i = 0; i < num_deps; ++i) { 526 p->post_deps[i].syncobj = 527 drm_syncobj_find(p->filp, deps[i].handle); 528 if (!p->post_deps[i].syncobj) 529 return -EINVAL; 530 p->post_deps[i].chain = NULL; 531 p->post_deps[i].point = 0; 532 p->num_post_deps++; 533 } 534 535 return 0; 536 } 537 538 static int amdgpu_cs_p2_syncobj_timeline_signal(struct amdgpu_cs_parser *p, 539 struct amdgpu_cs_chunk *chunk) 540 { 541 struct drm_amdgpu_cs_chunk_syncobj *syncobj_deps = chunk->kdata; 542 unsigned int num_deps; 543 int i; 544 545 num_deps = chunk->length_dw * 4 / 546 sizeof(struct drm_amdgpu_cs_chunk_syncobj); 547 548 if (p->post_deps) 549 return -EINVAL; 550 551 p->post_deps = kmalloc_objs(*p->post_deps, num_deps); 552 p->num_post_deps = 0; 553 554 if (!p->post_deps) 555 return -ENOMEM; 556 557 for (i = 0; i < num_deps; ++i) { 558 struct amdgpu_cs_post_dep *dep = &p->post_deps[i]; 559 560 dep->chain = NULL; 561 if (syncobj_deps[i].point) { 562 dep->chain = dma_fence_chain_alloc(); 563 if (!dep->chain) 564 return -ENOMEM; 565 } 566 567 dep->syncobj = drm_syncobj_find(p->filp, 568 syncobj_deps[i].handle); 569 if (!dep->syncobj) { 570 dma_fence_chain_free(dep->chain); 571 return -EINVAL; 572 } 573 dep->point = syncobj_deps[i].point; 574 p->num_post_deps++; 575 } 576 577 return 0; 578 } 579 580 static int amdgpu_cs_p2_shadow(struct amdgpu_cs_parser *p, 581 struct amdgpu_cs_chunk *chunk) 582 { 583 struct drm_amdgpu_cs_chunk_cp_gfx_shadow *shadow = chunk->kdata; 584 int i; 585 586 if (shadow->flags & ~AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW) 587 return -EINVAL; 588 589 for (i = 0; i < p->gang_size; ++i) { 590 p->jobs[i]->shadow_va = shadow->shadow_va; 591 p->jobs[i]->csa_va = shadow->csa_va; 592 p->jobs[i]->gds_va = shadow->gds_va; 593 p->jobs[i]->init_shadow = 594 shadow->flags & AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW; 595 } 596 597 return 0; 598 } 599 600 static int amdgpu_cs_pass2(struct amdgpu_cs_parser *p) 601 { 602 unsigned int ce_preempt = 0, de_preempt = 0; 603 int i, r; 604 605 for (i = 0; i < p->nchunks; ++i) { 606 struct amdgpu_cs_chunk *chunk; 607 608 chunk = &p->chunks[i]; 609 610 switch (chunk->chunk_id) { 611 case AMDGPU_CHUNK_ID_IB: 612 r = amdgpu_cs_p2_ib(p, chunk, &ce_preempt, &de_preempt); 613 if (r) 614 return r; 615 break; 616 case AMDGPU_CHUNK_ID_DEPENDENCIES: 617 case AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES: 618 r = amdgpu_cs_p2_dependencies(p, chunk); 619 if (r) 620 return r; 621 break; 622 case AMDGPU_CHUNK_ID_SYNCOBJ_IN: 623 r = amdgpu_cs_p2_syncobj_in(p, chunk); 624 if (r) 625 return r; 626 break; 627 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT: 628 r = amdgpu_cs_p2_syncobj_out(p, chunk); 629 if (r) 630 return r; 631 break; 632 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT: 633 r = amdgpu_cs_p2_syncobj_timeline_wait(p, chunk); 634 if (r) 635 return r; 636 break; 637 case AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL: 638 r = amdgpu_cs_p2_syncobj_timeline_signal(p, chunk); 639 if (r) 640 return r; 641 break; 642 case AMDGPU_CHUNK_ID_CP_GFX_SHADOW: 643 r = amdgpu_cs_p2_shadow(p, chunk); 644 if (r) 645 return r; 646 break; 647 } 648 } 649 650 return 0; 651 } 652 653 /* Convert microseconds to bytes. */ 654 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us) 655 { 656 if (us <= 0 || !adev->mm_stats.log2_max_MBps) 657 return 0; 658 659 /* Since accum_us is incremented by a million per second, just 660 * multiply it by the number of MB/s to get the number of bytes. 661 */ 662 return us << adev->mm_stats.log2_max_MBps; 663 } 664 665 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes) 666 { 667 if (!adev->mm_stats.log2_max_MBps) 668 return 0; 669 670 return bytes >> adev->mm_stats.log2_max_MBps; 671 } 672 673 /* Returns how many bytes TTM can move right now. If no bytes can be moved, 674 * it returns 0. If it returns non-zero, it's OK to move at least one buffer, 675 * which means it can go over the threshold once. If that happens, the driver 676 * will be in debt and no other buffer migrations can be done until that debt 677 * is repaid. 678 * 679 * This approach allows moving a buffer of any size (it's important to allow 680 * that). 681 * 682 * The currency is simply time in microseconds and it increases as the clock 683 * ticks. The accumulated microseconds (us) are converted to bytes and 684 * returned. 685 */ 686 static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev, 687 u64 *max_bytes, 688 u64 *max_vis_bytes) 689 { 690 s64 time_us, increment_us; 691 u64 free_vram, total_vram, used_vram; 692 /* Allow a maximum of 200 accumulated ms. This is basically per-IB 693 * throttling. 694 * 695 * It means that in order to get full max MBps, at least 5 IBs per 696 * second must be submitted and not more than 200ms apart from each 697 * other. 698 */ 699 const s64 us_upper_bound = 200000; 700 701 if ((!adev->mm_stats.log2_max_MBps) || !ttm_resource_manager_used(&adev->mman.vram_mgr.manager)) { 702 *max_bytes = 0; 703 *max_vis_bytes = 0; 704 return; 705 } 706 707 total_vram = adev->gmc.real_vram_size - atomic64_read(&adev->vram_pin_size); 708 used_vram = ttm_resource_manager_usage(&adev->mman.vram_mgr.manager); 709 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram; 710 711 spin_lock(&adev->mm_stats.lock); 712 713 /* Increase the amount of accumulated us. */ 714 time_us = ktime_to_us(ktime_get()); 715 increment_us = time_us - adev->mm_stats.last_update_us; 716 adev->mm_stats.last_update_us = time_us; 717 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us, 718 us_upper_bound); 719 720 /* This prevents the short period of low performance when the VRAM 721 * usage is low and the driver is in debt or doesn't have enough 722 * accumulated us to fill VRAM quickly. 723 * 724 * The situation can occur in these cases: 725 * - a lot of VRAM is freed by userspace 726 * - the presence of a big buffer causes a lot of evictions 727 * (solution: split buffers into smaller ones) 728 * 729 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting 730 * accum_us to a positive number. 731 */ 732 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) { 733 s64 min_us; 734 735 /* Be more aggressive on dGPUs. Try to fill a portion of free 736 * VRAM now. 737 */ 738 if (!(adev->flags & AMD_IS_APU)) 739 min_us = bytes_to_us(adev, free_vram / 4); 740 else 741 min_us = 0; /* Reset accum_us on APUs. */ 742 743 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us); 744 } 745 746 /* This is set to 0 if the driver is in debt to disallow (optional) 747 * buffer moves. 748 */ 749 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us); 750 751 /* Do the same for visible VRAM if half of it is free */ 752 if (!amdgpu_gmc_vram_full_visible(&adev->gmc)) { 753 u64 total_vis_vram = adev->gmc.visible_vram_size; 754 u64 used_vis_vram = 755 amdgpu_vram_mgr_vis_usage(&adev->mman.vram_mgr); 756 757 if (used_vis_vram < total_vis_vram) { 758 u64 free_vis_vram = total_vis_vram - used_vis_vram; 759 760 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis + 761 increment_us, us_upper_bound); 762 763 if (free_vis_vram >= total_vis_vram / 2) 764 adev->mm_stats.accum_us_vis = 765 max(bytes_to_us(adev, free_vis_vram / 2), 766 adev->mm_stats.accum_us_vis); 767 } 768 769 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis); 770 } else { 771 *max_vis_bytes = 0; 772 } 773 774 spin_unlock(&adev->mm_stats.lock); 775 } 776 777 /* Report how many bytes have really been moved for the last command 778 * submission. This can result in a debt that can stop buffer migrations 779 * temporarily. 780 */ 781 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes, 782 u64 num_vis_bytes) 783 { 784 spin_lock(&adev->mm_stats.lock); 785 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes); 786 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes); 787 spin_unlock(&adev->mm_stats.lock); 788 } 789 790 static int amdgpu_cs_bo_validate(void *param, struct amdgpu_bo *bo) 791 { 792 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 793 struct amdgpu_cs_parser *p = param; 794 struct ttm_operation_ctx ctx = { 795 .interruptible = true, 796 .no_wait_gpu = false, 797 .resv = bo->tbo.base.resv 798 }; 799 uint32_t domain; 800 int r; 801 802 if (bo->tbo.pin_count) 803 return 0; 804 805 /* Don't move this buffer if we have depleted our allowance 806 * to move it. Don't move anything if the threshold is zero. 807 */ 808 if (p->bytes_moved < p->bytes_moved_threshold && 809 (!bo->tbo.base.dma_buf || 810 list_empty(&bo->tbo.base.dma_buf->attachments))) { 811 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) && 812 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) { 813 /* And don't move a CPU_ACCESS_REQUIRED BO to limited 814 * visible VRAM if we've depleted our allowance to do 815 * that. 816 */ 817 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold) 818 domain = bo->preferred_domains; 819 else 820 domain = bo->allowed_domains; 821 } else { 822 domain = bo->preferred_domains; 823 } 824 } else { 825 domain = bo->allowed_domains; 826 } 827 828 retry: 829 amdgpu_bo_placement_from_domain(bo, domain); 830 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 831 832 p->bytes_moved += ctx.bytes_moved; 833 if (!amdgpu_gmc_vram_full_visible(&adev->gmc) && 834 amdgpu_res_cpu_visible(adev, bo->tbo.resource)) 835 p->bytes_moved_vis += ctx.bytes_moved; 836 837 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) { 838 domain = bo->allowed_domains; 839 goto retry; 840 } 841 842 return r; 843 } 844 845 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p, 846 union drm_amdgpu_cs *cs) 847 { 848 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 849 struct ttm_operation_ctx ctx = { true, false }; 850 struct amdgpu_vm *vm = &fpriv->vm; 851 struct amdgpu_bo_list_entry *e; 852 struct drm_gem_object *obj; 853 unsigned long index; 854 unsigned int i; 855 int r; 856 857 /* p->bo_list could already be assigned if AMDGPU_CHUNK_ID_BO_HANDLES is present */ 858 if (cs->in.bo_list_handle) { 859 if (p->bo_list) 860 return -EINVAL; 861 862 r = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle, 863 &p->bo_list); 864 if (r) 865 return r; 866 } else if (!p->bo_list) { 867 /* Create a empty bo_list when no handle is provided */ 868 r = amdgpu_bo_list_create(p->adev, p->filp, NULL, 0, 869 &p->bo_list); 870 if (r) 871 return r; 872 } 873 874 mutex_lock(&p->bo_list->bo_list_mutex); 875 876 /* Get userptr backing pages. If pages are updated after registered 877 * in amdgpu_gem_userptr_ioctl(), amdgpu_cs_list_validate() will do 878 * amdgpu_ttm_backend_bind() to flush and invalidate new pages 879 */ 880 amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) { 881 bool userpage_invalidated = false; 882 struct amdgpu_bo *bo = e->bo; 883 884 e->range = amdgpu_hmm_range_alloc(NULL); 885 if (unlikely(!e->range)) { 886 r = -ENOMEM; 887 goto out_free_user_pages; 888 } 889 890 r = amdgpu_ttm_tt_get_user_pages(bo, e->range); 891 if (r) 892 goto out_free_user_pages; 893 894 for (i = 0; i < bo->tbo.ttm->num_pages; i++) { 895 if (bo->tbo.ttm->pages[i] != 896 hmm_pfn_to_page(e->range->hmm_range.hmm_pfns[i])) { 897 userpage_invalidated = true; 898 break; 899 } 900 } 901 e->user_invalidated = userpage_invalidated; 902 } 903 904 drm_exec_until_all_locked(&p->exec) { 905 r = amdgpu_vm_lock_pd(&fpriv->vm, &p->exec, 1 + p->gang_size); 906 drm_exec_retry_on_contention(&p->exec); 907 if (unlikely(r)) 908 goto out_free_user_pages; 909 910 amdgpu_bo_list_for_each_entry(e, p->bo_list) { 911 /* One fence for TTM and one for each CS job */ 912 r = drm_exec_prepare_obj(&p->exec, &e->bo->tbo.base, 913 1 + p->gang_size); 914 drm_exec_retry_on_contention(&p->exec); 915 if (unlikely(r)) 916 goto out_free_user_pages; 917 918 e->bo_va = amdgpu_vm_bo_find(vm, e->bo); 919 } 920 921 if (p->uf_bo) { 922 r = drm_exec_prepare_obj(&p->exec, &p->uf_bo->tbo.base, 923 1 + p->gang_size); 924 drm_exec_retry_on_contention(&p->exec); 925 if (unlikely(r)) 926 goto out_free_user_pages; 927 } 928 } 929 930 amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) { 931 struct mm_struct *usermm; 932 933 usermm = amdgpu_ttm_tt_get_usermm(e->bo->tbo.ttm); 934 if (usermm && usermm != current->mm) { 935 r = -EPERM; 936 goto out_free_user_pages; 937 } 938 939 if (amdgpu_ttm_tt_is_userptr(e->bo->tbo.ttm) && 940 e->user_invalidated) { 941 amdgpu_bo_placement_from_domain(e->bo, 942 AMDGPU_GEM_DOMAIN_CPU); 943 r = ttm_bo_validate(&e->bo->tbo, &e->bo->placement, 944 &ctx); 945 if (r) 946 goto out_free_user_pages; 947 948 amdgpu_ttm_tt_set_user_pages(e->bo->tbo.ttm, 949 e->range); 950 } 951 } 952 953 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold, 954 &p->bytes_moved_vis_threshold); 955 p->bytes_moved = 0; 956 p->bytes_moved_vis = 0; 957 958 r = amdgpu_vm_validate(p->adev, &fpriv->vm, NULL, 959 amdgpu_cs_bo_validate, p); 960 if (r) { 961 drm_err(adev_to_drm(p->adev), "amdgpu_vm_validate() failed.\n"); 962 goto out_free_user_pages; 963 } 964 965 drm_exec_for_each_locked_object(&p->exec, index, obj) { 966 r = amdgpu_cs_bo_validate(p, gem_to_amdgpu_bo(obj)); 967 if (unlikely(r)) 968 goto out_free_user_pages; 969 } 970 971 if (p->uf_bo) { 972 r = amdgpu_ttm_alloc_gart(&p->uf_bo->tbo); 973 if (unlikely(r)) 974 goto out_free_user_pages; 975 976 p->gang_leader->uf_addr += amdgpu_bo_gpu_offset(p->uf_bo); 977 } 978 979 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved, 980 p->bytes_moved_vis); 981 982 for (i = 0; i < p->gang_size; ++i) 983 amdgpu_job_set_resources(p->jobs[i], p->bo_list->gds_obj, 984 p->bo_list->gws_obj, 985 p->bo_list->oa_obj); 986 return 0; 987 988 out_free_user_pages: 989 amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) { 990 amdgpu_hmm_range_free(e->range); 991 e->range = NULL; 992 } 993 mutex_unlock(&p->bo_list->bo_list_mutex); 994 return r; 995 } 996 997 static void trace_amdgpu_cs_ibs(struct amdgpu_cs_parser *p) 998 { 999 int i, j; 1000 1001 if (!trace_amdgpu_cs_enabled()) 1002 return; 1003 1004 for (i = 0; i < p->gang_size; ++i) { 1005 struct amdgpu_job *job = p->jobs[i]; 1006 1007 for (j = 0; j < job->num_ibs; ++j) 1008 trace_amdgpu_cs(p, job, &job->ibs[j]); 1009 } 1010 } 1011 1012 static int amdgpu_cs_patch_ibs(struct amdgpu_cs_parser *p, 1013 struct amdgpu_job *job) 1014 { 1015 struct amdgpu_ring *ring = amdgpu_job_ring(job); 1016 struct amdgpu_device *adev = ring->adev; 1017 unsigned int i; 1018 int r; 1019 1020 /* Only for UVD/VCE VM emulation */ 1021 if (!ring->funcs->parse_cs && !ring->funcs->patch_cs_in_place) 1022 return 0; 1023 1024 for (i = 0; i < job->num_ibs; ++i) { 1025 struct amdgpu_ib *ib = &job->ibs[i]; 1026 struct amdgpu_bo_va_mapping *m; 1027 struct amdgpu_bo *aobj; 1028 uint64_t va_start; 1029 uint8_t *kptr; 1030 1031 va_start = ib->gpu_addr & AMDGPU_GMC_HOLE_MASK; 1032 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m); 1033 if (r) { 1034 drm_err(adev_to_drm(p->adev), "IB va_start is invalid\n"); 1035 return r; 1036 } 1037 1038 if ((va_start + ib->length_dw * 4) > 1039 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) { 1040 drm_err(adev_to_drm(p->adev), "IB va_start+ib_bytes is invalid\n"); 1041 return -EINVAL; 1042 } 1043 1044 /* the IB should be reserved at this point */ 1045 r = amdgpu_bo_kmap(aobj, (void **)&kptr); 1046 if (r) 1047 return r; 1048 1049 kptr += va_start - (m->start * AMDGPU_GPU_PAGE_SIZE); 1050 1051 if (ring->funcs->parse_cs) { 1052 memcpy(ib->ptr, kptr, ib->length_dw * 4); 1053 amdgpu_bo_kunmap(aobj); 1054 1055 r = amdgpu_ring_parse_cs(ring, p, job, ib); 1056 if (r) 1057 return r; 1058 1059 if (ib->sa_bo) 1060 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo); 1061 } else { 1062 ib->ptr = (uint32_t *)kptr; 1063 r = amdgpu_ring_patch_cs_in_place(ring, p, job, ib); 1064 amdgpu_bo_kunmap(aobj); 1065 if (r) 1066 return r; 1067 } 1068 } 1069 1070 return 0; 1071 } 1072 1073 static int amdgpu_cs_patch_jobs(struct amdgpu_cs_parser *p) 1074 { 1075 unsigned int i; 1076 int r; 1077 1078 for (i = 0; i < p->gang_size; ++i) { 1079 r = amdgpu_cs_patch_ibs(p, p->jobs[i]); 1080 if (r) 1081 return r; 1082 } 1083 return 0; 1084 } 1085 1086 static int amdgpu_cs_vm_handling(struct amdgpu_cs_parser *p) 1087 { 1088 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 1089 struct amdgpu_job *job = p->gang_leader; 1090 struct amdgpu_device *adev = p->adev; 1091 struct amdgpu_vm *vm = &fpriv->vm; 1092 struct amdgpu_bo_list_entry *e; 1093 struct amdgpu_bo_va *bo_va; 1094 unsigned int i; 1095 int r; 1096 1097 /* 1098 * We can't use gang submit on with reserved VMIDs when the VM changes 1099 * can't be invalidated by more than one engine at the same time. 1100 */ 1101 if (p->gang_size > 1 && !adev->vm_manager.concurrent_flush) { 1102 for (i = 0; i < p->gang_size; ++i) { 1103 struct drm_sched_entity *entity = p->entities[i]; 1104 struct drm_gpu_scheduler *sched = entity->rq->sched; 1105 struct amdgpu_ring *ring = to_amdgpu_ring(sched); 1106 1107 if (amdgpu_vmid_uses_reserved(vm, ring->vm_hub)) 1108 return -EINVAL; 1109 } 1110 } 1111 1112 if (!amdgpu_vm_ready(vm)) 1113 return -EINVAL; 1114 1115 r = amdgpu_vm_clear_freed(adev, vm, NULL); 1116 if (r) 1117 return r; 1118 1119 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false); 1120 if (r) 1121 return r; 1122 1123 r = amdgpu_sync_fence(&p->sync, fpriv->prt_va->last_pt_update, 1124 GFP_KERNEL); 1125 if (r) 1126 return r; 1127 1128 if (fpriv->csa_va) { 1129 bo_va = fpriv->csa_va; 1130 BUG_ON(!bo_va); 1131 r = amdgpu_vm_bo_update(adev, bo_va, false); 1132 if (r) 1133 return r; 1134 1135 r = amdgpu_sync_fence(&p->sync, bo_va->last_pt_update, 1136 GFP_KERNEL); 1137 if (r) 1138 return r; 1139 } 1140 1141 /* FIXME: In theory this loop shouldn't be needed any more when 1142 * amdgpu_vm_handle_moved handles all moved BOs that are reserved 1143 * with p->ticket. But removing it caused test regressions, so I'm 1144 * leaving it here for now. 1145 */ 1146 amdgpu_bo_list_for_each_entry(e, p->bo_list) { 1147 bo_va = e->bo_va; 1148 if (bo_va == NULL) 1149 continue; 1150 1151 r = amdgpu_vm_bo_update(adev, bo_va, false); 1152 if (r) 1153 return r; 1154 1155 r = amdgpu_sync_fence(&p->sync, bo_va->last_pt_update, 1156 GFP_KERNEL); 1157 if (r) 1158 return r; 1159 } 1160 1161 r = amdgpu_vm_handle_moved(adev, vm, &p->exec.ticket); 1162 if (r) 1163 return r; 1164 1165 r = amdgpu_vm_update_pdes(adev, vm, false); 1166 if (r) 1167 return r; 1168 1169 r = amdgpu_sync_fence(&p->sync, vm->last_update, GFP_KERNEL); 1170 if (r) 1171 return r; 1172 1173 for (i = 0; i < p->gang_size; ++i) { 1174 job = p->jobs[i]; 1175 1176 if (!job->vm) 1177 continue; 1178 1179 job->vm_pd_addr = amdgpu_gmc_pd_addr(vm->root.bo); 1180 } 1181 1182 if (adev->debug_vm) { 1183 /* Invalidate all BOs to test for userspace bugs */ 1184 amdgpu_bo_list_for_each_entry(e, p->bo_list) { 1185 struct amdgpu_bo *bo = e->bo; 1186 1187 /* ignore duplicates */ 1188 if (!bo) 1189 continue; 1190 1191 amdgpu_vm_bo_invalidate(bo, false); 1192 } 1193 } 1194 1195 return 0; 1196 } 1197 1198 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p) 1199 { 1200 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 1201 struct drm_gpu_scheduler *sched; 1202 struct drm_gem_object *obj; 1203 struct dma_fence *fence; 1204 unsigned long index; 1205 unsigned int i; 1206 int r; 1207 1208 r = amdgpu_ctx_wait_prev_fence(p->ctx, p->entities[p->gang_leader_idx]); 1209 if (r) { 1210 if (r != -ERESTARTSYS) 1211 drm_err(adev_to_drm(p->adev), "amdgpu_ctx_wait_prev_fence failed.\n"); 1212 return r; 1213 } 1214 1215 drm_exec_for_each_locked_object(&p->exec, index, obj) { 1216 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj); 1217 1218 struct dma_resv *resv = bo->tbo.base.resv; 1219 enum amdgpu_sync_mode sync_mode; 1220 1221 sync_mode = amdgpu_bo_explicit_sync(bo) ? 1222 AMDGPU_SYNC_EXPLICIT : AMDGPU_SYNC_NE_OWNER; 1223 r = amdgpu_sync_resv(p->adev, &p->sync, resv, sync_mode, 1224 &fpriv->vm); 1225 if (r) 1226 return r; 1227 } 1228 1229 for (i = 0; i < p->gang_size; ++i) { 1230 r = amdgpu_sync_push_to_job(&p->sync, p->jobs[i]); 1231 if (r) 1232 return r; 1233 } 1234 1235 sched = p->gang_leader->base.entity->rq->sched; 1236 while ((fence = amdgpu_sync_get_fence(&p->sync))) { 1237 struct drm_sched_fence *s_fence = to_drm_sched_fence(fence); 1238 1239 /* 1240 * When we have an dependency it might be necessary to insert a 1241 * pipeline sync to make sure that all caches etc are flushed and the 1242 * next job actually sees the results from the previous one 1243 * before we start executing on the same scheduler ring. 1244 */ 1245 if (!s_fence || s_fence->sched != sched) { 1246 dma_fence_put(fence); 1247 continue; 1248 } 1249 1250 r = amdgpu_sync_fence(&p->gang_leader->explicit_sync, fence, 1251 GFP_KERNEL); 1252 dma_fence_put(fence); 1253 if (r) 1254 return r; 1255 } 1256 return 0; 1257 } 1258 1259 static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p) 1260 { 1261 int i; 1262 1263 for (i = 0; i < p->num_post_deps; ++i) { 1264 if (p->post_deps[i].chain && p->post_deps[i].point) { 1265 drm_syncobj_add_point(p->post_deps[i].syncobj, 1266 p->post_deps[i].chain, 1267 p->fence, p->post_deps[i].point); 1268 p->post_deps[i].chain = NULL; 1269 } else { 1270 drm_syncobj_replace_fence(p->post_deps[i].syncobj, 1271 p->fence); 1272 } 1273 } 1274 } 1275 1276 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p, 1277 union drm_amdgpu_cs *cs) 1278 { 1279 struct amdgpu_fpriv *fpriv = p->filp->driver_priv; 1280 struct amdgpu_job *leader = p->gang_leader; 1281 struct amdgpu_bo_list_entry *e; 1282 struct drm_gem_object *gobj; 1283 unsigned long index; 1284 unsigned int i; 1285 uint64_t seq; 1286 int r; 1287 1288 for (i = 0; i < p->gang_size; ++i) 1289 drm_sched_job_arm(&p->jobs[i]->base); 1290 1291 for (i = 0; i < p->gang_size; ++i) { 1292 struct dma_fence *fence; 1293 1294 if (p->jobs[i] == leader) 1295 continue; 1296 1297 fence = &p->jobs[i]->base.s_fence->scheduled; 1298 dma_fence_get(fence); 1299 r = drm_sched_job_add_dependency(&leader->base, fence); 1300 if (r) { 1301 dma_fence_put(fence); 1302 return r; 1303 } 1304 } 1305 1306 if (p->gang_size > 1) { 1307 for (i = 0; i < p->gang_size; ++i) 1308 amdgpu_job_set_gang_leader(p->jobs[i], leader); 1309 } 1310 1311 /* No memory allocation is allowed while holding the notifier lock. 1312 * The lock is held until amdgpu_cs_submit is finished and fence is 1313 * added to BOs. 1314 */ 1315 mutex_lock(&p->adev->notifier_lock); 1316 1317 /* If userptr are invalidated after amdgpu_cs_parser_bos(), return 1318 * -EAGAIN, drmIoctl in libdrm will restart the amdgpu_cs_ioctl. 1319 */ 1320 r = 0; 1321 amdgpu_bo_list_for_each_userptr_entry(e, p->bo_list) { 1322 r |= !amdgpu_hmm_range_valid(e->range); 1323 amdgpu_hmm_range_free(e->range); 1324 e->range = NULL; 1325 } 1326 if (r) { 1327 r = -EAGAIN; 1328 mutex_unlock(&p->adev->notifier_lock); 1329 return r; 1330 } 1331 1332 p->fence = dma_fence_get(&leader->base.s_fence->finished); 1333 drm_exec_for_each_locked_object(&p->exec, index, gobj) { 1334 1335 ttm_bo_move_to_lru_tail_unlocked(&gem_to_amdgpu_bo(gobj)->tbo); 1336 1337 /* Everybody except for the gang leader uses READ */ 1338 for (i = 0; i < p->gang_size; ++i) { 1339 if (p->jobs[i] == leader) 1340 continue; 1341 1342 dma_resv_add_fence(gobj->resv, 1343 &p->jobs[i]->base.s_fence->finished, 1344 DMA_RESV_USAGE_READ); 1345 } 1346 1347 /* The gang leader as remembered as writer */ 1348 dma_resv_add_fence(gobj->resv, p->fence, DMA_RESV_USAGE_WRITE); 1349 } 1350 1351 seq = amdgpu_ctx_add_fence(p->ctx, p->entities[p->gang_leader_idx], 1352 p->fence); 1353 amdgpu_cs_post_dependencies(p); 1354 1355 if ((leader->preamble_status & AMDGPU_PREAMBLE_IB_PRESENT) && 1356 !p->ctx->preamble_presented) { 1357 leader->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST; 1358 p->ctx->preamble_presented = true; 1359 } 1360 1361 cs->out.handle = seq; 1362 leader->uf_sequence = seq; 1363 1364 amdgpu_vm_bo_trace_cs(&fpriv->vm, &p->exec.ticket); 1365 for (i = 0; i < p->gang_size; ++i) { 1366 amdgpu_job_free_resources(p->jobs[i]); 1367 trace_amdgpu_cs_ioctl(p->jobs[i]); 1368 drm_sched_entity_push_job(&p->jobs[i]->base); 1369 p->jobs[i] = NULL; 1370 } 1371 1372 amdgpu_vm_move_to_lru_tail(p->adev, &fpriv->vm); 1373 1374 mutex_unlock(&p->adev->notifier_lock); 1375 mutex_unlock(&p->bo_list->bo_list_mutex); 1376 return 0; 1377 } 1378 1379 /* Cleanup the parser structure */ 1380 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser) 1381 { 1382 unsigned int i; 1383 1384 amdgpu_sync_free(&parser->sync); 1385 drm_exec_fini(&parser->exec); 1386 1387 for (i = 0; i < parser->num_post_deps; i++) { 1388 drm_syncobj_put(parser->post_deps[i].syncobj); 1389 kfree(parser->post_deps[i].chain); 1390 } 1391 kfree(parser->post_deps); 1392 1393 dma_fence_put(parser->fence); 1394 1395 if (parser->ctx) 1396 amdgpu_ctx_put(parser->ctx); 1397 if (parser->bo_list) 1398 amdgpu_bo_list_put(parser->bo_list); 1399 1400 for (i = 0; i < parser->nchunks; i++) 1401 kvfree(parser->chunks[i].kdata); 1402 kvfree(parser->chunks); 1403 for (i = 0; i < parser->gang_size; ++i) { 1404 if (parser->jobs[i]) 1405 amdgpu_job_free(parser->jobs[i]); 1406 } 1407 amdgpu_bo_unref(&parser->uf_bo); 1408 } 1409 1410 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) 1411 { 1412 struct amdgpu_device *adev = drm_to_adev(dev); 1413 struct amdgpu_cs_parser parser; 1414 int r; 1415 1416 if (amdgpu_ras_intr_triggered()) 1417 return -EHWPOISON; 1418 1419 if (!adev->accel_working) 1420 return -EBUSY; 1421 1422 r = amdgpu_cs_parser_init(&parser, adev, filp, data); 1423 if (r) { 1424 drm_err_ratelimited(dev, "Failed to initialize parser %d!\n", r); 1425 return r; 1426 } 1427 1428 r = amdgpu_cs_pass1(&parser, data); 1429 if (r) 1430 goto error_fini; 1431 1432 r = amdgpu_cs_pass2(&parser); 1433 if (r) 1434 goto error_fini; 1435 1436 r = amdgpu_cs_parser_bos(&parser, data); 1437 if (r) { 1438 if (r == -ENOMEM) 1439 drm_err(dev, "Not enough memory for command submission!\n"); 1440 else if (r != -ERESTARTSYS && r != -EAGAIN) 1441 drm_dbg(dev, "Failed to process the buffer list %d!\n", r); 1442 goto error_fini; 1443 } 1444 1445 r = amdgpu_cs_patch_jobs(&parser); 1446 if (r) 1447 goto error_backoff; 1448 1449 r = amdgpu_cs_vm_handling(&parser); 1450 if (r) 1451 goto error_backoff; 1452 1453 r = amdgpu_cs_sync_rings(&parser); 1454 if (r) 1455 goto error_backoff; 1456 1457 trace_amdgpu_cs_ibs(&parser); 1458 1459 r = amdgpu_cs_submit(&parser, data); 1460 if (r) 1461 goto error_backoff; 1462 1463 amdgpu_cs_parser_fini(&parser); 1464 return 0; 1465 1466 error_backoff: 1467 mutex_unlock(&parser.bo_list->bo_list_mutex); 1468 1469 error_fini: 1470 amdgpu_cs_parser_fini(&parser); 1471 return r; 1472 } 1473 1474 /** 1475 * amdgpu_cs_wait_ioctl - wait for a command submission to finish 1476 * 1477 * @dev: drm device 1478 * @data: data from userspace 1479 * @filp: file private 1480 * 1481 * Wait for the command submission identified by handle to finish. 1482 */ 1483 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, 1484 struct drm_file *filp) 1485 { 1486 union drm_amdgpu_wait_cs *wait = data; 1487 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout); 1488 struct drm_sched_entity *entity; 1489 struct amdgpu_ctx *ctx; 1490 struct dma_fence *fence; 1491 long r; 1492 1493 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id); 1494 if (ctx == NULL) 1495 return -EINVAL; 1496 1497 r = amdgpu_ctx_get_entity(ctx, wait->in.ip_type, wait->in.ip_instance, 1498 wait->in.ring, &entity); 1499 if (r) { 1500 amdgpu_ctx_put(ctx); 1501 return r; 1502 } 1503 1504 fence = amdgpu_ctx_get_fence(ctx, entity, wait->in.handle); 1505 if (IS_ERR(fence)) 1506 r = PTR_ERR(fence); 1507 else if (fence) { 1508 r = dma_fence_wait_timeout(fence, true, timeout); 1509 if (r > 0 && fence->error) 1510 r = fence->error; 1511 dma_fence_put(fence); 1512 } else 1513 r = 1; 1514 1515 amdgpu_ctx_put(ctx); 1516 if (r < 0) 1517 return r; 1518 1519 memset(wait, 0, sizeof(*wait)); 1520 wait->out.status = (r == 0); 1521 1522 return 0; 1523 } 1524 1525 /** 1526 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence 1527 * 1528 * @adev: amdgpu device 1529 * @filp: file private 1530 * @user: drm_amdgpu_fence copied from user space 1531 */ 1532 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev, 1533 struct drm_file *filp, 1534 struct drm_amdgpu_fence *user) 1535 { 1536 struct drm_sched_entity *entity; 1537 struct amdgpu_ctx *ctx; 1538 struct dma_fence *fence; 1539 int r; 1540 1541 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id); 1542 if (ctx == NULL) 1543 return ERR_PTR(-EINVAL); 1544 1545 r = amdgpu_ctx_get_entity(ctx, user->ip_type, user->ip_instance, 1546 user->ring, &entity); 1547 if (r) { 1548 amdgpu_ctx_put(ctx); 1549 return ERR_PTR(r); 1550 } 1551 1552 fence = amdgpu_ctx_get_fence(ctx, entity, user->seq_no); 1553 amdgpu_ctx_put(ctx); 1554 1555 return fence; 1556 } 1557 1558 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data, 1559 struct drm_file *filp) 1560 { 1561 struct amdgpu_device *adev = drm_to_adev(dev); 1562 union drm_amdgpu_fence_to_handle *info = data; 1563 struct dma_fence *fence; 1564 struct drm_syncobj *syncobj; 1565 struct sync_file *sync_file; 1566 int fd, r; 1567 1568 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence); 1569 if (IS_ERR(fence)) 1570 return PTR_ERR(fence); 1571 1572 if (!fence) 1573 fence = dma_fence_get_stub(); 1574 1575 switch (info->in.what) { 1576 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ: 1577 r = drm_syncobj_create(&syncobj, 0, fence); 1578 dma_fence_put(fence); 1579 if (r) 1580 return r; 1581 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle); 1582 drm_syncobj_put(syncobj); 1583 return r; 1584 1585 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD: 1586 r = drm_syncobj_create(&syncobj, 0, fence); 1587 dma_fence_put(fence); 1588 if (r) 1589 return r; 1590 r = drm_syncobj_get_fd(syncobj, (int *)&info->out.handle); 1591 drm_syncobj_put(syncobj); 1592 return r; 1593 1594 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD: 1595 fd = get_unused_fd_flags(O_CLOEXEC); 1596 if (fd < 0) { 1597 dma_fence_put(fence); 1598 return fd; 1599 } 1600 1601 sync_file = sync_file_create(fence); 1602 dma_fence_put(fence); 1603 if (!sync_file) { 1604 put_unused_fd(fd); 1605 return -ENOMEM; 1606 } 1607 1608 fd_install(fd, sync_file->file); 1609 info->out.handle = fd; 1610 return 0; 1611 1612 default: 1613 dma_fence_put(fence); 1614 return -EINVAL; 1615 } 1616 } 1617 1618 /** 1619 * amdgpu_cs_wait_all_fences - wait on all fences to signal 1620 * 1621 * @adev: amdgpu device 1622 * @filp: file private 1623 * @wait: wait parameters 1624 * @fences: array of drm_amdgpu_fence 1625 */ 1626 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev, 1627 struct drm_file *filp, 1628 union drm_amdgpu_wait_fences *wait, 1629 struct drm_amdgpu_fence *fences) 1630 { 1631 uint32_t fence_count = wait->in.fence_count; 1632 unsigned int i; 1633 long r = 1; 1634 1635 for (i = 0; i < fence_count; i++) { 1636 struct dma_fence *fence; 1637 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns); 1638 1639 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]); 1640 if (IS_ERR(fence)) 1641 return PTR_ERR(fence); 1642 else if (!fence) 1643 continue; 1644 1645 r = dma_fence_wait_timeout(fence, true, timeout); 1646 if (r > 0 && fence->error) 1647 r = fence->error; 1648 1649 dma_fence_put(fence); 1650 if (r < 0) 1651 return r; 1652 1653 if (r == 0) 1654 break; 1655 } 1656 1657 memset(wait, 0, sizeof(*wait)); 1658 wait->out.status = (r > 0); 1659 1660 return 0; 1661 } 1662 1663 /** 1664 * amdgpu_cs_wait_any_fence - wait on any fence to signal 1665 * 1666 * @adev: amdgpu device 1667 * @filp: file private 1668 * @wait: wait parameters 1669 * @fences: array of drm_amdgpu_fence 1670 */ 1671 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev, 1672 struct drm_file *filp, 1673 union drm_amdgpu_wait_fences *wait, 1674 struct drm_amdgpu_fence *fences) 1675 { 1676 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns); 1677 uint32_t fence_count = wait->in.fence_count; 1678 uint32_t first = ~0; 1679 struct dma_fence **array; 1680 unsigned int i; 1681 long r; 1682 1683 /* Prepare the fence array */ 1684 array = kzalloc_objs(struct dma_fence *, fence_count); 1685 1686 if (array == NULL) 1687 return -ENOMEM; 1688 1689 for (i = 0; i < fence_count; i++) { 1690 struct dma_fence *fence; 1691 1692 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]); 1693 if (IS_ERR(fence)) { 1694 r = PTR_ERR(fence); 1695 goto err_free_fence_array; 1696 } else if (fence) { 1697 array[i] = fence; 1698 } else { /* NULL, the fence has been already signaled */ 1699 r = 1; 1700 first = i; 1701 goto out; 1702 } 1703 } 1704 1705 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout, 1706 &first); 1707 if (r < 0) 1708 goto err_free_fence_array; 1709 1710 out: 1711 memset(wait, 0, sizeof(*wait)); 1712 wait->out.status = (r > 0); 1713 wait->out.first_signaled = first; 1714 1715 if (first < fence_count && array[first]) 1716 r = array[first]->error; 1717 else 1718 r = 0; 1719 1720 err_free_fence_array: 1721 for (i = 0; i < fence_count; i++) 1722 dma_fence_put(array[i]); 1723 kfree(array); 1724 1725 return r; 1726 } 1727 1728 /** 1729 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish 1730 * 1731 * @dev: drm device 1732 * @data: data from userspace 1733 * @filp: file private 1734 */ 1735 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 1736 struct drm_file *filp) 1737 { 1738 struct amdgpu_device *adev = drm_to_adev(dev); 1739 union drm_amdgpu_wait_fences *wait = data; 1740 struct drm_amdgpu_fence *fences; 1741 int r; 1742 1743 /* 1744 * fence_count must be non-zero; dma_fence_wait_any_timeout() 1745 * does not accept an empty fence array. 1746 */ 1747 if (!wait->in.fence_count) 1748 return -EINVAL; 1749 1750 /* Get the fences from userspace */ 1751 fences = memdup_array_user(u64_to_user_ptr(wait->in.fences), 1752 wait->in.fence_count, 1753 sizeof(struct drm_amdgpu_fence)); 1754 if (IS_ERR(fences)) 1755 return PTR_ERR(fences); 1756 1757 if (wait->in.wait_all) 1758 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences); 1759 else 1760 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences); 1761 1762 kfree(fences); 1763 1764 return r; 1765 } 1766 1767 /** 1768 * amdgpu_cs_find_mapping - find bo_va for VM address 1769 * 1770 * @parser: command submission parser context 1771 * @addr: VM address 1772 * @bo: resulting BO of the mapping found 1773 * @map: Placeholder to return found BO mapping 1774 * 1775 * Search the buffer objects in the command submission context for a certain 1776 * virtual memory address. Returns allocation structure when found, NULL 1777 * otherwise. 1778 */ 1779 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, 1780 uint64_t addr, struct amdgpu_bo **bo, 1781 struct amdgpu_bo_va_mapping **map) 1782 { 1783 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv; 1784 struct ttm_operation_ctx ctx = { false, false }; 1785 struct amdgpu_vm *vm = &fpriv->vm; 1786 struct amdgpu_bo_va_mapping *mapping; 1787 int i, r; 1788 1789 addr /= AMDGPU_GPU_PAGE_SIZE; 1790 1791 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr); 1792 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo) 1793 return -EINVAL; 1794 1795 *bo = mapping->bo_va->base.bo; 1796 *map = mapping; 1797 1798 /* Double check that the BO is reserved by this CS */ 1799 if (dma_resv_locking_ctx((*bo)->tbo.base.resv) != &parser->exec.ticket) 1800 return -EINVAL; 1801 1802 /* Make sure VRAM is allocated contigiously */ 1803 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 1804 if ((*bo)->tbo.resource->mem_type == TTM_PL_VRAM && 1805 !((*bo)->tbo.resource->placement & TTM_PL_FLAG_CONTIGUOUS)) { 1806 1807 amdgpu_bo_placement_from_domain(*bo, (*bo)->allowed_domains); 1808 for (i = 0; i < (*bo)->placement.num_placement; i++) 1809 (*bo)->placements[i].flags |= TTM_PL_FLAG_CONTIGUOUS; 1810 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx); 1811 if (r) 1812 return r; 1813 } 1814 1815 return amdgpu_ttm_alloc_gart(&(*bo)->tbo); 1816 } 1817