xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gpuvm.c (revision 8c69d0298fb56f603e694cf0188e25b58dfe8b7e)
1 /*
2  * Copyright 2014-2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  */
22 #include <linux/dma-buf.h>
23 #include <linux/list.h>
24 #include <linux/pagemap.h>
25 #include <linux/sched/mm.h>
26 #include <linux/sched/task.h>
27 
28 #include "amdgpu_object.h"
29 #include "amdgpu_gem.h"
30 #include "amdgpu_vm.h"
31 #include "amdgpu_amdkfd.h"
32 #include "amdgpu_dma_buf.h"
33 #include <uapi/linux/kfd_ioctl.h>
34 #include "amdgpu_xgmi.h"
35 
36 /* Userptr restore delay, just long enough to allow consecutive VM
37  * changes to accumulate
38  */
39 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
40 
41 /* Impose limit on how much memory KFD can use */
42 static struct {
43 	uint64_t max_system_mem_limit;
44 	uint64_t max_ttm_mem_limit;
45 	int64_t system_mem_used;
46 	int64_t ttm_mem_used;
47 	spinlock_t mem_limit_lock;
48 } kfd_mem_limit;
49 
50 /* Struct used for amdgpu_amdkfd_bo_validate */
51 struct amdgpu_vm_parser {
52 	uint32_t        domain;
53 	bool            wait;
54 };
55 
56 static const char * const domain_bit_to_string[] = {
57 		"CPU",
58 		"GTT",
59 		"VRAM",
60 		"GDS",
61 		"GWS",
62 		"OA"
63 };
64 
65 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
66 
67 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
68 
69 
70 static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
71 {
72 	return (struct amdgpu_device *)kgd;
73 }
74 
75 static bool kfd_mem_is_attached(struct amdgpu_vm *avm,
76 		struct kgd_mem *mem)
77 {
78 	struct kfd_mem_attachment *entry;
79 
80 	list_for_each_entry(entry, &mem->attachments, list)
81 		if (entry->bo_va->base.vm == avm)
82 			return true;
83 
84 	return false;
85 }
86 
87 /* Set memory usage limits. Current, limits are
88  *  System (TTM + userptr) memory - 15/16th System RAM
89  *  TTM memory - 3/8th System RAM
90  */
91 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
92 {
93 	struct sysinfo si;
94 	uint64_t mem;
95 
96 	si_meminfo(&si);
97 	mem = si.freeram - si.freehigh;
98 	mem *= si.mem_unit;
99 
100 	spin_lock_init(&kfd_mem_limit.mem_limit_lock);
101 	kfd_mem_limit.max_system_mem_limit = mem - (mem >> 4);
102 	kfd_mem_limit.max_ttm_mem_limit = (mem >> 1) - (mem >> 3);
103 	pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
104 		(kfd_mem_limit.max_system_mem_limit >> 20),
105 		(kfd_mem_limit.max_ttm_mem_limit >> 20));
106 }
107 
108 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
109 {
110 	kfd_mem_limit.system_mem_used += size;
111 }
112 
113 /* Estimate page table size needed to represent a given memory size
114  *
115  * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
116  * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
117  * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
118  * for 2MB pages for TLB efficiency. However, small allocations and
119  * fragmented system memory still need some 4KB pages. We choose a
120  * compromise that should work in most cases without reserving too
121  * much memory for page tables unnecessarily (factor 16K, >> 14).
122  */
123 #define ESTIMATE_PT_SIZE(mem_size) ((mem_size) >> 14)
124 
125 static size_t amdgpu_amdkfd_acc_size(uint64_t size)
126 {
127 	size >>= PAGE_SHIFT;
128 	size *= sizeof(dma_addr_t) + sizeof(void *);
129 
130 	return __roundup_pow_of_two(sizeof(struct amdgpu_bo)) +
131 		__roundup_pow_of_two(sizeof(struct ttm_tt)) +
132 		PAGE_ALIGN(size);
133 }
134 
135 static int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
136 		uint64_t size, u32 domain, bool sg)
137 {
138 	uint64_t reserved_for_pt =
139 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
140 	size_t acc_size, system_mem_needed, ttm_mem_needed, vram_needed;
141 	int ret = 0;
142 
143 	acc_size = amdgpu_amdkfd_acc_size(size);
144 
145 	vram_needed = 0;
146 	if (domain == AMDGPU_GEM_DOMAIN_GTT) {
147 		/* TTM GTT memory */
148 		system_mem_needed = acc_size + size;
149 		ttm_mem_needed = acc_size + size;
150 	} else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
151 		/* Userptr */
152 		system_mem_needed = acc_size + size;
153 		ttm_mem_needed = acc_size;
154 	} else {
155 		/* VRAM and SG */
156 		system_mem_needed = acc_size;
157 		ttm_mem_needed = acc_size;
158 		if (domain == AMDGPU_GEM_DOMAIN_VRAM)
159 			vram_needed = size;
160 	}
161 
162 	spin_lock(&kfd_mem_limit.mem_limit_lock);
163 
164 	if (kfd_mem_limit.system_mem_used + system_mem_needed >
165 	    kfd_mem_limit.max_system_mem_limit)
166 		pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
167 
168 	if ((kfd_mem_limit.system_mem_used + system_mem_needed >
169 	     kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) ||
170 	    (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
171 	     kfd_mem_limit.max_ttm_mem_limit) ||
172 	    (adev->kfd.vram_used + vram_needed >
173 	     adev->gmc.real_vram_size - reserved_for_pt)) {
174 		ret = -ENOMEM;
175 	} else {
176 		kfd_mem_limit.system_mem_used += system_mem_needed;
177 		kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
178 		adev->kfd.vram_used += vram_needed;
179 	}
180 
181 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
182 	return ret;
183 }
184 
185 static void unreserve_mem_limit(struct amdgpu_device *adev,
186 		uint64_t size, u32 domain, bool sg)
187 {
188 	size_t acc_size;
189 
190 	acc_size = amdgpu_amdkfd_acc_size(size);
191 
192 	spin_lock(&kfd_mem_limit.mem_limit_lock);
193 	if (domain == AMDGPU_GEM_DOMAIN_GTT) {
194 		kfd_mem_limit.system_mem_used -= (acc_size + size);
195 		kfd_mem_limit.ttm_mem_used -= (acc_size + size);
196 	} else if (domain == AMDGPU_GEM_DOMAIN_CPU && !sg) {
197 		kfd_mem_limit.system_mem_used -= (acc_size + size);
198 		kfd_mem_limit.ttm_mem_used -= acc_size;
199 	} else {
200 		kfd_mem_limit.system_mem_used -= acc_size;
201 		kfd_mem_limit.ttm_mem_used -= acc_size;
202 		if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
203 			adev->kfd.vram_used -= size;
204 			WARN_ONCE(adev->kfd.vram_used < 0,
205 				  "kfd VRAM memory accounting unbalanced");
206 		}
207 	}
208 	WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
209 		  "kfd system memory accounting unbalanced");
210 	WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
211 		  "kfd TTM memory accounting unbalanced");
212 
213 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
214 }
215 
216 void amdgpu_amdkfd_unreserve_memory_limit(struct amdgpu_bo *bo)
217 {
218 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
219 	u32 domain = bo->preferred_domains;
220 	bool sg = (bo->preferred_domains == AMDGPU_GEM_DOMAIN_CPU);
221 
222 	if (bo->flags & AMDGPU_AMDKFD_CREATE_USERPTR_BO) {
223 		domain = AMDGPU_GEM_DOMAIN_CPU;
224 		sg = false;
225 	}
226 
227 	unreserve_mem_limit(adev, amdgpu_bo_size(bo), domain, sg);
228 }
229 
230 
231 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
232  *  reservation object.
233  *
234  * @bo: [IN] Remove eviction fence(s) from this BO
235  * @ef: [IN] This eviction fence is removed if it
236  *  is present in the shared list.
237  *
238  * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
239  */
240 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
241 					struct amdgpu_amdkfd_fence *ef)
242 {
243 	struct dma_resv *resv = bo->tbo.base.resv;
244 	struct dma_resv_list *old, *new;
245 	unsigned int i, j, k;
246 
247 	if (!ef)
248 		return -EINVAL;
249 
250 	old = dma_resv_get_list(resv);
251 	if (!old)
252 		return 0;
253 
254 	new = kmalloc(struct_size(new, shared, old->shared_max), GFP_KERNEL);
255 	if (!new)
256 		return -ENOMEM;
257 
258 	/* Go through all the shared fences in the resevation object and sort
259 	 * the interesting ones to the end of the list.
260 	 */
261 	for (i = 0, j = old->shared_count, k = 0; i < old->shared_count; ++i) {
262 		struct dma_fence *f;
263 
264 		f = rcu_dereference_protected(old->shared[i],
265 					      dma_resv_held(resv));
266 
267 		if (f->context == ef->base.context)
268 			RCU_INIT_POINTER(new->shared[--j], f);
269 		else
270 			RCU_INIT_POINTER(new->shared[k++], f);
271 	}
272 	new->shared_max = old->shared_max;
273 	new->shared_count = k;
274 
275 	/* Install the new fence list, seqcount provides the barriers */
276 	write_seqcount_begin(&resv->seq);
277 	RCU_INIT_POINTER(resv->fence, new);
278 	write_seqcount_end(&resv->seq);
279 
280 	/* Drop the references to the removed fences or move them to ef_list */
281 	for (i = j, k = 0; i < old->shared_count; ++i) {
282 		struct dma_fence *f;
283 
284 		f = rcu_dereference_protected(new->shared[i],
285 					      dma_resv_held(resv));
286 		dma_fence_put(f);
287 	}
288 	kfree_rcu(old, rcu);
289 
290 	return 0;
291 }
292 
293 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo)
294 {
295 	struct amdgpu_bo *root = bo;
296 	struct amdgpu_vm_bo_base *vm_bo;
297 	struct amdgpu_vm *vm;
298 	struct amdkfd_process_info *info;
299 	struct amdgpu_amdkfd_fence *ef;
300 	int ret;
301 
302 	/* we can always get vm_bo from root PD bo.*/
303 	while (root->parent)
304 		root = root->parent;
305 
306 	vm_bo = root->vm_bo;
307 	if (!vm_bo)
308 		return 0;
309 
310 	vm = vm_bo->vm;
311 	if (!vm)
312 		return 0;
313 
314 	info = vm->process_info;
315 	if (!info || !info->eviction_fence)
316 		return 0;
317 
318 	ef = container_of(dma_fence_get(&info->eviction_fence->base),
319 			struct amdgpu_amdkfd_fence, base);
320 
321 	BUG_ON(!dma_resv_trylock(bo->tbo.base.resv));
322 	ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef);
323 	dma_resv_unlock(bo->tbo.base.resv);
324 
325 	dma_fence_put(&ef->base);
326 	return ret;
327 }
328 
329 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
330 				     bool wait)
331 {
332 	struct ttm_operation_ctx ctx = { false, false };
333 	int ret;
334 
335 	if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
336 		 "Called with userptr BO"))
337 		return -EINVAL;
338 
339 	amdgpu_bo_placement_from_domain(bo, domain);
340 
341 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
342 	if (ret)
343 		goto validate_fail;
344 	if (wait)
345 		amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
346 
347 validate_fail:
348 	return ret;
349 }
350 
351 static int amdgpu_amdkfd_validate(void *param, struct amdgpu_bo *bo)
352 {
353 	struct amdgpu_vm_parser *p = param;
354 
355 	return amdgpu_amdkfd_bo_validate(bo, p->domain, p->wait);
356 }
357 
358 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
359  *
360  * Page directories are not updated here because huge page handling
361  * during page table updates can invalidate page directory entries
362  * again. Page directories are only updated after updating page
363  * tables.
364  */
365 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm)
366 {
367 	struct amdgpu_bo *pd = vm->root.base.bo;
368 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
369 	struct amdgpu_vm_parser param;
370 	int ret;
371 
372 	param.domain = AMDGPU_GEM_DOMAIN_VRAM;
373 	param.wait = false;
374 
375 	ret = amdgpu_vm_validate_pt_bos(adev, vm, amdgpu_amdkfd_validate,
376 					&param);
377 	if (ret) {
378 		pr_err("failed to validate PT BOs\n");
379 		return ret;
380 	}
381 
382 	ret = amdgpu_amdkfd_validate(&param, pd);
383 	if (ret) {
384 		pr_err("failed to validate PD\n");
385 		return ret;
386 	}
387 
388 	vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.base.bo);
389 
390 	if (vm->use_cpu_for_update) {
391 		ret = amdgpu_bo_kmap(pd, NULL);
392 		if (ret) {
393 			pr_err("failed to kmap PD, ret=%d\n", ret);
394 			return ret;
395 		}
396 	}
397 
398 	return 0;
399 }
400 
401 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
402 {
403 	struct amdgpu_bo *pd = vm->root.base.bo;
404 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
405 	int ret;
406 
407 	ret = amdgpu_vm_update_pdes(adev, vm, false);
408 	if (ret)
409 		return ret;
410 
411 	return amdgpu_sync_fence(sync, vm->last_update);
412 }
413 
414 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem)
415 {
416 	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
417 	bool coherent = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT;
418 	bool uncached = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED;
419 	uint32_t mapping_flags;
420 	uint64_t pte_flags;
421 	bool snoop = false;
422 
423 	mapping_flags = AMDGPU_VM_PAGE_READABLE;
424 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
425 		mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
426 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
427 		mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
428 
429 	switch (adev->asic_type) {
430 	case CHIP_ARCTURUS:
431 		if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
432 			if (bo_adev == adev)
433 				mapping_flags |= coherent ?
434 					AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
435 			else
436 				mapping_flags |= coherent ?
437 					AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
438 		} else {
439 			mapping_flags |= coherent ?
440 				AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
441 		}
442 		break;
443 	case CHIP_ALDEBARAN:
444 		if (coherent && uncached) {
445 			if (adev->gmc.xgmi.connected_to_cpu ||
446 				!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM))
447 				snoop = true;
448 			mapping_flags |= AMDGPU_VM_MTYPE_UC;
449 		} else if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
450 			if (bo_adev == adev) {
451 				mapping_flags |= coherent ?
452 					AMDGPU_VM_MTYPE_CC : AMDGPU_VM_MTYPE_RW;
453 				if (adev->gmc.xgmi.connected_to_cpu)
454 					snoop = true;
455 			} else {
456 				mapping_flags |= coherent ?
457 					AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
458 				if (amdgpu_xgmi_same_hive(adev, bo_adev))
459 					snoop = true;
460 			}
461 		} else {
462 			snoop = true;
463 			mapping_flags |= coherent ?
464 				AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
465 		}
466 		break;
467 	default:
468 		mapping_flags |= coherent ?
469 			AMDGPU_VM_MTYPE_UC : AMDGPU_VM_MTYPE_NC;
470 	}
471 
472 	pte_flags = amdgpu_gem_va_map_flags(adev, mapping_flags);
473 	pte_flags |= snoop ? AMDGPU_PTE_SNOOPED : 0;
474 
475 	return pte_flags;
476 }
477 
478 static int
479 kfd_mem_dmamap_userptr(struct kgd_mem *mem,
480 		       struct kfd_mem_attachment *attachment)
481 {
482 	enum dma_data_direction direction =
483 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
484 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
485 	struct ttm_operation_ctx ctx = {.interruptible = true};
486 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
487 	struct amdgpu_device *adev = attachment->adev;
488 	struct ttm_tt *src_ttm = mem->bo->tbo.ttm;
489 	struct ttm_tt *ttm = bo->tbo.ttm;
490 	int ret;
491 
492 	ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL);
493 	if (unlikely(!ttm->sg))
494 		return -ENOMEM;
495 
496 	if (WARN_ON(ttm->num_pages != src_ttm->num_pages))
497 		return -EINVAL;
498 
499 	/* Same sequence as in amdgpu_ttm_tt_pin_userptr */
500 	ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages,
501 					ttm->num_pages, 0,
502 					(u64)ttm->num_pages << PAGE_SHIFT,
503 					GFP_KERNEL);
504 	if (unlikely(ret))
505 		goto free_sg;
506 
507 	ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
508 	if (unlikely(ret))
509 		goto release_sg;
510 
511 	drm_prime_sg_to_dma_addr_array(ttm->sg, ttm->dma_address,
512 				       ttm->num_pages);
513 
514 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
515 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
516 	if (ret)
517 		goto unmap_sg;
518 
519 	return 0;
520 
521 unmap_sg:
522 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
523 release_sg:
524 	pr_err("DMA map userptr failed: %d\n", ret);
525 	sg_free_table(ttm->sg);
526 free_sg:
527 	kfree(ttm->sg);
528 	ttm->sg = NULL;
529 	return ret;
530 }
531 
532 static int
533 kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment)
534 {
535 	struct ttm_operation_ctx ctx = {.interruptible = true};
536 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
537 
538 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
539 	return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
540 }
541 
542 static int
543 kfd_mem_dmamap_attachment(struct kgd_mem *mem,
544 			  struct kfd_mem_attachment *attachment)
545 {
546 	switch (attachment->type) {
547 	case KFD_MEM_ATT_SHARED:
548 		return 0;
549 	case KFD_MEM_ATT_USERPTR:
550 		return kfd_mem_dmamap_userptr(mem, attachment);
551 	case KFD_MEM_ATT_DMABUF:
552 		return kfd_mem_dmamap_dmabuf(attachment);
553 	default:
554 		WARN_ON_ONCE(1);
555 	}
556 	return -EINVAL;
557 }
558 
559 static void
560 kfd_mem_dmaunmap_userptr(struct kgd_mem *mem,
561 			 struct kfd_mem_attachment *attachment)
562 {
563 	enum dma_data_direction direction =
564 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
565 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
566 	struct ttm_operation_ctx ctx = {.interruptible = false};
567 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
568 	struct amdgpu_device *adev = attachment->adev;
569 	struct ttm_tt *ttm = bo->tbo.ttm;
570 
571 	if (unlikely(!ttm->sg))
572 		return;
573 
574 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
575 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
576 
577 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
578 	sg_free_table(ttm->sg);
579 	ttm->sg = NULL;
580 }
581 
582 static void
583 kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment)
584 {
585 	struct ttm_operation_ctx ctx = {.interruptible = true};
586 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
587 
588 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
589 	ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
590 }
591 
592 static void
593 kfd_mem_dmaunmap_attachment(struct kgd_mem *mem,
594 			    struct kfd_mem_attachment *attachment)
595 {
596 	switch (attachment->type) {
597 	case KFD_MEM_ATT_SHARED:
598 		break;
599 	case KFD_MEM_ATT_USERPTR:
600 		kfd_mem_dmaunmap_userptr(mem, attachment);
601 		break;
602 	case KFD_MEM_ATT_DMABUF:
603 		kfd_mem_dmaunmap_dmabuf(attachment);
604 		break;
605 	default:
606 		WARN_ON_ONCE(1);
607 	}
608 }
609 
610 static int
611 kfd_mem_attach_userptr(struct amdgpu_device *adev, struct kgd_mem *mem,
612 		       struct amdgpu_bo **bo)
613 {
614 	unsigned long bo_size = mem->bo->tbo.base.size;
615 	struct drm_gem_object *gobj;
616 	int ret;
617 
618 	ret = amdgpu_bo_reserve(mem->bo, false);
619 	if (ret)
620 		return ret;
621 
622 	ret = amdgpu_gem_object_create(adev, bo_size, 1,
623 				       AMDGPU_GEM_DOMAIN_CPU,
624 				       0, ttm_bo_type_sg,
625 				       mem->bo->tbo.base.resv,
626 				       &gobj);
627 	if (ret)
628 		return ret;
629 
630 	amdgpu_bo_unreserve(mem->bo);
631 
632 	*bo = gem_to_amdgpu_bo(gobj);
633 	(*bo)->parent = amdgpu_bo_ref(mem->bo);
634 
635 	return 0;
636 }
637 
638 static int
639 kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem,
640 		      struct amdgpu_bo **bo)
641 {
642 	struct drm_gem_object *gobj;
643 
644 	if (!mem->dmabuf) {
645 		mem->dmabuf = amdgpu_gem_prime_export(&mem->bo->tbo.base,
646 			mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
647 				DRM_RDWR : 0);
648 		if (IS_ERR(mem->dmabuf)) {
649 			mem->dmabuf = NULL;
650 			return PTR_ERR(mem->dmabuf);
651 		}
652 	}
653 
654 	gobj = amdgpu_gem_prime_import(&adev->ddev, mem->dmabuf);
655 	if (IS_ERR(gobj))
656 		return PTR_ERR(gobj);
657 
658 	/* Import takes an extra reference on the dmabuf. Drop it now to
659 	 * avoid leaking it. We only need the one reference in
660 	 * kgd_mem->dmabuf.
661 	 */
662 	dma_buf_put(mem->dmabuf);
663 
664 	*bo = gem_to_amdgpu_bo(gobj);
665 	(*bo)->parent = amdgpu_bo_ref(mem->bo);
666 
667 	return 0;
668 }
669 
670 /* kfd_mem_attach - Add a BO to a VM
671  *
672  * Everything that needs to bo done only once when a BO is first added
673  * to a VM. It can later be mapped and unmapped many times without
674  * repeating these steps.
675  *
676  * 0. Create BO for DMA mapping, if needed
677  * 1. Allocate and initialize BO VA entry data structure
678  * 2. Add BO to the VM
679  * 3. Determine ASIC-specific PTE flags
680  * 4. Alloc page tables and directories if needed
681  * 4a.  Validate new page tables and directories
682  */
683 static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem,
684 		struct amdgpu_vm *vm, bool is_aql)
685 {
686 	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
687 	unsigned long bo_size = mem->bo->tbo.base.size;
688 	uint64_t va = mem->va;
689 	struct kfd_mem_attachment *attachment[2] = {NULL, NULL};
690 	struct amdgpu_bo *bo[2] = {NULL, NULL};
691 	int i, ret;
692 
693 	if (!va) {
694 		pr_err("Invalid VA when adding BO to VM\n");
695 		return -EINVAL;
696 	}
697 
698 	for (i = 0; i <= is_aql; i++) {
699 		attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL);
700 		if (unlikely(!attachment[i])) {
701 			ret = -ENOMEM;
702 			goto unwind;
703 		}
704 
705 		pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
706 			 va + bo_size, vm);
707 
708 		if (adev == bo_adev || (mem->domain == AMDGPU_GEM_DOMAIN_VRAM &&
709 					amdgpu_xgmi_same_hive(adev, bo_adev))) {
710 			/* Mappings on the local GPU and VRAM mappings in the
711 			 * local hive share the original BO
712 			 */
713 			attachment[i]->type = KFD_MEM_ATT_SHARED;
714 			bo[i] = mem->bo;
715 			drm_gem_object_get(&bo[i]->tbo.base);
716 		} else if (i > 0) {
717 			/* Multiple mappings on the same GPU share the BO */
718 			attachment[i]->type = KFD_MEM_ATT_SHARED;
719 			bo[i] = bo[0];
720 			drm_gem_object_get(&bo[i]->tbo.base);
721 		} else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
722 			/* Create an SG BO to DMA-map userptrs on other GPUs */
723 			attachment[i]->type = KFD_MEM_ATT_USERPTR;
724 			ret = kfd_mem_attach_userptr(adev, mem, &bo[i]);
725 			if (ret)
726 				goto unwind;
727 		} else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT &&
728 			   mem->bo->tbo.type != ttm_bo_type_sg) {
729 			/* GTT BOs use DMA-mapping ability of dynamic-attach
730 			 * DMA bufs. TODO: The same should work for VRAM on
731 			 * large-BAR GPUs.
732 			 */
733 			attachment[i]->type = KFD_MEM_ATT_DMABUF;
734 			ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]);
735 			if (ret)
736 				goto unwind;
737 		} else {
738 			/* FIXME: Need to DMA-map other BO types:
739 			 * large-BAR VRAM, doorbells, MMIO remap
740 			 */
741 			attachment[i]->type = KFD_MEM_ATT_SHARED;
742 			bo[i] = mem->bo;
743 			drm_gem_object_get(&bo[i]->tbo.base);
744 		}
745 
746 		/* Add BO to VM internal data structures */
747 		attachment[i]->bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]);
748 		if (unlikely(!attachment[i]->bo_va)) {
749 			ret = -ENOMEM;
750 			pr_err("Failed to add BO object to VM. ret == %d\n",
751 			       ret);
752 			goto unwind;
753 		}
754 
755 		attachment[i]->va = va;
756 		attachment[i]->pte_flags = get_pte_flags(adev, mem);
757 		attachment[i]->adev = adev;
758 		list_add(&attachment[i]->list, &mem->attachments);
759 
760 		va += bo_size;
761 	}
762 
763 	return 0;
764 
765 unwind:
766 	for (; i >= 0; i--) {
767 		if (!attachment[i])
768 			continue;
769 		if (attachment[i]->bo_va) {
770 			amdgpu_vm_bo_rmv(adev, attachment[i]->bo_va);
771 			list_del(&attachment[i]->list);
772 		}
773 		if (bo[i])
774 			drm_gem_object_put(&bo[i]->tbo.base);
775 		kfree(attachment[i]);
776 	}
777 	return ret;
778 }
779 
780 static void kfd_mem_detach(struct kfd_mem_attachment *attachment)
781 {
782 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
783 
784 	pr_debug("\t remove VA 0x%llx in entry %p\n",
785 			attachment->va, attachment);
786 	amdgpu_vm_bo_rmv(attachment->adev, attachment->bo_va);
787 	drm_gem_object_put(&bo->tbo.base);
788 	list_del(&attachment->list);
789 	kfree(attachment);
790 }
791 
792 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
793 				struct amdkfd_process_info *process_info,
794 				bool userptr)
795 {
796 	struct ttm_validate_buffer *entry = &mem->validate_list;
797 	struct amdgpu_bo *bo = mem->bo;
798 
799 	INIT_LIST_HEAD(&entry->head);
800 	entry->num_shared = 1;
801 	entry->bo = &bo->tbo;
802 	mutex_lock(&process_info->lock);
803 	if (userptr)
804 		list_add_tail(&entry->head, &process_info->userptr_valid_list);
805 	else
806 		list_add_tail(&entry->head, &process_info->kfd_bo_list);
807 	mutex_unlock(&process_info->lock);
808 }
809 
810 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
811 		struct amdkfd_process_info *process_info)
812 {
813 	struct ttm_validate_buffer *bo_list_entry;
814 
815 	bo_list_entry = &mem->validate_list;
816 	mutex_lock(&process_info->lock);
817 	list_del(&bo_list_entry->head);
818 	mutex_unlock(&process_info->lock);
819 }
820 
821 /* Initializes user pages. It registers the MMU notifier and validates
822  * the userptr BO in the GTT domain.
823  *
824  * The BO must already be on the userptr_valid_list. Otherwise an
825  * eviction and restore may happen that leaves the new BO unmapped
826  * with the user mode queues running.
827  *
828  * Takes the process_info->lock to protect against concurrent restore
829  * workers.
830  *
831  * Returns 0 for success, negative errno for errors.
832  */
833 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr)
834 {
835 	struct amdkfd_process_info *process_info = mem->process_info;
836 	struct amdgpu_bo *bo = mem->bo;
837 	struct ttm_operation_ctx ctx = { true, false };
838 	int ret = 0;
839 
840 	mutex_lock(&process_info->lock);
841 
842 	ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
843 	if (ret) {
844 		pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
845 		goto out;
846 	}
847 
848 	ret = amdgpu_mn_register(bo, user_addr);
849 	if (ret) {
850 		pr_err("%s: Failed to register MMU notifier: %d\n",
851 		       __func__, ret);
852 		goto out;
853 	}
854 
855 	ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
856 	if (ret) {
857 		pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
858 		goto unregister_out;
859 	}
860 
861 	ret = amdgpu_bo_reserve(bo, true);
862 	if (ret) {
863 		pr_err("%s: Failed to reserve BO\n", __func__);
864 		goto release_out;
865 	}
866 	amdgpu_bo_placement_from_domain(bo, mem->domain);
867 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
868 	if (ret)
869 		pr_err("%s: failed to validate BO\n", __func__);
870 	amdgpu_bo_unreserve(bo);
871 
872 release_out:
873 	amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
874 unregister_out:
875 	if (ret)
876 		amdgpu_mn_unregister(bo);
877 out:
878 	mutex_unlock(&process_info->lock);
879 	return ret;
880 }
881 
882 /* Reserving a BO and its page table BOs must happen atomically to
883  * avoid deadlocks. Some operations update multiple VMs at once. Track
884  * all the reservation info in a context structure. Optionally a sync
885  * object can track VM updates.
886  */
887 struct bo_vm_reservation_context {
888 	struct amdgpu_bo_list_entry kfd_bo; /* BO list entry for the KFD BO */
889 	unsigned int n_vms;		    /* Number of VMs reserved	    */
890 	struct amdgpu_bo_list_entry *vm_pd; /* Array of VM BO list entries  */
891 	struct ww_acquire_ctx ticket;	    /* Reservation ticket	    */
892 	struct list_head list, duplicates;  /* BO lists			    */
893 	struct amdgpu_sync *sync;	    /* Pointer to sync object	    */
894 	bool reserved;			    /* Whether BOs are reserved	    */
895 };
896 
897 enum bo_vm_match {
898 	BO_VM_NOT_MAPPED = 0,	/* Match VMs where a BO is not mapped */
899 	BO_VM_MAPPED,		/* Match VMs where a BO is mapped     */
900 	BO_VM_ALL,		/* Match all VMs a BO was added to    */
901 };
902 
903 /**
904  * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
905  * @mem: KFD BO structure.
906  * @vm: the VM to reserve.
907  * @ctx: the struct that will be used in unreserve_bo_and_vms().
908  */
909 static int reserve_bo_and_vm(struct kgd_mem *mem,
910 			      struct amdgpu_vm *vm,
911 			      struct bo_vm_reservation_context *ctx)
912 {
913 	struct amdgpu_bo *bo = mem->bo;
914 	int ret;
915 
916 	WARN_ON(!vm);
917 
918 	ctx->reserved = false;
919 	ctx->n_vms = 1;
920 	ctx->sync = &mem->sync;
921 
922 	INIT_LIST_HEAD(&ctx->list);
923 	INIT_LIST_HEAD(&ctx->duplicates);
924 
925 	ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd), GFP_KERNEL);
926 	if (!ctx->vm_pd)
927 		return -ENOMEM;
928 
929 	ctx->kfd_bo.priority = 0;
930 	ctx->kfd_bo.tv.bo = &bo->tbo;
931 	ctx->kfd_bo.tv.num_shared = 1;
932 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
933 
934 	amdgpu_vm_get_pd_bo(vm, &ctx->list, &ctx->vm_pd[0]);
935 
936 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
937 				     false, &ctx->duplicates);
938 	if (ret) {
939 		pr_err("Failed to reserve buffers in ttm.\n");
940 		kfree(ctx->vm_pd);
941 		ctx->vm_pd = NULL;
942 		return ret;
943 	}
944 
945 	ctx->reserved = true;
946 	return 0;
947 }
948 
949 /**
950  * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
951  * @mem: KFD BO structure.
952  * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
953  * is used. Otherwise, a single VM associated with the BO.
954  * @map_type: the mapping status that will be used to filter the VMs.
955  * @ctx: the struct that will be used in unreserve_bo_and_vms().
956  *
957  * Returns 0 for success, negative for failure.
958  */
959 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
960 				struct amdgpu_vm *vm, enum bo_vm_match map_type,
961 				struct bo_vm_reservation_context *ctx)
962 {
963 	struct amdgpu_bo *bo = mem->bo;
964 	struct kfd_mem_attachment *entry;
965 	unsigned int i;
966 	int ret;
967 
968 	ctx->reserved = false;
969 	ctx->n_vms = 0;
970 	ctx->vm_pd = NULL;
971 	ctx->sync = &mem->sync;
972 
973 	INIT_LIST_HEAD(&ctx->list);
974 	INIT_LIST_HEAD(&ctx->duplicates);
975 
976 	list_for_each_entry(entry, &mem->attachments, list) {
977 		if ((vm && vm != entry->bo_va->base.vm) ||
978 			(entry->is_mapped != map_type
979 			&& map_type != BO_VM_ALL))
980 			continue;
981 
982 		ctx->n_vms++;
983 	}
984 
985 	if (ctx->n_vms != 0) {
986 		ctx->vm_pd = kcalloc(ctx->n_vms, sizeof(*ctx->vm_pd),
987 				     GFP_KERNEL);
988 		if (!ctx->vm_pd)
989 			return -ENOMEM;
990 	}
991 
992 	ctx->kfd_bo.priority = 0;
993 	ctx->kfd_bo.tv.bo = &bo->tbo;
994 	ctx->kfd_bo.tv.num_shared = 1;
995 	list_add(&ctx->kfd_bo.tv.head, &ctx->list);
996 
997 	i = 0;
998 	list_for_each_entry(entry, &mem->attachments, list) {
999 		if ((vm && vm != entry->bo_va->base.vm) ||
1000 			(entry->is_mapped != map_type
1001 			&& map_type != BO_VM_ALL))
1002 			continue;
1003 
1004 		amdgpu_vm_get_pd_bo(entry->bo_va->base.vm, &ctx->list,
1005 				&ctx->vm_pd[i]);
1006 		i++;
1007 	}
1008 
1009 	ret = ttm_eu_reserve_buffers(&ctx->ticket, &ctx->list,
1010 				     false, &ctx->duplicates);
1011 	if (ret) {
1012 		pr_err("Failed to reserve buffers in ttm.\n");
1013 		kfree(ctx->vm_pd);
1014 		ctx->vm_pd = NULL;
1015 		return ret;
1016 	}
1017 
1018 	ctx->reserved = true;
1019 	return 0;
1020 }
1021 
1022 /**
1023  * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
1024  * @ctx: Reservation context to unreserve
1025  * @wait: Optionally wait for a sync object representing pending VM updates
1026  * @intr: Whether the wait is interruptible
1027  *
1028  * Also frees any resources allocated in
1029  * reserve_bo_and_(cond_)vm(s). Returns the status from
1030  * amdgpu_sync_wait.
1031  */
1032 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
1033 				 bool wait, bool intr)
1034 {
1035 	int ret = 0;
1036 
1037 	if (wait)
1038 		ret = amdgpu_sync_wait(ctx->sync, intr);
1039 
1040 	if (ctx->reserved)
1041 		ttm_eu_backoff_reservation(&ctx->ticket, &ctx->list);
1042 	kfree(ctx->vm_pd);
1043 
1044 	ctx->sync = NULL;
1045 
1046 	ctx->reserved = false;
1047 	ctx->vm_pd = NULL;
1048 
1049 	return ret;
1050 }
1051 
1052 static void unmap_bo_from_gpuvm(struct kgd_mem *mem,
1053 				struct kfd_mem_attachment *entry,
1054 				struct amdgpu_sync *sync)
1055 {
1056 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1057 	struct amdgpu_device *adev = entry->adev;
1058 	struct amdgpu_vm *vm = bo_va->base.vm;
1059 
1060 	amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
1061 
1062 	amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
1063 
1064 	amdgpu_sync_fence(sync, bo_va->last_pt_update);
1065 
1066 	kfd_mem_dmaunmap_attachment(mem, entry);
1067 }
1068 
1069 static int update_gpuvm_pte(struct kgd_mem *mem,
1070 			    struct kfd_mem_attachment *entry,
1071 			    struct amdgpu_sync *sync)
1072 {
1073 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1074 	struct amdgpu_device *adev = entry->adev;
1075 	int ret;
1076 
1077 	ret = kfd_mem_dmamap_attachment(mem, entry);
1078 	if (ret)
1079 		return ret;
1080 
1081 	/* Update the page tables  */
1082 	ret = amdgpu_vm_bo_update(adev, bo_va, false);
1083 	if (ret) {
1084 		pr_err("amdgpu_vm_bo_update failed\n");
1085 		return ret;
1086 	}
1087 
1088 	return amdgpu_sync_fence(sync, bo_va->last_pt_update);
1089 }
1090 
1091 static int map_bo_to_gpuvm(struct kgd_mem *mem,
1092 			   struct kfd_mem_attachment *entry,
1093 			   struct amdgpu_sync *sync,
1094 			   bool no_update_pte)
1095 {
1096 	int ret;
1097 
1098 	/* Set virtual address for the allocation */
1099 	ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0,
1100 			       amdgpu_bo_size(entry->bo_va->base.bo),
1101 			       entry->pte_flags);
1102 	if (ret) {
1103 		pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
1104 				entry->va, ret);
1105 		return ret;
1106 	}
1107 
1108 	if (no_update_pte)
1109 		return 0;
1110 
1111 	ret = update_gpuvm_pte(mem, entry, sync);
1112 	if (ret) {
1113 		pr_err("update_gpuvm_pte() failed\n");
1114 		goto update_gpuvm_pte_failed;
1115 	}
1116 
1117 	return 0;
1118 
1119 update_gpuvm_pte_failed:
1120 	unmap_bo_from_gpuvm(mem, entry, sync);
1121 	return ret;
1122 }
1123 
1124 static struct sg_table *create_doorbell_sg(uint64_t addr, uint32_t size)
1125 {
1126 	struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
1127 
1128 	if (!sg)
1129 		return NULL;
1130 	if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
1131 		kfree(sg);
1132 		return NULL;
1133 	}
1134 	sg->sgl->dma_address = addr;
1135 	sg->sgl->length = size;
1136 #ifdef CONFIG_NEED_SG_DMA_LENGTH
1137 	sg->sgl->dma_length = size;
1138 #endif
1139 	return sg;
1140 }
1141 
1142 static int process_validate_vms(struct amdkfd_process_info *process_info)
1143 {
1144 	struct amdgpu_vm *peer_vm;
1145 	int ret;
1146 
1147 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1148 			    vm_list_node) {
1149 		ret = vm_validate_pt_pd_bos(peer_vm);
1150 		if (ret)
1151 			return ret;
1152 	}
1153 
1154 	return 0;
1155 }
1156 
1157 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
1158 				 struct amdgpu_sync *sync)
1159 {
1160 	struct amdgpu_vm *peer_vm;
1161 	int ret;
1162 
1163 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1164 			    vm_list_node) {
1165 		struct amdgpu_bo *pd = peer_vm->root.base.bo;
1166 
1167 		ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
1168 				       AMDGPU_SYNC_NE_OWNER,
1169 				       AMDGPU_FENCE_OWNER_KFD);
1170 		if (ret)
1171 			return ret;
1172 	}
1173 
1174 	return 0;
1175 }
1176 
1177 static int process_update_pds(struct amdkfd_process_info *process_info,
1178 			      struct amdgpu_sync *sync)
1179 {
1180 	struct amdgpu_vm *peer_vm;
1181 	int ret;
1182 
1183 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1184 			    vm_list_node) {
1185 		ret = vm_update_pds(peer_vm, sync);
1186 		if (ret)
1187 			return ret;
1188 	}
1189 
1190 	return 0;
1191 }
1192 
1193 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
1194 		       struct dma_fence **ef)
1195 {
1196 	struct amdkfd_process_info *info = NULL;
1197 	int ret;
1198 
1199 	if (!*process_info) {
1200 		info = kzalloc(sizeof(*info), GFP_KERNEL);
1201 		if (!info)
1202 			return -ENOMEM;
1203 
1204 		mutex_init(&info->lock);
1205 		INIT_LIST_HEAD(&info->vm_list_head);
1206 		INIT_LIST_HEAD(&info->kfd_bo_list);
1207 		INIT_LIST_HEAD(&info->userptr_valid_list);
1208 		INIT_LIST_HEAD(&info->userptr_inval_list);
1209 
1210 		info->eviction_fence =
1211 			amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
1212 						   current->mm,
1213 						   NULL);
1214 		if (!info->eviction_fence) {
1215 			pr_err("Failed to create eviction fence\n");
1216 			ret = -ENOMEM;
1217 			goto create_evict_fence_fail;
1218 		}
1219 
1220 		info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
1221 		atomic_set(&info->evicted_bos, 0);
1222 		INIT_DELAYED_WORK(&info->restore_userptr_work,
1223 				  amdgpu_amdkfd_restore_userptr_worker);
1224 
1225 		*process_info = info;
1226 		*ef = dma_fence_get(&info->eviction_fence->base);
1227 	}
1228 
1229 	vm->process_info = *process_info;
1230 
1231 	/* Validate page directory and attach eviction fence */
1232 	ret = amdgpu_bo_reserve(vm->root.base.bo, true);
1233 	if (ret)
1234 		goto reserve_pd_fail;
1235 	ret = vm_validate_pt_pd_bos(vm);
1236 	if (ret) {
1237 		pr_err("validate_pt_pd_bos() failed\n");
1238 		goto validate_pd_fail;
1239 	}
1240 	ret = amdgpu_bo_sync_wait(vm->root.base.bo,
1241 				  AMDGPU_FENCE_OWNER_KFD, false);
1242 	if (ret)
1243 		goto wait_pd_fail;
1244 	ret = dma_resv_reserve_shared(vm->root.base.bo->tbo.base.resv, 1);
1245 	if (ret)
1246 		goto reserve_shared_fail;
1247 	amdgpu_bo_fence(vm->root.base.bo,
1248 			&vm->process_info->eviction_fence->base, true);
1249 	amdgpu_bo_unreserve(vm->root.base.bo);
1250 
1251 	/* Update process info */
1252 	mutex_lock(&vm->process_info->lock);
1253 	list_add_tail(&vm->vm_list_node,
1254 			&(vm->process_info->vm_list_head));
1255 	vm->process_info->n_vms++;
1256 	mutex_unlock(&vm->process_info->lock);
1257 
1258 	return 0;
1259 
1260 reserve_shared_fail:
1261 wait_pd_fail:
1262 validate_pd_fail:
1263 	amdgpu_bo_unreserve(vm->root.base.bo);
1264 reserve_pd_fail:
1265 	vm->process_info = NULL;
1266 	if (info) {
1267 		/* Two fence references: one in info and one in *ef */
1268 		dma_fence_put(&info->eviction_fence->base);
1269 		dma_fence_put(*ef);
1270 		*ef = NULL;
1271 		*process_info = NULL;
1272 		put_pid(info->pid);
1273 create_evict_fence_fail:
1274 		mutex_destroy(&info->lock);
1275 		kfree(info);
1276 	}
1277 	return ret;
1278 }
1279 
1280 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct kgd_dev *kgd,
1281 					   struct file *filp, u32 pasid,
1282 					   void **process_info,
1283 					   struct dma_fence **ef)
1284 {
1285 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1286 	struct amdgpu_fpriv *drv_priv;
1287 	struct amdgpu_vm *avm;
1288 	int ret;
1289 
1290 	ret = amdgpu_file_to_fpriv(filp, &drv_priv);
1291 	if (ret)
1292 		return ret;
1293 	avm = &drv_priv->vm;
1294 
1295 	/* Already a compute VM? */
1296 	if (avm->process_info)
1297 		return -EINVAL;
1298 
1299 	/* Convert VM into a compute VM */
1300 	ret = amdgpu_vm_make_compute(adev, avm, pasid);
1301 	if (ret)
1302 		return ret;
1303 
1304 	/* Initialize KFD part of the VM and process info */
1305 	ret = init_kfd_vm(avm, process_info, ef);
1306 	if (ret)
1307 		return ret;
1308 
1309 	amdgpu_vm_set_task_info(avm);
1310 
1311 	return 0;
1312 }
1313 
1314 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1315 				    struct amdgpu_vm *vm)
1316 {
1317 	struct amdkfd_process_info *process_info = vm->process_info;
1318 	struct amdgpu_bo *pd = vm->root.base.bo;
1319 
1320 	if (!process_info)
1321 		return;
1322 
1323 	/* Release eviction fence from PD */
1324 	amdgpu_bo_reserve(pd, false);
1325 	amdgpu_bo_fence(pd, NULL, false);
1326 	amdgpu_bo_unreserve(pd);
1327 
1328 	/* Update process info */
1329 	mutex_lock(&process_info->lock);
1330 	process_info->n_vms--;
1331 	list_del(&vm->vm_list_node);
1332 	mutex_unlock(&process_info->lock);
1333 
1334 	vm->process_info = NULL;
1335 
1336 	/* Release per-process resources when last compute VM is destroyed */
1337 	if (!process_info->n_vms) {
1338 		WARN_ON(!list_empty(&process_info->kfd_bo_list));
1339 		WARN_ON(!list_empty(&process_info->userptr_valid_list));
1340 		WARN_ON(!list_empty(&process_info->userptr_inval_list));
1341 
1342 		dma_fence_put(&process_info->eviction_fence->base);
1343 		cancel_delayed_work_sync(&process_info->restore_userptr_work);
1344 		put_pid(process_info->pid);
1345 		mutex_destroy(&process_info->lock);
1346 		kfree(process_info);
1347 	}
1348 }
1349 
1350 void amdgpu_amdkfd_gpuvm_release_process_vm(struct kgd_dev *kgd, void *drm_priv)
1351 {
1352 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1353 	struct amdgpu_vm *avm;
1354 
1355 	if (WARN_ON(!kgd || !drm_priv))
1356 		return;
1357 
1358 	avm = drm_priv_to_vm(drm_priv);
1359 
1360 	pr_debug("Releasing process vm %p\n", avm);
1361 
1362 	/* The original pasid of amdgpu vm has already been
1363 	 * released during making a amdgpu vm to a compute vm
1364 	 * The current pasid is managed by kfd and will be
1365 	 * released on kfd process destroy. Set amdgpu pasid
1366 	 * to 0 to avoid duplicate release.
1367 	 */
1368 	amdgpu_vm_release_compute(adev, avm);
1369 }
1370 
1371 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1372 {
1373 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1374 	struct amdgpu_bo *pd = avm->root.base.bo;
1375 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1376 
1377 	if (adev->asic_type < CHIP_VEGA10)
1378 		return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1379 	return avm->pd_phys_addr;
1380 }
1381 
1382 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1383 		struct kgd_dev *kgd, uint64_t va, uint64_t size,
1384 		void *drm_priv, struct kgd_mem **mem,
1385 		uint64_t *offset, uint32_t flags)
1386 {
1387 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1388 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1389 	enum ttm_bo_type bo_type = ttm_bo_type_device;
1390 	struct sg_table *sg = NULL;
1391 	uint64_t user_addr = 0;
1392 	struct amdgpu_bo *bo;
1393 	struct drm_gem_object *gobj;
1394 	u32 domain, alloc_domain;
1395 	u64 alloc_flags;
1396 	int ret;
1397 
1398 	/*
1399 	 * Check on which domain to allocate BO
1400 	 */
1401 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1402 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1403 		alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1404 		alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1405 			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED :
1406 			AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
1407 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1408 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1409 		alloc_flags = 0;
1410 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1411 		domain = AMDGPU_GEM_DOMAIN_GTT;
1412 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1413 		alloc_flags = 0;
1414 		if (!offset || !*offset)
1415 			return -EINVAL;
1416 		user_addr = untagged_addr(*offset);
1417 	} else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1418 			KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1419 		domain = AMDGPU_GEM_DOMAIN_GTT;
1420 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1421 		bo_type = ttm_bo_type_sg;
1422 		alloc_flags = 0;
1423 		if (size > UINT_MAX)
1424 			return -EINVAL;
1425 		sg = create_doorbell_sg(*offset, size);
1426 		if (!sg)
1427 			return -ENOMEM;
1428 	} else {
1429 		return -EINVAL;
1430 	}
1431 
1432 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1433 	if (!*mem) {
1434 		ret = -ENOMEM;
1435 		goto err;
1436 	}
1437 	INIT_LIST_HEAD(&(*mem)->attachments);
1438 	mutex_init(&(*mem)->lock);
1439 	(*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1440 
1441 	/* Workaround for AQL queue wraparound bug. Map the same
1442 	 * memory twice. That means we only actually allocate half
1443 	 * the memory.
1444 	 */
1445 	if ((*mem)->aql_queue)
1446 		size = size >> 1;
1447 
1448 	(*mem)->alloc_flags = flags;
1449 
1450 	amdgpu_sync_create(&(*mem)->sync);
1451 
1452 	ret = amdgpu_amdkfd_reserve_mem_limit(adev, size, alloc_domain, !!sg);
1453 	if (ret) {
1454 		pr_debug("Insufficient memory\n");
1455 		goto err_reserve_limit;
1456 	}
1457 
1458 	pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s\n",
1459 			va, size, domain_string(alloc_domain));
1460 
1461 	ret = amdgpu_gem_object_create(adev, size, 1, alloc_domain, alloc_flags,
1462 				       bo_type, NULL, &gobj);
1463 	if (ret) {
1464 		pr_debug("Failed to create BO on domain %s. ret %d\n",
1465 			 domain_string(alloc_domain), ret);
1466 		goto err_bo_create;
1467 	}
1468 	ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1469 	if (ret) {
1470 		pr_debug("Failed to allow vma node access. ret %d\n", ret);
1471 		goto err_node_allow;
1472 	}
1473 	bo = gem_to_amdgpu_bo(gobj);
1474 	if (bo_type == ttm_bo_type_sg) {
1475 		bo->tbo.sg = sg;
1476 		bo->tbo.ttm->sg = sg;
1477 	}
1478 	bo->kfd_bo = *mem;
1479 	(*mem)->bo = bo;
1480 	if (user_addr)
1481 		bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1482 
1483 	(*mem)->va = va;
1484 	(*mem)->domain = domain;
1485 	(*mem)->mapped_to_gpu_memory = 0;
1486 	(*mem)->process_info = avm->process_info;
1487 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1488 
1489 	if (user_addr) {
1490 		ret = init_user_pages(*mem, user_addr);
1491 		if (ret)
1492 			goto allocate_init_user_pages_failed;
1493 	}
1494 
1495 	if (offset)
1496 		*offset = amdgpu_bo_mmap_offset(bo);
1497 
1498 	return 0;
1499 
1500 allocate_init_user_pages_failed:
1501 	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1502 	drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1503 err_node_allow:
1504 	amdgpu_bo_unref(&bo);
1505 	/* Don't unreserve system mem limit twice */
1506 	goto err_reserve_limit;
1507 err_bo_create:
1508 	unreserve_mem_limit(adev, size, alloc_domain, !!sg);
1509 err_reserve_limit:
1510 	mutex_destroy(&(*mem)->lock);
1511 	kfree(*mem);
1512 err:
1513 	if (sg) {
1514 		sg_free_table(sg);
1515 		kfree(sg);
1516 	}
1517 	return ret;
1518 }
1519 
1520 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1521 		struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv,
1522 		uint64_t *size)
1523 {
1524 	struct amdkfd_process_info *process_info = mem->process_info;
1525 	unsigned long bo_size = mem->bo->tbo.base.size;
1526 	struct kfd_mem_attachment *entry, *tmp;
1527 	struct bo_vm_reservation_context ctx;
1528 	struct ttm_validate_buffer *bo_list_entry;
1529 	unsigned int mapped_to_gpu_memory;
1530 	int ret;
1531 	bool is_imported = false;
1532 
1533 	mutex_lock(&mem->lock);
1534 	mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1535 	is_imported = mem->is_imported;
1536 	mutex_unlock(&mem->lock);
1537 	/* lock is not needed after this, since mem is unused and will
1538 	 * be freed anyway
1539 	 */
1540 
1541 	if (mapped_to_gpu_memory > 0) {
1542 		pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1543 				mem->va, bo_size);
1544 		return -EBUSY;
1545 	}
1546 
1547 	/* Make sure restore workers don't access the BO any more */
1548 	bo_list_entry = &mem->validate_list;
1549 	mutex_lock(&process_info->lock);
1550 	list_del(&bo_list_entry->head);
1551 	mutex_unlock(&process_info->lock);
1552 
1553 	/* No more MMU notifiers */
1554 	amdgpu_mn_unregister(mem->bo);
1555 
1556 	ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1557 	if (unlikely(ret))
1558 		return ret;
1559 
1560 	/* The eviction fence should be removed by the last unmap.
1561 	 * TODO: Log an error condition if the bo still has the eviction fence
1562 	 * attached
1563 	 */
1564 	amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1565 					process_info->eviction_fence);
1566 	pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1567 		mem->va + bo_size * (1 + mem->aql_queue));
1568 
1569 	ret = unreserve_bo_and_vms(&ctx, false, false);
1570 
1571 	/* Remove from VM internal data structures */
1572 	list_for_each_entry_safe(entry, tmp, &mem->attachments, list)
1573 		kfd_mem_detach(entry);
1574 
1575 	/* Free the sync object */
1576 	amdgpu_sync_free(&mem->sync);
1577 
1578 	/* If the SG is not NULL, it's one we created for a doorbell or mmio
1579 	 * remap BO. We need to free it.
1580 	 */
1581 	if (mem->bo->tbo.sg) {
1582 		sg_free_table(mem->bo->tbo.sg);
1583 		kfree(mem->bo->tbo.sg);
1584 	}
1585 
1586 	/* Update the size of the BO being freed if it was allocated from
1587 	 * VRAM and is not imported.
1588 	 */
1589 	if (size) {
1590 		if ((mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM) &&
1591 		    (!is_imported))
1592 			*size = bo_size;
1593 		else
1594 			*size = 0;
1595 	}
1596 
1597 	/* Free the BO*/
1598 	drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1599 	if (mem->dmabuf)
1600 		dma_buf_put(mem->dmabuf);
1601 	drm_gem_object_put(&mem->bo->tbo.base);
1602 	mutex_destroy(&mem->lock);
1603 	kfree(mem);
1604 
1605 	return ret;
1606 }
1607 
1608 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
1609 		struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv)
1610 {
1611 	struct amdgpu_device *adev = get_amdgpu_device(kgd);
1612 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1613 	int ret;
1614 	struct amdgpu_bo *bo;
1615 	uint32_t domain;
1616 	struct kfd_mem_attachment *entry;
1617 	struct bo_vm_reservation_context ctx;
1618 	unsigned long bo_size;
1619 	bool is_invalid_userptr = false;
1620 
1621 	bo = mem->bo;
1622 	if (!bo) {
1623 		pr_err("Invalid BO when mapping memory to GPU\n");
1624 		return -EINVAL;
1625 	}
1626 
1627 	/* Make sure restore is not running concurrently. Since we
1628 	 * don't map invalid userptr BOs, we rely on the next restore
1629 	 * worker to do the mapping
1630 	 */
1631 	mutex_lock(&mem->process_info->lock);
1632 
1633 	/* Lock mmap-sem. If we find an invalid userptr BO, we can be
1634 	 * sure that the MMU notifier is no longer running
1635 	 * concurrently and the queues are actually stopped
1636 	 */
1637 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1638 		mmap_write_lock(current->mm);
1639 		is_invalid_userptr = atomic_read(&mem->invalid);
1640 		mmap_write_unlock(current->mm);
1641 	}
1642 
1643 	mutex_lock(&mem->lock);
1644 
1645 	domain = mem->domain;
1646 	bo_size = bo->tbo.base.size;
1647 
1648 	pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
1649 			mem->va,
1650 			mem->va + bo_size * (1 + mem->aql_queue),
1651 			avm, domain_string(domain));
1652 
1653 	if (!kfd_mem_is_attached(avm, mem)) {
1654 		ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue);
1655 		if (ret)
1656 			goto out;
1657 	}
1658 
1659 	ret = reserve_bo_and_vm(mem, avm, &ctx);
1660 	if (unlikely(ret))
1661 		goto out;
1662 
1663 	/* Userptr can be marked as "not invalid", but not actually be
1664 	 * validated yet (still in the system domain). In that case
1665 	 * the queues are still stopped and we can leave mapping for
1666 	 * the next restore worker
1667 	 */
1668 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
1669 	    bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
1670 		is_invalid_userptr = true;
1671 
1672 	ret = vm_validate_pt_pd_bos(avm);
1673 	if (unlikely(ret))
1674 		goto out_unreserve;
1675 
1676 	if (mem->mapped_to_gpu_memory == 0 &&
1677 	    !amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1678 		/* Validate BO only once. The eviction fence gets added to BO
1679 		 * the first time it is mapped. Validate will wait for all
1680 		 * background evictions to complete.
1681 		 */
1682 		ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
1683 		if (ret) {
1684 			pr_debug("Validate failed\n");
1685 			goto out_unreserve;
1686 		}
1687 	}
1688 
1689 	list_for_each_entry(entry, &mem->attachments, list) {
1690 		if (entry->bo_va->base.vm != avm || entry->is_mapped)
1691 			continue;
1692 
1693 		pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
1694 			 entry->va, entry->va + bo_size, entry);
1695 
1696 		ret = map_bo_to_gpuvm(mem, entry, ctx.sync,
1697 				      is_invalid_userptr);
1698 		if (ret) {
1699 			pr_err("Failed to map bo to gpuvm\n");
1700 			goto out_unreserve;
1701 		}
1702 
1703 		ret = vm_update_pds(avm, ctx.sync);
1704 		if (ret) {
1705 			pr_err("Failed to update page directories\n");
1706 			goto out_unreserve;
1707 		}
1708 
1709 		entry->is_mapped = true;
1710 		mem->mapped_to_gpu_memory++;
1711 		pr_debug("\t INC mapping count %d\n",
1712 			 mem->mapped_to_gpu_memory);
1713 	}
1714 
1715 	if (!amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && !bo->tbo.pin_count)
1716 		amdgpu_bo_fence(bo,
1717 				&avm->process_info->eviction_fence->base,
1718 				true);
1719 	ret = unreserve_bo_and_vms(&ctx, false, false);
1720 
1721 	goto out;
1722 
1723 out_unreserve:
1724 	unreserve_bo_and_vms(&ctx, false, false);
1725 out:
1726 	mutex_unlock(&mem->process_info->lock);
1727 	mutex_unlock(&mem->lock);
1728 	return ret;
1729 }
1730 
1731 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
1732 		struct kgd_dev *kgd, struct kgd_mem *mem, void *drm_priv)
1733 {
1734 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1735 	struct amdkfd_process_info *process_info = avm->process_info;
1736 	unsigned long bo_size = mem->bo->tbo.base.size;
1737 	struct kfd_mem_attachment *entry;
1738 	struct bo_vm_reservation_context ctx;
1739 	int ret;
1740 
1741 	mutex_lock(&mem->lock);
1742 
1743 	ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
1744 	if (unlikely(ret))
1745 		goto out;
1746 	/* If no VMs were reserved, it means the BO wasn't actually mapped */
1747 	if (ctx.n_vms == 0) {
1748 		ret = -EINVAL;
1749 		goto unreserve_out;
1750 	}
1751 
1752 	ret = vm_validate_pt_pd_bos(avm);
1753 	if (unlikely(ret))
1754 		goto unreserve_out;
1755 
1756 	pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
1757 		mem->va,
1758 		mem->va + bo_size * (1 + mem->aql_queue),
1759 		avm);
1760 
1761 	list_for_each_entry(entry, &mem->attachments, list) {
1762 		if (entry->bo_va->base.vm != avm || !entry->is_mapped)
1763 			continue;
1764 
1765 		pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
1766 			 entry->va, entry->va + bo_size, entry);
1767 
1768 		unmap_bo_from_gpuvm(mem, entry, ctx.sync);
1769 		entry->is_mapped = false;
1770 
1771 		mem->mapped_to_gpu_memory--;
1772 		pr_debug("\t DEC mapping count %d\n",
1773 			 mem->mapped_to_gpu_memory);
1774 	}
1775 
1776 	/* If BO is unmapped from all VMs, unfence it. It can be evicted if
1777 	 * required.
1778 	 */
1779 	if (mem->mapped_to_gpu_memory == 0 &&
1780 	    !amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) &&
1781 	    !mem->bo->tbo.pin_count)
1782 		amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1783 						process_info->eviction_fence);
1784 
1785 unreserve_out:
1786 	unreserve_bo_and_vms(&ctx, false, false);
1787 out:
1788 	mutex_unlock(&mem->lock);
1789 	return ret;
1790 }
1791 
1792 int amdgpu_amdkfd_gpuvm_sync_memory(
1793 		struct kgd_dev *kgd, struct kgd_mem *mem, bool intr)
1794 {
1795 	struct amdgpu_sync sync;
1796 	int ret;
1797 
1798 	amdgpu_sync_create(&sync);
1799 
1800 	mutex_lock(&mem->lock);
1801 	amdgpu_sync_clone(&mem->sync, &sync);
1802 	mutex_unlock(&mem->lock);
1803 
1804 	ret = amdgpu_sync_wait(&sync, intr);
1805 	amdgpu_sync_free(&sync);
1806 	return ret;
1807 }
1808 
1809 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_dev *kgd,
1810 		struct kgd_mem *mem, void **kptr, uint64_t *size)
1811 {
1812 	int ret;
1813 	struct amdgpu_bo *bo = mem->bo;
1814 
1815 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
1816 		pr_err("userptr can't be mapped to kernel\n");
1817 		return -EINVAL;
1818 	}
1819 
1820 	/* delete kgd_mem from kfd_bo_list to avoid re-validating
1821 	 * this BO in BO's restoring after eviction.
1822 	 */
1823 	mutex_lock(&mem->process_info->lock);
1824 
1825 	ret = amdgpu_bo_reserve(bo, true);
1826 	if (ret) {
1827 		pr_err("Failed to reserve bo. ret %d\n", ret);
1828 		goto bo_reserve_failed;
1829 	}
1830 
1831 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
1832 	if (ret) {
1833 		pr_err("Failed to pin bo. ret %d\n", ret);
1834 		goto pin_failed;
1835 	}
1836 
1837 	ret = amdgpu_bo_kmap(bo, kptr);
1838 	if (ret) {
1839 		pr_err("Failed to map bo to kernel. ret %d\n", ret);
1840 		goto kmap_failed;
1841 	}
1842 
1843 	amdgpu_amdkfd_remove_eviction_fence(
1844 		bo, mem->process_info->eviction_fence);
1845 	list_del_init(&mem->validate_list.head);
1846 
1847 	if (size)
1848 		*size = amdgpu_bo_size(bo);
1849 
1850 	amdgpu_bo_unreserve(bo);
1851 
1852 	mutex_unlock(&mem->process_info->lock);
1853 	return 0;
1854 
1855 kmap_failed:
1856 	amdgpu_bo_unpin(bo);
1857 pin_failed:
1858 	amdgpu_bo_unreserve(bo);
1859 bo_reserve_failed:
1860 	mutex_unlock(&mem->process_info->lock);
1861 
1862 	return ret;
1863 }
1864 
1865 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct kgd_dev *kgd,
1866 					      struct kfd_vm_fault_info *mem)
1867 {
1868 	struct amdgpu_device *adev;
1869 
1870 	adev = (struct amdgpu_device *)kgd;
1871 	if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) {
1872 		*mem = *adev->gmc.vm_fault_info;
1873 		mb();
1874 		atomic_set(&adev->gmc.vm_fault_info_updated, 0);
1875 	}
1876 	return 0;
1877 }
1878 
1879 int amdgpu_amdkfd_gpuvm_import_dmabuf(struct kgd_dev *kgd,
1880 				      struct dma_buf *dma_buf,
1881 				      uint64_t va, void *drm_priv,
1882 				      struct kgd_mem **mem, uint64_t *size,
1883 				      uint64_t *mmap_offset)
1884 {
1885 	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
1886 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1887 	struct drm_gem_object *obj;
1888 	struct amdgpu_bo *bo;
1889 	int ret;
1890 
1891 	if (dma_buf->ops != &amdgpu_dmabuf_ops)
1892 		/* Can't handle non-graphics buffers */
1893 		return -EINVAL;
1894 
1895 	obj = dma_buf->priv;
1896 	if (drm_to_adev(obj->dev) != adev)
1897 		/* Can't handle buffers from other devices */
1898 		return -EINVAL;
1899 
1900 	bo = gem_to_amdgpu_bo(obj);
1901 	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
1902 				    AMDGPU_GEM_DOMAIN_GTT)))
1903 		/* Only VRAM and GTT BOs are supported */
1904 		return -EINVAL;
1905 
1906 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1907 	if (!*mem)
1908 		return -ENOMEM;
1909 
1910 	ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
1911 	if (ret) {
1912 		kfree(mem);
1913 		return ret;
1914 	}
1915 
1916 	if (size)
1917 		*size = amdgpu_bo_size(bo);
1918 
1919 	if (mmap_offset)
1920 		*mmap_offset = amdgpu_bo_mmap_offset(bo);
1921 
1922 	INIT_LIST_HEAD(&(*mem)->attachments);
1923 	mutex_init(&(*mem)->lock);
1924 
1925 	(*mem)->alloc_flags =
1926 		((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1927 		KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
1928 		| KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
1929 		| KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
1930 
1931 	drm_gem_object_get(&bo->tbo.base);
1932 	(*mem)->bo = bo;
1933 	(*mem)->va = va;
1934 	(*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
1935 		AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
1936 	(*mem)->mapped_to_gpu_memory = 0;
1937 	(*mem)->process_info = avm->process_info;
1938 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
1939 	amdgpu_sync_create(&(*mem)->sync);
1940 	(*mem)->is_imported = true;
1941 
1942 	return 0;
1943 }
1944 
1945 /* Evict a userptr BO by stopping the queues if necessary
1946  *
1947  * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
1948  * cannot do any memory allocations, and cannot take any locks that
1949  * are held elsewhere while allocating memory. Therefore this is as
1950  * simple as possible, using atomic counters.
1951  *
1952  * It doesn't do anything to the BO itself. The real work happens in
1953  * restore, where we get updated page addresses. This function only
1954  * ensures that GPU access to the BO is stopped.
1955  */
1956 int amdgpu_amdkfd_evict_userptr(struct kgd_mem *mem,
1957 				struct mm_struct *mm)
1958 {
1959 	struct amdkfd_process_info *process_info = mem->process_info;
1960 	int evicted_bos;
1961 	int r = 0;
1962 
1963 	atomic_inc(&mem->invalid);
1964 	evicted_bos = atomic_inc_return(&process_info->evicted_bos);
1965 	if (evicted_bos == 1) {
1966 		/* First eviction, stop the queues */
1967 		r = kgd2kfd_quiesce_mm(mm);
1968 		if (r)
1969 			pr_err("Failed to quiesce KFD\n");
1970 		schedule_delayed_work(&process_info->restore_userptr_work,
1971 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
1972 	}
1973 
1974 	return r;
1975 }
1976 
1977 /* Update invalid userptr BOs
1978  *
1979  * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
1980  * userptr_inval_list and updates user pages for all BOs that have
1981  * been invalidated since their last update.
1982  */
1983 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
1984 				     struct mm_struct *mm)
1985 {
1986 	struct kgd_mem *mem, *tmp_mem;
1987 	struct amdgpu_bo *bo;
1988 	struct ttm_operation_ctx ctx = { false, false };
1989 	int invalid, ret;
1990 
1991 	/* Move all invalidated BOs to the userptr_inval_list and
1992 	 * release their user pages by migration to the CPU domain
1993 	 */
1994 	list_for_each_entry_safe(mem, tmp_mem,
1995 				 &process_info->userptr_valid_list,
1996 				 validate_list.head) {
1997 		if (!atomic_read(&mem->invalid))
1998 			continue; /* BO is still valid */
1999 
2000 		bo = mem->bo;
2001 
2002 		if (amdgpu_bo_reserve(bo, true))
2003 			return -EAGAIN;
2004 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
2005 		ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2006 		amdgpu_bo_unreserve(bo);
2007 		if (ret) {
2008 			pr_err("%s: Failed to invalidate userptr BO\n",
2009 			       __func__);
2010 			return -EAGAIN;
2011 		}
2012 
2013 		list_move_tail(&mem->validate_list.head,
2014 			       &process_info->userptr_inval_list);
2015 	}
2016 
2017 	if (list_empty(&process_info->userptr_inval_list))
2018 		return 0; /* All evicted userptr BOs were freed */
2019 
2020 	/* Go through userptr_inval_list and update any invalid user_pages */
2021 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2022 			    validate_list.head) {
2023 		invalid = atomic_read(&mem->invalid);
2024 		if (!invalid)
2025 			/* BO hasn't been invalidated since the last
2026 			 * revalidation attempt. Keep its BO list.
2027 			 */
2028 			continue;
2029 
2030 		bo = mem->bo;
2031 
2032 		/* Get updated user pages */
2033 		ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
2034 		if (ret) {
2035 			pr_debug("%s: Failed to get user pages: %d\n",
2036 				__func__, ret);
2037 
2038 			/* Return error -EBUSY or -ENOMEM, retry restore */
2039 			return ret;
2040 		}
2041 
2042 		/*
2043 		 * FIXME: Cannot ignore the return code, must hold
2044 		 * notifier_lock
2045 		 */
2046 		amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
2047 
2048 		/* Mark the BO as valid unless it was invalidated
2049 		 * again concurrently.
2050 		 */
2051 		if (atomic_cmpxchg(&mem->invalid, invalid, 0) != invalid)
2052 			return -EAGAIN;
2053 	}
2054 
2055 	return 0;
2056 }
2057 
2058 /* Validate invalid userptr BOs
2059  *
2060  * Validates BOs on the userptr_inval_list, and moves them back to the
2061  * userptr_valid_list. Also updates GPUVM page tables with new page
2062  * addresses and waits for the page table updates to complete.
2063  */
2064 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
2065 {
2066 	struct amdgpu_bo_list_entry *pd_bo_list_entries;
2067 	struct list_head resv_list, duplicates;
2068 	struct ww_acquire_ctx ticket;
2069 	struct amdgpu_sync sync;
2070 
2071 	struct amdgpu_vm *peer_vm;
2072 	struct kgd_mem *mem, *tmp_mem;
2073 	struct amdgpu_bo *bo;
2074 	struct ttm_operation_ctx ctx = { false, false };
2075 	int i, ret;
2076 
2077 	pd_bo_list_entries = kcalloc(process_info->n_vms,
2078 				     sizeof(struct amdgpu_bo_list_entry),
2079 				     GFP_KERNEL);
2080 	if (!pd_bo_list_entries) {
2081 		pr_err("%s: Failed to allocate PD BO list entries\n", __func__);
2082 		ret = -ENOMEM;
2083 		goto out_no_mem;
2084 	}
2085 
2086 	INIT_LIST_HEAD(&resv_list);
2087 	INIT_LIST_HEAD(&duplicates);
2088 
2089 	/* Get all the page directory BOs that need to be reserved */
2090 	i = 0;
2091 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2092 			    vm_list_node)
2093 		amdgpu_vm_get_pd_bo(peer_vm, &resv_list,
2094 				    &pd_bo_list_entries[i++]);
2095 	/* Add the userptr_inval_list entries to resv_list */
2096 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2097 			    validate_list.head) {
2098 		list_add_tail(&mem->resv_list.head, &resv_list);
2099 		mem->resv_list.bo = mem->validate_list.bo;
2100 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2101 	}
2102 
2103 	/* Reserve all BOs and page tables for validation */
2104 	ret = ttm_eu_reserve_buffers(&ticket, &resv_list, false, &duplicates);
2105 	WARN(!list_empty(&duplicates), "Duplicates should be empty");
2106 	if (ret)
2107 		goto out_free;
2108 
2109 	amdgpu_sync_create(&sync);
2110 
2111 	ret = process_validate_vms(process_info);
2112 	if (ret)
2113 		goto unreserve_out;
2114 
2115 	/* Validate BOs and update GPUVM page tables */
2116 	list_for_each_entry_safe(mem, tmp_mem,
2117 				 &process_info->userptr_inval_list,
2118 				 validate_list.head) {
2119 		struct kfd_mem_attachment *attachment;
2120 
2121 		bo = mem->bo;
2122 
2123 		/* Validate the BO if we got user pages */
2124 		if (bo->tbo.ttm->pages[0]) {
2125 			amdgpu_bo_placement_from_domain(bo, mem->domain);
2126 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2127 			if (ret) {
2128 				pr_err("%s: failed to validate BO\n", __func__);
2129 				goto unreserve_out;
2130 			}
2131 		}
2132 
2133 		list_move_tail(&mem->validate_list.head,
2134 			       &process_info->userptr_valid_list);
2135 
2136 		/* Update mapping. If the BO was not validated
2137 		 * (because we couldn't get user pages), this will
2138 		 * clear the page table entries, which will result in
2139 		 * VM faults if the GPU tries to access the invalid
2140 		 * memory.
2141 		 */
2142 		list_for_each_entry(attachment, &mem->attachments, list) {
2143 			if (!attachment->is_mapped)
2144 				continue;
2145 
2146 			kfd_mem_dmaunmap_attachment(mem, attachment);
2147 			ret = update_gpuvm_pte(mem, attachment, &sync);
2148 			if (ret) {
2149 				pr_err("%s: update PTE failed\n", __func__);
2150 				/* make sure this gets validated again */
2151 				atomic_inc(&mem->invalid);
2152 				goto unreserve_out;
2153 			}
2154 		}
2155 	}
2156 
2157 	/* Update page directories */
2158 	ret = process_update_pds(process_info, &sync);
2159 
2160 unreserve_out:
2161 	ttm_eu_backoff_reservation(&ticket, &resv_list);
2162 	amdgpu_sync_wait(&sync, false);
2163 	amdgpu_sync_free(&sync);
2164 out_free:
2165 	kfree(pd_bo_list_entries);
2166 out_no_mem:
2167 
2168 	return ret;
2169 }
2170 
2171 /* Worker callback to restore evicted userptr BOs
2172  *
2173  * Tries to update and validate all userptr BOs. If successful and no
2174  * concurrent evictions happened, the queues are restarted. Otherwise,
2175  * reschedule for another attempt later.
2176  */
2177 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
2178 {
2179 	struct delayed_work *dwork = to_delayed_work(work);
2180 	struct amdkfd_process_info *process_info =
2181 		container_of(dwork, struct amdkfd_process_info,
2182 			     restore_userptr_work);
2183 	struct task_struct *usertask;
2184 	struct mm_struct *mm;
2185 	int evicted_bos;
2186 
2187 	evicted_bos = atomic_read(&process_info->evicted_bos);
2188 	if (!evicted_bos)
2189 		return;
2190 
2191 	/* Reference task and mm in case of concurrent process termination */
2192 	usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
2193 	if (!usertask)
2194 		return;
2195 	mm = get_task_mm(usertask);
2196 	if (!mm) {
2197 		put_task_struct(usertask);
2198 		return;
2199 	}
2200 
2201 	mutex_lock(&process_info->lock);
2202 
2203 	if (update_invalid_user_pages(process_info, mm))
2204 		goto unlock_out;
2205 	/* userptr_inval_list can be empty if all evicted userptr BOs
2206 	 * have been freed. In that case there is nothing to validate
2207 	 * and we can just restart the queues.
2208 	 */
2209 	if (!list_empty(&process_info->userptr_inval_list)) {
2210 		if (atomic_read(&process_info->evicted_bos) != evicted_bos)
2211 			goto unlock_out; /* Concurrent eviction, try again */
2212 
2213 		if (validate_invalid_user_pages(process_info))
2214 			goto unlock_out;
2215 	}
2216 	/* Final check for concurrent evicton and atomic update. If
2217 	 * another eviction happens after successful update, it will
2218 	 * be a first eviction that calls quiesce_mm. The eviction
2219 	 * reference counting inside KFD will handle this case.
2220 	 */
2221 	if (atomic_cmpxchg(&process_info->evicted_bos, evicted_bos, 0) !=
2222 	    evicted_bos)
2223 		goto unlock_out;
2224 	evicted_bos = 0;
2225 	if (kgd2kfd_resume_mm(mm)) {
2226 		pr_err("%s: Failed to resume KFD\n", __func__);
2227 		/* No recovery from this failure. Probably the CP is
2228 		 * hanging. No point trying again.
2229 		 */
2230 	}
2231 
2232 unlock_out:
2233 	mutex_unlock(&process_info->lock);
2234 	mmput(mm);
2235 	put_task_struct(usertask);
2236 
2237 	/* If validation failed, reschedule another attempt */
2238 	if (evicted_bos)
2239 		schedule_delayed_work(&process_info->restore_userptr_work,
2240 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2241 }
2242 
2243 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2244  *   KFD process identified by process_info
2245  *
2246  * @process_info: amdkfd_process_info of the KFD process
2247  *
2248  * After memory eviction, restore thread calls this function. The function
2249  * should be called when the Process is still valid. BO restore involves -
2250  *
2251  * 1.  Release old eviction fence and create new one
2252  * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2253  * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2254  *     BOs that need to be reserved.
2255  * 4.  Reserve all the BOs
2256  * 5.  Validate of PD and PT BOs.
2257  * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2258  * 7.  Add fence to all PD and PT BOs.
2259  * 8.  Unreserve all BOs
2260  */
2261 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence **ef)
2262 {
2263 	struct amdgpu_bo_list_entry *pd_bo_list;
2264 	struct amdkfd_process_info *process_info = info;
2265 	struct amdgpu_vm *peer_vm;
2266 	struct kgd_mem *mem;
2267 	struct bo_vm_reservation_context ctx;
2268 	struct amdgpu_amdkfd_fence *new_fence;
2269 	int ret = 0, i;
2270 	struct list_head duplicate_save;
2271 	struct amdgpu_sync sync_obj;
2272 	unsigned long failed_size = 0;
2273 	unsigned long total_size = 0;
2274 
2275 	INIT_LIST_HEAD(&duplicate_save);
2276 	INIT_LIST_HEAD(&ctx.list);
2277 	INIT_LIST_HEAD(&ctx.duplicates);
2278 
2279 	pd_bo_list = kcalloc(process_info->n_vms,
2280 			     sizeof(struct amdgpu_bo_list_entry),
2281 			     GFP_KERNEL);
2282 	if (!pd_bo_list)
2283 		return -ENOMEM;
2284 
2285 	i = 0;
2286 	mutex_lock(&process_info->lock);
2287 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2288 			vm_list_node)
2289 		amdgpu_vm_get_pd_bo(peer_vm, &ctx.list, &pd_bo_list[i++]);
2290 
2291 	/* Reserve all BOs and page tables/directory. Add all BOs from
2292 	 * kfd_bo_list to ctx.list
2293 	 */
2294 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2295 			    validate_list.head) {
2296 
2297 		list_add_tail(&mem->resv_list.head, &ctx.list);
2298 		mem->resv_list.bo = mem->validate_list.bo;
2299 		mem->resv_list.num_shared = mem->validate_list.num_shared;
2300 	}
2301 
2302 	ret = ttm_eu_reserve_buffers(&ctx.ticket, &ctx.list,
2303 				     false, &duplicate_save);
2304 	if (ret) {
2305 		pr_debug("Memory eviction: TTM Reserve Failed. Try again\n");
2306 		goto ttm_reserve_fail;
2307 	}
2308 
2309 	amdgpu_sync_create(&sync_obj);
2310 
2311 	/* Validate PDs and PTs */
2312 	ret = process_validate_vms(process_info);
2313 	if (ret)
2314 		goto validate_map_fail;
2315 
2316 	ret = process_sync_pds_resv(process_info, &sync_obj);
2317 	if (ret) {
2318 		pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
2319 		goto validate_map_fail;
2320 	}
2321 
2322 	/* Validate BOs and map them to GPUVM (update VM page tables). */
2323 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2324 			    validate_list.head) {
2325 
2326 		struct amdgpu_bo *bo = mem->bo;
2327 		uint32_t domain = mem->domain;
2328 		struct kfd_mem_attachment *attachment;
2329 
2330 		total_size += amdgpu_bo_size(bo);
2331 
2332 		ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2333 		if (ret) {
2334 			pr_debug("Memory eviction: Validate BOs failed\n");
2335 			failed_size += amdgpu_bo_size(bo);
2336 			ret = amdgpu_amdkfd_bo_validate(bo,
2337 						AMDGPU_GEM_DOMAIN_GTT, false);
2338 			if (ret) {
2339 				pr_debug("Memory eviction: Try again\n");
2340 				goto validate_map_fail;
2341 			}
2342 		}
2343 		ret = amdgpu_sync_fence(&sync_obj, bo->tbo.moving);
2344 		if (ret) {
2345 			pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2346 			goto validate_map_fail;
2347 		}
2348 		list_for_each_entry(attachment, &mem->attachments, list) {
2349 			if (!attachment->is_mapped)
2350 				continue;
2351 
2352 			kfd_mem_dmaunmap_attachment(mem, attachment);
2353 			ret = update_gpuvm_pte(mem, attachment, &sync_obj);
2354 			if (ret) {
2355 				pr_debug("Memory eviction: update PTE failed. Try again\n");
2356 				goto validate_map_fail;
2357 			}
2358 		}
2359 	}
2360 
2361 	if (failed_size)
2362 		pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2363 
2364 	/* Update page directories */
2365 	ret = process_update_pds(process_info, &sync_obj);
2366 	if (ret) {
2367 		pr_debug("Memory eviction: update PDs failed. Try again\n");
2368 		goto validate_map_fail;
2369 	}
2370 
2371 	/* Wait for validate and PT updates to finish */
2372 	amdgpu_sync_wait(&sync_obj, false);
2373 
2374 	/* Release old eviction fence and create new one, because fence only
2375 	 * goes from unsignaled to signaled, fence cannot be reused.
2376 	 * Use context and mm from the old fence.
2377 	 */
2378 	new_fence = amdgpu_amdkfd_fence_create(
2379 				process_info->eviction_fence->base.context,
2380 				process_info->eviction_fence->mm,
2381 				NULL);
2382 	if (!new_fence) {
2383 		pr_err("Failed to create eviction fence\n");
2384 		ret = -ENOMEM;
2385 		goto validate_map_fail;
2386 	}
2387 	dma_fence_put(&process_info->eviction_fence->base);
2388 	process_info->eviction_fence = new_fence;
2389 	*ef = dma_fence_get(&new_fence->base);
2390 
2391 	/* Attach new eviction fence to all BOs */
2392 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2393 		validate_list.head)
2394 		amdgpu_bo_fence(mem->bo,
2395 			&process_info->eviction_fence->base, true);
2396 
2397 	/* Attach eviction fence to PD / PT BOs */
2398 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
2399 			    vm_list_node) {
2400 		struct amdgpu_bo *bo = peer_vm->root.base.bo;
2401 
2402 		amdgpu_bo_fence(bo, &process_info->eviction_fence->base, true);
2403 	}
2404 
2405 validate_map_fail:
2406 	ttm_eu_backoff_reservation(&ctx.ticket, &ctx.list);
2407 	amdgpu_sync_free(&sync_obj);
2408 ttm_reserve_fail:
2409 	mutex_unlock(&process_info->lock);
2410 	kfree(pd_bo_list);
2411 	return ret;
2412 }
2413 
2414 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
2415 {
2416 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2417 	struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
2418 	int ret;
2419 
2420 	if (!info || !gws)
2421 		return -EINVAL;
2422 
2423 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2424 	if (!*mem)
2425 		return -ENOMEM;
2426 
2427 	mutex_init(&(*mem)->lock);
2428 	INIT_LIST_HEAD(&(*mem)->attachments);
2429 	(*mem)->bo = amdgpu_bo_ref(gws_bo);
2430 	(*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
2431 	(*mem)->process_info = process_info;
2432 	add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
2433 	amdgpu_sync_create(&(*mem)->sync);
2434 
2435 
2436 	/* Validate gws bo the first time it is added to process */
2437 	mutex_lock(&(*mem)->process_info->lock);
2438 	ret = amdgpu_bo_reserve(gws_bo, false);
2439 	if (unlikely(ret)) {
2440 		pr_err("Reserve gws bo failed %d\n", ret);
2441 		goto bo_reservation_failure;
2442 	}
2443 
2444 	ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
2445 	if (ret) {
2446 		pr_err("GWS BO validate failed %d\n", ret);
2447 		goto bo_validation_failure;
2448 	}
2449 	/* GWS resource is shared b/t amdgpu and amdkfd
2450 	 * Add process eviction fence to bo so they can
2451 	 * evict each other.
2452 	 */
2453 	ret = dma_resv_reserve_shared(gws_bo->tbo.base.resv, 1);
2454 	if (ret)
2455 		goto reserve_shared_fail;
2456 	amdgpu_bo_fence(gws_bo, &process_info->eviction_fence->base, true);
2457 	amdgpu_bo_unreserve(gws_bo);
2458 	mutex_unlock(&(*mem)->process_info->lock);
2459 
2460 	return ret;
2461 
2462 reserve_shared_fail:
2463 bo_validation_failure:
2464 	amdgpu_bo_unreserve(gws_bo);
2465 bo_reservation_failure:
2466 	mutex_unlock(&(*mem)->process_info->lock);
2467 	amdgpu_sync_free(&(*mem)->sync);
2468 	remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
2469 	amdgpu_bo_unref(&gws_bo);
2470 	mutex_destroy(&(*mem)->lock);
2471 	kfree(*mem);
2472 	*mem = NULL;
2473 	return ret;
2474 }
2475 
2476 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
2477 {
2478 	int ret;
2479 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
2480 	struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
2481 	struct amdgpu_bo *gws_bo = kgd_mem->bo;
2482 
2483 	/* Remove BO from process's validate list so restore worker won't touch
2484 	 * it anymore
2485 	 */
2486 	remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
2487 
2488 	ret = amdgpu_bo_reserve(gws_bo, false);
2489 	if (unlikely(ret)) {
2490 		pr_err("Reserve gws bo failed %d\n", ret);
2491 		//TODO add BO back to validate_list?
2492 		return ret;
2493 	}
2494 	amdgpu_amdkfd_remove_eviction_fence(gws_bo,
2495 			process_info->eviction_fence);
2496 	amdgpu_bo_unreserve(gws_bo);
2497 	amdgpu_sync_free(&kgd_mem->sync);
2498 	amdgpu_bo_unref(&gws_bo);
2499 	mutex_destroy(&kgd_mem->lock);
2500 	kfree(mem);
2501 	return 0;
2502 }
2503 
2504 /* Returns GPU-specific tiling mode information */
2505 int amdgpu_amdkfd_get_tile_config(struct kgd_dev *kgd,
2506 				struct tile_config *config)
2507 {
2508 	struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
2509 
2510 	config->gb_addr_config = adev->gfx.config.gb_addr_config;
2511 	config->tile_config_ptr = adev->gfx.config.tile_mode_array;
2512 	config->num_tile_configs =
2513 			ARRAY_SIZE(adev->gfx.config.tile_mode_array);
2514 	config->macro_tile_config_ptr =
2515 			adev->gfx.config.macrotile_mode_array;
2516 	config->num_macro_tile_configs =
2517 			ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
2518 
2519 	/* Those values are not set from GFX9 onwards */
2520 	config->num_banks = adev->gfx.config.num_banks;
2521 	config->num_ranks = adev->gfx.config.num_ranks;
2522 
2523 	return 0;
2524 }
2525