1 // SPDX-License-Identifier: MIT 2 /* 3 * Copyright 2014-2018 Advanced Micro Devices, Inc. 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice shall be included in 13 * all copies or substantial portions of the Software. 14 * 15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21 * OTHER DEALINGS IN THE SOFTWARE. 22 */ 23 #include <linux/dma-buf.h> 24 #include <linux/list.h> 25 #include <linux/pagemap.h> 26 #include <linux/sched/mm.h> 27 #include <linux/sched/task.h> 28 #include <drm/ttm/ttm_tt.h> 29 30 #include <drm/drm_exec.h> 31 32 #include "amdgpu_object.h" 33 #include "amdgpu_gem.h" 34 #include "amdgpu_vm.h" 35 #include "amdgpu_hmm.h" 36 #include "amdgpu_amdkfd.h" 37 #include "amdgpu_dma_buf.h" 38 #include <uapi/linux/kfd_ioctl.h> 39 #include "amdgpu_xgmi.h" 40 #include "kfd_priv.h" 41 #include "kfd_smi_events.h" 42 43 /* Userptr restore delay, just long enough to allow consecutive VM 44 * changes to accumulate 45 */ 46 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1 47 #define AMDGPU_RESERVE_MEM_LIMIT (3UL << 29) 48 49 /* 50 * Align VRAM availability to 2MB to avoid fragmentation caused by 4K allocations in the tail 2MB 51 * BO chunk 52 */ 53 #define VRAM_AVAILABLITY_ALIGN (1 << 21) 54 55 /* Impose limit on how much memory KFD can use */ 56 static struct { 57 uint64_t max_system_mem_limit; 58 uint64_t max_ttm_mem_limit; 59 int64_t system_mem_used; 60 int64_t ttm_mem_used; 61 spinlock_t mem_limit_lock; 62 } kfd_mem_limit; 63 64 static const char * const domain_bit_to_string[] = { 65 "CPU", 66 "GTT", 67 "VRAM", 68 "GDS", 69 "GWS", 70 "OA" 71 }; 72 73 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1] 74 75 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work); 76 77 static bool kfd_mem_is_attached(struct amdgpu_vm *avm, 78 struct kgd_mem *mem) 79 { 80 struct kfd_mem_attachment *entry; 81 82 list_for_each_entry(entry, &mem->attachments, list) 83 if (entry->bo_va->base.vm == avm) 84 return true; 85 86 return false; 87 } 88 89 /** 90 * reuse_dmamap() - Check whether adev can share the original 91 * userptr BO 92 * 93 * If both adev and bo_adev are in direct mapping or 94 * in the same iommu group, they can share the original BO. 95 * 96 * @adev: Device to which can or cannot share the original BO 97 * @bo_adev: Device to which allocated BO belongs to 98 * 99 * Return: returns true if adev can share original userptr BO, 100 * false otherwise. 101 */ 102 static bool reuse_dmamap(struct amdgpu_device *adev, struct amdgpu_device *bo_adev) 103 { 104 return (adev->ram_is_direct_mapped && bo_adev->ram_is_direct_mapped) || 105 (adev->dev->iommu_group == bo_adev->dev->iommu_group); 106 } 107 108 /* Set memory usage limits. Current, limits are 109 * System (TTM + userptr) memory - 15/16th System RAM 110 * TTM memory - 3/8th System RAM 111 */ 112 void amdgpu_amdkfd_gpuvm_init_mem_limits(void) 113 { 114 struct sysinfo si; 115 uint64_t mem; 116 117 if (kfd_mem_limit.max_system_mem_limit) 118 return; 119 120 si_meminfo(&si); 121 mem = si.totalram - si.totalhigh; 122 mem *= si.mem_unit; 123 124 spin_lock_init(&kfd_mem_limit.mem_limit_lock); 125 kfd_mem_limit.max_system_mem_limit = mem - (mem >> 6); 126 if (kfd_mem_limit.max_system_mem_limit < 2 * AMDGPU_RESERVE_MEM_LIMIT) 127 kfd_mem_limit.max_system_mem_limit >>= 1; 128 else 129 kfd_mem_limit.max_system_mem_limit -= AMDGPU_RESERVE_MEM_LIMIT; 130 131 kfd_mem_limit.max_ttm_mem_limit = ttm_tt_pages_limit() << PAGE_SHIFT; 132 pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n", 133 (kfd_mem_limit.max_system_mem_limit >> 20), 134 (kfd_mem_limit.max_ttm_mem_limit >> 20)); 135 } 136 137 void amdgpu_amdkfd_reserve_system_mem(uint64_t size) 138 { 139 kfd_mem_limit.system_mem_used += size; 140 } 141 142 /* Estimate page table size needed to represent a given memory size 143 * 144 * With 4KB pages, we need one 8 byte PTE for each 4KB of memory 145 * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB 146 * of memory (factor 256K, >> 18). ROCm user mode tries to optimize 147 * for 2MB pages for TLB efficiency. However, small allocations and 148 * fragmented system memory still need some 4KB pages. We choose a 149 * compromise that should work in most cases without reserving too 150 * much memory for page tables unnecessarily (factor 16K, >> 14). 151 */ 152 153 #define ESTIMATE_PT_SIZE(mem_size) max(((mem_size) >> 14), AMDGPU_VM_RESERVED_VRAM) 154 155 /** 156 * amdgpu_amdkfd_reserve_mem_limit() - Decrease available memory by size 157 * of buffer. 158 * 159 * @adev: Device to which allocated BO belongs to 160 * @size: Size of buffer, in bytes, encapsulated by B0. This should be 161 * equivalent to amdgpu_bo_size(BO) 162 * @alloc_flag: Flag used in allocating a BO as noted above 163 * @xcp_id: xcp_id is used to get xcp from xcp manager, one xcp is 164 * managed as one compute node in driver for app 165 * 166 * Return: 167 * returns -ENOMEM in case of error, ZERO otherwise 168 */ 169 int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev, 170 uint64_t size, u32 alloc_flag, int8_t xcp_id) 171 { 172 uint64_t reserved_for_pt = 173 ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size); 174 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 175 uint64_t reserved_for_ras = (con ? con->reserved_pages_in_bytes : 0); 176 size_t system_mem_needed, ttm_mem_needed, vram_needed; 177 int ret = 0; 178 uint64_t vram_size = 0; 179 180 system_mem_needed = 0; 181 ttm_mem_needed = 0; 182 vram_needed = 0; 183 if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) { 184 system_mem_needed = size; 185 ttm_mem_needed = size; 186 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) { 187 /* 188 * Conservatively round up the allocation requirement to 2 MB 189 * to avoid fragmentation caused by 4K allocations in the tail 190 * 2M BO chunk. 191 */ 192 vram_needed = size; 193 /* 194 * For GFX 9.4.3, get the VRAM size from XCP structs 195 */ 196 if (WARN_ONCE(xcp_id < 0, "invalid XCP ID %d", xcp_id)) 197 return -EINVAL; 198 199 vram_size = KFD_XCP_MEMORY_SIZE(adev, xcp_id); 200 if (adev->flags & AMD_IS_APU) { 201 system_mem_needed = size; 202 ttm_mem_needed = size; 203 } 204 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) { 205 system_mem_needed = size; 206 } else if (!(alloc_flag & 207 (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL | 208 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) { 209 pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag); 210 return -ENOMEM; 211 } 212 213 spin_lock(&kfd_mem_limit.mem_limit_lock); 214 215 if (kfd_mem_limit.system_mem_used + system_mem_needed > 216 kfd_mem_limit.max_system_mem_limit) 217 pr_debug("Set no_system_mem_limit=1 if using shared memory\n"); 218 219 if ((kfd_mem_limit.system_mem_used + system_mem_needed > 220 kfd_mem_limit.max_system_mem_limit && !no_system_mem_limit) || 221 (kfd_mem_limit.ttm_mem_used + ttm_mem_needed > 222 kfd_mem_limit.max_ttm_mem_limit) || 223 (adev && xcp_id >= 0 && adev->kfd.vram_used[xcp_id] + vram_needed > 224 vram_size - reserved_for_pt - reserved_for_ras - atomic64_read(&adev->vram_pin_size))) { 225 ret = -ENOMEM; 226 goto release; 227 } 228 229 /* Update memory accounting by decreasing available system 230 * memory, TTM memory and GPU memory as computed above 231 */ 232 WARN_ONCE(vram_needed && !adev, 233 "adev reference can't be null when vram is used"); 234 if (adev && xcp_id >= 0) { 235 adev->kfd.vram_used[xcp_id] += vram_needed; 236 adev->kfd.vram_used_aligned[xcp_id] += 237 (adev->flags & AMD_IS_APU) ? 238 vram_needed : 239 ALIGN(vram_needed, VRAM_AVAILABLITY_ALIGN); 240 } 241 kfd_mem_limit.system_mem_used += system_mem_needed; 242 kfd_mem_limit.ttm_mem_used += ttm_mem_needed; 243 244 release: 245 spin_unlock(&kfd_mem_limit.mem_limit_lock); 246 return ret; 247 } 248 249 void amdgpu_amdkfd_unreserve_mem_limit(struct amdgpu_device *adev, 250 uint64_t size, u32 alloc_flag, int8_t xcp_id) 251 { 252 spin_lock(&kfd_mem_limit.mem_limit_lock); 253 254 if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) { 255 kfd_mem_limit.system_mem_used -= size; 256 kfd_mem_limit.ttm_mem_used -= size; 257 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) { 258 WARN_ONCE(!adev, 259 "adev reference can't be null when alloc mem flags vram is set"); 260 if (WARN_ONCE(xcp_id < 0, "invalid XCP ID %d", xcp_id)) 261 goto release; 262 263 if (adev) { 264 adev->kfd.vram_used[xcp_id] -= size; 265 if (adev->flags & AMD_IS_APU) { 266 adev->kfd.vram_used_aligned[xcp_id] -= size; 267 kfd_mem_limit.system_mem_used -= size; 268 kfd_mem_limit.ttm_mem_used -= size; 269 } else { 270 adev->kfd.vram_used_aligned[xcp_id] -= 271 ALIGN(size, VRAM_AVAILABLITY_ALIGN); 272 } 273 } 274 } else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) { 275 kfd_mem_limit.system_mem_used -= size; 276 } else if (!(alloc_flag & 277 (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL | 278 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) { 279 pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag); 280 goto release; 281 } 282 WARN_ONCE(adev && xcp_id >= 0 && adev->kfd.vram_used[xcp_id] < 0, 283 "KFD VRAM memory accounting unbalanced for xcp: %d", xcp_id); 284 WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0, 285 "KFD TTM memory accounting unbalanced"); 286 WARN_ONCE(kfd_mem_limit.system_mem_used < 0, 287 "KFD system memory accounting unbalanced"); 288 289 release: 290 spin_unlock(&kfd_mem_limit.mem_limit_lock); 291 } 292 293 void amdgpu_amdkfd_release_notify(struct amdgpu_bo *bo) 294 { 295 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); 296 u32 alloc_flags = bo->kfd_bo->alloc_flags; 297 u64 size = amdgpu_bo_size(bo); 298 299 amdgpu_amdkfd_unreserve_mem_limit(adev, size, alloc_flags, 300 bo->xcp_id); 301 302 kfree(bo->kfd_bo); 303 } 304 305 /** 306 * create_dmamap_sg_bo() - Creates a amdgpu_bo object to reflect information 307 * about USERPTR or DOOREBELL or MMIO BO. 308 * 309 * @adev: Device for which dmamap BO is being created 310 * @mem: BO of peer device that is being DMA mapped. Provides parameters 311 * in building the dmamap BO 312 * @bo_out: Output parameter updated with handle of dmamap BO 313 */ 314 static int 315 create_dmamap_sg_bo(struct amdgpu_device *adev, 316 struct kgd_mem *mem, struct amdgpu_bo **bo_out) 317 { 318 struct drm_gem_object *gem_obj; 319 int ret; 320 uint64_t flags = 0; 321 322 ret = amdgpu_bo_reserve(mem->bo, false); 323 if (ret) 324 return ret; 325 326 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) 327 flags |= mem->bo->flags & (AMDGPU_GEM_CREATE_COHERENT | 328 AMDGPU_GEM_CREATE_UNCACHED); 329 330 ret = amdgpu_gem_object_create(adev, mem->bo->tbo.base.size, 1, 331 AMDGPU_GEM_DOMAIN_CPU, AMDGPU_GEM_CREATE_PREEMPTIBLE | flags, 332 ttm_bo_type_sg, mem->bo->tbo.base.resv, &gem_obj, 0); 333 334 amdgpu_bo_unreserve(mem->bo); 335 336 if (ret) { 337 pr_err("Error in creating DMA mappable SG BO on domain: %d\n", ret); 338 return -EINVAL; 339 } 340 341 *bo_out = gem_to_amdgpu_bo(gem_obj); 342 (*bo_out)->parent = amdgpu_bo_ref(mem->bo); 343 return ret; 344 } 345 346 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's 347 * reservation object. 348 * 349 * @bo: [IN] Remove eviction fence(s) from this BO 350 * @ef: [IN] This eviction fence is removed if it 351 * is present in the shared list. 352 * 353 * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held. 354 */ 355 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo, 356 struct amdgpu_amdkfd_fence *ef) 357 { 358 struct dma_fence *replacement; 359 360 if (!ef) 361 return -EINVAL; 362 363 /* TODO: Instead of block before we should use the fence of the page 364 * table update and TLB flush here directly. 365 */ 366 replacement = dma_fence_get_stub(); 367 dma_resv_replace_fences(bo->tbo.base.resv, ef->base.context, 368 replacement, DMA_RESV_USAGE_BOOKKEEP); 369 dma_fence_put(replacement); 370 return 0; 371 } 372 373 int amdgpu_amdkfd_remove_fence_on_pt_pd_bos(struct amdgpu_bo *bo) 374 { 375 struct amdgpu_bo *root = bo; 376 struct amdgpu_vm_bo_base *vm_bo; 377 struct amdgpu_vm *vm; 378 struct amdkfd_process_info *info; 379 struct amdgpu_amdkfd_fence *ef; 380 int ret; 381 382 /* we can always get vm_bo from root PD bo.*/ 383 while (root->parent) 384 root = root->parent; 385 386 vm_bo = root->vm_bo; 387 if (!vm_bo) 388 return 0; 389 390 vm = vm_bo->vm; 391 if (!vm) 392 return 0; 393 394 info = vm->process_info; 395 if (!info || !info->eviction_fence) 396 return 0; 397 398 ef = container_of(dma_fence_get(&info->eviction_fence->base), 399 struct amdgpu_amdkfd_fence, base); 400 401 BUG_ON(!dma_resv_trylock(bo->tbo.base.resv)); 402 ret = amdgpu_amdkfd_remove_eviction_fence(bo, ef); 403 dma_resv_unlock(bo->tbo.base.resv); 404 405 dma_fence_put(&ef->base); 406 return ret; 407 } 408 409 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain, 410 bool wait) 411 { 412 struct ttm_operation_ctx ctx = { false, false }; 413 int ret; 414 415 if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm), 416 "Called with userptr BO")) 417 return -EINVAL; 418 419 /* bo has been pinned, not need validate it */ 420 if (bo->tbo.pin_count) 421 return 0; 422 423 amdgpu_bo_placement_from_domain(bo, domain); 424 425 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 426 if (ret) 427 goto validate_fail; 428 if (wait) 429 amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false); 430 431 validate_fail: 432 return ret; 433 } 434 435 int amdgpu_amdkfd_bo_validate_and_fence(struct amdgpu_bo *bo, 436 uint32_t domain, 437 struct dma_fence *fence) 438 { 439 int ret = amdgpu_bo_reserve(bo, false); 440 441 if (ret) 442 return ret; 443 444 ret = amdgpu_amdkfd_bo_validate(bo, domain, true); 445 if (ret) 446 goto unreserve_out; 447 448 ret = dma_resv_reserve_fences(bo->tbo.base.resv, 1); 449 if (ret) 450 goto unreserve_out; 451 452 dma_resv_add_fence(bo->tbo.base.resv, fence, 453 DMA_RESV_USAGE_BOOKKEEP); 454 455 unreserve_out: 456 amdgpu_bo_unreserve(bo); 457 458 return ret; 459 } 460 461 static int amdgpu_amdkfd_validate_vm_bo(void *_unused, struct amdgpu_bo *bo) 462 { 463 return amdgpu_amdkfd_bo_validate(bo, bo->allowed_domains, false); 464 } 465 466 /* vm_validate_pt_pd_bos - Validate page table and directory BOs 467 * 468 * Page directories are not updated here because huge page handling 469 * during page table updates can invalidate page directory entries 470 * again. Page directories are only updated after updating page 471 * tables. 472 */ 473 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm, 474 struct ww_acquire_ctx *ticket) 475 { 476 struct amdgpu_bo *pd = vm->root.bo; 477 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev); 478 int ret; 479 480 ret = amdgpu_vm_validate(adev, vm, ticket, 481 amdgpu_amdkfd_validate_vm_bo, NULL); 482 if (ret) { 483 pr_err("failed to validate PT BOs\n"); 484 return ret; 485 } 486 487 vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.bo); 488 489 return 0; 490 } 491 492 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync) 493 { 494 struct amdgpu_bo *pd = vm->root.bo; 495 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev); 496 int ret; 497 498 ret = amdgpu_vm_update_pdes(adev, vm, false); 499 if (ret) 500 return ret; 501 502 return amdgpu_sync_fence(sync, vm->last_update); 503 } 504 505 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct kgd_mem *mem) 506 { 507 uint32_t mapping_flags = AMDGPU_VM_PAGE_READABLE | 508 AMDGPU_VM_MTYPE_DEFAULT; 509 510 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE) 511 mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE; 512 if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE) 513 mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE; 514 515 return amdgpu_gem_va_map_flags(adev, mapping_flags); 516 } 517 518 /** 519 * create_sg_table() - Create an sg_table for a contiguous DMA addr range 520 * @addr: The starting address to point to 521 * @size: Size of memory area in bytes being pointed to 522 * 523 * Allocates an instance of sg_table and initializes it to point to memory 524 * area specified by input parameters. The address used to build is assumed 525 * to be DMA mapped, if needed. 526 * 527 * DOORBELL or MMIO BOs use only one scatterlist node in their sg_table 528 * because they are physically contiguous. 529 * 530 * Return: Initialized instance of SG Table or NULL 531 */ 532 static struct sg_table *create_sg_table(uint64_t addr, uint32_t size) 533 { 534 struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL); 535 536 if (!sg) 537 return NULL; 538 if (sg_alloc_table(sg, 1, GFP_KERNEL)) { 539 kfree(sg); 540 return NULL; 541 } 542 sg_dma_address(sg->sgl) = addr; 543 sg->sgl->length = size; 544 #ifdef CONFIG_NEED_SG_DMA_LENGTH 545 sg->sgl->dma_length = size; 546 #endif 547 return sg; 548 } 549 550 static int 551 kfd_mem_dmamap_userptr(struct kgd_mem *mem, 552 struct kfd_mem_attachment *attachment) 553 { 554 enum dma_data_direction direction = 555 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ? 556 DMA_BIDIRECTIONAL : DMA_TO_DEVICE; 557 struct ttm_operation_ctx ctx = {.interruptible = true}; 558 struct amdgpu_bo *bo = attachment->bo_va->base.bo; 559 struct amdgpu_device *adev = attachment->adev; 560 struct ttm_tt *src_ttm = mem->bo->tbo.ttm; 561 struct ttm_tt *ttm = bo->tbo.ttm; 562 int ret; 563 564 if (WARN_ON(ttm->num_pages != src_ttm->num_pages)) 565 return -EINVAL; 566 567 ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL); 568 if (unlikely(!ttm->sg)) 569 return -ENOMEM; 570 571 /* Same sequence as in amdgpu_ttm_tt_pin_userptr */ 572 ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages, 573 ttm->num_pages, 0, 574 (u64)ttm->num_pages << PAGE_SHIFT, 575 GFP_KERNEL); 576 if (unlikely(ret)) 577 goto free_sg; 578 579 ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0); 580 if (unlikely(ret)) 581 goto release_sg; 582 583 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 584 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 585 if (ret) 586 goto unmap_sg; 587 588 return 0; 589 590 unmap_sg: 591 dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0); 592 release_sg: 593 pr_err("DMA map userptr failed: %d\n", ret); 594 sg_free_table(ttm->sg); 595 free_sg: 596 kfree(ttm->sg); 597 ttm->sg = NULL; 598 return ret; 599 } 600 601 static int 602 kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment) 603 { 604 struct ttm_operation_ctx ctx = {.interruptible = true}; 605 struct amdgpu_bo *bo = attachment->bo_va->base.bo; 606 int ret; 607 608 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 609 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 610 if (ret) 611 return ret; 612 613 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 614 return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 615 } 616 617 /** 618 * kfd_mem_dmamap_sg_bo() - Create DMA mapped sg_table to access DOORBELL or MMIO BO 619 * @mem: SG BO of the DOORBELL or MMIO resource on the owning device 620 * @attachment: Virtual address attachment of the BO on accessing device 621 * 622 * An access request from the device that owns DOORBELL does not require DMA mapping. 623 * This is because the request doesn't go through PCIe root complex i.e. it instead 624 * loops back. The need to DMA map arises only when accessing peer device's DOORBELL 625 * 626 * In contrast, all access requests for MMIO need to be DMA mapped without regard to 627 * device ownership. This is because access requests for MMIO go through PCIe root 628 * complex. 629 * 630 * This is accomplished in two steps: 631 * - Obtain DMA mapped address of DOORBELL or MMIO memory that could be used 632 * in updating requesting device's page table 633 * - Signal TTM to mark memory pointed to by requesting device's BO as GPU 634 * accessible. This allows an update of requesting device's page table 635 * with entries associated with DOOREBELL or MMIO memory 636 * 637 * This method is invoked in the following contexts: 638 * - Mapping of DOORBELL or MMIO BO of same or peer device 639 * - Validating an evicted DOOREBELL or MMIO BO on device seeking access 640 * 641 * Return: ZERO if successful, NON-ZERO otherwise 642 */ 643 static int 644 kfd_mem_dmamap_sg_bo(struct kgd_mem *mem, 645 struct kfd_mem_attachment *attachment) 646 { 647 struct ttm_operation_ctx ctx = {.interruptible = true}; 648 struct amdgpu_bo *bo = attachment->bo_va->base.bo; 649 struct amdgpu_device *adev = attachment->adev; 650 struct ttm_tt *ttm = bo->tbo.ttm; 651 enum dma_data_direction dir; 652 dma_addr_t dma_addr; 653 bool mmio; 654 int ret; 655 656 /* Expect SG Table of dmapmap BO to be NULL */ 657 mmio = (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP); 658 if (unlikely(ttm->sg)) { 659 pr_err("SG Table of %d BO for peer device is UNEXPECTEDLY NON-NULL", mmio); 660 return -EINVAL; 661 } 662 663 dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ? 664 DMA_BIDIRECTIONAL : DMA_TO_DEVICE; 665 dma_addr = mem->bo->tbo.sg->sgl->dma_address; 666 pr_debug("%d BO size: %d\n", mmio, mem->bo->tbo.sg->sgl->length); 667 pr_debug("%d BO address before DMA mapping: %llx\n", mmio, dma_addr); 668 dma_addr = dma_map_resource(adev->dev, dma_addr, 669 mem->bo->tbo.sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC); 670 ret = dma_mapping_error(adev->dev, dma_addr); 671 if (unlikely(ret)) 672 return ret; 673 pr_debug("%d BO address after DMA mapping: %llx\n", mmio, dma_addr); 674 675 ttm->sg = create_sg_table(dma_addr, mem->bo->tbo.sg->sgl->length); 676 if (unlikely(!ttm->sg)) { 677 ret = -ENOMEM; 678 goto unmap_sg; 679 } 680 681 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 682 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 683 if (unlikely(ret)) 684 goto free_sg; 685 686 return ret; 687 688 free_sg: 689 sg_free_table(ttm->sg); 690 kfree(ttm->sg); 691 ttm->sg = NULL; 692 unmap_sg: 693 dma_unmap_resource(adev->dev, dma_addr, mem->bo->tbo.sg->sgl->length, 694 dir, DMA_ATTR_SKIP_CPU_SYNC); 695 return ret; 696 } 697 698 static int 699 kfd_mem_dmamap_attachment(struct kgd_mem *mem, 700 struct kfd_mem_attachment *attachment) 701 { 702 switch (attachment->type) { 703 case KFD_MEM_ATT_SHARED: 704 return 0; 705 case KFD_MEM_ATT_USERPTR: 706 return kfd_mem_dmamap_userptr(mem, attachment); 707 case KFD_MEM_ATT_DMABUF: 708 return kfd_mem_dmamap_dmabuf(attachment); 709 case KFD_MEM_ATT_SG: 710 return kfd_mem_dmamap_sg_bo(mem, attachment); 711 default: 712 WARN_ON_ONCE(1); 713 } 714 return -EINVAL; 715 } 716 717 static void 718 kfd_mem_dmaunmap_userptr(struct kgd_mem *mem, 719 struct kfd_mem_attachment *attachment) 720 { 721 enum dma_data_direction direction = 722 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ? 723 DMA_BIDIRECTIONAL : DMA_TO_DEVICE; 724 struct ttm_operation_ctx ctx = {.interruptible = false}; 725 struct amdgpu_bo *bo = attachment->bo_va->base.bo; 726 struct amdgpu_device *adev = attachment->adev; 727 struct ttm_tt *ttm = bo->tbo.ttm; 728 729 if (unlikely(!ttm->sg)) 730 return; 731 732 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 733 (void)ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 734 735 dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0); 736 sg_free_table(ttm->sg); 737 kfree(ttm->sg); 738 ttm->sg = NULL; 739 } 740 741 static void 742 kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment) 743 { 744 /* This is a no-op. We don't want to trigger eviction fences when 745 * unmapping DMABufs. Therefore the invalidation (moving to system 746 * domain) is done in kfd_mem_dmamap_dmabuf. 747 */ 748 } 749 750 /** 751 * kfd_mem_dmaunmap_sg_bo() - Free DMA mapped sg_table of DOORBELL or MMIO BO 752 * @mem: SG BO of the DOORBELL or MMIO resource on the owning device 753 * @attachment: Virtual address attachment of the BO on accessing device 754 * 755 * The method performs following steps: 756 * - Signal TTM to mark memory pointed to by BO as GPU inaccessible 757 * - Free SG Table that is used to encapsulate DMA mapped memory of 758 * peer device's DOORBELL or MMIO memory 759 * 760 * This method is invoked in the following contexts: 761 * UNMapping of DOORBELL or MMIO BO on a device having access to its memory 762 * Eviction of DOOREBELL or MMIO BO on device having access to its memory 763 * 764 * Return: void 765 */ 766 static void 767 kfd_mem_dmaunmap_sg_bo(struct kgd_mem *mem, 768 struct kfd_mem_attachment *attachment) 769 { 770 struct ttm_operation_ctx ctx = {.interruptible = true}; 771 struct amdgpu_bo *bo = attachment->bo_va->base.bo; 772 struct amdgpu_device *adev = attachment->adev; 773 struct ttm_tt *ttm = bo->tbo.ttm; 774 enum dma_data_direction dir; 775 776 if (unlikely(!ttm->sg)) { 777 pr_debug("SG Table of BO is NULL"); 778 return; 779 } 780 781 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 782 (void)ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 783 784 dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ? 785 DMA_BIDIRECTIONAL : DMA_TO_DEVICE; 786 dma_unmap_resource(adev->dev, ttm->sg->sgl->dma_address, 787 ttm->sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC); 788 sg_free_table(ttm->sg); 789 kfree(ttm->sg); 790 ttm->sg = NULL; 791 bo->tbo.sg = NULL; 792 } 793 794 static void 795 kfd_mem_dmaunmap_attachment(struct kgd_mem *mem, 796 struct kfd_mem_attachment *attachment) 797 { 798 switch (attachment->type) { 799 case KFD_MEM_ATT_SHARED: 800 break; 801 case KFD_MEM_ATT_USERPTR: 802 kfd_mem_dmaunmap_userptr(mem, attachment); 803 break; 804 case KFD_MEM_ATT_DMABUF: 805 kfd_mem_dmaunmap_dmabuf(attachment); 806 break; 807 case KFD_MEM_ATT_SG: 808 kfd_mem_dmaunmap_sg_bo(mem, attachment); 809 break; 810 default: 811 WARN_ON_ONCE(1); 812 } 813 } 814 815 static int kfd_mem_export_dmabuf(struct kgd_mem *mem) 816 { 817 if (!mem->dmabuf) { 818 struct amdgpu_device *bo_adev; 819 struct dma_buf *dmabuf; 820 821 bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev); 822 dmabuf = drm_gem_prime_handle_to_dmabuf(&bo_adev->ddev, bo_adev->kfd.client.file, 823 mem->gem_handle, 824 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ? 825 DRM_RDWR : 0); 826 if (IS_ERR(dmabuf)) 827 return PTR_ERR(dmabuf); 828 mem->dmabuf = dmabuf; 829 } 830 831 return 0; 832 } 833 834 static int 835 kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem, 836 struct amdgpu_bo **bo) 837 { 838 struct drm_gem_object *gobj; 839 int ret; 840 841 ret = kfd_mem_export_dmabuf(mem); 842 if (ret) 843 return ret; 844 845 gobj = amdgpu_gem_prime_import(adev_to_drm(adev), mem->dmabuf); 846 if (IS_ERR(gobj)) 847 return PTR_ERR(gobj); 848 849 *bo = gem_to_amdgpu_bo(gobj); 850 (*bo)->flags |= AMDGPU_GEM_CREATE_PREEMPTIBLE; 851 852 return 0; 853 } 854 855 /* kfd_mem_attach - Add a BO to a VM 856 * 857 * Everything that needs to bo done only once when a BO is first added 858 * to a VM. It can later be mapped and unmapped many times without 859 * repeating these steps. 860 * 861 * 0. Create BO for DMA mapping, if needed 862 * 1. Allocate and initialize BO VA entry data structure 863 * 2. Add BO to the VM 864 * 3. Determine ASIC-specific PTE flags 865 * 4. Alloc page tables and directories if needed 866 * 4a. Validate new page tables and directories 867 */ 868 static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem, 869 struct amdgpu_vm *vm, bool is_aql) 870 { 871 struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev); 872 unsigned long bo_size = mem->bo->tbo.base.size; 873 uint64_t va = mem->va; 874 struct kfd_mem_attachment *attachment[2] = {NULL, NULL}; 875 struct amdgpu_bo *bo[2] = {NULL, NULL}; 876 struct amdgpu_bo_va *bo_va; 877 bool same_hive = false; 878 int i, ret; 879 880 if (!va) { 881 pr_err("Invalid VA when adding BO to VM\n"); 882 return -EINVAL; 883 } 884 885 /* Determine access to VRAM, MMIO and DOORBELL BOs of peer devices 886 * 887 * The access path of MMIO and DOORBELL BOs of is always over PCIe. 888 * In contrast the access path of VRAM BOs depens upon the type of 889 * link that connects the peer device. Access over PCIe is allowed 890 * if peer device has large BAR. In contrast, access over xGMI is 891 * allowed for both small and large BAR configurations of peer device 892 */ 893 if ((adev != bo_adev && !(adev->flags & AMD_IS_APU)) && 894 ((mem->domain == AMDGPU_GEM_DOMAIN_VRAM) || 895 (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL) || 896 (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) { 897 if (mem->domain == AMDGPU_GEM_DOMAIN_VRAM) 898 same_hive = amdgpu_xgmi_same_hive(adev, bo_adev); 899 if (!same_hive && !amdgpu_device_is_peer_accessible(bo_adev, adev)) 900 return -EINVAL; 901 } 902 903 for (i = 0; i <= is_aql; i++) { 904 attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL); 905 if (unlikely(!attachment[i])) { 906 ret = -ENOMEM; 907 goto unwind; 908 } 909 910 pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va, 911 va + bo_size, vm); 912 913 if ((adev == bo_adev && !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) || 914 (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && reuse_dmamap(adev, bo_adev)) || 915 (mem->domain == AMDGPU_GEM_DOMAIN_GTT && reuse_dmamap(adev, bo_adev)) || 916 same_hive) { 917 /* Mappings on the local GPU, or VRAM mappings in the 918 * local hive, or userptr, or GTT mapping can reuse dma map 919 * address space share the original BO 920 */ 921 attachment[i]->type = KFD_MEM_ATT_SHARED; 922 bo[i] = mem->bo; 923 drm_gem_object_get(&bo[i]->tbo.base); 924 } else if (i > 0) { 925 /* Multiple mappings on the same GPU share the BO */ 926 attachment[i]->type = KFD_MEM_ATT_SHARED; 927 bo[i] = bo[0]; 928 drm_gem_object_get(&bo[i]->tbo.base); 929 } else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) { 930 /* Create an SG BO to DMA-map userptrs on other GPUs */ 931 attachment[i]->type = KFD_MEM_ATT_USERPTR; 932 ret = create_dmamap_sg_bo(adev, mem, &bo[i]); 933 if (ret) 934 goto unwind; 935 /* Handle DOORBELL BOs of peer devices and MMIO BOs of local and peer devices */ 936 } else if (mem->bo->tbo.type == ttm_bo_type_sg) { 937 WARN_ONCE(!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL || 938 mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP), 939 "Handing invalid SG BO in ATTACH request"); 940 attachment[i]->type = KFD_MEM_ATT_SG; 941 ret = create_dmamap_sg_bo(adev, mem, &bo[i]); 942 if (ret) 943 goto unwind; 944 /* Enable acces to GTT and VRAM BOs of peer devices */ 945 } else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT || 946 mem->domain == AMDGPU_GEM_DOMAIN_VRAM) { 947 attachment[i]->type = KFD_MEM_ATT_DMABUF; 948 ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]); 949 if (ret) 950 goto unwind; 951 pr_debug("Employ DMABUF mechanism to enable peer GPU access\n"); 952 } else { 953 WARN_ONCE(true, "Handling invalid ATTACH request"); 954 ret = -EINVAL; 955 goto unwind; 956 } 957 958 /* Add BO to VM internal data structures */ 959 ret = amdgpu_bo_reserve(bo[i], false); 960 if (ret) { 961 pr_debug("Unable to reserve BO during memory attach"); 962 goto unwind; 963 } 964 bo_va = amdgpu_vm_bo_find(vm, bo[i]); 965 if (!bo_va) 966 bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]); 967 else 968 ++bo_va->ref_count; 969 attachment[i]->bo_va = bo_va; 970 amdgpu_bo_unreserve(bo[i]); 971 if (unlikely(!attachment[i]->bo_va)) { 972 ret = -ENOMEM; 973 pr_err("Failed to add BO object to VM. ret == %d\n", 974 ret); 975 goto unwind; 976 } 977 attachment[i]->va = va; 978 attachment[i]->pte_flags = get_pte_flags(adev, mem); 979 attachment[i]->adev = adev; 980 list_add(&attachment[i]->list, &mem->attachments); 981 982 va += bo_size; 983 } 984 985 return 0; 986 987 unwind: 988 for (; i >= 0; i--) { 989 if (!attachment[i]) 990 continue; 991 if (attachment[i]->bo_va) { 992 (void)amdgpu_bo_reserve(bo[i], true); 993 if (--attachment[i]->bo_va->ref_count == 0) 994 amdgpu_vm_bo_del(adev, attachment[i]->bo_va); 995 amdgpu_bo_unreserve(bo[i]); 996 list_del(&attachment[i]->list); 997 } 998 if (bo[i]) 999 drm_gem_object_put(&bo[i]->tbo.base); 1000 kfree(attachment[i]); 1001 } 1002 return ret; 1003 } 1004 1005 static void kfd_mem_detach(struct kfd_mem_attachment *attachment) 1006 { 1007 struct amdgpu_bo *bo = attachment->bo_va->base.bo; 1008 1009 pr_debug("\t remove VA 0x%llx in entry %p\n", 1010 attachment->va, attachment); 1011 if (--attachment->bo_va->ref_count == 0) 1012 amdgpu_vm_bo_del(attachment->adev, attachment->bo_va); 1013 drm_gem_object_put(&bo->tbo.base); 1014 list_del(&attachment->list); 1015 kfree(attachment); 1016 } 1017 1018 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem, 1019 struct amdkfd_process_info *process_info, 1020 bool userptr) 1021 { 1022 mutex_lock(&process_info->lock); 1023 if (userptr) 1024 list_add_tail(&mem->validate_list, 1025 &process_info->userptr_valid_list); 1026 else 1027 list_add_tail(&mem->validate_list, &process_info->kfd_bo_list); 1028 mutex_unlock(&process_info->lock); 1029 } 1030 1031 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem, 1032 struct amdkfd_process_info *process_info) 1033 { 1034 mutex_lock(&process_info->lock); 1035 list_del(&mem->validate_list); 1036 mutex_unlock(&process_info->lock); 1037 } 1038 1039 /* Initializes user pages. It registers the MMU notifier and validates 1040 * the userptr BO in the GTT domain. 1041 * 1042 * The BO must already be on the userptr_valid_list. Otherwise an 1043 * eviction and restore may happen that leaves the new BO unmapped 1044 * with the user mode queues running. 1045 * 1046 * Takes the process_info->lock to protect against concurrent restore 1047 * workers. 1048 * 1049 * Returns 0 for success, negative errno for errors. 1050 */ 1051 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr, 1052 bool criu_resume) 1053 { 1054 struct amdkfd_process_info *process_info = mem->process_info; 1055 struct amdgpu_bo *bo = mem->bo; 1056 struct ttm_operation_ctx ctx = { true, false }; 1057 struct hmm_range *range; 1058 int ret = 0; 1059 1060 mutex_lock(&process_info->lock); 1061 1062 ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0); 1063 if (ret) { 1064 pr_err("%s: Failed to set userptr: %d\n", __func__, ret); 1065 goto out; 1066 } 1067 1068 ret = amdgpu_hmm_register(bo, user_addr); 1069 if (ret) { 1070 pr_err("%s: Failed to register MMU notifier: %d\n", 1071 __func__, ret); 1072 goto out; 1073 } 1074 1075 if (criu_resume) { 1076 /* 1077 * During a CRIU restore operation, the userptr buffer objects 1078 * will be validated in the restore_userptr_work worker at a 1079 * later stage when it is scheduled by another ioctl called by 1080 * CRIU master process for the target pid for restore. 1081 */ 1082 mutex_lock(&process_info->notifier_lock); 1083 mem->invalid++; 1084 mutex_unlock(&process_info->notifier_lock); 1085 mutex_unlock(&process_info->lock); 1086 return 0; 1087 } 1088 1089 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages, &range); 1090 if (ret) { 1091 if (ret == -EAGAIN) 1092 pr_debug("Failed to get user pages, try again\n"); 1093 else 1094 pr_err("%s: Failed to get user pages: %d\n", __func__, ret); 1095 goto unregister_out; 1096 } 1097 1098 ret = amdgpu_bo_reserve(bo, true); 1099 if (ret) { 1100 pr_err("%s: Failed to reserve BO\n", __func__); 1101 goto release_out; 1102 } 1103 amdgpu_bo_placement_from_domain(bo, mem->domain); 1104 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 1105 if (ret) 1106 pr_err("%s: failed to validate BO\n", __func__); 1107 amdgpu_bo_unreserve(bo); 1108 1109 release_out: 1110 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range); 1111 unregister_out: 1112 if (ret) 1113 amdgpu_hmm_unregister(bo); 1114 out: 1115 mutex_unlock(&process_info->lock); 1116 return ret; 1117 } 1118 1119 /* Reserving a BO and its page table BOs must happen atomically to 1120 * avoid deadlocks. Some operations update multiple VMs at once. Track 1121 * all the reservation info in a context structure. Optionally a sync 1122 * object can track VM updates. 1123 */ 1124 struct bo_vm_reservation_context { 1125 /* DRM execution context for the reservation */ 1126 struct drm_exec exec; 1127 /* Number of VMs reserved */ 1128 unsigned int n_vms; 1129 /* Pointer to sync object */ 1130 struct amdgpu_sync *sync; 1131 }; 1132 1133 enum bo_vm_match { 1134 BO_VM_NOT_MAPPED = 0, /* Match VMs where a BO is not mapped */ 1135 BO_VM_MAPPED, /* Match VMs where a BO is mapped */ 1136 BO_VM_ALL, /* Match all VMs a BO was added to */ 1137 }; 1138 1139 /** 1140 * reserve_bo_and_vm - reserve a BO and a VM unconditionally. 1141 * @mem: KFD BO structure. 1142 * @vm: the VM to reserve. 1143 * @ctx: the struct that will be used in unreserve_bo_and_vms(). 1144 */ 1145 static int reserve_bo_and_vm(struct kgd_mem *mem, 1146 struct amdgpu_vm *vm, 1147 struct bo_vm_reservation_context *ctx) 1148 { 1149 struct amdgpu_bo *bo = mem->bo; 1150 int ret; 1151 1152 WARN_ON(!vm); 1153 1154 ctx->n_vms = 1; 1155 ctx->sync = &mem->sync; 1156 drm_exec_init(&ctx->exec, DRM_EXEC_INTERRUPTIBLE_WAIT, 0); 1157 drm_exec_until_all_locked(&ctx->exec) { 1158 ret = amdgpu_vm_lock_pd(vm, &ctx->exec, 2); 1159 drm_exec_retry_on_contention(&ctx->exec); 1160 if (unlikely(ret)) 1161 goto error; 1162 1163 ret = drm_exec_prepare_obj(&ctx->exec, &bo->tbo.base, 1); 1164 drm_exec_retry_on_contention(&ctx->exec); 1165 if (unlikely(ret)) 1166 goto error; 1167 } 1168 return 0; 1169 1170 error: 1171 pr_err("Failed to reserve buffers in ttm.\n"); 1172 drm_exec_fini(&ctx->exec); 1173 return ret; 1174 } 1175 1176 /** 1177 * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally 1178 * @mem: KFD BO structure. 1179 * @vm: the VM to reserve. If NULL, then all VMs associated with the BO 1180 * is used. Otherwise, a single VM associated with the BO. 1181 * @map_type: the mapping status that will be used to filter the VMs. 1182 * @ctx: the struct that will be used in unreserve_bo_and_vms(). 1183 * 1184 * Returns 0 for success, negative for failure. 1185 */ 1186 static int reserve_bo_and_cond_vms(struct kgd_mem *mem, 1187 struct amdgpu_vm *vm, enum bo_vm_match map_type, 1188 struct bo_vm_reservation_context *ctx) 1189 { 1190 struct kfd_mem_attachment *entry; 1191 struct amdgpu_bo *bo = mem->bo; 1192 int ret; 1193 1194 ctx->sync = &mem->sync; 1195 drm_exec_init(&ctx->exec, DRM_EXEC_INTERRUPTIBLE_WAIT | 1196 DRM_EXEC_IGNORE_DUPLICATES, 0); 1197 drm_exec_until_all_locked(&ctx->exec) { 1198 ctx->n_vms = 0; 1199 list_for_each_entry(entry, &mem->attachments, list) { 1200 if ((vm && vm != entry->bo_va->base.vm) || 1201 (entry->is_mapped != map_type 1202 && map_type != BO_VM_ALL)) 1203 continue; 1204 1205 ret = amdgpu_vm_lock_pd(entry->bo_va->base.vm, 1206 &ctx->exec, 2); 1207 drm_exec_retry_on_contention(&ctx->exec); 1208 if (unlikely(ret)) 1209 goto error; 1210 ++ctx->n_vms; 1211 } 1212 1213 ret = drm_exec_prepare_obj(&ctx->exec, &bo->tbo.base, 1); 1214 drm_exec_retry_on_contention(&ctx->exec); 1215 if (unlikely(ret)) 1216 goto error; 1217 } 1218 return 0; 1219 1220 error: 1221 pr_err("Failed to reserve buffers in ttm.\n"); 1222 drm_exec_fini(&ctx->exec); 1223 return ret; 1224 } 1225 1226 /** 1227 * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context 1228 * @ctx: Reservation context to unreserve 1229 * @wait: Optionally wait for a sync object representing pending VM updates 1230 * @intr: Whether the wait is interruptible 1231 * 1232 * Also frees any resources allocated in 1233 * reserve_bo_and_(cond_)vm(s). Returns the status from 1234 * amdgpu_sync_wait. 1235 */ 1236 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx, 1237 bool wait, bool intr) 1238 { 1239 int ret = 0; 1240 1241 if (wait) 1242 ret = amdgpu_sync_wait(ctx->sync, intr); 1243 1244 drm_exec_fini(&ctx->exec); 1245 ctx->sync = NULL; 1246 return ret; 1247 } 1248 1249 static int unmap_bo_from_gpuvm(struct kgd_mem *mem, 1250 struct kfd_mem_attachment *entry, 1251 struct amdgpu_sync *sync) 1252 { 1253 struct amdgpu_bo_va *bo_va = entry->bo_va; 1254 struct amdgpu_device *adev = entry->adev; 1255 struct amdgpu_vm *vm = bo_va->base.vm; 1256 1257 if (bo_va->queue_refcount) { 1258 pr_debug("bo_va->queue_refcount %d\n", bo_va->queue_refcount); 1259 return -EBUSY; 1260 } 1261 1262 (void)amdgpu_vm_bo_unmap(adev, bo_va, entry->va); 1263 1264 (void)amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update); 1265 1266 (void)amdgpu_sync_fence(sync, bo_va->last_pt_update); 1267 1268 return 0; 1269 } 1270 1271 static int update_gpuvm_pte(struct kgd_mem *mem, 1272 struct kfd_mem_attachment *entry, 1273 struct amdgpu_sync *sync) 1274 { 1275 struct amdgpu_bo_va *bo_va = entry->bo_va; 1276 struct amdgpu_device *adev = entry->adev; 1277 int ret; 1278 1279 ret = kfd_mem_dmamap_attachment(mem, entry); 1280 if (ret) 1281 return ret; 1282 1283 /* Update the page tables */ 1284 ret = amdgpu_vm_bo_update(adev, bo_va, false); 1285 if (ret) { 1286 pr_err("amdgpu_vm_bo_update failed\n"); 1287 return ret; 1288 } 1289 1290 return amdgpu_sync_fence(sync, bo_va->last_pt_update); 1291 } 1292 1293 static int map_bo_to_gpuvm(struct kgd_mem *mem, 1294 struct kfd_mem_attachment *entry, 1295 struct amdgpu_sync *sync, 1296 bool no_update_pte) 1297 { 1298 int ret; 1299 1300 /* Set virtual address for the allocation */ 1301 ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0, 1302 amdgpu_bo_size(entry->bo_va->base.bo), 1303 entry->pte_flags); 1304 if (ret) { 1305 pr_err("Failed to map VA 0x%llx in vm. ret %d\n", 1306 entry->va, ret); 1307 return ret; 1308 } 1309 1310 if (no_update_pte) 1311 return 0; 1312 1313 ret = update_gpuvm_pte(mem, entry, sync); 1314 if (ret) { 1315 pr_err("update_gpuvm_pte() failed\n"); 1316 goto update_gpuvm_pte_failed; 1317 } 1318 1319 return 0; 1320 1321 update_gpuvm_pte_failed: 1322 unmap_bo_from_gpuvm(mem, entry, sync); 1323 kfd_mem_dmaunmap_attachment(mem, entry); 1324 return ret; 1325 } 1326 1327 static int process_validate_vms(struct amdkfd_process_info *process_info, 1328 struct ww_acquire_ctx *ticket) 1329 { 1330 struct amdgpu_vm *peer_vm; 1331 int ret; 1332 1333 list_for_each_entry(peer_vm, &process_info->vm_list_head, 1334 vm_list_node) { 1335 ret = vm_validate_pt_pd_bos(peer_vm, ticket); 1336 if (ret) 1337 return ret; 1338 } 1339 1340 return 0; 1341 } 1342 1343 static int process_sync_pds_resv(struct amdkfd_process_info *process_info, 1344 struct amdgpu_sync *sync) 1345 { 1346 struct amdgpu_vm *peer_vm; 1347 int ret; 1348 1349 list_for_each_entry(peer_vm, &process_info->vm_list_head, 1350 vm_list_node) { 1351 struct amdgpu_bo *pd = peer_vm->root.bo; 1352 1353 ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv, 1354 AMDGPU_SYNC_NE_OWNER, 1355 AMDGPU_FENCE_OWNER_KFD); 1356 if (ret) 1357 return ret; 1358 } 1359 1360 return 0; 1361 } 1362 1363 static int process_update_pds(struct amdkfd_process_info *process_info, 1364 struct amdgpu_sync *sync) 1365 { 1366 struct amdgpu_vm *peer_vm; 1367 int ret; 1368 1369 list_for_each_entry(peer_vm, &process_info->vm_list_head, 1370 vm_list_node) { 1371 ret = vm_update_pds(peer_vm, sync); 1372 if (ret) 1373 return ret; 1374 } 1375 1376 return 0; 1377 } 1378 1379 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info, 1380 struct dma_fence **ef) 1381 { 1382 struct amdkfd_process_info *info = NULL; 1383 int ret; 1384 1385 if (!*process_info) { 1386 info = kzalloc(sizeof(*info), GFP_KERNEL); 1387 if (!info) 1388 return -ENOMEM; 1389 1390 mutex_init(&info->lock); 1391 mutex_init(&info->notifier_lock); 1392 INIT_LIST_HEAD(&info->vm_list_head); 1393 INIT_LIST_HEAD(&info->kfd_bo_list); 1394 INIT_LIST_HEAD(&info->userptr_valid_list); 1395 INIT_LIST_HEAD(&info->userptr_inval_list); 1396 1397 info->eviction_fence = 1398 amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1), 1399 current->mm, 1400 NULL); 1401 if (!info->eviction_fence) { 1402 pr_err("Failed to create eviction fence\n"); 1403 ret = -ENOMEM; 1404 goto create_evict_fence_fail; 1405 } 1406 1407 info->pid = get_task_pid(current->group_leader, PIDTYPE_PID); 1408 INIT_DELAYED_WORK(&info->restore_userptr_work, 1409 amdgpu_amdkfd_restore_userptr_worker); 1410 1411 *process_info = info; 1412 } 1413 1414 vm->process_info = *process_info; 1415 1416 /* Validate page directory and attach eviction fence */ 1417 ret = amdgpu_bo_reserve(vm->root.bo, true); 1418 if (ret) 1419 goto reserve_pd_fail; 1420 ret = vm_validate_pt_pd_bos(vm, NULL); 1421 if (ret) { 1422 pr_err("validate_pt_pd_bos() failed\n"); 1423 goto validate_pd_fail; 1424 } 1425 ret = amdgpu_bo_sync_wait(vm->root.bo, 1426 AMDGPU_FENCE_OWNER_KFD, false); 1427 if (ret) 1428 goto wait_pd_fail; 1429 ret = dma_resv_reserve_fences(vm->root.bo->tbo.base.resv, 1); 1430 if (ret) 1431 goto reserve_shared_fail; 1432 dma_resv_add_fence(vm->root.bo->tbo.base.resv, 1433 &vm->process_info->eviction_fence->base, 1434 DMA_RESV_USAGE_BOOKKEEP); 1435 amdgpu_bo_unreserve(vm->root.bo); 1436 1437 /* Update process info */ 1438 mutex_lock(&vm->process_info->lock); 1439 list_add_tail(&vm->vm_list_node, 1440 &(vm->process_info->vm_list_head)); 1441 vm->process_info->n_vms++; 1442 if (ef) 1443 *ef = dma_fence_get(&vm->process_info->eviction_fence->base); 1444 mutex_unlock(&vm->process_info->lock); 1445 1446 return 0; 1447 1448 reserve_shared_fail: 1449 wait_pd_fail: 1450 validate_pd_fail: 1451 amdgpu_bo_unreserve(vm->root.bo); 1452 reserve_pd_fail: 1453 vm->process_info = NULL; 1454 if (info) { 1455 dma_fence_put(&info->eviction_fence->base); 1456 *process_info = NULL; 1457 put_pid(info->pid); 1458 create_evict_fence_fail: 1459 mutex_destroy(&info->lock); 1460 mutex_destroy(&info->notifier_lock); 1461 kfree(info); 1462 } 1463 return ret; 1464 } 1465 1466 /** 1467 * amdgpu_amdkfd_gpuvm_pin_bo() - Pins a BO using following criteria 1468 * @bo: Handle of buffer object being pinned 1469 * @domain: Domain into which BO should be pinned 1470 * 1471 * - USERPTR BOs are UNPINNABLE and will return error 1472 * - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their 1473 * PIN count incremented. It is valid to PIN a BO multiple times 1474 * 1475 * Return: ZERO if successful in pinning, Non-Zero in case of error. 1476 */ 1477 static int amdgpu_amdkfd_gpuvm_pin_bo(struct amdgpu_bo *bo, u32 domain) 1478 { 1479 int ret = 0; 1480 1481 ret = amdgpu_bo_reserve(bo, false); 1482 if (unlikely(ret)) 1483 return ret; 1484 1485 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) { 1486 /* 1487 * If bo is not contiguous on VRAM, move to system memory first to ensure 1488 * we can get contiguous VRAM space after evicting other BOs. 1489 */ 1490 if (!(bo->tbo.resource->placement & TTM_PL_FLAG_CONTIGUOUS)) { 1491 struct ttm_operation_ctx ctx = { true, false }; 1492 1493 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT); 1494 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 1495 if (unlikely(ret)) { 1496 pr_debug("validate bo 0x%p to GTT failed %d\n", &bo->tbo, ret); 1497 goto out; 1498 } 1499 } 1500 } 1501 1502 ret = amdgpu_bo_pin(bo, domain); 1503 if (ret) 1504 pr_err("Error in Pinning BO to domain: %d\n", domain); 1505 1506 amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false); 1507 out: 1508 amdgpu_bo_unreserve(bo); 1509 return ret; 1510 } 1511 1512 /** 1513 * amdgpu_amdkfd_gpuvm_unpin_bo() - Unpins BO using following criteria 1514 * @bo: Handle of buffer object being unpinned 1515 * 1516 * - Is a illegal request for USERPTR BOs and is ignored 1517 * - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their 1518 * PIN count decremented. Calls to UNPIN must balance calls to PIN 1519 */ 1520 static void amdgpu_amdkfd_gpuvm_unpin_bo(struct amdgpu_bo *bo) 1521 { 1522 int ret = 0; 1523 1524 ret = amdgpu_bo_reserve(bo, false); 1525 if (unlikely(ret)) 1526 return; 1527 1528 amdgpu_bo_unpin(bo); 1529 amdgpu_bo_unreserve(bo); 1530 } 1531 1532 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct amdgpu_device *adev, 1533 struct amdgpu_vm *avm, 1534 void **process_info, 1535 struct dma_fence **ef) 1536 { 1537 int ret; 1538 1539 /* Already a compute VM? */ 1540 if (avm->process_info) 1541 return -EINVAL; 1542 1543 /* Convert VM into a compute VM */ 1544 ret = amdgpu_vm_make_compute(adev, avm); 1545 if (ret) 1546 return ret; 1547 1548 /* Initialize KFD part of the VM and process info */ 1549 ret = init_kfd_vm(avm, process_info, ef); 1550 if (ret) 1551 return ret; 1552 1553 amdgpu_vm_set_task_info(avm); 1554 1555 return 0; 1556 } 1557 1558 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev, 1559 struct amdgpu_vm *vm) 1560 { 1561 struct amdkfd_process_info *process_info = vm->process_info; 1562 1563 if (!process_info) 1564 return; 1565 1566 /* Update process info */ 1567 mutex_lock(&process_info->lock); 1568 process_info->n_vms--; 1569 list_del(&vm->vm_list_node); 1570 mutex_unlock(&process_info->lock); 1571 1572 vm->process_info = NULL; 1573 1574 /* Release per-process resources when last compute VM is destroyed */ 1575 if (!process_info->n_vms) { 1576 WARN_ON(!list_empty(&process_info->kfd_bo_list)); 1577 WARN_ON(!list_empty(&process_info->userptr_valid_list)); 1578 WARN_ON(!list_empty(&process_info->userptr_inval_list)); 1579 1580 dma_fence_put(&process_info->eviction_fence->base); 1581 cancel_delayed_work_sync(&process_info->restore_userptr_work); 1582 put_pid(process_info->pid); 1583 mutex_destroy(&process_info->lock); 1584 mutex_destroy(&process_info->notifier_lock); 1585 kfree(process_info); 1586 } 1587 } 1588 1589 void amdgpu_amdkfd_gpuvm_release_process_vm(struct amdgpu_device *adev, 1590 void *drm_priv) 1591 { 1592 struct amdgpu_vm *avm; 1593 1594 if (WARN_ON(!adev || !drm_priv)) 1595 return; 1596 1597 avm = drm_priv_to_vm(drm_priv); 1598 1599 pr_debug("Releasing process vm %p\n", avm); 1600 1601 /* The original pasid of amdgpu vm has already been 1602 * released during making a amdgpu vm to a compute vm 1603 * The current pasid is managed by kfd and will be 1604 * released on kfd process destroy. Set amdgpu pasid 1605 * to 0 to avoid duplicate release. 1606 */ 1607 amdgpu_vm_release_compute(adev, avm); 1608 } 1609 1610 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv) 1611 { 1612 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv); 1613 struct amdgpu_bo *pd = avm->root.bo; 1614 struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev); 1615 1616 if (adev->asic_type < CHIP_VEGA10) 1617 return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT; 1618 return avm->pd_phys_addr; 1619 } 1620 1621 void amdgpu_amdkfd_block_mmu_notifications(void *p) 1622 { 1623 struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p; 1624 1625 mutex_lock(&pinfo->lock); 1626 WRITE_ONCE(pinfo->block_mmu_notifications, true); 1627 mutex_unlock(&pinfo->lock); 1628 } 1629 1630 int amdgpu_amdkfd_criu_resume(void *p) 1631 { 1632 int ret = 0; 1633 struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p; 1634 1635 mutex_lock(&pinfo->lock); 1636 pr_debug("scheduling work\n"); 1637 mutex_lock(&pinfo->notifier_lock); 1638 pinfo->evicted_bos++; 1639 mutex_unlock(&pinfo->notifier_lock); 1640 if (!READ_ONCE(pinfo->block_mmu_notifications)) { 1641 ret = -EINVAL; 1642 goto out_unlock; 1643 } 1644 WRITE_ONCE(pinfo->block_mmu_notifications, false); 1645 queue_delayed_work(system_freezable_wq, 1646 &pinfo->restore_userptr_work, 0); 1647 1648 out_unlock: 1649 mutex_unlock(&pinfo->lock); 1650 return ret; 1651 } 1652 1653 size_t amdgpu_amdkfd_get_available_memory(struct amdgpu_device *adev, 1654 uint8_t xcp_id) 1655 { 1656 uint64_t reserved_for_pt = 1657 ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size); 1658 struct amdgpu_ras *con = amdgpu_ras_get_context(adev); 1659 uint64_t reserved_for_ras = (con ? con->reserved_pages_in_bytes : 0); 1660 ssize_t available; 1661 uint64_t vram_available, system_mem_available, ttm_mem_available; 1662 1663 spin_lock(&kfd_mem_limit.mem_limit_lock); 1664 vram_available = KFD_XCP_MEMORY_SIZE(adev, xcp_id) 1665 - adev->kfd.vram_used_aligned[xcp_id] 1666 - atomic64_read(&adev->vram_pin_size) 1667 - reserved_for_pt 1668 - reserved_for_ras; 1669 1670 if (adev->flags & AMD_IS_APU) { 1671 system_mem_available = no_system_mem_limit ? 1672 kfd_mem_limit.max_system_mem_limit : 1673 kfd_mem_limit.max_system_mem_limit - 1674 kfd_mem_limit.system_mem_used; 1675 1676 ttm_mem_available = kfd_mem_limit.max_ttm_mem_limit - 1677 kfd_mem_limit.ttm_mem_used; 1678 1679 available = min3(system_mem_available, ttm_mem_available, 1680 vram_available); 1681 available = ALIGN_DOWN(available, PAGE_SIZE); 1682 } else { 1683 available = ALIGN_DOWN(vram_available, VRAM_AVAILABLITY_ALIGN); 1684 } 1685 1686 spin_unlock(&kfd_mem_limit.mem_limit_lock); 1687 1688 if (available < 0) 1689 available = 0; 1690 1691 return available; 1692 } 1693 1694 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu( 1695 struct amdgpu_device *adev, uint64_t va, uint64_t size, 1696 void *drm_priv, struct kgd_mem **mem, 1697 uint64_t *offset, uint32_t flags, bool criu_resume) 1698 { 1699 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv); 1700 struct amdgpu_fpriv *fpriv = container_of(avm, struct amdgpu_fpriv, vm); 1701 enum ttm_bo_type bo_type = ttm_bo_type_device; 1702 struct sg_table *sg = NULL; 1703 uint64_t user_addr = 0; 1704 struct amdgpu_bo *bo; 1705 struct drm_gem_object *gobj = NULL; 1706 u32 domain, alloc_domain; 1707 uint64_t aligned_size; 1708 int8_t xcp_id = -1; 1709 u64 alloc_flags; 1710 int ret; 1711 1712 /* 1713 * Check on which domain to allocate BO 1714 */ 1715 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) { 1716 domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM; 1717 1718 if (adev->flags & AMD_IS_APU) { 1719 domain = AMDGPU_GEM_DOMAIN_GTT; 1720 alloc_domain = AMDGPU_GEM_DOMAIN_GTT; 1721 alloc_flags = 0; 1722 } else { 1723 alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE; 1724 alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ? 1725 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED : 0; 1726 1727 /* For contiguous VRAM allocation */ 1728 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_CONTIGUOUS) 1729 alloc_flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; 1730 } 1731 xcp_id = fpriv->xcp_id == AMDGPU_XCP_NO_PARTITION ? 1732 0 : fpriv->xcp_id; 1733 } else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) { 1734 domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT; 1735 alloc_flags = 0; 1736 } else { 1737 domain = AMDGPU_GEM_DOMAIN_GTT; 1738 alloc_domain = AMDGPU_GEM_DOMAIN_CPU; 1739 alloc_flags = AMDGPU_GEM_CREATE_PREEMPTIBLE; 1740 1741 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) { 1742 if (!offset || !*offset) 1743 return -EINVAL; 1744 user_addr = untagged_addr(*offset); 1745 } else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL | 1746 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) { 1747 bo_type = ttm_bo_type_sg; 1748 if (size > UINT_MAX) 1749 return -EINVAL; 1750 sg = create_sg_table(*offset, size); 1751 if (!sg) 1752 return -ENOMEM; 1753 } else { 1754 return -EINVAL; 1755 } 1756 } 1757 1758 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT) 1759 alloc_flags |= AMDGPU_GEM_CREATE_COHERENT; 1760 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_EXT_COHERENT) 1761 alloc_flags |= AMDGPU_GEM_CREATE_EXT_COHERENT; 1762 if (flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED) 1763 alloc_flags |= AMDGPU_GEM_CREATE_UNCACHED; 1764 1765 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL); 1766 if (!*mem) { 1767 ret = -ENOMEM; 1768 goto err; 1769 } 1770 INIT_LIST_HEAD(&(*mem)->attachments); 1771 mutex_init(&(*mem)->lock); 1772 (*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM); 1773 1774 /* Workaround for AQL queue wraparound bug. Map the same 1775 * memory twice. That means we only actually allocate half 1776 * the memory. 1777 */ 1778 if ((*mem)->aql_queue) 1779 size >>= 1; 1780 aligned_size = PAGE_ALIGN(size); 1781 1782 (*mem)->alloc_flags = flags; 1783 1784 amdgpu_sync_create(&(*mem)->sync); 1785 1786 ret = amdgpu_amdkfd_reserve_mem_limit(adev, aligned_size, flags, 1787 xcp_id); 1788 if (ret) { 1789 pr_debug("Insufficient memory\n"); 1790 goto err_reserve_limit; 1791 } 1792 1793 pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s xcp_id %d\n", 1794 va, (*mem)->aql_queue ? size << 1 : size, 1795 domain_string(alloc_domain), xcp_id); 1796 1797 ret = amdgpu_gem_object_create(adev, aligned_size, 1, alloc_domain, alloc_flags, 1798 bo_type, NULL, &gobj, xcp_id + 1); 1799 if (ret) { 1800 pr_debug("Failed to create BO on domain %s. ret %d\n", 1801 domain_string(alloc_domain), ret); 1802 goto err_bo_create; 1803 } 1804 ret = drm_vma_node_allow(&gobj->vma_node, drm_priv); 1805 if (ret) { 1806 pr_debug("Failed to allow vma node access. ret %d\n", ret); 1807 goto err_node_allow; 1808 } 1809 ret = drm_gem_handle_create(adev->kfd.client.file, gobj, &(*mem)->gem_handle); 1810 if (ret) 1811 goto err_gem_handle_create; 1812 bo = gem_to_amdgpu_bo(gobj); 1813 if (bo_type == ttm_bo_type_sg) { 1814 bo->tbo.sg = sg; 1815 bo->tbo.ttm->sg = sg; 1816 } 1817 bo->kfd_bo = *mem; 1818 (*mem)->bo = bo; 1819 if (user_addr) 1820 bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO; 1821 1822 (*mem)->va = va; 1823 (*mem)->domain = domain; 1824 (*mem)->mapped_to_gpu_memory = 0; 1825 (*mem)->process_info = avm->process_info; 1826 1827 add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr); 1828 1829 if (user_addr) { 1830 pr_debug("creating userptr BO for user_addr = %llx\n", user_addr); 1831 ret = init_user_pages(*mem, user_addr, criu_resume); 1832 if (ret) 1833 goto allocate_init_user_pages_failed; 1834 } else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL | 1835 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) { 1836 ret = amdgpu_amdkfd_gpuvm_pin_bo(bo, AMDGPU_GEM_DOMAIN_GTT); 1837 if (ret) { 1838 pr_err("Pinning MMIO/DOORBELL BO during ALLOC FAILED\n"); 1839 goto err_pin_bo; 1840 } 1841 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT; 1842 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT; 1843 } else { 1844 mutex_lock(&avm->process_info->lock); 1845 if (avm->process_info->eviction_fence && 1846 !dma_fence_is_signaled(&avm->process_info->eviction_fence->base)) 1847 ret = amdgpu_amdkfd_bo_validate_and_fence(bo, domain, 1848 &avm->process_info->eviction_fence->base); 1849 mutex_unlock(&avm->process_info->lock); 1850 if (ret) 1851 goto err_validate_bo; 1852 } 1853 1854 if (offset) 1855 *offset = amdgpu_bo_mmap_offset(bo); 1856 1857 return 0; 1858 1859 allocate_init_user_pages_failed: 1860 err_pin_bo: 1861 err_validate_bo: 1862 remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info); 1863 drm_gem_handle_delete(adev->kfd.client.file, (*mem)->gem_handle); 1864 err_gem_handle_create: 1865 drm_vma_node_revoke(&gobj->vma_node, drm_priv); 1866 err_node_allow: 1867 /* Don't unreserve system mem limit twice */ 1868 goto err_reserve_limit; 1869 err_bo_create: 1870 amdgpu_amdkfd_unreserve_mem_limit(adev, aligned_size, flags, xcp_id); 1871 err_reserve_limit: 1872 amdgpu_sync_free(&(*mem)->sync); 1873 mutex_destroy(&(*mem)->lock); 1874 if (gobj) 1875 drm_gem_object_put(gobj); 1876 else 1877 kfree(*mem); 1878 err: 1879 if (sg) { 1880 sg_free_table(sg); 1881 kfree(sg); 1882 } 1883 return ret; 1884 } 1885 1886 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu( 1887 struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv, 1888 uint64_t *size) 1889 { 1890 struct amdkfd_process_info *process_info = mem->process_info; 1891 unsigned long bo_size = mem->bo->tbo.base.size; 1892 bool use_release_notifier = (mem->bo->kfd_bo == mem); 1893 struct kfd_mem_attachment *entry, *tmp; 1894 struct bo_vm_reservation_context ctx; 1895 unsigned int mapped_to_gpu_memory; 1896 int ret; 1897 bool is_imported = false; 1898 1899 mutex_lock(&mem->lock); 1900 1901 /* Unpin MMIO/DOORBELL BO's that were pinned during allocation */ 1902 if (mem->alloc_flags & 1903 (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL | 1904 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) { 1905 amdgpu_amdkfd_gpuvm_unpin_bo(mem->bo); 1906 } 1907 1908 mapped_to_gpu_memory = mem->mapped_to_gpu_memory; 1909 is_imported = mem->is_imported; 1910 mutex_unlock(&mem->lock); 1911 /* lock is not needed after this, since mem is unused and will 1912 * be freed anyway 1913 */ 1914 1915 if (mapped_to_gpu_memory > 0) { 1916 pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n", 1917 mem->va, bo_size); 1918 return -EBUSY; 1919 } 1920 1921 /* Make sure restore workers don't access the BO any more */ 1922 mutex_lock(&process_info->lock); 1923 list_del(&mem->validate_list); 1924 mutex_unlock(&process_info->lock); 1925 1926 /* Cleanup user pages and MMU notifiers */ 1927 if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) { 1928 amdgpu_hmm_unregister(mem->bo); 1929 mutex_lock(&process_info->notifier_lock); 1930 amdgpu_ttm_tt_discard_user_pages(mem->bo->tbo.ttm, mem->range); 1931 mutex_unlock(&process_info->notifier_lock); 1932 } 1933 1934 ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx); 1935 if (unlikely(ret)) 1936 return ret; 1937 1938 amdgpu_amdkfd_remove_eviction_fence(mem->bo, 1939 process_info->eviction_fence); 1940 pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va, 1941 mem->va + bo_size * (1 + mem->aql_queue)); 1942 1943 /* Remove from VM internal data structures */ 1944 list_for_each_entry_safe(entry, tmp, &mem->attachments, list) { 1945 kfd_mem_dmaunmap_attachment(mem, entry); 1946 kfd_mem_detach(entry); 1947 } 1948 1949 ret = unreserve_bo_and_vms(&ctx, false, false); 1950 1951 /* Free the sync object */ 1952 amdgpu_sync_free(&mem->sync); 1953 1954 /* If the SG is not NULL, it's one we created for a doorbell or mmio 1955 * remap BO. We need to free it. 1956 */ 1957 if (mem->bo->tbo.sg) { 1958 sg_free_table(mem->bo->tbo.sg); 1959 kfree(mem->bo->tbo.sg); 1960 } 1961 1962 /* Update the size of the BO being freed if it was allocated from 1963 * VRAM and is not imported. For APP APU VRAM allocations are done 1964 * in GTT domain 1965 */ 1966 if (size) { 1967 if (!is_imported && 1968 (mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_VRAM || 1969 ((adev->flags & AMD_IS_APU) && 1970 mem->bo->preferred_domains == AMDGPU_GEM_DOMAIN_GTT))) 1971 *size = bo_size; 1972 else 1973 *size = 0; 1974 } 1975 1976 /* Free the BO*/ 1977 drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv); 1978 drm_gem_handle_delete(adev->kfd.client.file, mem->gem_handle); 1979 if (mem->dmabuf) { 1980 dma_buf_put(mem->dmabuf); 1981 mem->dmabuf = NULL; 1982 } 1983 mutex_destroy(&mem->lock); 1984 1985 /* If this releases the last reference, it will end up calling 1986 * amdgpu_amdkfd_release_notify and kfree the mem struct. That's why 1987 * this needs to be the last call here. 1988 */ 1989 drm_gem_object_put(&mem->bo->tbo.base); 1990 1991 /* 1992 * For kgd_mem allocated in amdgpu_amdkfd_gpuvm_import_dmabuf(), 1993 * explicitly free it here. 1994 */ 1995 if (!use_release_notifier) 1996 kfree(mem); 1997 1998 return ret; 1999 } 2000 2001 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu( 2002 struct amdgpu_device *adev, struct kgd_mem *mem, 2003 void *drm_priv) 2004 { 2005 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv); 2006 int ret; 2007 struct amdgpu_bo *bo; 2008 uint32_t domain; 2009 struct kfd_mem_attachment *entry; 2010 struct bo_vm_reservation_context ctx; 2011 unsigned long bo_size; 2012 bool is_invalid_userptr = false; 2013 2014 bo = mem->bo; 2015 if (!bo) { 2016 pr_err("Invalid BO when mapping memory to GPU\n"); 2017 return -EINVAL; 2018 } 2019 2020 /* Make sure restore is not running concurrently. Since we 2021 * don't map invalid userptr BOs, we rely on the next restore 2022 * worker to do the mapping 2023 */ 2024 mutex_lock(&mem->process_info->lock); 2025 2026 /* Lock notifier lock. If we find an invalid userptr BO, we can be 2027 * sure that the MMU notifier is no longer running 2028 * concurrently and the queues are actually stopped 2029 */ 2030 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) { 2031 mutex_lock(&mem->process_info->notifier_lock); 2032 is_invalid_userptr = !!mem->invalid; 2033 mutex_unlock(&mem->process_info->notifier_lock); 2034 } 2035 2036 mutex_lock(&mem->lock); 2037 2038 domain = mem->domain; 2039 bo_size = bo->tbo.base.size; 2040 2041 pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n", 2042 mem->va, 2043 mem->va + bo_size * (1 + mem->aql_queue), 2044 avm, domain_string(domain)); 2045 2046 if (!kfd_mem_is_attached(avm, mem)) { 2047 ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue); 2048 if (ret) 2049 goto out; 2050 } 2051 2052 ret = reserve_bo_and_vm(mem, avm, &ctx); 2053 if (unlikely(ret)) 2054 goto out; 2055 2056 /* Userptr can be marked as "not invalid", but not actually be 2057 * validated yet (still in the system domain). In that case 2058 * the queues are still stopped and we can leave mapping for 2059 * the next restore worker 2060 */ 2061 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) && 2062 bo->tbo.resource->mem_type == TTM_PL_SYSTEM) 2063 is_invalid_userptr = true; 2064 2065 ret = vm_validate_pt_pd_bos(avm, NULL); 2066 if (unlikely(ret)) 2067 goto out_unreserve; 2068 2069 list_for_each_entry(entry, &mem->attachments, list) { 2070 if (entry->bo_va->base.vm != avm || entry->is_mapped) 2071 continue; 2072 2073 pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n", 2074 entry->va, entry->va + bo_size, entry); 2075 2076 ret = map_bo_to_gpuvm(mem, entry, ctx.sync, 2077 is_invalid_userptr); 2078 if (ret) { 2079 pr_err("Failed to map bo to gpuvm\n"); 2080 goto out_unreserve; 2081 } 2082 2083 ret = vm_update_pds(avm, ctx.sync); 2084 if (ret) { 2085 pr_err("Failed to update page directories\n"); 2086 goto out_unreserve; 2087 } 2088 2089 entry->is_mapped = true; 2090 mem->mapped_to_gpu_memory++; 2091 pr_debug("\t INC mapping count %d\n", 2092 mem->mapped_to_gpu_memory); 2093 } 2094 2095 ret = unreserve_bo_and_vms(&ctx, false, false); 2096 2097 goto out; 2098 2099 out_unreserve: 2100 unreserve_bo_and_vms(&ctx, false, false); 2101 out: 2102 mutex_unlock(&mem->process_info->lock); 2103 mutex_unlock(&mem->lock); 2104 return ret; 2105 } 2106 2107 int amdgpu_amdkfd_gpuvm_dmaunmap_mem(struct kgd_mem *mem, void *drm_priv) 2108 { 2109 struct kfd_mem_attachment *entry; 2110 struct amdgpu_vm *vm; 2111 int ret; 2112 2113 vm = drm_priv_to_vm(drm_priv); 2114 2115 mutex_lock(&mem->lock); 2116 2117 ret = amdgpu_bo_reserve(mem->bo, true); 2118 if (ret) 2119 goto out; 2120 2121 list_for_each_entry(entry, &mem->attachments, list) { 2122 if (entry->bo_va->base.vm != vm) 2123 continue; 2124 if (entry->bo_va->base.bo->tbo.ttm && 2125 !entry->bo_va->base.bo->tbo.ttm->sg) 2126 continue; 2127 2128 kfd_mem_dmaunmap_attachment(mem, entry); 2129 } 2130 2131 amdgpu_bo_unreserve(mem->bo); 2132 out: 2133 mutex_unlock(&mem->lock); 2134 2135 return ret; 2136 } 2137 2138 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu( 2139 struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv) 2140 { 2141 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv); 2142 unsigned long bo_size = mem->bo->tbo.base.size; 2143 struct kfd_mem_attachment *entry; 2144 struct bo_vm_reservation_context ctx; 2145 int ret; 2146 2147 mutex_lock(&mem->lock); 2148 2149 ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx); 2150 if (unlikely(ret)) 2151 goto out; 2152 /* If no VMs were reserved, it means the BO wasn't actually mapped */ 2153 if (ctx.n_vms == 0) { 2154 ret = -EINVAL; 2155 goto unreserve_out; 2156 } 2157 2158 ret = vm_validate_pt_pd_bos(avm, NULL); 2159 if (unlikely(ret)) 2160 goto unreserve_out; 2161 2162 pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n", 2163 mem->va, 2164 mem->va + bo_size * (1 + mem->aql_queue), 2165 avm); 2166 2167 list_for_each_entry(entry, &mem->attachments, list) { 2168 if (entry->bo_va->base.vm != avm || !entry->is_mapped) 2169 continue; 2170 2171 pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n", 2172 entry->va, entry->va + bo_size, entry); 2173 2174 ret = unmap_bo_from_gpuvm(mem, entry, ctx.sync); 2175 if (ret) 2176 goto unreserve_out; 2177 2178 entry->is_mapped = false; 2179 2180 mem->mapped_to_gpu_memory--; 2181 pr_debug("\t DEC mapping count %d\n", 2182 mem->mapped_to_gpu_memory); 2183 } 2184 2185 unreserve_out: 2186 unreserve_bo_and_vms(&ctx, false, false); 2187 out: 2188 mutex_unlock(&mem->lock); 2189 return ret; 2190 } 2191 2192 int amdgpu_amdkfd_gpuvm_sync_memory( 2193 struct amdgpu_device *adev, struct kgd_mem *mem, bool intr) 2194 { 2195 struct amdgpu_sync sync; 2196 int ret; 2197 2198 amdgpu_sync_create(&sync); 2199 2200 mutex_lock(&mem->lock); 2201 amdgpu_sync_clone(&mem->sync, &sync); 2202 mutex_unlock(&mem->lock); 2203 2204 ret = amdgpu_sync_wait(&sync, intr); 2205 amdgpu_sync_free(&sync); 2206 return ret; 2207 } 2208 2209 /** 2210 * amdgpu_amdkfd_map_gtt_bo_to_gart - Map BO to GART and increment reference count 2211 * @bo: Buffer object to be mapped 2212 * @bo_gart: Return bo reference 2213 * 2214 * Before return, bo reference count is incremented. To release the reference and unpin/ 2215 * unmap the BO, call amdgpu_amdkfd_free_gtt_mem. 2216 */ 2217 int amdgpu_amdkfd_map_gtt_bo_to_gart(struct amdgpu_bo *bo, struct amdgpu_bo **bo_gart) 2218 { 2219 int ret; 2220 2221 ret = amdgpu_bo_reserve(bo, true); 2222 if (ret) { 2223 pr_err("Failed to reserve bo. ret %d\n", ret); 2224 goto err_reserve_bo_failed; 2225 } 2226 2227 ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT); 2228 if (ret) { 2229 pr_err("Failed to pin bo. ret %d\n", ret); 2230 goto err_pin_bo_failed; 2231 } 2232 2233 ret = amdgpu_ttm_alloc_gart(&bo->tbo); 2234 if (ret) { 2235 pr_err("Failed to bind bo to GART. ret %d\n", ret); 2236 goto err_map_bo_gart_failed; 2237 } 2238 2239 amdgpu_amdkfd_remove_eviction_fence( 2240 bo, bo->vm_bo->vm->process_info->eviction_fence); 2241 2242 amdgpu_bo_unreserve(bo); 2243 2244 *bo_gart = amdgpu_bo_ref(bo); 2245 2246 return 0; 2247 2248 err_map_bo_gart_failed: 2249 amdgpu_bo_unpin(bo); 2250 err_pin_bo_failed: 2251 amdgpu_bo_unreserve(bo); 2252 err_reserve_bo_failed: 2253 2254 return ret; 2255 } 2256 2257 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Map a GTT BO for kernel CPU access 2258 * 2259 * @mem: Buffer object to be mapped for CPU access 2260 * @kptr[out]: pointer in kernel CPU address space 2261 * @size[out]: size of the buffer 2262 * 2263 * Pins the BO and maps it for kernel CPU access. The eviction fence is removed 2264 * from the BO, since pinned BOs cannot be evicted. The bo must remain on the 2265 * validate_list, so the GPU mapping can be restored after a page table was 2266 * evicted. 2267 * 2268 * Return: 0 on success, error code on failure 2269 */ 2270 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_mem *mem, 2271 void **kptr, uint64_t *size) 2272 { 2273 int ret; 2274 struct amdgpu_bo *bo = mem->bo; 2275 2276 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) { 2277 pr_err("userptr can't be mapped to kernel\n"); 2278 return -EINVAL; 2279 } 2280 2281 mutex_lock(&mem->process_info->lock); 2282 2283 ret = amdgpu_bo_reserve(bo, true); 2284 if (ret) { 2285 pr_err("Failed to reserve bo. ret %d\n", ret); 2286 goto bo_reserve_failed; 2287 } 2288 2289 ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT); 2290 if (ret) { 2291 pr_err("Failed to pin bo. ret %d\n", ret); 2292 goto pin_failed; 2293 } 2294 2295 ret = amdgpu_bo_kmap(bo, kptr); 2296 if (ret) { 2297 pr_err("Failed to map bo to kernel. ret %d\n", ret); 2298 goto kmap_failed; 2299 } 2300 2301 amdgpu_amdkfd_remove_eviction_fence( 2302 bo, mem->process_info->eviction_fence); 2303 2304 if (size) 2305 *size = amdgpu_bo_size(bo); 2306 2307 amdgpu_bo_unreserve(bo); 2308 2309 mutex_unlock(&mem->process_info->lock); 2310 return 0; 2311 2312 kmap_failed: 2313 amdgpu_bo_unpin(bo); 2314 pin_failed: 2315 amdgpu_bo_unreserve(bo); 2316 bo_reserve_failed: 2317 mutex_unlock(&mem->process_info->lock); 2318 2319 return ret; 2320 } 2321 2322 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Unmap a GTT BO for kernel CPU access 2323 * 2324 * @mem: Buffer object to be unmapped for CPU access 2325 * 2326 * Removes the kernel CPU mapping and unpins the BO. It does not restore the 2327 * eviction fence, so this function should only be used for cleanup before the 2328 * BO is destroyed. 2329 */ 2330 void amdgpu_amdkfd_gpuvm_unmap_gtt_bo_from_kernel(struct kgd_mem *mem) 2331 { 2332 struct amdgpu_bo *bo = mem->bo; 2333 2334 (void)amdgpu_bo_reserve(bo, true); 2335 amdgpu_bo_kunmap(bo); 2336 amdgpu_bo_unpin(bo); 2337 amdgpu_bo_unreserve(bo); 2338 } 2339 2340 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct amdgpu_device *adev, 2341 struct kfd_vm_fault_info *mem) 2342 { 2343 if (atomic_read(&adev->gmc.vm_fault_info_updated) == 1) { 2344 *mem = *adev->gmc.vm_fault_info; 2345 mb(); /* make sure read happened */ 2346 atomic_set(&adev->gmc.vm_fault_info_updated, 0); 2347 } 2348 return 0; 2349 } 2350 2351 static int import_obj_create(struct amdgpu_device *adev, 2352 struct dma_buf *dma_buf, 2353 struct drm_gem_object *obj, 2354 uint64_t va, void *drm_priv, 2355 struct kgd_mem **mem, uint64_t *size, 2356 uint64_t *mmap_offset) 2357 { 2358 struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv); 2359 struct amdgpu_bo *bo; 2360 int ret; 2361 2362 bo = gem_to_amdgpu_bo(obj); 2363 if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM | 2364 AMDGPU_GEM_DOMAIN_GTT))) 2365 /* Only VRAM and GTT BOs are supported */ 2366 return -EINVAL; 2367 2368 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL); 2369 if (!*mem) 2370 return -ENOMEM; 2371 2372 ret = drm_vma_node_allow(&obj->vma_node, drm_priv); 2373 if (ret) 2374 goto err_free_mem; 2375 2376 if (size) 2377 *size = amdgpu_bo_size(bo); 2378 2379 if (mmap_offset) 2380 *mmap_offset = amdgpu_bo_mmap_offset(bo); 2381 2382 INIT_LIST_HEAD(&(*mem)->attachments); 2383 mutex_init(&(*mem)->lock); 2384 2385 (*mem)->alloc_flags = 2386 ((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ? 2387 KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT) 2388 | KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE 2389 | KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE; 2390 2391 get_dma_buf(dma_buf); 2392 (*mem)->dmabuf = dma_buf; 2393 (*mem)->bo = bo; 2394 (*mem)->va = va; 2395 (*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) && 2396 !(adev->flags & AMD_IS_APU) ? 2397 AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT; 2398 2399 (*mem)->mapped_to_gpu_memory = 0; 2400 (*mem)->process_info = avm->process_info; 2401 add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false); 2402 amdgpu_sync_create(&(*mem)->sync); 2403 (*mem)->is_imported = true; 2404 2405 mutex_lock(&avm->process_info->lock); 2406 if (avm->process_info->eviction_fence && 2407 !dma_fence_is_signaled(&avm->process_info->eviction_fence->base)) 2408 ret = amdgpu_amdkfd_bo_validate_and_fence(bo, (*mem)->domain, 2409 &avm->process_info->eviction_fence->base); 2410 mutex_unlock(&avm->process_info->lock); 2411 if (ret) 2412 goto err_remove_mem; 2413 2414 return 0; 2415 2416 err_remove_mem: 2417 remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info); 2418 drm_vma_node_revoke(&obj->vma_node, drm_priv); 2419 err_free_mem: 2420 kfree(*mem); 2421 return ret; 2422 } 2423 2424 int amdgpu_amdkfd_gpuvm_import_dmabuf_fd(struct amdgpu_device *adev, int fd, 2425 uint64_t va, void *drm_priv, 2426 struct kgd_mem **mem, uint64_t *size, 2427 uint64_t *mmap_offset) 2428 { 2429 struct drm_gem_object *obj; 2430 uint32_t handle; 2431 int ret; 2432 2433 ret = drm_gem_prime_fd_to_handle(&adev->ddev, adev->kfd.client.file, fd, 2434 &handle); 2435 if (ret) 2436 return ret; 2437 obj = drm_gem_object_lookup(adev->kfd.client.file, handle); 2438 if (!obj) { 2439 ret = -EINVAL; 2440 goto err_release_handle; 2441 } 2442 2443 ret = import_obj_create(adev, obj->dma_buf, obj, va, drm_priv, mem, size, 2444 mmap_offset); 2445 if (ret) 2446 goto err_put_obj; 2447 2448 (*mem)->gem_handle = handle; 2449 2450 return 0; 2451 2452 err_put_obj: 2453 drm_gem_object_put(obj); 2454 err_release_handle: 2455 drm_gem_handle_delete(adev->kfd.client.file, handle); 2456 return ret; 2457 } 2458 2459 int amdgpu_amdkfd_gpuvm_export_dmabuf(struct kgd_mem *mem, 2460 struct dma_buf **dma_buf) 2461 { 2462 int ret; 2463 2464 mutex_lock(&mem->lock); 2465 ret = kfd_mem_export_dmabuf(mem); 2466 if (ret) 2467 goto out; 2468 2469 get_dma_buf(mem->dmabuf); 2470 *dma_buf = mem->dmabuf; 2471 out: 2472 mutex_unlock(&mem->lock); 2473 return ret; 2474 } 2475 2476 /* Evict a userptr BO by stopping the queues if necessary 2477 * 2478 * Runs in MMU notifier, may be in RECLAIM_FS context. This means it 2479 * cannot do any memory allocations, and cannot take any locks that 2480 * are held elsewhere while allocating memory. 2481 * 2482 * It doesn't do anything to the BO itself. The real work happens in 2483 * restore, where we get updated page addresses. This function only 2484 * ensures that GPU access to the BO is stopped. 2485 */ 2486 int amdgpu_amdkfd_evict_userptr(struct mmu_interval_notifier *mni, 2487 unsigned long cur_seq, struct kgd_mem *mem) 2488 { 2489 struct amdkfd_process_info *process_info = mem->process_info; 2490 int r = 0; 2491 2492 /* Do not process MMU notifications during CRIU restore until 2493 * KFD_CRIU_OP_RESUME IOCTL is received 2494 */ 2495 if (READ_ONCE(process_info->block_mmu_notifications)) 2496 return 0; 2497 2498 mutex_lock(&process_info->notifier_lock); 2499 mmu_interval_set_seq(mni, cur_seq); 2500 2501 mem->invalid++; 2502 if (++process_info->evicted_bos == 1) { 2503 /* First eviction, stop the queues */ 2504 r = kgd2kfd_quiesce_mm(mni->mm, 2505 KFD_QUEUE_EVICTION_TRIGGER_USERPTR); 2506 2507 if (r && r != -ESRCH) 2508 pr_err("Failed to quiesce KFD\n"); 2509 2510 if (r != -ESRCH) 2511 queue_delayed_work(system_freezable_wq, 2512 &process_info->restore_userptr_work, 2513 msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS)); 2514 } 2515 mutex_unlock(&process_info->notifier_lock); 2516 2517 return r; 2518 } 2519 2520 /* Update invalid userptr BOs 2521 * 2522 * Moves invalidated (evicted) userptr BOs from userptr_valid_list to 2523 * userptr_inval_list and updates user pages for all BOs that have 2524 * been invalidated since their last update. 2525 */ 2526 static int update_invalid_user_pages(struct amdkfd_process_info *process_info, 2527 struct mm_struct *mm) 2528 { 2529 struct kgd_mem *mem, *tmp_mem; 2530 struct amdgpu_bo *bo; 2531 struct ttm_operation_ctx ctx = { false, false }; 2532 uint32_t invalid; 2533 int ret = 0; 2534 2535 mutex_lock(&process_info->notifier_lock); 2536 2537 /* Move all invalidated BOs to the userptr_inval_list */ 2538 list_for_each_entry_safe(mem, tmp_mem, 2539 &process_info->userptr_valid_list, 2540 validate_list) 2541 if (mem->invalid) 2542 list_move_tail(&mem->validate_list, 2543 &process_info->userptr_inval_list); 2544 2545 /* Go through userptr_inval_list and update any invalid user_pages */ 2546 list_for_each_entry(mem, &process_info->userptr_inval_list, 2547 validate_list) { 2548 invalid = mem->invalid; 2549 if (!invalid) 2550 /* BO hasn't been invalidated since the last 2551 * revalidation attempt. Keep its page list. 2552 */ 2553 continue; 2554 2555 bo = mem->bo; 2556 2557 amdgpu_ttm_tt_discard_user_pages(bo->tbo.ttm, mem->range); 2558 mem->range = NULL; 2559 2560 /* BO reservations and getting user pages (hmm_range_fault) 2561 * must happen outside the notifier lock 2562 */ 2563 mutex_unlock(&process_info->notifier_lock); 2564 2565 /* Move the BO to system (CPU) domain if necessary to unmap 2566 * and free the SG table 2567 */ 2568 if (bo->tbo.resource->mem_type != TTM_PL_SYSTEM) { 2569 if (amdgpu_bo_reserve(bo, true)) 2570 return -EAGAIN; 2571 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU); 2572 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 2573 amdgpu_bo_unreserve(bo); 2574 if (ret) { 2575 pr_err("%s: Failed to invalidate userptr BO\n", 2576 __func__); 2577 return -EAGAIN; 2578 } 2579 } 2580 2581 /* Get updated user pages */ 2582 ret = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages, 2583 &mem->range); 2584 if (ret) { 2585 pr_debug("Failed %d to get user pages\n", ret); 2586 2587 /* Return -EFAULT bad address error as success. It will 2588 * fail later with a VM fault if the GPU tries to access 2589 * it. Better than hanging indefinitely with stalled 2590 * user mode queues. 2591 * 2592 * Return other error -EBUSY or -ENOMEM to retry restore 2593 */ 2594 if (ret != -EFAULT) 2595 return ret; 2596 2597 ret = 0; 2598 } 2599 2600 mutex_lock(&process_info->notifier_lock); 2601 2602 /* Mark the BO as valid unless it was invalidated 2603 * again concurrently. 2604 */ 2605 if (mem->invalid != invalid) { 2606 ret = -EAGAIN; 2607 goto unlock_out; 2608 } 2609 /* set mem valid if mem has hmm range associated */ 2610 if (mem->range) 2611 mem->invalid = 0; 2612 } 2613 2614 unlock_out: 2615 mutex_unlock(&process_info->notifier_lock); 2616 2617 return ret; 2618 } 2619 2620 /* Validate invalid userptr BOs 2621 * 2622 * Validates BOs on the userptr_inval_list. Also updates GPUVM page tables 2623 * with new page addresses and waits for the page table updates to complete. 2624 */ 2625 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info) 2626 { 2627 struct ttm_operation_ctx ctx = { false, false }; 2628 struct amdgpu_sync sync; 2629 struct drm_exec exec; 2630 2631 struct amdgpu_vm *peer_vm; 2632 struct kgd_mem *mem, *tmp_mem; 2633 struct amdgpu_bo *bo; 2634 int ret; 2635 2636 amdgpu_sync_create(&sync); 2637 2638 drm_exec_init(&exec, 0, 0); 2639 /* Reserve all BOs and page tables for validation */ 2640 drm_exec_until_all_locked(&exec) { 2641 /* Reserve all the page directories */ 2642 list_for_each_entry(peer_vm, &process_info->vm_list_head, 2643 vm_list_node) { 2644 ret = amdgpu_vm_lock_pd(peer_vm, &exec, 2); 2645 drm_exec_retry_on_contention(&exec); 2646 if (unlikely(ret)) 2647 goto unreserve_out; 2648 } 2649 2650 /* Reserve the userptr_inval_list entries to resv_list */ 2651 list_for_each_entry(mem, &process_info->userptr_inval_list, 2652 validate_list) { 2653 struct drm_gem_object *gobj; 2654 2655 gobj = &mem->bo->tbo.base; 2656 ret = drm_exec_prepare_obj(&exec, gobj, 1); 2657 drm_exec_retry_on_contention(&exec); 2658 if (unlikely(ret)) 2659 goto unreserve_out; 2660 } 2661 } 2662 2663 ret = process_validate_vms(process_info, NULL); 2664 if (ret) 2665 goto unreserve_out; 2666 2667 /* Validate BOs and update GPUVM page tables */ 2668 list_for_each_entry_safe(mem, tmp_mem, 2669 &process_info->userptr_inval_list, 2670 validate_list) { 2671 struct kfd_mem_attachment *attachment; 2672 2673 bo = mem->bo; 2674 2675 /* Validate the BO if we got user pages */ 2676 if (bo->tbo.ttm->pages[0]) { 2677 amdgpu_bo_placement_from_domain(bo, mem->domain); 2678 ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx); 2679 if (ret) { 2680 pr_err("%s: failed to validate BO\n", __func__); 2681 goto unreserve_out; 2682 } 2683 } 2684 2685 /* Update mapping. If the BO was not validated 2686 * (because we couldn't get user pages), this will 2687 * clear the page table entries, which will result in 2688 * VM faults if the GPU tries to access the invalid 2689 * memory. 2690 */ 2691 list_for_each_entry(attachment, &mem->attachments, list) { 2692 if (!attachment->is_mapped) 2693 continue; 2694 2695 kfd_mem_dmaunmap_attachment(mem, attachment); 2696 ret = update_gpuvm_pte(mem, attachment, &sync); 2697 if (ret) { 2698 pr_err("%s: update PTE failed\n", __func__); 2699 /* make sure this gets validated again */ 2700 mutex_lock(&process_info->notifier_lock); 2701 mem->invalid++; 2702 mutex_unlock(&process_info->notifier_lock); 2703 goto unreserve_out; 2704 } 2705 } 2706 } 2707 2708 /* Update page directories */ 2709 ret = process_update_pds(process_info, &sync); 2710 2711 unreserve_out: 2712 drm_exec_fini(&exec); 2713 amdgpu_sync_wait(&sync, false); 2714 amdgpu_sync_free(&sync); 2715 2716 return ret; 2717 } 2718 2719 /* Confirm that all user pages are valid while holding the notifier lock 2720 * 2721 * Moves valid BOs from the userptr_inval_list back to userptr_val_list. 2722 */ 2723 static int confirm_valid_user_pages_locked(struct amdkfd_process_info *process_info) 2724 { 2725 struct kgd_mem *mem, *tmp_mem; 2726 int ret = 0; 2727 2728 list_for_each_entry_safe(mem, tmp_mem, 2729 &process_info->userptr_inval_list, 2730 validate_list) { 2731 bool valid; 2732 2733 /* keep mem without hmm range at userptr_inval_list */ 2734 if (!mem->range) 2735 continue; 2736 2737 /* Only check mem with hmm range associated */ 2738 valid = amdgpu_ttm_tt_get_user_pages_done( 2739 mem->bo->tbo.ttm, mem->range); 2740 2741 mem->range = NULL; 2742 if (!valid) { 2743 WARN(!mem->invalid, "Invalid BO not marked invalid"); 2744 ret = -EAGAIN; 2745 continue; 2746 } 2747 2748 if (mem->invalid) { 2749 WARN(1, "Valid BO is marked invalid"); 2750 ret = -EAGAIN; 2751 continue; 2752 } 2753 2754 list_move_tail(&mem->validate_list, 2755 &process_info->userptr_valid_list); 2756 } 2757 2758 return ret; 2759 } 2760 2761 /* Worker callback to restore evicted userptr BOs 2762 * 2763 * Tries to update and validate all userptr BOs. If successful and no 2764 * concurrent evictions happened, the queues are restarted. Otherwise, 2765 * reschedule for another attempt later. 2766 */ 2767 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work) 2768 { 2769 struct delayed_work *dwork = to_delayed_work(work); 2770 struct amdkfd_process_info *process_info = 2771 container_of(dwork, struct amdkfd_process_info, 2772 restore_userptr_work); 2773 struct task_struct *usertask; 2774 struct mm_struct *mm; 2775 uint32_t evicted_bos; 2776 2777 mutex_lock(&process_info->notifier_lock); 2778 evicted_bos = process_info->evicted_bos; 2779 mutex_unlock(&process_info->notifier_lock); 2780 if (!evicted_bos) 2781 return; 2782 2783 /* Reference task and mm in case of concurrent process termination */ 2784 usertask = get_pid_task(process_info->pid, PIDTYPE_PID); 2785 if (!usertask) 2786 return; 2787 mm = get_task_mm(usertask); 2788 if (!mm) { 2789 put_task_struct(usertask); 2790 return; 2791 } 2792 2793 mutex_lock(&process_info->lock); 2794 2795 if (update_invalid_user_pages(process_info, mm)) 2796 goto unlock_out; 2797 /* userptr_inval_list can be empty if all evicted userptr BOs 2798 * have been freed. In that case there is nothing to validate 2799 * and we can just restart the queues. 2800 */ 2801 if (!list_empty(&process_info->userptr_inval_list)) { 2802 if (validate_invalid_user_pages(process_info)) 2803 goto unlock_out; 2804 } 2805 /* Final check for concurrent evicton and atomic update. If 2806 * another eviction happens after successful update, it will 2807 * be a first eviction that calls quiesce_mm. The eviction 2808 * reference counting inside KFD will handle this case. 2809 */ 2810 mutex_lock(&process_info->notifier_lock); 2811 if (process_info->evicted_bos != evicted_bos) 2812 goto unlock_notifier_out; 2813 2814 if (confirm_valid_user_pages_locked(process_info)) { 2815 WARN(1, "User pages unexpectedly invalid"); 2816 goto unlock_notifier_out; 2817 } 2818 2819 process_info->evicted_bos = evicted_bos = 0; 2820 2821 if (kgd2kfd_resume_mm(mm)) { 2822 pr_err("%s: Failed to resume KFD\n", __func__); 2823 /* No recovery from this failure. Probably the CP is 2824 * hanging. No point trying again. 2825 */ 2826 } 2827 2828 unlock_notifier_out: 2829 mutex_unlock(&process_info->notifier_lock); 2830 unlock_out: 2831 mutex_unlock(&process_info->lock); 2832 2833 /* If validation failed, reschedule another attempt */ 2834 if (evicted_bos) { 2835 queue_delayed_work(system_freezable_wq, 2836 &process_info->restore_userptr_work, 2837 msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS)); 2838 2839 kfd_smi_event_queue_restore_rescheduled(mm); 2840 } 2841 mmput(mm); 2842 put_task_struct(usertask); 2843 } 2844 2845 static void replace_eviction_fence(struct dma_fence __rcu **ef, 2846 struct dma_fence *new_ef) 2847 { 2848 struct dma_fence *old_ef = rcu_replace_pointer(*ef, new_ef, true 2849 /* protected by process_info->lock */); 2850 2851 /* If we're replacing an unsignaled eviction fence, that fence will 2852 * never be signaled, and if anyone is still waiting on that fence, 2853 * they will hang forever. This should never happen. We should only 2854 * replace the fence in restore_work that only gets scheduled after 2855 * eviction work signaled the fence. 2856 */ 2857 WARN_ONCE(!dma_fence_is_signaled(old_ef), 2858 "Replacing unsignaled eviction fence"); 2859 dma_fence_put(old_ef); 2860 } 2861 2862 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given 2863 * KFD process identified by process_info 2864 * 2865 * @process_info: amdkfd_process_info of the KFD process 2866 * 2867 * After memory eviction, restore thread calls this function. The function 2868 * should be called when the Process is still valid. BO restore involves - 2869 * 2870 * 1. Release old eviction fence and create new one 2871 * 2. Get two copies of PD BO list from all the VMs. Keep one copy as pd_list. 2872 * 3 Use the second PD list and kfd_bo_list to create a list (ctx.list) of 2873 * BOs that need to be reserved. 2874 * 4. Reserve all the BOs 2875 * 5. Validate of PD and PT BOs. 2876 * 6. Validate all KFD BOs using kfd_bo_list and Map them and add new fence 2877 * 7. Add fence to all PD and PT BOs. 2878 * 8. Unreserve all BOs 2879 */ 2880 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence __rcu **ef) 2881 { 2882 struct amdkfd_process_info *process_info = info; 2883 struct amdgpu_vm *peer_vm; 2884 struct kgd_mem *mem; 2885 struct list_head duplicate_save; 2886 struct amdgpu_sync sync_obj; 2887 unsigned long failed_size = 0; 2888 unsigned long total_size = 0; 2889 struct drm_exec exec; 2890 int ret; 2891 2892 INIT_LIST_HEAD(&duplicate_save); 2893 2894 mutex_lock(&process_info->lock); 2895 2896 drm_exec_init(&exec, DRM_EXEC_IGNORE_DUPLICATES, 0); 2897 drm_exec_until_all_locked(&exec) { 2898 list_for_each_entry(peer_vm, &process_info->vm_list_head, 2899 vm_list_node) { 2900 ret = amdgpu_vm_lock_pd(peer_vm, &exec, 2); 2901 drm_exec_retry_on_contention(&exec); 2902 if (unlikely(ret)) { 2903 pr_err("Locking VM PD failed, ret: %d\n", ret); 2904 goto ttm_reserve_fail; 2905 } 2906 } 2907 2908 /* Reserve all BOs and page tables/directory. Add all BOs from 2909 * kfd_bo_list to ctx.list 2910 */ 2911 list_for_each_entry(mem, &process_info->kfd_bo_list, 2912 validate_list) { 2913 struct drm_gem_object *gobj; 2914 2915 gobj = &mem->bo->tbo.base; 2916 ret = drm_exec_prepare_obj(&exec, gobj, 1); 2917 drm_exec_retry_on_contention(&exec); 2918 if (unlikely(ret)) { 2919 pr_err("drm_exec_prepare_obj failed, ret: %d\n", ret); 2920 goto ttm_reserve_fail; 2921 } 2922 } 2923 } 2924 2925 amdgpu_sync_create(&sync_obj); 2926 2927 /* Validate BOs managed by KFD */ 2928 list_for_each_entry(mem, &process_info->kfd_bo_list, 2929 validate_list) { 2930 2931 struct amdgpu_bo *bo = mem->bo; 2932 uint32_t domain = mem->domain; 2933 struct dma_resv_iter cursor; 2934 struct dma_fence *fence; 2935 2936 total_size += amdgpu_bo_size(bo); 2937 2938 ret = amdgpu_amdkfd_bo_validate(bo, domain, false); 2939 if (ret) { 2940 pr_debug("Memory eviction: Validate BOs failed\n"); 2941 failed_size += amdgpu_bo_size(bo); 2942 ret = amdgpu_amdkfd_bo_validate(bo, 2943 AMDGPU_GEM_DOMAIN_GTT, false); 2944 if (ret) { 2945 pr_debug("Memory eviction: Try again\n"); 2946 goto validate_map_fail; 2947 } 2948 } 2949 dma_resv_for_each_fence(&cursor, bo->tbo.base.resv, 2950 DMA_RESV_USAGE_KERNEL, fence) { 2951 ret = amdgpu_sync_fence(&sync_obj, fence); 2952 if (ret) { 2953 pr_debug("Memory eviction: Sync BO fence failed. Try again\n"); 2954 goto validate_map_fail; 2955 } 2956 } 2957 } 2958 2959 if (failed_size) 2960 pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size); 2961 2962 /* Validate PDs, PTs and evicted DMABuf imports last. Otherwise BO 2963 * validations above would invalidate DMABuf imports again. 2964 */ 2965 ret = process_validate_vms(process_info, &exec.ticket); 2966 if (ret) { 2967 pr_debug("Validating VMs failed, ret: %d\n", ret); 2968 goto validate_map_fail; 2969 } 2970 2971 /* Update mappings managed by KFD. */ 2972 list_for_each_entry(mem, &process_info->kfd_bo_list, 2973 validate_list) { 2974 struct kfd_mem_attachment *attachment; 2975 2976 list_for_each_entry(attachment, &mem->attachments, list) { 2977 if (!attachment->is_mapped) 2978 continue; 2979 2980 kfd_mem_dmaunmap_attachment(mem, attachment); 2981 ret = update_gpuvm_pte(mem, attachment, &sync_obj); 2982 if (ret) { 2983 pr_debug("Memory eviction: update PTE failed. Try again\n"); 2984 goto validate_map_fail; 2985 } 2986 } 2987 } 2988 2989 /* Update mappings not managed by KFD */ 2990 list_for_each_entry(peer_vm, &process_info->vm_list_head, 2991 vm_list_node) { 2992 struct amdgpu_device *adev = amdgpu_ttm_adev( 2993 peer_vm->root.bo->tbo.bdev); 2994 2995 ret = amdgpu_vm_handle_moved(adev, peer_vm, &exec.ticket); 2996 if (ret) { 2997 pr_debug("Memory eviction: handle moved failed. Try again\n"); 2998 goto validate_map_fail; 2999 } 3000 } 3001 3002 /* Update page directories */ 3003 ret = process_update_pds(process_info, &sync_obj); 3004 if (ret) { 3005 pr_debug("Memory eviction: update PDs failed. Try again\n"); 3006 goto validate_map_fail; 3007 } 3008 3009 /* Sync with fences on all the page tables. They implicitly depend on any 3010 * move fences from amdgpu_vm_handle_moved above. 3011 */ 3012 ret = process_sync_pds_resv(process_info, &sync_obj); 3013 if (ret) { 3014 pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n"); 3015 goto validate_map_fail; 3016 } 3017 3018 /* Wait for validate and PT updates to finish */ 3019 amdgpu_sync_wait(&sync_obj, false); 3020 3021 /* The old eviction fence may be unsignaled if restore happens 3022 * after a GPU reset or suspend/resume. Keep the old fence in that 3023 * case. Otherwise release the old eviction fence and create new 3024 * one, because fence only goes from unsignaled to signaled once 3025 * and cannot be reused. Use context and mm from the old fence. 3026 * 3027 * If an old eviction fence signals after this check, that's OK. 3028 * Anyone signaling an eviction fence must stop the queues first 3029 * and schedule another restore worker. 3030 */ 3031 if (dma_fence_is_signaled(&process_info->eviction_fence->base)) { 3032 struct amdgpu_amdkfd_fence *new_fence = 3033 amdgpu_amdkfd_fence_create( 3034 process_info->eviction_fence->base.context, 3035 process_info->eviction_fence->mm, 3036 NULL); 3037 3038 if (!new_fence) { 3039 pr_err("Failed to create eviction fence\n"); 3040 ret = -ENOMEM; 3041 goto validate_map_fail; 3042 } 3043 dma_fence_put(&process_info->eviction_fence->base); 3044 process_info->eviction_fence = new_fence; 3045 replace_eviction_fence(ef, dma_fence_get(&new_fence->base)); 3046 } else { 3047 WARN_ONCE(*ef != &process_info->eviction_fence->base, 3048 "KFD eviction fence doesn't match KGD process_info"); 3049 } 3050 3051 /* Attach new eviction fence to all BOs except pinned ones */ 3052 list_for_each_entry(mem, &process_info->kfd_bo_list, validate_list) { 3053 if (mem->bo->tbo.pin_count) 3054 continue; 3055 3056 dma_resv_add_fence(mem->bo->tbo.base.resv, 3057 &process_info->eviction_fence->base, 3058 DMA_RESV_USAGE_BOOKKEEP); 3059 } 3060 /* Attach eviction fence to PD / PT BOs and DMABuf imports */ 3061 list_for_each_entry(peer_vm, &process_info->vm_list_head, 3062 vm_list_node) { 3063 struct amdgpu_bo *bo = peer_vm->root.bo; 3064 3065 dma_resv_add_fence(bo->tbo.base.resv, 3066 &process_info->eviction_fence->base, 3067 DMA_RESV_USAGE_BOOKKEEP); 3068 } 3069 3070 validate_map_fail: 3071 amdgpu_sync_free(&sync_obj); 3072 ttm_reserve_fail: 3073 drm_exec_fini(&exec); 3074 mutex_unlock(&process_info->lock); 3075 return ret; 3076 } 3077 3078 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem) 3079 { 3080 struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info; 3081 struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws; 3082 int ret; 3083 3084 if (!info || !gws) 3085 return -EINVAL; 3086 3087 *mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL); 3088 if (!*mem) 3089 return -ENOMEM; 3090 3091 mutex_init(&(*mem)->lock); 3092 INIT_LIST_HEAD(&(*mem)->attachments); 3093 (*mem)->bo = amdgpu_bo_ref(gws_bo); 3094 (*mem)->domain = AMDGPU_GEM_DOMAIN_GWS; 3095 (*mem)->process_info = process_info; 3096 add_kgd_mem_to_kfd_bo_list(*mem, process_info, false); 3097 amdgpu_sync_create(&(*mem)->sync); 3098 3099 3100 /* Validate gws bo the first time it is added to process */ 3101 mutex_lock(&(*mem)->process_info->lock); 3102 ret = amdgpu_bo_reserve(gws_bo, false); 3103 if (unlikely(ret)) { 3104 pr_err("Reserve gws bo failed %d\n", ret); 3105 goto bo_reservation_failure; 3106 } 3107 3108 ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true); 3109 if (ret) { 3110 pr_err("GWS BO validate failed %d\n", ret); 3111 goto bo_validation_failure; 3112 } 3113 /* GWS resource is shared b/t amdgpu and amdkfd 3114 * Add process eviction fence to bo so they can 3115 * evict each other. 3116 */ 3117 ret = dma_resv_reserve_fences(gws_bo->tbo.base.resv, 1); 3118 if (ret) 3119 goto reserve_shared_fail; 3120 dma_resv_add_fence(gws_bo->tbo.base.resv, 3121 &process_info->eviction_fence->base, 3122 DMA_RESV_USAGE_BOOKKEEP); 3123 amdgpu_bo_unreserve(gws_bo); 3124 mutex_unlock(&(*mem)->process_info->lock); 3125 3126 return ret; 3127 3128 reserve_shared_fail: 3129 bo_validation_failure: 3130 amdgpu_bo_unreserve(gws_bo); 3131 bo_reservation_failure: 3132 mutex_unlock(&(*mem)->process_info->lock); 3133 amdgpu_sync_free(&(*mem)->sync); 3134 remove_kgd_mem_from_kfd_bo_list(*mem, process_info); 3135 amdgpu_bo_unref(&gws_bo); 3136 mutex_destroy(&(*mem)->lock); 3137 kfree(*mem); 3138 *mem = NULL; 3139 return ret; 3140 } 3141 3142 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem) 3143 { 3144 int ret; 3145 struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info; 3146 struct kgd_mem *kgd_mem = (struct kgd_mem *)mem; 3147 struct amdgpu_bo *gws_bo = kgd_mem->bo; 3148 3149 /* Remove BO from process's validate list so restore worker won't touch 3150 * it anymore 3151 */ 3152 remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info); 3153 3154 ret = amdgpu_bo_reserve(gws_bo, false); 3155 if (unlikely(ret)) { 3156 pr_err("Reserve gws bo failed %d\n", ret); 3157 //TODO add BO back to validate_list? 3158 return ret; 3159 } 3160 amdgpu_amdkfd_remove_eviction_fence(gws_bo, 3161 process_info->eviction_fence); 3162 amdgpu_bo_unreserve(gws_bo); 3163 amdgpu_sync_free(&kgd_mem->sync); 3164 amdgpu_bo_unref(&gws_bo); 3165 mutex_destroy(&kgd_mem->lock); 3166 kfree(mem); 3167 return 0; 3168 } 3169 3170 /* Returns GPU-specific tiling mode information */ 3171 int amdgpu_amdkfd_get_tile_config(struct amdgpu_device *adev, 3172 struct tile_config *config) 3173 { 3174 config->gb_addr_config = adev->gfx.config.gb_addr_config; 3175 config->tile_config_ptr = adev->gfx.config.tile_mode_array; 3176 config->num_tile_configs = 3177 ARRAY_SIZE(adev->gfx.config.tile_mode_array); 3178 config->macro_tile_config_ptr = 3179 adev->gfx.config.macrotile_mode_array; 3180 config->num_macro_tile_configs = 3181 ARRAY_SIZE(adev->gfx.config.macrotile_mode_array); 3182 3183 /* Those values are not set from GFX9 onwards */ 3184 config->num_banks = adev->gfx.config.num_banks; 3185 config->num_ranks = adev->gfx.config.num_ranks; 3186 3187 return 0; 3188 } 3189 3190 bool amdgpu_amdkfd_bo_mapped_to_dev(void *drm_priv, struct kgd_mem *mem) 3191 { 3192 struct amdgpu_vm *vm = drm_priv_to_vm(drm_priv); 3193 struct kfd_mem_attachment *entry; 3194 3195 list_for_each_entry(entry, &mem->attachments, list) { 3196 if (entry->is_mapped && entry->bo_va->base.vm == vm) 3197 return true; 3198 } 3199 return false; 3200 } 3201 3202 #if defined(CONFIG_DEBUG_FS) 3203 3204 int kfd_debugfs_kfd_mem_limits(struct seq_file *m, void *data) 3205 { 3206 3207 spin_lock(&kfd_mem_limit.mem_limit_lock); 3208 seq_printf(m, "System mem used %lldM out of %lluM\n", 3209 (kfd_mem_limit.system_mem_used >> 20), 3210 (kfd_mem_limit.max_system_mem_limit >> 20)); 3211 seq_printf(m, "TTM mem used %lldM out of %lluM\n", 3212 (kfd_mem_limit.ttm_mem_used >> 20), 3213 (kfd_mem_limit.max_ttm_mem_limit >> 20)); 3214 spin_unlock(&kfd_mem_limit.mem_limit_lock); 3215 3216 return 0; 3217 } 3218 3219 #endif 3220