xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_amdkfd_gpuvm.c (revision 75372d75a4e23783583998ed99d5009d555850da)
1 // SPDX-License-Identifier: MIT
2 /*
3  * Copyright 2014-2018 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  */
23 #include <linux/dma-buf.h>
24 #include <linux/list.h>
25 #include <linux/pagemap.h>
26 #include <linux/sched/mm.h>
27 #include <linux/sched/task.h>
28 #include <drm/ttm/ttm_tt.h>
29 
30 #include <drm/drm_exec.h>
31 
32 #include "amdgpu_object.h"
33 #include "amdgpu_gem.h"
34 #include "amdgpu_vm.h"
35 #include "amdgpu_hmm.h"
36 #include "amdgpu_amdkfd.h"
37 #include "amdgpu_dma_buf.h"
38 #include <uapi/linux/kfd_ioctl.h>
39 #include "amdgpu_xgmi.h"
40 #include "kfd_priv.h"
41 #include "kfd_smi_events.h"
42 
43 /* Userptr restore delay, just long enough to allow consecutive VM
44  * changes to accumulate
45  */
46 #define AMDGPU_USERPTR_RESTORE_DELAY_MS 1
47 #define AMDGPU_RESERVE_MEM_LIMIT			(3UL << 29)
48 
49 /*
50  * Align VRAM availability to 2MB to avoid fragmentation caused by 4K allocations in the tail 2MB
51  * BO chunk
52  */
53 #define VRAM_AVAILABLITY_ALIGN (1 << 21)
54 
55 /* Impose limit on how much memory KFD can use */
56 static struct {
57 	uint64_t max_system_mem_limit;
58 	uint64_t max_ttm_mem_limit;
59 	int64_t system_mem_used;
60 	int64_t ttm_mem_used;
61 	spinlock_t mem_limit_lock;
62 } kfd_mem_limit;
63 
64 static const char * const domain_bit_to_string[] = {
65 		"CPU",
66 		"GTT",
67 		"VRAM",
68 		"GDS",
69 		"GWS",
70 		"OA"
71 };
72 
73 #define domain_string(domain) domain_bit_to_string[ffs(domain)-1]
74 
75 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work);
76 
77 static bool kfd_mem_is_attached(struct amdgpu_vm *avm,
78 		struct kgd_mem *mem)
79 {
80 	struct kfd_mem_attachment *entry;
81 
82 	list_for_each_entry(entry, &mem->attachments, list)
83 		if (entry->bo_va->base.vm == avm)
84 			return true;
85 
86 	return false;
87 }
88 
89 /**
90  * reuse_dmamap() - Check whether adev can share the original
91  * userptr BO
92  *
93  * If both adev and bo_adev are in direct mapping or
94  * in the same iommu group, they can share the original BO.
95  *
96  * @adev: Device to which can or cannot share the original BO
97  * @bo_adev: Device to which allocated BO belongs to
98  *
99  * Return: returns true if adev can share original userptr BO,
100  * false otherwise.
101  */
102 static bool reuse_dmamap(struct amdgpu_device *adev, struct amdgpu_device *bo_adev)
103 {
104 	return (adev->ram_is_direct_mapped && bo_adev->ram_is_direct_mapped) ||
105 			(adev->dev->iommu_group == bo_adev->dev->iommu_group);
106 }
107 
108 /* Set memory usage limits. Current, limits are
109  *  System (TTM + userptr) memory - 15/16th System RAM
110  *  TTM memory - 3/8th System RAM
111  */
112 void amdgpu_amdkfd_gpuvm_init_mem_limits(void)
113 {
114 	struct sysinfo si;
115 	uint64_t mem;
116 
117 	if (kfd_mem_limit.max_system_mem_limit)
118 		return;
119 
120 	si_meminfo(&si);
121 	mem = si.totalram - si.totalhigh;
122 	mem *= si.mem_unit;
123 
124 	spin_lock_init(&kfd_mem_limit.mem_limit_lock);
125 	kfd_mem_limit.max_system_mem_limit = mem - (mem >> 6);
126 	if (kfd_mem_limit.max_system_mem_limit < 2 * AMDGPU_RESERVE_MEM_LIMIT)
127 		kfd_mem_limit.max_system_mem_limit >>= 1;
128 	else
129 		kfd_mem_limit.max_system_mem_limit -= AMDGPU_RESERVE_MEM_LIMIT;
130 
131 	kfd_mem_limit.max_ttm_mem_limit = ttm_tt_pages_limit() << PAGE_SHIFT;
132 	pr_debug("Kernel memory limit %lluM, TTM limit %lluM\n",
133 		(kfd_mem_limit.max_system_mem_limit >> 20),
134 		(kfd_mem_limit.max_ttm_mem_limit >> 20));
135 }
136 
137 void amdgpu_amdkfd_reserve_system_mem(uint64_t size)
138 {
139 	kfd_mem_limit.system_mem_used += size;
140 }
141 
142 /* Estimate page table size needed to represent a given memory size
143  *
144  * With 4KB pages, we need one 8 byte PTE for each 4KB of memory
145  * (factor 512, >> 9). With 2MB pages, we need one 8 byte PTE for 2MB
146  * of memory (factor 256K, >> 18). ROCm user mode tries to optimize
147  * for 2MB pages for TLB efficiency. However, small allocations and
148  * fragmented system memory still need some 4KB pages. We choose a
149  * compromise that should work in most cases without reserving too
150  * much memory for page tables unnecessarily (factor 16K, >> 14).
151  */
152 
153 #define ESTIMATE_PT_SIZE(mem_size) max(((mem_size) >> 14), AMDGPU_VM_RESERVED_VRAM)
154 
155 /**
156  * amdgpu_amdkfd_reserve_mem_limit() - Decrease available memory by size
157  * of buffer.
158  *
159  * @adev: Device to which allocated BO belongs to
160  * @size: Size of buffer, in bytes, encapsulated by B0. This should be
161  * equivalent to amdgpu_bo_size(BO)
162  * @alloc_flag: Flag used in allocating a BO as noted above
163  * @xcp_id: xcp_id is used to get xcp from xcp manager, one xcp is
164  * managed as one compute node in driver for app
165  *
166  * Return:
167  *	returns -ENOMEM in case of error, ZERO otherwise
168  */
169 int amdgpu_amdkfd_reserve_mem_limit(struct amdgpu_device *adev,
170 		uint64_t size, u32 alloc_flag, int8_t xcp_id)
171 {
172 	uint64_t reserved_for_pt =
173 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
174 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
175 	uint64_t reserved_for_ras = (con ? con->reserved_pages_in_bytes : 0);
176 	size_t system_mem_needed, ttm_mem_needed, vram_needed;
177 	int ret = 0;
178 	uint64_t vram_size = 0;
179 
180 	system_mem_needed = 0;
181 	ttm_mem_needed = 0;
182 	vram_needed = 0;
183 	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
184 		system_mem_needed = size;
185 		ttm_mem_needed = size;
186 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
187 		/*
188 		 * Conservatively round up the allocation requirement to 2 MB
189 		 * to avoid fragmentation caused by 4K allocations in the tail
190 		 * 2M BO chunk.
191 		 */
192 		vram_needed = size;
193 		/*
194 		 * For GFX 9.4.3, get the VRAM size from XCP structs
195 		 */
196 		if (WARN_ONCE(xcp_id < 0, "invalid XCP ID %d", xcp_id))
197 			return -EINVAL;
198 
199 		vram_size = KFD_XCP_MEMORY_SIZE(adev, xcp_id);
200 		if (adev->apu_prefer_gtt) {
201 			system_mem_needed = size;
202 			ttm_mem_needed = size;
203 		}
204 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
205 		system_mem_needed = size;
206 	} else if (!(alloc_flag &
207 				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
208 				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
209 		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
210 		return -ENOMEM;
211 	}
212 
213 	spin_lock(&kfd_mem_limit.mem_limit_lock);
214 
215 	if (kfd_mem_limit.system_mem_used + system_mem_needed >
216 	    kfd_mem_limit.max_system_mem_limit) {
217 		pr_debug("Set no_system_mem_limit=1 if using shared memory\n");
218 		if (!no_system_mem_limit) {
219 			ret = -ENOMEM;
220 			goto release;
221 		}
222 	}
223 
224 	if (kfd_mem_limit.ttm_mem_used + ttm_mem_needed >
225 		kfd_mem_limit.max_ttm_mem_limit) {
226 		ret = -ENOMEM;
227 		goto release;
228 	}
229 
230 	/*if is_app_apu is false and apu_prefer_gtt is true, it is an APU with
231 	 * carve out < gtt. In that case, VRAM allocation will go to gtt domain, skip
232 	 * VRAM check since ttm_mem_limit check already cover this allocation
233 	 */
234 
235 	if (adev && xcp_id >= 0 && (!adev->apu_prefer_gtt || adev->gmc.is_app_apu)) {
236 		uint64_t vram_available =
237 			vram_size - reserved_for_pt - reserved_for_ras -
238 			atomic64_read(&adev->vram_pin_size);
239 		if (adev->kfd.vram_used[xcp_id] + vram_needed > vram_available) {
240 			ret = -ENOMEM;
241 			goto release;
242 		}
243 	}
244 
245 	/* Update memory accounting by decreasing available system
246 	 * memory, TTM memory and GPU memory as computed above
247 	 */
248 	WARN_ONCE(vram_needed && !adev,
249 		  "adev reference can't be null when vram is used");
250 	if (adev && xcp_id >= 0) {
251 		adev->kfd.vram_used[xcp_id] += vram_needed;
252 		adev->kfd.vram_used_aligned[xcp_id] +=
253 				adev->apu_prefer_gtt ?
254 				vram_needed :
255 				ALIGN(vram_needed, VRAM_AVAILABLITY_ALIGN);
256 	}
257 	kfd_mem_limit.system_mem_used += system_mem_needed;
258 	kfd_mem_limit.ttm_mem_used += ttm_mem_needed;
259 
260 release:
261 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
262 	return ret;
263 }
264 
265 void amdgpu_amdkfd_unreserve_mem_limit(struct amdgpu_device *adev,
266 		uint64_t size, u32 alloc_flag, int8_t xcp_id)
267 {
268 	spin_lock(&kfd_mem_limit.mem_limit_lock);
269 
270 	if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
271 		kfd_mem_limit.system_mem_used -= size;
272 		kfd_mem_limit.ttm_mem_used -= size;
273 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
274 		WARN_ONCE(!adev,
275 			  "adev reference can't be null when alloc mem flags vram is set");
276 		if (WARN_ONCE(xcp_id < 0, "invalid XCP ID %d", xcp_id))
277 			goto release;
278 
279 		if (adev) {
280 			adev->kfd.vram_used[xcp_id] -= size;
281 			if (adev->apu_prefer_gtt) {
282 				adev->kfd.vram_used_aligned[xcp_id] -= size;
283 				kfd_mem_limit.system_mem_used -= size;
284 				kfd_mem_limit.ttm_mem_used -= size;
285 			} else {
286 				adev->kfd.vram_used_aligned[xcp_id] -=
287 					ALIGN(size, VRAM_AVAILABLITY_ALIGN);
288 			}
289 		}
290 	} else if (alloc_flag & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
291 		kfd_mem_limit.system_mem_used -= size;
292 	} else if (!(alloc_flag &
293 				(KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
294 				 KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
295 		pr_err("%s: Invalid BO type %#x\n", __func__, alloc_flag);
296 		goto release;
297 	}
298 	WARN_ONCE(adev && xcp_id >= 0 && adev->kfd.vram_used[xcp_id] < 0,
299 		  "KFD VRAM memory accounting unbalanced for xcp: %d", xcp_id);
300 	WARN_ONCE(kfd_mem_limit.ttm_mem_used < 0,
301 		  "KFD TTM memory accounting unbalanced");
302 	WARN_ONCE(kfd_mem_limit.system_mem_used < 0,
303 		  "KFD system memory accounting unbalanced");
304 
305 release:
306 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
307 }
308 
309 void amdgpu_amdkfd_release_notify(struct amdgpu_bo *bo)
310 {
311 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
312 	u32 alloc_flags = bo->kfd_bo->alloc_flags;
313 	u64 size = amdgpu_bo_size(bo);
314 
315 	amdgpu_amdkfd_unreserve_mem_limit(adev, size, alloc_flags,
316 					  bo->xcp_id);
317 
318 	kfree(bo->kfd_bo);
319 }
320 
321 /**
322  * create_dmamap_sg_bo() - Creates a amdgpu_bo object to reflect information
323  * about USERPTR or DOOREBELL or MMIO BO.
324  *
325  * @adev: Device for which dmamap BO is being created
326  * @mem: BO of peer device that is being DMA mapped. Provides parameters
327  *	 in building the dmamap BO
328  * @bo_out: Output parameter updated with handle of dmamap BO
329  */
330 static int
331 create_dmamap_sg_bo(struct amdgpu_device *adev,
332 		 struct kgd_mem *mem, struct amdgpu_bo **bo_out)
333 {
334 	struct drm_gem_object *gem_obj;
335 	int ret;
336 	uint64_t flags = 0;
337 
338 	ret = amdgpu_bo_reserve(mem->bo, false);
339 	if (ret)
340 		return ret;
341 
342 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR)
343 		flags |= mem->bo->flags & (AMDGPU_GEM_CREATE_COHERENT |
344 					AMDGPU_GEM_CREATE_UNCACHED);
345 
346 	ret = amdgpu_gem_object_create(adev, mem->bo->tbo.base.size, 1,
347 			AMDGPU_GEM_DOMAIN_CPU, AMDGPU_GEM_CREATE_PREEMPTIBLE | flags,
348 			ttm_bo_type_sg, mem->bo->tbo.base.resv, &gem_obj, 0);
349 
350 	amdgpu_bo_unreserve(mem->bo);
351 
352 	if (ret) {
353 		pr_err("Error in creating DMA mappable SG BO on domain: %d\n", ret);
354 		return -EINVAL;
355 	}
356 
357 	*bo_out = gem_to_amdgpu_bo(gem_obj);
358 	(*bo_out)->parent = amdgpu_bo_ref(mem->bo);
359 	return ret;
360 }
361 
362 /* amdgpu_amdkfd_remove_eviction_fence - Removes eviction fence from BO's
363  *  reservation object.
364  *
365  * @bo: [IN] Remove eviction fence(s) from this BO
366  * @ef: [IN] This eviction fence is removed if it
367  *  is present in the shared list.
368  *
369  * NOTE: Must be called with BO reserved i.e. bo->tbo.resv->lock held.
370  */
371 static int amdgpu_amdkfd_remove_eviction_fence(struct amdgpu_bo *bo,
372 					struct amdgpu_amdkfd_fence *ef)
373 {
374 	struct dma_fence *replacement;
375 
376 	if (!ef)
377 		return -EINVAL;
378 
379 	/* TODO: Instead of block before we should use the fence of the page
380 	 * table update and TLB flush here directly.
381 	 */
382 	replacement = dma_fence_get_stub();
383 	dma_resv_replace_fences(bo->tbo.base.resv, ef->base.context,
384 				replacement, DMA_RESV_USAGE_BOOKKEEP);
385 	dma_fence_put(replacement);
386 	return 0;
387 }
388 
389 /**
390  * amdgpu_amdkfd_remove_all_eviction_fences - Remove all eviction fences
391  * @bo: the BO where to remove the evictions fences from.
392  *
393  * This functions should only be used on release when all references to the BO
394  * are already dropped. We remove the eviction fence from the private copy of
395  * the dma_resv object here since that is what is used during release to
396  * determine of the BO is idle or not.
397  */
398 void amdgpu_amdkfd_remove_all_eviction_fences(struct amdgpu_bo *bo)
399 {
400 	struct dma_resv *resv = &bo->tbo.base._resv;
401 	struct dma_fence *fence, *stub;
402 	struct dma_resv_iter cursor;
403 
404 	dma_resv_assert_held(resv);
405 
406 	stub = dma_fence_get_stub();
407 	dma_resv_for_each_fence(&cursor, resv, DMA_RESV_USAGE_BOOKKEEP, fence) {
408 		if (!to_amdgpu_amdkfd_fence(fence))
409 			continue;
410 
411 		dma_resv_replace_fences(resv, fence->context, stub,
412 					DMA_RESV_USAGE_BOOKKEEP);
413 	}
414 	dma_fence_put(stub);
415 }
416 
417 static int amdgpu_amdkfd_bo_validate(struct amdgpu_bo *bo, uint32_t domain,
418 				     bool wait)
419 {
420 	struct ttm_operation_ctx ctx = { false, false };
421 	int ret;
422 
423 	if (WARN(amdgpu_ttm_tt_get_usermm(bo->tbo.ttm),
424 		 "Called with userptr BO"))
425 		return -EINVAL;
426 
427 	/* bo has been pinned, not need validate it */
428 	if (bo->tbo.pin_count)
429 		return 0;
430 
431 	amdgpu_bo_placement_from_domain(bo, domain);
432 
433 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
434 	if (ret)
435 		goto validate_fail;
436 	if (wait)
437 		amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
438 
439 validate_fail:
440 	return ret;
441 }
442 
443 int amdgpu_amdkfd_bo_validate_and_fence(struct amdgpu_bo *bo,
444 					uint32_t domain,
445 					struct dma_fence *fence)
446 {
447 	int ret = amdgpu_bo_reserve(bo, false);
448 
449 	if (ret)
450 		return ret;
451 
452 	ret = amdgpu_amdkfd_bo_validate(bo, domain, true);
453 	if (ret)
454 		goto unreserve_out;
455 
456 	ret = dma_resv_reserve_fences(bo->tbo.base.resv, 1);
457 	if (ret)
458 		goto unreserve_out;
459 
460 	dma_resv_add_fence(bo->tbo.base.resv, fence,
461 			   DMA_RESV_USAGE_BOOKKEEP);
462 
463 unreserve_out:
464 	amdgpu_bo_unreserve(bo);
465 
466 	return ret;
467 }
468 
469 static int amdgpu_amdkfd_validate_vm_bo(void *_unused, struct amdgpu_bo *bo)
470 {
471 	return amdgpu_amdkfd_bo_validate(bo, bo->allowed_domains, false);
472 }
473 
474 /* vm_validate_pt_pd_bos - Validate page table and directory BOs
475  *
476  * Page directories are not updated here because huge page handling
477  * during page table updates can invalidate page directory entries
478  * again. Page directories are only updated after updating page
479  * tables.
480  */
481 static int vm_validate_pt_pd_bos(struct amdgpu_vm *vm,
482 				 struct ww_acquire_ctx *ticket)
483 {
484 	struct amdgpu_bo *pd = vm->root.bo;
485 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
486 	int ret;
487 
488 	ret = amdgpu_vm_validate(adev, vm, ticket,
489 				 amdgpu_amdkfd_validate_vm_bo, NULL);
490 	if (ret) {
491 		pr_err("failed to validate PT BOs\n");
492 		return ret;
493 	}
494 
495 	vm->pd_phys_addr = amdgpu_gmc_pd_addr(vm->root.bo);
496 
497 	return 0;
498 }
499 
500 static int vm_update_pds(struct amdgpu_vm *vm, struct amdgpu_sync *sync)
501 {
502 	struct amdgpu_bo *pd = vm->root.bo;
503 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
504 	int ret;
505 
506 	ret = amdgpu_vm_update_pdes(adev, vm, false);
507 	if (ret)
508 		return ret;
509 
510 	return amdgpu_sync_fence(sync, vm->last_update, GFP_KERNEL);
511 }
512 
513 static uint64_t get_pte_flags(struct amdgpu_device *adev, struct amdgpu_vm *vm,
514 			      struct kgd_mem *mem)
515 {
516 	uint32_t mapping_flags = AMDGPU_VM_PAGE_READABLE |
517 				 AMDGPU_VM_MTYPE_DEFAULT;
518 
519 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE)
520 		mapping_flags |= AMDGPU_VM_PAGE_WRITEABLE;
521 	if (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE)
522 		mapping_flags |= AMDGPU_VM_PAGE_EXECUTABLE;
523 
524 	return mapping_flags;
525 }
526 
527 /**
528  * create_sg_table() - Create an sg_table for a contiguous DMA addr range
529  * @addr: The starting address to point to
530  * @size: Size of memory area in bytes being pointed to
531  *
532  * Allocates an instance of sg_table and initializes it to point to memory
533  * area specified by input parameters. The address used to build is assumed
534  * to be DMA mapped, if needed.
535  *
536  * DOORBELL or MMIO BOs use only one scatterlist node in their sg_table
537  * because they are physically contiguous.
538  *
539  * Return: Initialized instance of SG Table or NULL
540  */
541 static struct sg_table *create_sg_table(uint64_t addr, uint32_t size)
542 {
543 	struct sg_table *sg = kmalloc(sizeof(*sg), GFP_KERNEL);
544 
545 	if (!sg)
546 		return NULL;
547 	if (sg_alloc_table(sg, 1, GFP_KERNEL)) {
548 		kfree(sg);
549 		return NULL;
550 	}
551 	sg_dma_address(sg->sgl) = addr;
552 	sg->sgl->length = size;
553 #ifdef CONFIG_NEED_SG_DMA_LENGTH
554 	sg->sgl->dma_length = size;
555 #endif
556 	return sg;
557 }
558 
559 static int
560 kfd_mem_dmamap_userptr(struct kgd_mem *mem,
561 		       struct kfd_mem_attachment *attachment)
562 {
563 	enum dma_data_direction direction =
564 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
565 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
566 	struct ttm_operation_ctx ctx = {.interruptible = true};
567 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
568 	struct amdgpu_device *adev = attachment->adev;
569 	struct ttm_tt *src_ttm = mem->bo->tbo.ttm;
570 	struct ttm_tt *ttm = bo->tbo.ttm;
571 	int ret;
572 
573 	if (WARN_ON(ttm->num_pages != src_ttm->num_pages))
574 		return -EINVAL;
575 
576 	ttm->sg = kmalloc(sizeof(*ttm->sg), GFP_KERNEL);
577 	if (unlikely(!ttm->sg))
578 		return -ENOMEM;
579 
580 	/* Same sequence as in amdgpu_ttm_tt_pin_userptr */
581 	ret = sg_alloc_table_from_pages(ttm->sg, src_ttm->pages,
582 					ttm->num_pages, 0,
583 					(u64)ttm->num_pages << PAGE_SHIFT,
584 					GFP_KERNEL);
585 	if (unlikely(ret))
586 		goto free_sg;
587 
588 	ret = dma_map_sgtable(adev->dev, ttm->sg, direction, 0);
589 	if (unlikely(ret))
590 		goto release_sg;
591 
592 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
593 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
594 	if (ret)
595 		goto unmap_sg;
596 
597 	return 0;
598 
599 unmap_sg:
600 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
601 release_sg:
602 	pr_err("DMA map userptr failed: %d\n", ret);
603 	sg_free_table(ttm->sg);
604 free_sg:
605 	kfree(ttm->sg);
606 	ttm->sg = NULL;
607 	return ret;
608 }
609 
610 static int
611 kfd_mem_dmamap_dmabuf(struct kfd_mem_attachment *attachment)
612 {
613 	struct ttm_operation_ctx ctx = {.interruptible = true};
614 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
615 
616 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
617 	return ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
618 }
619 
620 /**
621  * kfd_mem_dmamap_sg_bo() - Create DMA mapped sg_table to access DOORBELL or MMIO BO
622  * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
623  * @attachment: Virtual address attachment of the BO on accessing device
624  *
625  * An access request from the device that owns DOORBELL does not require DMA mapping.
626  * This is because the request doesn't go through PCIe root complex i.e. it instead
627  * loops back. The need to DMA map arises only when accessing peer device's DOORBELL
628  *
629  * In contrast, all access requests for MMIO need to be DMA mapped without regard to
630  * device ownership. This is because access requests for MMIO go through PCIe root
631  * complex.
632  *
633  * This is accomplished in two steps:
634  *   - Obtain DMA mapped address of DOORBELL or MMIO memory that could be used
635  *         in updating requesting device's page table
636  *   - Signal TTM to mark memory pointed to by requesting device's BO as GPU
637  *         accessible. This allows an update of requesting device's page table
638  *         with entries associated with DOOREBELL or MMIO memory
639  *
640  * This method is invoked in the following contexts:
641  *   - Mapping of DOORBELL or MMIO BO of same or peer device
642  *   - Validating an evicted DOOREBELL or MMIO BO on device seeking access
643  *
644  * Return: ZERO if successful, NON-ZERO otherwise
645  */
646 static int
647 kfd_mem_dmamap_sg_bo(struct kgd_mem *mem,
648 		     struct kfd_mem_attachment *attachment)
649 {
650 	struct ttm_operation_ctx ctx = {.interruptible = true};
651 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
652 	struct amdgpu_device *adev = attachment->adev;
653 	struct ttm_tt *ttm = bo->tbo.ttm;
654 	enum dma_data_direction dir;
655 	dma_addr_t dma_addr;
656 	bool mmio;
657 	int ret;
658 
659 	/* Expect SG Table of dmapmap BO to be NULL */
660 	mmio = (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP);
661 	if (unlikely(ttm->sg)) {
662 		pr_err("SG Table of %d BO for peer device is UNEXPECTEDLY NON-NULL", mmio);
663 		return -EINVAL;
664 	}
665 
666 	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
667 			DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
668 	dma_addr = mem->bo->tbo.sg->sgl->dma_address;
669 	pr_debug("%d BO size: %d\n", mmio, mem->bo->tbo.sg->sgl->length);
670 	pr_debug("%d BO address before DMA mapping: %llx\n", mmio, dma_addr);
671 	dma_addr = dma_map_resource(adev->dev, dma_addr,
672 			mem->bo->tbo.sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
673 	ret = dma_mapping_error(adev->dev, dma_addr);
674 	if (unlikely(ret))
675 		return ret;
676 	pr_debug("%d BO address after DMA mapping: %llx\n", mmio, dma_addr);
677 
678 	ttm->sg = create_sg_table(dma_addr, mem->bo->tbo.sg->sgl->length);
679 	if (unlikely(!ttm->sg)) {
680 		ret = -ENOMEM;
681 		goto unmap_sg;
682 	}
683 
684 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
685 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
686 	if (unlikely(ret))
687 		goto free_sg;
688 
689 	return ret;
690 
691 free_sg:
692 	sg_free_table(ttm->sg);
693 	kfree(ttm->sg);
694 	ttm->sg = NULL;
695 unmap_sg:
696 	dma_unmap_resource(adev->dev, dma_addr, mem->bo->tbo.sg->sgl->length,
697 			   dir, DMA_ATTR_SKIP_CPU_SYNC);
698 	return ret;
699 }
700 
701 static int
702 kfd_mem_dmamap_attachment(struct kgd_mem *mem,
703 			  struct kfd_mem_attachment *attachment)
704 {
705 	switch (attachment->type) {
706 	case KFD_MEM_ATT_SHARED:
707 		return 0;
708 	case KFD_MEM_ATT_USERPTR:
709 		return kfd_mem_dmamap_userptr(mem, attachment);
710 	case KFD_MEM_ATT_DMABUF:
711 		return kfd_mem_dmamap_dmabuf(attachment);
712 	case KFD_MEM_ATT_SG:
713 		return kfd_mem_dmamap_sg_bo(mem, attachment);
714 	default:
715 		WARN_ON_ONCE(1);
716 	}
717 	return -EINVAL;
718 }
719 
720 static void
721 kfd_mem_dmaunmap_userptr(struct kgd_mem *mem,
722 			 struct kfd_mem_attachment *attachment)
723 {
724 	enum dma_data_direction direction =
725 		mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
726 		DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
727 	struct ttm_operation_ctx ctx = {.interruptible = false};
728 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
729 	struct amdgpu_device *adev = attachment->adev;
730 	struct ttm_tt *ttm = bo->tbo.ttm;
731 
732 	if (unlikely(!ttm->sg))
733 		return;
734 
735 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
736 	(void)ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
737 
738 	dma_unmap_sgtable(adev->dev, ttm->sg, direction, 0);
739 	sg_free_table(ttm->sg);
740 	kfree(ttm->sg);
741 	ttm->sg = NULL;
742 }
743 
744 static void
745 kfd_mem_dmaunmap_dmabuf(struct kfd_mem_attachment *attachment)
746 {
747 	/* This is a no-op. We don't want to trigger eviction fences when
748 	 * unmapping DMABufs. Therefore the invalidation (moving to system
749 	 * domain) is done in kfd_mem_dmamap_dmabuf.
750 	 */
751 }
752 
753 /**
754  * kfd_mem_dmaunmap_sg_bo() - Free DMA mapped sg_table of DOORBELL or MMIO BO
755  * @mem: SG BO of the DOORBELL or MMIO resource on the owning device
756  * @attachment: Virtual address attachment of the BO on accessing device
757  *
758  * The method performs following steps:
759  *   - Signal TTM to mark memory pointed to by BO as GPU inaccessible
760  *   - Free SG Table that is used to encapsulate DMA mapped memory of
761  *          peer device's DOORBELL or MMIO memory
762  *
763  * This method is invoked in the following contexts:
764  *     UNMapping of DOORBELL or MMIO BO on a device having access to its memory
765  *     Eviction of DOOREBELL or MMIO BO on device having access to its memory
766  *
767  * Return: void
768  */
769 static void
770 kfd_mem_dmaunmap_sg_bo(struct kgd_mem *mem,
771 		       struct kfd_mem_attachment *attachment)
772 {
773 	struct ttm_operation_ctx ctx = {.interruptible = true};
774 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
775 	struct amdgpu_device *adev = attachment->adev;
776 	struct ttm_tt *ttm = bo->tbo.ttm;
777 	enum dma_data_direction dir;
778 
779 	if (unlikely(!ttm->sg)) {
780 		pr_debug("SG Table of BO is NULL");
781 		return;
782 	}
783 
784 	amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
785 	(void)ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
786 
787 	dir = mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
788 				DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
789 	dma_unmap_resource(adev->dev, ttm->sg->sgl->dma_address,
790 			ttm->sg->sgl->length, dir, DMA_ATTR_SKIP_CPU_SYNC);
791 	sg_free_table(ttm->sg);
792 	kfree(ttm->sg);
793 	ttm->sg = NULL;
794 	bo->tbo.sg = NULL;
795 }
796 
797 static void
798 kfd_mem_dmaunmap_attachment(struct kgd_mem *mem,
799 			    struct kfd_mem_attachment *attachment)
800 {
801 	switch (attachment->type) {
802 	case KFD_MEM_ATT_SHARED:
803 		break;
804 	case KFD_MEM_ATT_USERPTR:
805 		kfd_mem_dmaunmap_userptr(mem, attachment);
806 		break;
807 	case KFD_MEM_ATT_DMABUF:
808 		kfd_mem_dmaunmap_dmabuf(attachment);
809 		break;
810 	case KFD_MEM_ATT_SG:
811 		kfd_mem_dmaunmap_sg_bo(mem, attachment);
812 		break;
813 	default:
814 		WARN_ON_ONCE(1);
815 	}
816 }
817 
818 static int kfd_mem_export_dmabuf(struct kgd_mem *mem)
819 {
820 	if (!mem->dmabuf) {
821 		struct amdgpu_device *bo_adev;
822 		struct dma_buf *dmabuf;
823 
824 		bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
825 		dmabuf = drm_gem_prime_handle_to_dmabuf(&bo_adev->ddev, bo_adev->kfd.client.file,
826 					       mem->gem_handle,
827 			mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE ?
828 					       DRM_RDWR : 0);
829 		if (IS_ERR(dmabuf))
830 			return PTR_ERR(dmabuf);
831 		mem->dmabuf = dmabuf;
832 	}
833 
834 	return 0;
835 }
836 
837 static int
838 kfd_mem_attach_dmabuf(struct amdgpu_device *adev, struct kgd_mem *mem,
839 		      struct amdgpu_bo **bo)
840 {
841 	struct drm_gem_object *gobj;
842 	int ret;
843 
844 	ret = kfd_mem_export_dmabuf(mem);
845 	if (ret)
846 		return ret;
847 
848 	gobj = amdgpu_gem_prime_import(adev_to_drm(adev), mem->dmabuf);
849 	if (IS_ERR(gobj))
850 		return PTR_ERR(gobj);
851 
852 	*bo = gem_to_amdgpu_bo(gobj);
853 	(*bo)->flags |= AMDGPU_GEM_CREATE_PREEMPTIBLE;
854 
855 	return 0;
856 }
857 
858 /* kfd_mem_attach - Add a BO to a VM
859  *
860  * Everything that needs to bo done only once when a BO is first added
861  * to a VM. It can later be mapped and unmapped many times without
862  * repeating these steps.
863  *
864  * 0. Create BO for DMA mapping, if needed
865  * 1. Allocate and initialize BO VA entry data structure
866  * 2. Add BO to the VM
867  * 3. Determine ASIC-specific PTE flags
868  * 4. Alloc page tables and directories if needed
869  * 4a.  Validate new page tables and directories
870  */
871 static int kfd_mem_attach(struct amdgpu_device *adev, struct kgd_mem *mem,
872 		struct amdgpu_vm *vm, bool is_aql)
873 {
874 	struct amdgpu_device *bo_adev = amdgpu_ttm_adev(mem->bo->tbo.bdev);
875 	unsigned long bo_size = mem->bo->tbo.base.size;
876 	uint64_t va = mem->va;
877 	struct kfd_mem_attachment *attachment[2] = {NULL, NULL};
878 	struct amdgpu_bo *bo[2] = {NULL, NULL};
879 	struct amdgpu_bo_va *bo_va;
880 	bool same_hive = false;
881 	int i, ret;
882 
883 	if (!va) {
884 		pr_err("Invalid VA when adding BO to VM\n");
885 		return -EINVAL;
886 	}
887 
888 	/* Determine access to VRAM, MMIO and DOORBELL BOs of peer devices
889 	 *
890 	 * The access path of MMIO and DOORBELL BOs of is always over PCIe.
891 	 * In contrast the access path of VRAM BOs depens upon the type of
892 	 * link that connects the peer device. Access over PCIe is allowed
893 	 * if peer device has large BAR. In contrast, access over xGMI is
894 	 * allowed for both small and large BAR configurations of peer device
895 	 */
896 	if ((adev != bo_adev && !adev->apu_prefer_gtt) &&
897 	    ((mem->domain == AMDGPU_GEM_DOMAIN_VRAM) ||
898 	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL) ||
899 	     (mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP))) {
900 		if (mem->domain == AMDGPU_GEM_DOMAIN_VRAM)
901 			same_hive = amdgpu_xgmi_same_hive(adev, bo_adev);
902 		if (!same_hive && !amdgpu_device_is_peer_accessible(bo_adev, adev))
903 			return -EINVAL;
904 	}
905 
906 	for (i = 0; i <= is_aql; i++) {
907 		attachment[i] = kzalloc(sizeof(*attachment[i]), GFP_KERNEL);
908 		if (unlikely(!attachment[i])) {
909 			ret = -ENOMEM;
910 			goto unwind;
911 		}
912 
913 		pr_debug("\t add VA 0x%llx - 0x%llx to vm %p\n", va,
914 			 va + bo_size, vm);
915 
916 		if ((adev == bo_adev && !(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) ||
917 		    (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm) && reuse_dmamap(adev, bo_adev)) ||
918 		    (mem->domain == AMDGPU_GEM_DOMAIN_GTT && reuse_dmamap(adev, bo_adev)) ||
919 		    same_hive) {
920 			/* Mappings on the local GPU, or VRAM mappings in the
921 			 * local hive, or userptr, or GTT mapping can reuse dma map
922 			 * address space share the original BO
923 			 */
924 			attachment[i]->type = KFD_MEM_ATT_SHARED;
925 			bo[i] = mem->bo;
926 			drm_gem_object_get(&bo[i]->tbo.base);
927 		} else if (i > 0) {
928 			/* Multiple mappings on the same GPU share the BO */
929 			attachment[i]->type = KFD_MEM_ATT_SHARED;
930 			bo[i] = bo[0];
931 			drm_gem_object_get(&bo[i]->tbo.base);
932 		} else if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
933 			/* Create an SG BO to DMA-map userptrs on other GPUs */
934 			attachment[i]->type = KFD_MEM_ATT_USERPTR;
935 			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
936 			if (ret)
937 				goto unwind;
938 		/* Handle DOORBELL BOs of peer devices and MMIO BOs of local and peer devices */
939 		} else if (mem->bo->tbo.type == ttm_bo_type_sg) {
940 			WARN_ONCE(!(mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL ||
941 				    mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP),
942 				  "Handing invalid SG BO in ATTACH request");
943 			attachment[i]->type = KFD_MEM_ATT_SG;
944 			ret = create_dmamap_sg_bo(adev, mem, &bo[i]);
945 			if (ret)
946 				goto unwind;
947 		/* Enable acces to GTT and VRAM BOs of peer devices */
948 		} else if (mem->domain == AMDGPU_GEM_DOMAIN_GTT ||
949 			   mem->domain == AMDGPU_GEM_DOMAIN_VRAM) {
950 			attachment[i]->type = KFD_MEM_ATT_DMABUF;
951 			ret = kfd_mem_attach_dmabuf(adev, mem, &bo[i]);
952 			if (ret)
953 				goto unwind;
954 			pr_debug("Employ DMABUF mechanism to enable peer GPU access\n");
955 		} else {
956 			WARN_ONCE(true, "Handling invalid ATTACH request");
957 			ret = -EINVAL;
958 			goto unwind;
959 		}
960 
961 		/* Add BO to VM internal data structures */
962 		ret = amdgpu_bo_reserve(bo[i], false);
963 		if (ret) {
964 			pr_debug("Unable to reserve BO during memory attach");
965 			goto unwind;
966 		}
967 		bo_va = amdgpu_vm_bo_find(vm, bo[i]);
968 		if (!bo_va)
969 			bo_va = amdgpu_vm_bo_add(adev, vm, bo[i]);
970 		else
971 			++bo_va->ref_count;
972 		attachment[i]->bo_va = bo_va;
973 		amdgpu_bo_unreserve(bo[i]);
974 		if (unlikely(!attachment[i]->bo_va)) {
975 			ret = -ENOMEM;
976 			pr_err("Failed to add BO object to VM. ret == %d\n",
977 			       ret);
978 			goto unwind;
979 		}
980 		attachment[i]->va = va;
981 		attachment[i]->pte_flags = get_pte_flags(adev, vm, mem);
982 		attachment[i]->adev = adev;
983 		list_add(&attachment[i]->list, &mem->attachments);
984 
985 		va += bo_size;
986 	}
987 
988 	return 0;
989 
990 unwind:
991 	for (; i >= 0; i--) {
992 		if (!attachment[i])
993 			continue;
994 		if (attachment[i]->bo_va) {
995 			(void)amdgpu_bo_reserve(bo[i], true);
996 			if (--attachment[i]->bo_va->ref_count == 0)
997 				amdgpu_vm_bo_del(adev, attachment[i]->bo_va);
998 			amdgpu_bo_unreserve(bo[i]);
999 			list_del(&attachment[i]->list);
1000 		}
1001 		if (bo[i])
1002 			drm_gem_object_put(&bo[i]->tbo.base);
1003 		kfree(attachment[i]);
1004 	}
1005 	return ret;
1006 }
1007 
1008 static void kfd_mem_detach(struct kfd_mem_attachment *attachment)
1009 {
1010 	struct amdgpu_bo *bo = attachment->bo_va->base.bo;
1011 
1012 	pr_debug("\t remove VA 0x%llx in entry %p\n",
1013 			attachment->va, attachment);
1014 	if (--attachment->bo_va->ref_count == 0)
1015 		amdgpu_vm_bo_del(attachment->adev, attachment->bo_va);
1016 	drm_gem_object_put(&bo->tbo.base);
1017 	list_del(&attachment->list);
1018 	kfree(attachment);
1019 }
1020 
1021 static void add_kgd_mem_to_kfd_bo_list(struct kgd_mem *mem,
1022 				struct amdkfd_process_info *process_info,
1023 				bool userptr)
1024 {
1025 	mutex_lock(&process_info->lock);
1026 	if (userptr)
1027 		list_add_tail(&mem->validate_list,
1028 			      &process_info->userptr_valid_list);
1029 	else
1030 		list_add_tail(&mem->validate_list, &process_info->kfd_bo_list);
1031 	mutex_unlock(&process_info->lock);
1032 }
1033 
1034 static void remove_kgd_mem_from_kfd_bo_list(struct kgd_mem *mem,
1035 		struct amdkfd_process_info *process_info)
1036 {
1037 	mutex_lock(&process_info->lock);
1038 	list_del(&mem->validate_list);
1039 	mutex_unlock(&process_info->lock);
1040 }
1041 
1042 /* Initializes user pages. It registers the MMU notifier and validates
1043  * the userptr BO in the GTT domain.
1044  *
1045  * The BO must already be on the userptr_valid_list. Otherwise an
1046  * eviction and restore may happen that leaves the new BO unmapped
1047  * with the user mode queues running.
1048  *
1049  * Takes the process_info->lock to protect against concurrent restore
1050  * workers.
1051  *
1052  * Returns 0 for success, negative errno for errors.
1053  */
1054 static int init_user_pages(struct kgd_mem *mem, uint64_t user_addr,
1055 			   bool criu_resume)
1056 {
1057 	struct amdkfd_process_info *process_info = mem->process_info;
1058 	struct amdgpu_bo *bo = mem->bo;
1059 	struct ttm_operation_ctx ctx = { true, false };
1060 	struct amdgpu_hmm_range *range;
1061 	int ret = 0;
1062 
1063 	mutex_lock(&process_info->lock);
1064 
1065 	ret = amdgpu_ttm_tt_set_userptr(&bo->tbo, user_addr, 0);
1066 	if (ret) {
1067 		pr_err("%s: Failed to set userptr: %d\n", __func__, ret);
1068 		goto out;
1069 	}
1070 
1071 	ret = amdgpu_hmm_register(bo, user_addr);
1072 	if (ret) {
1073 		pr_err("%s: Failed to register MMU notifier: %d\n",
1074 		       __func__, ret);
1075 		goto out;
1076 	}
1077 
1078 	if (criu_resume) {
1079 		/*
1080 		 * During a CRIU restore operation, the userptr buffer objects
1081 		 * will be validated in the restore_userptr_work worker at a
1082 		 * later stage when it is scheduled by another ioctl called by
1083 		 * CRIU master process for the target pid for restore.
1084 		 */
1085 		mutex_lock(&process_info->notifier_lock);
1086 		mem->invalid++;
1087 		mutex_unlock(&process_info->notifier_lock);
1088 		mutex_unlock(&process_info->lock);
1089 		return 0;
1090 	}
1091 
1092 	range = amdgpu_hmm_range_alloc(NULL);
1093 	if (unlikely(!range)) {
1094 		ret = -ENOMEM;
1095 		goto unregister_out;
1096 	}
1097 
1098 	ret = amdgpu_ttm_tt_get_user_pages(bo, range);
1099 	if (ret) {
1100 		amdgpu_hmm_range_free(range);
1101 		if (ret == -EAGAIN)
1102 			pr_debug("Failed to get user pages, try again\n");
1103 		else
1104 			pr_err("%s: Failed to get user pages: %d\n", __func__, ret);
1105 		goto unregister_out;
1106 	}
1107 
1108 	ret = amdgpu_bo_reserve(bo, true);
1109 	if (ret) {
1110 		pr_err("%s: Failed to reserve BO\n", __func__);
1111 		goto release_out;
1112 	}
1113 
1114 	amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm, range);
1115 
1116 	amdgpu_bo_placement_from_domain(bo, mem->domain);
1117 	ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1118 	if (ret)
1119 		pr_err("%s: failed to validate BO\n", __func__);
1120 	amdgpu_bo_unreserve(bo);
1121 
1122 release_out:
1123 	amdgpu_hmm_range_free(range);
1124 unregister_out:
1125 	if (ret)
1126 		amdgpu_hmm_unregister(bo);
1127 out:
1128 	mutex_unlock(&process_info->lock);
1129 	return ret;
1130 }
1131 
1132 /* Reserving a BO and its page table BOs must happen atomically to
1133  * avoid deadlocks. Some operations update multiple VMs at once. Track
1134  * all the reservation info in a context structure. Optionally a sync
1135  * object can track VM updates.
1136  */
1137 struct bo_vm_reservation_context {
1138 	/* DRM execution context for the reservation */
1139 	struct drm_exec exec;
1140 	/* Number of VMs reserved */
1141 	unsigned int n_vms;
1142 	/* Pointer to sync object */
1143 	struct amdgpu_sync *sync;
1144 };
1145 
1146 enum bo_vm_match {
1147 	BO_VM_NOT_MAPPED = 0,	/* Match VMs where a BO is not mapped */
1148 	BO_VM_MAPPED,		/* Match VMs where a BO is mapped     */
1149 	BO_VM_ALL,		/* Match all VMs a BO was added to    */
1150 };
1151 
1152 /**
1153  * reserve_bo_and_vm - reserve a BO and a VM unconditionally.
1154  * @mem: KFD BO structure.
1155  * @vm: the VM to reserve.
1156  * @ctx: the struct that will be used in unreserve_bo_and_vms().
1157  */
1158 static int reserve_bo_and_vm(struct kgd_mem *mem,
1159 			      struct amdgpu_vm *vm,
1160 			      struct bo_vm_reservation_context *ctx)
1161 {
1162 	struct amdgpu_bo *bo = mem->bo;
1163 	int ret;
1164 
1165 	WARN_ON(!vm);
1166 
1167 	ctx->n_vms = 1;
1168 	ctx->sync = &mem->sync;
1169 	drm_exec_init(&ctx->exec, DRM_EXEC_INTERRUPTIBLE_WAIT, 0);
1170 	drm_exec_until_all_locked(&ctx->exec) {
1171 		ret = amdgpu_vm_lock_pd(vm, &ctx->exec, 2);
1172 		drm_exec_retry_on_contention(&ctx->exec);
1173 		if (unlikely(ret))
1174 			goto error;
1175 
1176 		ret = drm_exec_prepare_obj(&ctx->exec, &bo->tbo.base, 1);
1177 		drm_exec_retry_on_contention(&ctx->exec);
1178 		if (unlikely(ret))
1179 			goto error;
1180 	}
1181 	return 0;
1182 
1183 error:
1184 	pr_err("Failed to reserve buffers in ttm.\n");
1185 	drm_exec_fini(&ctx->exec);
1186 	return ret;
1187 }
1188 
1189 /**
1190  * reserve_bo_and_cond_vms - reserve a BO and some VMs conditionally
1191  * @mem: KFD BO structure.
1192  * @vm: the VM to reserve. If NULL, then all VMs associated with the BO
1193  * is used. Otherwise, a single VM associated with the BO.
1194  * @map_type: the mapping status that will be used to filter the VMs.
1195  * @ctx: the struct that will be used in unreserve_bo_and_vms().
1196  *
1197  * Returns 0 for success, negative for failure.
1198  */
1199 static int reserve_bo_and_cond_vms(struct kgd_mem *mem,
1200 				struct amdgpu_vm *vm, enum bo_vm_match map_type,
1201 				struct bo_vm_reservation_context *ctx)
1202 {
1203 	struct kfd_mem_attachment *entry;
1204 	struct amdgpu_bo *bo = mem->bo;
1205 	int ret;
1206 
1207 	ctx->sync = &mem->sync;
1208 	drm_exec_init(&ctx->exec, DRM_EXEC_INTERRUPTIBLE_WAIT |
1209 		      DRM_EXEC_IGNORE_DUPLICATES, 0);
1210 	drm_exec_until_all_locked(&ctx->exec) {
1211 		ctx->n_vms = 0;
1212 		list_for_each_entry(entry, &mem->attachments, list) {
1213 			if ((vm && vm != entry->bo_va->base.vm) ||
1214 				(entry->is_mapped != map_type
1215 				&& map_type != BO_VM_ALL))
1216 				continue;
1217 
1218 			ret = amdgpu_vm_lock_pd(entry->bo_va->base.vm,
1219 						&ctx->exec, 2);
1220 			drm_exec_retry_on_contention(&ctx->exec);
1221 			if (unlikely(ret))
1222 				goto error;
1223 			++ctx->n_vms;
1224 		}
1225 
1226 		ret = drm_exec_prepare_obj(&ctx->exec, &bo->tbo.base, 1);
1227 		drm_exec_retry_on_contention(&ctx->exec);
1228 		if (unlikely(ret))
1229 			goto error;
1230 	}
1231 	return 0;
1232 
1233 error:
1234 	pr_err("Failed to reserve buffers in ttm.\n");
1235 	drm_exec_fini(&ctx->exec);
1236 	return ret;
1237 }
1238 
1239 /**
1240  * unreserve_bo_and_vms - Unreserve BO and VMs from a reservation context
1241  * @ctx: Reservation context to unreserve
1242  * @wait: Optionally wait for a sync object representing pending VM updates
1243  * @intr: Whether the wait is interruptible
1244  *
1245  * Also frees any resources allocated in
1246  * reserve_bo_and_(cond_)vm(s). Returns the status from
1247  * amdgpu_sync_wait.
1248  */
1249 static int unreserve_bo_and_vms(struct bo_vm_reservation_context *ctx,
1250 				 bool wait, bool intr)
1251 {
1252 	int ret = 0;
1253 
1254 	if (wait)
1255 		ret = amdgpu_sync_wait(ctx->sync, intr);
1256 
1257 	drm_exec_fini(&ctx->exec);
1258 	ctx->sync = NULL;
1259 	return ret;
1260 }
1261 
1262 static int unmap_bo_from_gpuvm(struct kgd_mem *mem,
1263 				struct kfd_mem_attachment *entry,
1264 				struct amdgpu_sync *sync)
1265 {
1266 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1267 	struct amdgpu_device *adev = entry->adev;
1268 	struct amdgpu_vm *vm = bo_va->base.vm;
1269 
1270 	if (bo_va->queue_refcount) {
1271 		pr_debug("bo_va->queue_refcount %d\n", bo_va->queue_refcount);
1272 		return -EBUSY;
1273 	}
1274 
1275 	(void)amdgpu_vm_bo_unmap(adev, bo_va, entry->va);
1276 
1277 	/* VM entity stopped if process killed, don't clear freed pt bo */
1278 	if (!amdgpu_vm_ready(vm))
1279 		return 0;
1280 
1281 	(void)amdgpu_vm_clear_freed(adev, vm, &bo_va->last_pt_update);
1282 
1283 	(void)amdgpu_sync_fence(sync, bo_va->last_pt_update, GFP_KERNEL);
1284 
1285 	return 0;
1286 }
1287 
1288 static int update_gpuvm_pte(struct kgd_mem *mem,
1289 			    struct kfd_mem_attachment *entry,
1290 			    struct amdgpu_sync *sync)
1291 {
1292 	struct amdgpu_bo_va *bo_va = entry->bo_va;
1293 	struct amdgpu_device *adev = entry->adev;
1294 	int ret;
1295 
1296 	ret = kfd_mem_dmamap_attachment(mem, entry);
1297 	if (ret)
1298 		return ret;
1299 
1300 	/* Update the page tables  */
1301 	ret = amdgpu_vm_bo_update(adev, bo_va, false);
1302 	if (ret) {
1303 		pr_err("amdgpu_vm_bo_update failed\n");
1304 		return ret;
1305 	}
1306 
1307 	return amdgpu_sync_fence(sync, bo_va->last_pt_update, GFP_KERNEL);
1308 }
1309 
1310 static int map_bo_to_gpuvm(struct kgd_mem *mem,
1311 			   struct kfd_mem_attachment *entry,
1312 			   struct amdgpu_sync *sync,
1313 			   bool no_update_pte)
1314 {
1315 	int ret;
1316 
1317 	/* Set virtual address for the allocation */
1318 	ret = amdgpu_vm_bo_map(entry->adev, entry->bo_va, entry->va, 0,
1319 			       amdgpu_bo_size(entry->bo_va->base.bo),
1320 			       entry->pte_flags);
1321 	if (ret) {
1322 		pr_err("Failed to map VA 0x%llx in vm. ret %d\n",
1323 				entry->va, ret);
1324 		return ret;
1325 	}
1326 
1327 	if (no_update_pte)
1328 		return 0;
1329 
1330 	ret = update_gpuvm_pte(mem, entry, sync);
1331 	if (ret) {
1332 		pr_err("update_gpuvm_pte() failed\n");
1333 		goto update_gpuvm_pte_failed;
1334 	}
1335 
1336 	return 0;
1337 
1338 update_gpuvm_pte_failed:
1339 	unmap_bo_from_gpuvm(mem, entry, sync);
1340 	kfd_mem_dmaunmap_attachment(mem, entry);
1341 	return ret;
1342 }
1343 
1344 static int process_validate_vms(struct amdkfd_process_info *process_info,
1345 				struct ww_acquire_ctx *ticket)
1346 {
1347 	struct amdgpu_vm *peer_vm;
1348 	int ret;
1349 
1350 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1351 			    vm_list_node) {
1352 		ret = vm_validate_pt_pd_bos(peer_vm, ticket);
1353 		if (ret)
1354 			return ret;
1355 	}
1356 
1357 	return 0;
1358 }
1359 
1360 static int process_sync_pds_resv(struct amdkfd_process_info *process_info,
1361 				 struct amdgpu_sync *sync)
1362 {
1363 	struct amdgpu_vm *peer_vm;
1364 	int ret;
1365 
1366 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1367 			    vm_list_node) {
1368 		struct amdgpu_bo *pd = peer_vm->root.bo;
1369 
1370 		ret = amdgpu_sync_resv(NULL, sync, pd->tbo.base.resv,
1371 				       AMDGPU_SYNC_NE_OWNER,
1372 				       AMDGPU_FENCE_OWNER_KFD);
1373 		if (ret)
1374 			return ret;
1375 	}
1376 
1377 	return 0;
1378 }
1379 
1380 static int process_update_pds(struct amdkfd_process_info *process_info,
1381 			      struct amdgpu_sync *sync)
1382 {
1383 	struct amdgpu_vm *peer_vm;
1384 	int ret;
1385 
1386 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
1387 			    vm_list_node) {
1388 		ret = vm_update_pds(peer_vm, sync);
1389 		if (ret)
1390 			return ret;
1391 	}
1392 
1393 	return 0;
1394 }
1395 
1396 static int init_kfd_vm(struct amdgpu_vm *vm, void **process_info,
1397 		       struct dma_fence **ef)
1398 {
1399 	struct amdkfd_process_info *info = NULL;
1400 	struct kfd_process *process = NULL;
1401 	int ret;
1402 
1403 	process = container_of(process_info, struct kfd_process, kgd_process_info);
1404 	if (!*process_info) {
1405 		info = kzalloc(sizeof(*info), GFP_KERNEL);
1406 		if (!info)
1407 			return -ENOMEM;
1408 
1409 		mutex_init(&info->lock);
1410 		mutex_init(&info->notifier_lock);
1411 		INIT_LIST_HEAD(&info->vm_list_head);
1412 		INIT_LIST_HEAD(&info->kfd_bo_list);
1413 		INIT_LIST_HEAD(&info->userptr_valid_list);
1414 		INIT_LIST_HEAD(&info->userptr_inval_list);
1415 
1416 		info->eviction_fence =
1417 			amdgpu_amdkfd_fence_create(dma_fence_context_alloc(1),
1418 						   current->mm,
1419 						   NULL, process->context_id);
1420 		if (!info->eviction_fence) {
1421 			pr_err("Failed to create eviction fence\n");
1422 			ret = -ENOMEM;
1423 			goto create_evict_fence_fail;
1424 		}
1425 
1426 		info->pid = get_task_pid(current->group_leader, PIDTYPE_PID);
1427 		INIT_DELAYED_WORK(&info->restore_userptr_work,
1428 				  amdgpu_amdkfd_restore_userptr_worker);
1429 
1430 		info->context_id = process->context_id;
1431 
1432 		*process_info = info;
1433 	}
1434 
1435 	vm->process_info = *process_info;
1436 
1437 	/* Validate page directory and attach eviction fence */
1438 	ret = amdgpu_bo_reserve(vm->root.bo, true);
1439 	if (ret)
1440 		goto reserve_pd_fail;
1441 	ret = vm_validate_pt_pd_bos(vm, NULL);
1442 	if (ret) {
1443 		pr_err("validate_pt_pd_bos() failed\n");
1444 		goto validate_pd_fail;
1445 	}
1446 	ret = amdgpu_bo_sync_wait(vm->root.bo,
1447 				  AMDGPU_FENCE_OWNER_KFD, false);
1448 	if (ret)
1449 		goto wait_pd_fail;
1450 	ret = dma_resv_reserve_fences(vm->root.bo->tbo.base.resv, 1);
1451 	if (ret)
1452 		goto reserve_shared_fail;
1453 	dma_resv_add_fence(vm->root.bo->tbo.base.resv,
1454 			   &vm->process_info->eviction_fence->base,
1455 			   DMA_RESV_USAGE_BOOKKEEP);
1456 	amdgpu_bo_unreserve(vm->root.bo);
1457 
1458 	/* Update process info */
1459 	mutex_lock(&vm->process_info->lock);
1460 	list_add_tail(&vm->vm_list_node,
1461 			&(vm->process_info->vm_list_head));
1462 	vm->process_info->n_vms++;
1463 	if (ef)
1464 		*ef = dma_fence_get(&vm->process_info->eviction_fence->base);
1465 	mutex_unlock(&vm->process_info->lock);
1466 
1467 	return 0;
1468 
1469 reserve_shared_fail:
1470 wait_pd_fail:
1471 validate_pd_fail:
1472 	amdgpu_bo_unreserve(vm->root.bo);
1473 reserve_pd_fail:
1474 	vm->process_info = NULL;
1475 	if (info) {
1476 		dma_fence_put(&info->eviction_fence->base);
1477 		*process_info = NULL;
1478 		put_pid(info->pid);
1479 create_evict_fence_fail:
1480 		mutex_destroy(&info->lock);
1481 		mutex_destroy(&info->notifier_lock);
1482 		kfree(info);
1483 	}
1484 	return ret;
1485 }
1486 
1487 /**
1488  * amdgpu_amdkfd_gpuvm_pin_bo() - Pins a BO using following criteria
1489  * @bo: Handle of buffer object being pinned
1490  * @domain: Domain into which BO should be pinned
1491  *
1492  *   - USERPTR BOs are UNPINNABLE and will return error
1493  *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1494  *     PIN count incremented. It is valid to PIN a BO multiple times
1495  *
1496  * Return: ZERO if successful in pinning, Non-Zero in case of error.
1497  */
1498 static int amdgpu_amdkfd_gpuvm_pin_bo(struct amdgpu_bo *bo, u32 domain)
1499 {
1500 	int ret = 0;
1501 
1502 	ret = amdgpu_bo_reserve(bo, false);
1503 	if (unlikely(ret))
1504 		return ret;
1505 
1506 	if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) {
1507 		/*
1508 		 * If bo is not contiguous on VRAM, move to system memory first to ensure
1509 		 * we can get contiguous VRAM space after evicting other BOs.
1510 		 */
1511 		if (!(bo->tbo.resource->placement & TTM_PL_FLAG_CONTIGUOUS)) {
1512 			struct ttm_operation_ctx ctx = { true, false };
1513 
1514 			amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
1515 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
1516 			if (unlikely(ret)) {
1517 				pr_debug("validate bo 0x%p to GTT failed %d\n", &bo->tbo, ret);
1518 				goto out;
1519 			}
1520 		}
1521 	}
1522 
1523 	ret = amdgpu_bo_pin(bo, domain);
1524 	if (ret)
1525 		pr_err("Error in Pinning BO to domain: %d\n", domain);
1526 
1527 	amdgpu_bo_sync_wait(bo, AMDGPU_FENCE_OWNER_KFD, false);
1528 out:
1529 	amdgpu_bo_unreserve(bo);
1530 	return ret;
1531 }
1532 
1533 /**
1534  * amdgpu_amdkfd_gpuvm_unpin_bo() - Unpins BO using following criteria
1535  * @bo: Handle of buffer object being unpinned
1536  *
1537  *   - Is a illegal request for USERPTR BOs and is ignored
1538  *   - All other BO types (GTT, VRAM, MMIO and DOORBELL) will have their
1539  *     PIN count decremented. Calls to UNPIN must balance calls to PIN
1540  */
1541 static void amdgpu_amdkfd_gpuvm_unpin_bo(struct amdgpu_bo *bo)
1542 {
1543 	int ret = 0;
1544 
1545 	ret = amdgpu_bo_reserve(bo, false);
1546 	if (unlikely(ret))
1547 		return;
1548 
1549 	amdgpu_bo_unpin(bo);
1550 	amdgpu_bo_unreserve(bo);
1551 }
1552 
1553 int amdgpu_amdkfd_gpuvm_acquire_process_vm(struct amdgpu_device *adev,
1554 					   struct amdgpu_vm *avm,
1555 					   void **process_info,
1556 					   struct dma_fence **ef)
1557 {
1558 	int ret;
1559 
1560 	/* Already a compute VM? */
1561 	if (avm->process_info)
1562 		return -EINVAL;
1563 
1564 	/* Convert VM into a compute VM */
1565 	ret = amdgpu_vm_make_compute(adev, avm);
1566 	if (ret)
1567 		return ret;
1568 
1569 	/* Initialize KFD part of the VM and process info */
1570 	ret = init_kfd_vm(avm, process_info, ef);
1571 	if (ret)
1572 		return ret;
1573 
1574 	amdgpu_vm_set_task_info(avm);
1575 
1576 	return 0;
1577 }
1578 
1579 void amdgpu_amdkfd_gpuvm_destroy_cb(struct amdgpu_device *adev,
1580 				    struct amdgpu_vm *vm)
1581 {
1582 	struct amdkfd_process_info *process_info = vm->process_info;
1583 
1584 	if (!process_info)
1585 		return;
1586 
1587 	/* Update process info */
1588 	mutex_lock(&process_info->lock);
1589 	process_info->n_vms--;
1590 	list_del(&vm->vm_list_node);
1591 	mutex_unlock(&process_info->lock);
1592 
1593 	vm->process_info = NULL;
1594 
1595 	/* Release per-process resources when last compute VM is destroyed */
1596 	if (!process_info->n_vms) {
1597 		WARN_ON(!list_empty(&process_info->kfd_bo_list));
1598 		WARN_ON(!list_empty(&process_info->userptr_valid_list));
1599 		WARN_ON(!list_empty(&process_info->userptr_inval_list));
1600 
1601 		dma_fence_put(&process_info->eviction_fence->base);
1602 		cancel_delayed_work_sync(&process_info->restore_userptr_work);
1603 		put_pid(process_info->pid);
1604 		mutex_destroy(&process_info->lock);
1605 		mutex_destroy(&process_info->notifier_lock);
1606 		kfree(process_info);
1607 	}
1608 }
1609 
1610 uint64_t amdgpu_amdkfd_gpuvm_get_process_page_dir(void *drm_priv)
1611 {
1612 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1613 	struct amdgpu_bo *pd = avm->root.bo;
1614 	struct amdgpu_device *adev = amdgpu_ttm_adev(pd->tbo.bdev);
1615 
1616 	if (adev->asic_type < CHIP_VEGA10)
1617 		return avm->pd_phys_addr >> AMDGPU_GPU_PAGE_SHIFT;
1618 	return avm->pd_phys_addr;
1619 }
1620 
1621 void amdgpu_amdkfd_block_mmu_notifications(void *p)
1622 {
1623 	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1624 
1625 	mutex_lock(&pinfo->lock);
1626 	WRITE_ONCE(pinfo->block_mmu_notifications, true);
1627 	mutex_unlock(&pinfo->lock);
1628 }
1629 
1630 int amdgpu_amdkfd_criu_resume(void *p)
1631 {
1632 	int ret = 0;
1633 	struct amdkfd_process_info *pinfo = (struct amdkfd_process_info *)p;
1634 
1635 	mutex_lock(&pinfo->lock);
1636 	pr_debug("scheduling work\n");
1637 	mutex_lock(&pinfo->notifier_lock);
1638 	pinfo->evicted_bos++;
1639 	mutex_unlock(&pinfo->notifier_lock);
1640 	if (!READ_ONCE(pinfo->block_mmu_notifications)) {
1641 		ret = -EINVAL;
1642 		goto out_unlock;
1643 	}
1644 	WRITE_ONCE(pinfo->block_mmu_notifications, false);
1645 	queue_delayed_work(system_freezable_wq,
1646 			   &pinfo->restore_userptr_work, 0);
1647 
1648 out_unlock:
1649 	mutex_unlock(&pinfo->lock);
1650 	return ret;
1651 }
1652 
1653 size_t amdgpu_amdkfd_get_available_memory(struct amdgpu_device *adev,
1654 					  uint8_t xcp_id)
1655 {
1656 	uint64_t reserved_for_pt =
1657 		ESTIMATE_PT_SIZE(amdgpu_amdkfd_total_mem_size);
1658 	struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
1659 	uint64_t reserved_for_ras = (con ? con->reserved_pages_in_bytes : 0);
1660 	ssize_t available;
1661 	uint64_t vram_available, system_mem_available, ttm_mem_available;
1662 
1663 	spin_lock(&kfd_mem_limit.mem_limit_lock);
1664 	if (adev->apu_prefer_gtt && !adev->gmc.is_app_apu)
1665 		vram_available = KFD_XCP_MEMORY_SIZE(adev, xcp_id)
1666 			- adev->kfd.vram_used_aligned[xcp_id];
1667 	else
1668 		vram_available = KFD_XCP_MEMORY_SIZE(adev, xcp_id)
1669 			- adev->kfd.vram_used_aligned[xcp_id]
1670 			- atomic64_read(&adev->vram_pin_size)
1671 			- reserved_for_pt
1672 			- reserved_for_ras;
1673 
1674 	if (adev->apu_prefer_gtt) {
1675 		system_mem_available = no_system_mem_limit ?
1676 					kfd_mem_limit.max_system_mem_limit :
1677 					kfd_mem_limit.max_system_mem_limit -
1678 					kfd_mem_limit.system_mem_used;
1679 
1680 		ttm_mem_available = kfd_mem_limit.max_ttm_mem_limit -
1681 				kfd_mem_limit.ttm_mem_used;
1682 
1683 		available = min3(system_mem_available, ttm_mem_available,
1684 				 vram_available);
1685 		available = ALIGN_DOWN(available, PAGE_SIZE);
1686 	} else {
1687 		available = ALIGN_DOWN(vram_available, VRAM_AVAILABLITY_ALIGN);
1688 	}
1689 
1690 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
1691 
1692 	if (available < 0)
1693 		available = 0;
1694 
1695 	return available;
1696 }
1697 
1698 int amdgpu_amdkfd_gpuvm_alloc_memory_of_gpu(
1699 		struct amdgpu_device *adev, uint64_t va, uint64_t size,
1700 		void *drm_priv, struct kgd_mem **mem,
1701 		uint64_t *offset, uint32_t flags, bool criu_resume)
1702 {
1703 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
1704 	struct amdgpu_fpriv *fpriv = container_of(avm, struct amdgpu_fpriv, vm);
1705 	enum ttm_bo_type bo_type = ttm_bo_type_device;
1706 	struct sg_table *sg = NULL;
1707 	uint64_t user_addr = 0;
1708 	struct amdgpu_bo *bo;
1709 	struct drm_gem_object *gobj = NULL;
1710 	u32 domain, alloc_domain;
1711 	uint64_t aligned_size;
1712 	int8_t xcp_id = -1;
1713 	u64 alloc_flags;
1714 	int ret;
1715 
1716 	/*
1717 	 * Check on which domain to allocate BO
1718 	 */
1719 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM) {
1720 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_VRAM;
1721 
1722 		if (adev->apu_prefer_gtt) {
1723 			domain = AMDGPU_GEM_DOMAIN_GTT;
1724 			alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1725 			alloc_flags = 0;
1726 		} else {
1727 			alloc_flags = AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE;
1728 			alloc_flags |= (flags & KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC) ?
1729 			AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED : 0;
1730 
1731 			/* For contiguous VRAM allocation */
1732 			if (flags & KFD_IOC_ALLOC_MEM_FLAGS_CONTIGUOUS)
1733 				alloc_flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1734 		}
1735 		xcp_id = fpriv->xcp_id == AMDGPU_XCP_NO_PARTITION ?
1736 					0 : fpriv->xcp_id;
1737 	} else if (flags & KFD_IOC_ALLOC_MEM_FLAGS_GTT) {
1738 		domain = alloc_domain = AMDGPU_GEM_DOMAIN_GTT;
1739 		alloc_flags = 0;
1740 	} else {
1741 		domain = AMDGPU_GEM_DOMAIN_GTT;
1742 		alloc_domain = AMDGPU_GEM_DOMAIN_CPU;
1743 		alloc_flags = AMDGPU_GEM_CREATE_PREEMPTIBLE;
1744 
1745 		if (flags & KFD_IOC_ALLOC_MEM_FLAGS_USERPTR) {
1746 			if (!offset || !*offset)
1747 				return -EINVAL;
1748 			user_addr = untagged_addr(*offset);
1749 		} else if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1750 				    KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1751 			bo_type = ttm_bo_type_sg;
1752 			if (size > UINT_MAX)
1753 				return -EINVAL;
1754 			sg = create_sg_table(*offset, size);
1755 			if (!sg)
1756 				return -ENOMEM;
1757 		} else {
1758 			return -EINVAL;
1759 		}
1760 	}
1761 
1762 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_COHERENT)
1763 		alloc_flags |= AMDGPU_GEM_CREATE_COHERENT;
1764 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_EXT_COHERENT)
1765 		alloc_flags |= AMDGPU_GEM_CREATE_EXT_COHERENT;
1766 	if (flags & KFD_IOC_ALLOC_MEM_FLAGS_UNCACHED)
1767 		alloc_flags |= AMDGPU_GEM_CREATE_UNCACHED;
1768 
1769 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
1770 	if (!*mem) {
1771 		ret = -ENOMEM;
1772 		goto err;
1773 	}
1774 	INIT_LIST_HEAD(&(*mem)->attachments);
1775 	mutex_init(&(*mem)->lock);
1776 	(*mem)->aql_queue = !!(flags & KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM);
1777 
1778 	/* Workaround for AQL queue wraparound bug. Map the same
1779 	 * memory twice. That means we only actually allocate half
1780 	 * the memory.
1781 	 */
1782 	if ((*mem)->aql_queue)
1783 		size >>= 1;
1784 	aligned_size = PAGE_ALIGN(size);
1785 
1786 	(*mem)->alloc_flags = flags;
1787 
1788 	amdgpu_sync_create(&(*mem)->sync);
1789 
1790 	ret = amdgpu_amdkfd_reserve_mem_limit(adev, aligned_size, flags,
1791 					      xcp_id);
1792 	if (ret) {
1793 		pr_debug("Insufficient memory\n");
1794 		goto err_reserve_limit;
1795 	}
1796 
1797 	pr_debug("\tcreate BO VA 0x%llx size 0x%llx domain %s xcp_id %d\n",
1798 		 va, (*mem)->aql_queue ? size << 1 : size,
1799 		 domain_string(alloc_domain), xcp_id);
1800 
1801 	ret = amdgpu_gem_object_create(adev, aligned_size, 1, alloc_domain, alloc_flags,
1802 				       bo_type, NULL, &gobj, xcp_id + 1);
1803 	if (ret) {
1804 		pr_debug("Failed to create BO on domain %s. ret %d\n",
1805 			 domain_string(alloc_domain), ret);
1806 		goto err_bo_create;
1807 	}
1808 	ret = drm_vma_node_allow(&gobj->vma_node, drm_priv);
1809 	if (ret) {
1810 		pr_debug("Failed to allow vma node access. ret %d\n", ret);
1811 		goto err_node_allow;
1812 	}
1813 	ret = drm_gem_handle_create(adev->kfd.client.file, gobj, &(*mem)->gem_handle);
1814 	if (ret)
1815 		goto err_gem_handle_create;
1816 	bo = gem_to_amdgpu_bo(gobj);
1817 	if (bo_type == ttm_bo_type_sg) {
1818 		bo->tbo.sg = sg;
1819 		bo->tbo.ttm->sg = sg;
1820 	}
1821 	bo->kfd_bo = *mem;
1822 	(*mem)->bo = bo;
1823 	if (user_addr)
1824 		bo->flags |= AMDGPU_AMDKFD_CREATE_USERPTR_BO;
1825 
1826 	(*mem)->va = va;
1827 	(*mem)->domain = domain;
1828 	(*mem)->mapped_to_gpu_memory = 0;
1829 	(*mem)->process_info = avm->process_info;
1830 
1831 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, user_addr);
1832 
1833 	if (user_addr) {
1834 		pr_debug("creating userptr BO for user_addr = %llx\n", user_addr);
1835 		ret = init_user_pages(*mem, user_addr, criu_resume);
1836 		if (ret)
1837 			goto allocate_init_user_pages_failed;
1838 	} else  if (flags & (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1839 				KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1840 		ret = amdgpu_amdkfd_gpuvm_pin_bo(bo, AMDGPU_GEM_DOMAIN_GTT);
1841 		if (ret) {
1842 			pr_err("Pinning MMIO/DOORBELL BO during ALLOC FAILED\n");
1843 			goto err_pin_bo;
1844 		}
1845 		bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
1846 		bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
1847 	} else {
1848 		mutex_lock(&avm->process_info->lock);
1849 		if (avm->process_info->eviction_fence &&
1850 		    !dma_fence_is_signaled(&avm->process_info->eviction_fence->base))
1851 			ret = amdgpu_amdkfd_bo_validate_and_fence(bo, domain,
1852 				&avm->process_info->eviction_fence->base);
1853 		mutex_unlock(&avm->process_info->lock);
1854 		if (ret)
1855 			goto err_validate_bo;
1856 	}
1857 
1858 	if (offset)
1859 		*offset = amdgpu_bo_mmap_offset(bo);
1860 
1861 	return 0;
1862 
1863 allocate_init_user_pages_failed:
1864 err_pin_bo:
1865 err_validate_bo:
1866 	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
1867 	drm_gem_handle_delete(adev->kfd.client.file, (*mem)->gem_handle);
1868 err_gem_handle_create:
1869 	drm_vma_node_revoke(&gobj->vma_node, drm_priv);
1870 err_node_allow:
1871 	/* Don't unreserve system mem limit twice */
1872 	goto err_reserve_limit;
1873 err_bo_create:
1874 	amdgpu_amdkfd_unreserve_mem_limit(adev, aligned_size, flags, xcp_id);
1875 err_reserve_limit:
1876 	amdgpu_sync_free(&(*mem)->sync);
1877 	mutex_destroy(&(*mem)->lock);
1878 	if (gobj)
1879 		drm_gem_object_put(gobj);
1880 	else
1881 		kfree(*mem);
1882 err:
1883 	if (sg) {
1884 		sg_free_table(sg);
1885 		kfree(sg);
1886 	}
1887 	return ret;
1888 }
1889 
1890 int amdgpu_amdkfd_gpuvm_free_memory_of_gpu(
1891 		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv,
1892 		uint64_t *size)
1893 {
1894 	struct amdkfd_process_info *process_info = mem->process_info;
1895 	unsigned long bo_size = mem->bo->tbo.base.size;
1896 	bool use_release_notifier = (mem->bo->kfd_bo == mem);
1897 	struct kfd_mem_attachment *entry, *tmp;
1898 	struct bo_vm_reservation_context ctx;
1899 	unsigned int mapped_to_gpu_memory;
1900 	int ret;
1901 	bool is_imported = false;
1902 
1903 	mutex_lock(&mem->lock);
1904 
1905 	/* Unpin MMIO/DOORBELL BO's that were pinned during allocation */
1906 	if (mem->alloc_flags &
1907 	    (KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL |
1908 	     KFD_IOC_ALLOC_MEM_FLAGS_MMIO_REMAP)) {
1909 		amdgpu_amdkfd_gpuvm_unpin_bo(mem->bo);
1910 	}
1911 
1912 	mapped_to_gpu_memory = mem->mapped_to_gpu_memory;
1913 	is_imported = mem->is_imported;
1914 	mutex_unlock(&mem->lock);
1915 	/* lock is not needed after this, since mem is unused and will
1916 	 * be freed anyway
1917 	 */
1918 
1919 	if (mapped_to_gpu_memory > 0) {
1920 		pr_debug("BO VA 0x%llx size 0x%lx is still mapped.\n",
1921 				mem->va, bo_size);
1922 		return -EBUSY;
1923 	}
1924 
1925 	/* Make sure restore workers don't access the BO any more */
1926 	mutex_lock(&process_info->lock);
1927 	list_del(&mem->validate_list);
1928 	mutex_unlock(&process_info->lock);
1929 
1930 	/* Cleanup user pages and MMU notifiers */
1931 	if (amdgpu_ttm_tt_get_usermm(mem->bo->tbo.ttm)) {
1932 		amdgpu_hmm_unregister(mem->bo);
1933 		mutex_lock(&process_info->notifier_lock);
1934 		amdgpu_hmm_range_free(mem->range);
1935 		mutex_unlock(&process_info->notifier_lock);
1936 	}
1937 
1938 	ret = reserve_bo_and_cond_vms(mem, NULL, BO_VM_ALL, &ctx);
1939 	if (unlikely(ret))
1940 		return ret;
1941 
1942 	amdgpu_amdkfd_remove_eviction_fence(mem->bo,
1943 					process_info->eviction_fence);
1944 	pr_debug("Release VA 0x%llx - 0x%llx\n", mem->va,
1945 		mem->va + bo_size * (1 + mem->aql_queue));
1946 
1947 	/* Remove from VM internal data structures */
1948 	list_for_each_entry_safe(entry, tmp, &mem->attachments, list) {
1949 		kfd_mem_dmaunmap_attachment(mem, entry);
1950 		kfd_mem_detach(entry);
1951 	}
1952 
1953 	ret = unreserve_bo_and_vms(&ctx, false, false);
1954 
1955 	/* Free the sync object */
1956 	amdgpu_sync_free(&mem->sync);
1957 
1958 	/* If the SG is not NULL, it's one we created for a doorbell or mmio
1959 	 * remap BO. We need to free it.
1960 	 */
1961 	if (mem->bo->tbo.sg) {
1962 		sg_free_table(mem->bo->tbo.sg);
1963 		kfree(mem->bo->tbo.sg);
1964 	}
1965 
1966 	/* Update the size of the BO being freed if it was allocated from
1967 	 * VRAM and is not imported. For APP APU VRAM allocations are done
1968 	 * in GTT domain
1969 	 */
1970 	if (size) {
1971 		if (!is_imported &&
1972 		   mem->alloc_flags & KFD_IOC_ALLOC_MEM_FLAGS_VRAM)
1973 			*size = bo_size;
1974 		else
1975 			*size = 0;
1976 	}
1977 
1978 	/* Free the BO*/
1979 	drm_vma_node_revoke(&mem->bo->tbo.base.vma_node, drm_priv);
1980 	drm_gem_handle_delete(adev->kfd.client.file, mem->gem_handle);
1981 	if (mem->dmabuf) {
1982 		dma_buf_put(mem->dmabuf);
1983 		mem->dmabuf = NULL;
1984 	}
1985 	mutex_destroy(&mem->lock);
1986 
1987 	/* If this releases the last reference, it will end up calling
1988 	 * amdgpu_amdkfd_release_notify and kfree the mem struct. That's why
1989 	 * this needs to be the last call here.
1990 	 */
1991 	drm_gem_object_put(&mem->bo->tbo.base);
1992 
1993 	/*
1994 	 * For kgd_mem allocated in import_obj_create() via
1995 	 * amdgpu_amdkfd_gpuvm_import_dmabuf_fd(),
1996 	 * explicitly free it here.
1997 	 */
1998 	if (!use_release_notifier)
1999 		kfree(mem);
2000 
2001 	return ret;
2002 }
2003 
2004 int amdgpu_amdkfd_gpuvm_map_memory_to_gpu(
2005 		struct amdgpu_device *adev, struct kgd_mem *mem,
2006 		void *drm_priv)
2007 {
2008 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2009 	int ret;
2010 	struct amdgpu_bo *bo;
2011 	uint32_t domain;
2012 	struct kfd_mem_attachment *entry;
2013 	struct bo_vm_reservation_context ctx;
2014 	unsigned long bo_size;
2015 	bool is_invalid_userptr = false;
2016 
2017 	bo = mem->bo;
2018 	if (!bo) {
2019 		pr_err("Invalid BO when mapping memory to GPU\n");
2020 		return -EINVAL;
2021 	}
2022 
2023 	/* Make sure restore is not running concurrently. Since we
2024 	 * don't map invalid userptr BOs, we rely on the next restore
2025 	 * worker to do the mapping
2026 	 */
2027 	mutex_lock(&mem->process_info->lock);
2028 
2029 	/* Lock notifier lock. If we find an invalid userptr BO, we can be
2030 	 * sure that the MMU notifier is no longer running
2031 	 * concurrently and the queues are actually stopped
2032 	 */
2033 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
2034 		mutex_lock(&mem->process_info->notifier_lock);
2035 		is_invalid_userptr = !!mem->invalid;
2036 		mutex_unlock(&mem->process_info->notifier_lock);
2037 	}
2038 
2039 	mutex_lock(&mem->lock);
2040 
2041 	domain = mem->domain;
2042 	bo_size = bo->tbo.base.size;
2043 
2044 	pr_debug("Map VA 0x%llx - 0x%llx to vm %p domain %s\n",
2045 			mem->va,
2046 			mem->va + bo_size * (1 + mem->aql_queue),
2047 			avm, domain_string(domain));
2048 
2049 	if (!kfd_mem_is_attached(avm, mem)) {
2050 		ret = kfd_mem_attach(adev, mem, avm, mem->aql_queue);
2051 		if (ret)
2052 			goto out;
2053 	}
2054 
2055 	ret = reserve_bo_and_vm(mem, avm, &ctx);
2056 	if (unlikely(ret))
2057 		goto out;
2058 
2059 	/* Userptr can be marked as "not invalid", but not actually be
2060 	 * validated yet (still in the system domain). In that case
2061 	 * the queues are still stopped and we can leave mapping for
2062 	 * the next restore worker
2063 	 */
2064 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm) &&
2065 	    bo->tbo.resource->mem_type == TTM_PL_SYSTEM)
2066 		is_invalid_userptr = true;
2067 
2068 	ret = vm_validate_pt_pd_bos(avm, NULL);
2069 	if (unlikely(ret))
2070 		goto out_unreserve;
2071 
2072 	list_for_each_entry(entry, &mem->attachments, list) {
2073 		if (entry->bo_va->base.vm != avm || entry->is_mapped)
2074 			continue;
2075 
2076 		pr_debug("\t map VA 0x%llx - 0x%llx in entry %p\n",
2077 			 entry->va, entry->va + bo_size, entry);
2078 
2079 		ret = map_bo_to_gpuvm(mem, entry, ctx.sync,
2080 				      is_invalid_userptr);
2081 		if (ret) {
2082 			pr_err("Failed to map bo to gpuvm\n");
2083 			goto out_unreserve;
2084 		}
2085 
2086 		ret = vm_update_pds(avm, ctx.sync);
2087 		if (ret) {
2088 			pr_err("Failed to update page directories\n");
2089 			goto out_unreserve;
2090 		}
2091 
2092 		entry->is_mapped = true;
2093 		mem->mapped_to_gpu_memory++;
2094 		pr_debug("\t INC mapping count %d\n",
2095 			 mem->mapped_to_gpu_memory);
2096 	}
2097 
2098 	ret = unreserve_bo_and_vms(&ctx, false, false);
2099 
2100 	goto out;
2101 
2102 out_unreserve:
2103 	unreserve_bo_and_vms(&ctx, false, false);
2104 out:
2105 	mutex_unlock(&mem->process_info->lock);
2106 	mutex_unlock(&mem->lock);
2107 	return ret;
2108 }
2109 
2110 int amdgpu_amdkfd_gpuvm_dmaunmap_mem(struct kgd_mem *mem, void *drm_priv)
2111 {
2112 	struct kfd_mem_attachment *entry;
2113 	struct amdgpu_vm *vm;
2114 	int ret;
2115 
2116 	vm = drm_priv_to_vm(drm_priv);
2117 
2118 	mutex_lock(&mem->lock);
2119 
2120 	ret = amdgpu_bo_reserve(mem->bo, true);
2121 	if (ret)
2122 		goto out;
2123 
2124 	list_for_each_entry(entry, &mem->attachments, list) {
2125 		if (entry->bo_va->base.vm != vm)
2126 			continue;
2127 		if (entry->bo_va->base.bo->tbo.ttm &&
2128 		    !entry->bo_va->base.bo->tbo.ttm->sg)
2129 			continue;
2130 
2131 		kfd_mem_dmaunmap_attachment(mem, entry);
2132 	}
2133 
2134 	amdgpu_bo_unreserve(mem->bo);
2135 out:
2136 	mutex_unlock(&mem->lock);
2137 
2138 	return ret;
2139 }
2140 
2141 int amdgpu_amdkfd_gpuvm_unmap_memory_from_gpu(
2142 		struct amdgpu_device *adev, struct kgd_mem *mem, void *drm_priv)
2143 {
2144 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2145 	unsigned long bo_size = mem->bo->tbo.base.size;
2146 	struct kfd_mem_attachment *entry;
2147 	struct bo_vm_reservation_context ctx;
2148 	int ret;
2149 
2150 	mutex_lock(&mem->lock);
2151 
2152 	ret = reserve_bo_and_cond_vms(mem, avm, BO_VM_MAPPED, &ctx);
2153 	if (unlikely(ret))
2154 		goto out;
2155 	/* If no VMs were reserved, it means the BO wasn't actually mapped */
2156 	if (ctx.n_vms == 0) {
2157 		ret = -EINVAL;
2158 		goto unreserve_out;
2159 	}
2160 
2161 	ret = vm_validate_pt_pd_bos(avm, NULL);
2162 	if (unlikely(ret))
2163 		goto unreserve_out;
2164 
2165 	pr_debug("Unmap VA 0x%llx - 0x%llx from vm %p\n",
2166 		mem->va,
2167 		mem->va + bo_size * (1 + mem->aql_queue),
2168 		avm);
2169 
2170 	list_for_each_entry(entry, &mem->attachments, list) {
2171 		if (entry->bo_va->base.vm != avm || !entry->is_mapped)
2172 			continue;
2173 
2174 		pr_debug("\t unmap VA 0x%llx - 0x%llx from entry %p\n",
2175 			 entry->va, entry->va + bo_size, entry);
2176 
2177 		ret = unmap_bo_from_gpuvm(mem, entry, ctx.sync);
2178 		if (ret)
2179 			goto unreserve_out;
2180 
2181 		entry->is_mapped = false;
2182 
2183 		mem->mapped_to_gpu_memory--;
2184 		pr_debug("\t DEC mapping count %d\n",
2185 			 mem->mapped_to_gpu_memory);
2186 	}
2187 
2188 unreserve_out:
2189 	unreserve_bo_and_vms(&ctx, false, false);
2190 out:
2191 	mutex_unlock(&mem->lock);
2192 	return ret;
2193 }
2194 
2195 int amdgpu_amdkfd_gpuvm_sync_memory(
2196 		struct amdgpu_device *adev, struct kgd_mem *mem, bool intr)
2197 {
2198 	struct amdgpu_sync sync;
2199 	int ret;
2200 
2201 	amdgpu_sync_create(&sync);
2202 
2203 	mutex_lock(&mem->lock);
2204 	amdgpu_sync_clone(&mem->sync, &sync);
2205 	mutex_unlock(&mem->lock);
2206 
2207 	ret = amdgpu_sync_wait(&sync, intr);
2208 	amdgpu_sync_free(&sync);
2209 	return ret;
2210 }
2211 
2212 /**
2213  * amdgpu_amdkfd_map_gtt_bo_to_gart - Map BO to GART and increment reference count
2214  * @bo: Buffer object to be mapped
2215  * @bo_gart: Return bo reference
2216  *
2217  * Before return, bo reference count is incremented. To release the reference and unpin/
2218  * unmap the BO, call amdgpu_amdkfd_free_gtt_mem.
2219  */
2220 int amdgpu_amdkfd_map_gtt_bo_to_gart(struct amdgpu_bo *bo, struct amdgpu_bo **bo_gart)
2221 {
2222 	int ret;
2223 
2224 	ret = amdgpu_bo_reserve(bo, true);
2225 	if (ret) {
2226 		pr_err("Failed to reserve bo. ret %d\n", ret);
2227 		goto err_reserve_bo_failed;
2228 	}
2229 
2230 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2231 	if (ret) {
2232 		pr_err("Failed to pin bo. ret %d\n", ret);
2233 		goto err_pin_bo_failed;
2234 	}
2235 
2236 	ret = amdgpu_ttm_alloc_gart(&bo->tbo);
2237 	if (ret) {
2238 		pr_err("Failed to bind bo to GART. ret %d\n", ret);
2239 		goto err_map_bo_gart_failed;
2240 	}
2241 
2242 	amdgpu_amdkfd_remove_eviction_fence(
2243 		bo, bo->vm_bo->vm->process_info->eviction_fence);
2244 
2245 	amdgpu_bo_unreserve(bo);
2246 
2247 	*bo_gart = amdgpu_bo_ref(bo);
2248 
2249 	return 0;
2250 
2251 err_map_bo_gart_failed:
2252 	amdgpu_bo_unpin(bo);
2253 err_pin_bo_failed:
2254 	amdgpu_bo_unreserve(bo);
2255 err_reserve_bo_failed:
2256 
2257 	return ret;
2258 }
2259 
2260 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Map a GTT BO for kernel CPU access
2261  *
2262  * @mem: Buffer object to be mapped for CPU access
2263  * @kptr[out]: pointer in kernel CPU address space
2264  * @size[out]: size of the buffer
2265  *
2266  * Pins the BO and maps it for kernel CPU access. The eviction fence is removed
2267  * from the BO, since pinned BOs cannot be evicted. The bo must remain on the
2268  * validate_list, so the GPU mapping can be restored after a page table was
2269  * evicted.
2270  *
2271  * Return: 0 on success, error code on failure
2272  */
2273 int amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel(struct kgd_mem *mem,
2274 					     void **kptr, uint64_t *size)
2275 {
2276 	int ret;
2277 	struct amdgpu_bo *bo = mem->bo;
2278 
2279 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) {
2280 		pr_err("userptr can't be mapped to kernel\n");
2281 		return -EINVAL;
2282 	}
2283 
2284 	mutex_lock(&mem->process_info->lock);
2285 
2286 	ret = amdgpu_bo_reserve(bo, true);
2287 	if (ret) {
2288 		pr_err("Failed to reserve bo. ret %d\n", ret);
2289 		goto bo_reserve_failed;
2290 	}
2291 
2292 	ret = amdgpu_bo_pin(bo, AMDGPU_GEM_DOMAIN_GTT);
2293 	if (ret) {
2294 		pr_err("Failed to pin bo. ret %d\n", ret);
2295 		goto pin_failed;
2296 	}
2297 
2298 	ret = amdgpu_bo_kmap(bo, kptr);
2299 	if (ret) {
2300 		pr_err("Failed to map bo to kernel. ret %d\n", ret);
2301 		goto kmap_failed;
2302 	}
2303 
2304 	amdgpu_amdkfd_remove_eviction_fence(
2305 		bo, mem->process_info->eviction_fence);
2306 
2307 	if (size)
2308 		*size = amdgpu_bo_size(bo);
2309 
2310 	amdgpu_bo_unreserve(bo);
2311 
2312 	mutex_unlock(&mem->process_info->lock);
2313 	return 0;
2314 
2315 kmap_failed:
2316 	amdgpu_bo_unpin(bo);
2317 pin_failed:
2318 	amdgpu_bo_unreserve(bo);
2319 bo_reserve_failed:
2320 	mutex_unlock(&mem->process_info->lock);
2321 
2322 	return ret;
2323 }
2324 
2325 /** amdgpu_amdkfd_gpuvm_map_gtt_bo_to_kernel() - Unmap a GTT BO for kernel CPU access
2326  *
2327  * @mem: Buffer object to be unmapped for CPU access
2328  *
2329  * Removes the kernel CPU mapping and unpins the BO. It does not restore the
2330  * eviction fence, so this function should only be used for cleanup before the
2331  * BO is destroyed.
2332  */
2333 void amdgpu_amdkfd_gpuvm_unmap_gtt_bo_from_kernel(struct kgd_mem *mem)
2334 {
2335 	struct amdgpu_bo *bo = mem->bo;
2336 
2337 	(void)amdgpu_bo_reserve(bo, true);
2338 	amdgpu_bo_kunmap(bo);
2339 	amdgpu_bo_unpin(bo);
2340 	amdgpu_bo_unreserve(bo);
2341 }
2342 
2343 int amdgpu_amdkfd_gpuvm_get_vm_fault_info(struct amdgpu_device *adev,
2344 					  struct kfd_vm_fault_info *mem)
2345 {
2346 	if (atomic_read_acquire(&adev->gmc.vm_fault_info_updated) == 1) {
2347 		*mem = *adev->gmc.vm_fault_info;
2348 		atomic_set_release(&adev->gmc.vm_fault_info_updated, 0);
2349 	}
2350 	return 0;
2351 }
2352 
2353 static int import_obj_create(struct amdgpu_device *adev,
2354 			     struct dma_buf *dma_buf,
2355 			     struct drm_gem_object *obj,
2356 			     uint64_t va, void *drm_priv,
2357 			     struct kgd_mem **mem, uint64_t *size,
2358 			     uint64_t *mmap_offset)
2359 {
2360 	struct amdgpu_vm *avm = drm_priv_to_vm(drm_priv);
2361 	struct amdgpu_bo *bo;
2362 	int ret;
2363 
2364 	bo = gem_to_amdgpu_bo(obj);
2365 	if (!(bo->preferred_domains & (AMDGPU_GEM_DOMAIN_VRAM |
2366 				    AMDGPU_GEM_DOMAIN_GTT)))
2367 		/* Only VRAM and GTT BOs are supported */
2368 		return -EINVAL;
2369 
2370 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
2371 	if (!*mem)
2372 		return -ENOMEM;
2373 
2374 	ret = drm_vma_node_allow(&obj->vma_node, drm_priv);
2375 	if (ret)
2376 		goto err_free_mem;
2377 
2378 	if (size)
2379 		*size = amdgpu_bo_size(bo);
2380 
2381 	if (mmap_offset)
2382 		*mmap_offset = amdgpu_bo_mmap_offset(bo);
2383 
2384 	INIT_LIST_HEAD(&(*mem)->attachments);
2385 	mutex_init(&(*mem)->lock);
2386 
2387 	(*mem)->alloc_flags =
2388 		((bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) ?
2389 		KFD_IOC_ALLOC_MEM_FLAGS_VRAM : KFD_IOC_ALLOC_MEM_FLAGS_GTT)
2390 		| KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE
2391 		| KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE;
2392 
2393 	get_dma_buf(dma_buf);
2394 	(*mem)->dmabuf = dma_buf;
2395 	(*mem)->bo = bo;
2396 	(*mem)->va = va;
2397 	(*mem)->domain = (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM) &&
2398 			 !adev->apu_prefer_gtt ?
2399 			 AMDGPU_GEM_DOMAIN_VRAM : AMDGPU_GEM_DOMAIN_GTT;
2400 
2401 	(*mem)->mapped_to_gpu_memory = 0;
2402 	(*mem)->process_info = avm->process_info;
2403 	add_kgd_mem_to_kfd_bo_list(*mem, avm->process_info, false);
2404 	amdgpu_sync_create(&(*mem)->sync);
2405 	(*mem)->is_imported = true;
2406 
2407 	mutex_lock(&avm->process_info->lock);
2408 	if (avm->process_info->eviction_fence &&
2409 	    !dma_fence_is_signaled(&avm->process_info->eviction_fence->base))
2410 		ret = amdgpu_amdkfd_bo_validate_and_fence(bo, (*mem)->domain,
2411 				&avm->process_info->eviction_fence->base);
2412 	mutex_unlock(&avm->process_info->lock);
2413 	if (ret)
2414 		goto err_remove_mem;
2415 
2416 	return 0;
2417 
2418 err_remove_mem:
2419 	remove_kgd_mem_from_kfd_bo_list(*mem, avm->process_info);
2420 	drm_vma_node_revoke(&obj->vma_node, drm_priv);
2421 err_free_mem:
2422 	kfree(*mem);
2423 	return ret;
2424 }
2425 
2426 int amdgpu_amdkfd_gpuvm_import_dmabuf_fd(struct amdgpu_device *adev, int fd,
2427 					 uint64_t va, void *drm_priv,
2428 					 struct kgd_mem **mem, uint64_t *size,
2429 					 uint64_t *mmap_offset)
2430 {
2431 	struct drm_gem_object *obj;
2432 	uint32_t handle;
2433 	int ret;
2434 
2435 	ret = drm_gem_prime_fd_to_handle(&adev->ddev, adev->kfd.client.file, fd,
2436 					 &handle);
2437 	if (ret)
2438 		return ret;
2439 	obj = drm_gem_object_lookup(adev->kfd.client.file, handle);
2440 	if (!obj) {
2441 		ret = -EINVAL;
2442 		goto err_release_handle;
2443 	}
2444 
2445 	ret = import_obj_create(adev, obj->dma_buf, obj, va, drm_priv, mem, size,
2446 				mmap_offset);
2447 	if (ret)
2448 		goto err_put_obj;
2449 
2450 	(*mem)->gem_handle = handle;
2451 
2452 	return 0;
2453 
2454 err_put_obj:
2455 	drm_gem_object_put(obj);
2456 err_release_handle:
2457 	drm_gem_handle_delete(adev->kfd.client.file, handle);
2458 	return ret;
2459 }
2460 
2461 int amdgpu_amdkfd_gpuvm_export_dmabuf(struct kgd_mem *mem,
2462 				      struct dma_buf **dma_buf)
2463 {
2464 	int ret;
2465 
2466 	mutex_lock(&mem->lock);
2467 	ret = kfd_mem_export_dmabuf(mem);
2468 	if (ret)
2469 		goto out;
2470 
2471 	get_dma_buf(mem->dmabuf);
2472 	*dma_buf = mem->dmabuf;
2473 out:
2474 	mutex_unlock(&mem->lock);
2475 	return ret;
2476 }
2477 
2478 /* Evict a userptr BO by stopping the queues if necessary
2479  *
2480  * Runs in MMU notifier, may be in RECLAIM_FS context. This means it
2481  * cannot do any memory allocations, and cannot take any locks that
2482  * are held elsewhere while allocating memory.
2483  *
2484  * It doesn't do anything to the BO itself. The real work happens in
2485  * restore, where we get updated page addresses. This function only
2486  * ensures that GPU access to the BO is stopped.
2487  */
2488 int amdgpu_amdkfd_evict_userptr(struct mmu_interval_notifier *mni,
2489 				unsigned long cur_seq, struct kgd_mem *mem)
2490 {
2491 	struct amdkfd_process_info *process_info = mem->process_info;
2492 	int r = 0;
2493 
2494 	/* Do not process MMU notifications during CRIU restore until
2495 	 * KFD_CRIU_OP_RESUME IOCTL is received
2496 	 */
2497 	if (READ_ONCE(process_info->block_mmu_notifications))
2498 		return 0;
2499 
2500 	mutex_lock(&process_info->notifier_lock);
2501 	mmu_interval_set_seq(mni, cur_seq);
2502 
2503 	mem->invalid++;
2504 	if (++process_info->evicted_bos == 1) {
2505 		/* First eviction, stop the queues */
2506 		r = kgd2kfd_quiesce_mm(mni->mm,
2507 				       KFD_QUEUE_EVICTION_TRIGGER_USERPTR);
2508 
2509 		if (r && r != -ESRCH)
2510 			pr_err("Failed to quiesce KFD\n");
2511 
2512 		if (r != -ESRCH)
2513 			queue_delayed_work(system_freezable_wq,
2514 				&process_info->restore_userptr_work,
2515 				msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2516 	}
2517 	mutex_unlock(&process_info->notifier_lock);
2518 
2519 	return r;
2520 }
2521 
2522 /* Update invalid userptr BOs
2523  *
2524  * Moves invalidated (evicted) userptr BOs from userptr_valid_list to
2525  * userptr_inval_list and updates user pages for all BOs that have
2526  * been invalidated since their last update.
2527  */
2528 static int update_invalid_user_pages(struct amdkfd_process_info *process_info,
2529 				     struct mm_struct *mm)
2530 {
2531 	struct kgd_mem *mem, *tmp_mem;
2532 	struct amdgpu_bo *bo;
2533 	struct ttm_operation_ctx ctx = { false, false };
2534 	uint32_t invalid;
2535 	int ret = 0;
2536 
2537 	mutex_lock(&process_info->notifier_lock);
2538 
2539 	/* Move all invalidated BOs to the userptr_inval_list */
2540 	list_for_each_entry_safe(mem, tmp_mem,
2541 				 &process_info->userptr_valid_list,
2542 				 validate_list)
2543 		if (mem->invalid)
2544 			list_move_tail(&mem->validate_list,
2545 				       &process_info->userptr_inval_list);
2546 
2547 	/* Go through userptr_inval_list and update any invalid user_pages */
2548 	list_for_each_entry(mem, &process_info->userptr_inval_list,
2549 			    validate_list) {
2550 		invalid = mem->invalid;
2551 		if (!invalid)
2552 			/* BO hasn't been invalidated since the last
2553 			 * revalidation attempt. Keep its page list.
2554 			 */
2555 			continue;
2556 
2557 		bo = mem->bo;
2558 
2559 		amdgpu_hmm_range_free(mem->range);
2560 		mem->range = NULL;
2561 
2562 		/* BO reservations and getting user pages (hmm_range_fault)
2563 		 * must happen outside the notifier lock
2564 		 */
2565 		mutex_unlock(&process_info->notifier_lock);
2566 
2567 		/* Move the BO to system (CPU) domain if necessary to unmap
2568 		 * and free the SG table
2569 		 */
2570 		if (bo->tbo.resource->mem_type != TTM_PL_SYSTEM) {
2571 			if (amdgpu_bo_reserve(bo, true))
2572 				return -EAGAIN;
2573 			amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_CPU);
2574 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2575 			amdgpu_bo_unreserve(bo);
2576 			if (ret) {
2577 				pr_err("%s: Failed to invalidate userptr BO\n",
2578 				       __func__);
2579 				return -EAGAIN;
2580 			}
2581 		}
2582 
2583 		mem->range = amdgpu_hmm_range_alloc(NULL);
2584 		if (unlikely(!mem->range))
2585 			return -ENOMEM;
2586 		/* Get updated user pages */
2587 		ret = amdgpu_ttm_tt_get_user_pages(bo, mem->range);
2588 		if (ret) {
2589 			amdgpu_hmm_range_free(mem->range);
2590 			mem->range = NULL;
2591 			pr_debug("Failed %d to get user pages\n", ret);
2592 
2593 			/* Return -EFAULT bad address error as success. It will
2594 			 * fail later with a VM fault if the GPU tries to access
2595 			 * it. Better than hanging indefinitely with stalled
2596 			 * user mode queues.
2597 			 *
2598 			 * Return other error -EBUSY or -ENOMEM to retry restore
2599 			 */
2600 			if (ret != -EFAULT)
2601 				return ret;
2602 
2603 			/* If applications unmap memory before destroying the userptr
2604 			 * from the KFD, trigger a segmentation fault in VM debug mode.
2605 			 */
2606 			if (amdgpu_ttm_adev(bo->tbo.bdev)->debug_vm_userptr) {
2607 				struct kfd_process *p;
2608 
2609 				pr_err("Pid %d unmapped memory before destroying userptr at GPU addr 0x%llx\n",
2610 								pid_nr(process_info->pid), mem->va);
2611 
2612 				// Send GPU VM fault to user space
2613 				p = kfd_lookup_process_by_pid(process_info->pid);
2614 				if (p) {
2615 					kfd_signal_vm_fault_event_with_userptr(p, mem->va);
2616 					kfd_unref_process(p);
2617 				}
2618 			}
2619 
2620 			ret = 0;
2621 		}
2622 
2623 		amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm, mem->range);
2624 
2625 		mutex_lock(&process_info->notifier_lock);
2626 
2627 		/* Mark the BO as valid unless it was invalidated
2628 		 * again concurrently.
2629 		 */
2630 		if (mem->invalid != invalid) {
2631 			ret = -EAGAIN;
2632 			goto unlock_out;
2633 		}
2634 		 /* set mem valid if mem has hmm range associated */
2635 		if (mem->range)
2636 			mem->invalid = 0;
2637 	}
2638 
2639 unlock_out:
2640 	mutex_unlock(&process_info->notifier_lock);
2641 
2642 	return ret;
2643 }
2644 
2645 /* Validate invalid userptr BOs
2646  *
2647  * Validates BOs on the userptr_inval_list. Also updates GPUVM page tables
2648  * with new page addresses and waits for the page table updates to complete.
2649  */
2650 static int validate_invalid_user_pages(struct amdkfd_process_info *process_info)
2651 {
2652 	struct ttm_operation_ctx ctx = { false, false };
2653 	struct amdgpu_sync sync;
2654 	struct drm_exec exec;
2655 
2656 	struct amdgpu_vm *peer_vm;
2657 	struct kgd_mem *mem, *tmp_mem;
2658 	struct amdgpu_bo *bo;
2659 	int ret;
2660 
2661 	amdgpu_sync_create(&sync);
2662 
2663 	drm_exec_init(&exec, 0, 0);
2664 	/* Reserve all BOs and page tables for validation */
2665 	drm_exec_until_all_locked(&exec) {
2666 		/* Reserve all the page directories */
2667 		list_for_each_entry(peer_vm, &process_info->vm_list_head,
2668 				    vm_list_node) {
2669 			ret = amdgpu_vm_lock_pd(peer_vm, &exec, 2);
2670 			drm_exec_retry_on_contention(&exec);
2671 			if (unlikely(ret))
2672 				goto unreserve_out;
2673 		}
2674 
2675 		/* Reserve the userptr_inval_list entries to resv_list */
2676 		list_for_each_entry(mem, &process_info->userptr_inval_list,
2677 				    validate_list) {
2678 			struct drm_gem_object *gobj;
2679 
2680 			gobj = &mem->bo->tbo.base;
2681 			ret = drm_exec_prepare_obj(&exec, gobj, 1);
2682 			drm_exec_retry_on_contention(&exec);
2683 			if (unlikely(ret))
2684 				goto unreserve_out;
2685 		}
2686 	}
2687 
2688 	ret = process_validate_vms(process_info, NULL);
2689 	if (ret)
2690 		goto unreserve_out;
2691 
2692 	/* Validate BOs and update GPUVM page tables */
2693 	list_for_each_entry_safe(mem, tmp_mem,
2694 				 &process_info->userptr_inval_list,
2695 				 validate_list) {
2696 		struct kfd_mem_attachment *attachment;
2697 
2698 		bo = mem->bo;
2699 
2700 		/* Validate the BO if we got user pages */
2701 		if (bo->tbo.ttm->pages[0]) {
2702 			amdgpu_bo_placement_from_domain(bo, mem->domain);
2703 			ret = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
2704 			if (ret) {
2705 				pr_err("%s: failed to validate BO\n", __func__);
2706 				goto unreserve_out;
2707 			}
2708 		}
2709 
2710 		/* Update mapping. If the BO was not validated
2711 		 * (because we couldn't get user pages), this will
2712 		 * clear the page table entries, which will result in
2713 		 * VM faults if the GPU tries to access the invalid
2714 		 * memory.
2715 		 */
2716 		list_for_each_entry(attachment, &mem->attachments, list) {
2717 			if (!attachment->is_mapped)
2718 				continue;
2719 
2720 			kfd_mem_dmaunmap_attachment(mem, attachment);
2721 			ret = update_gpuvm_pte(mem, attachment, &sync);
2722 			if (ret) {
2723 				pr_err("%s: update PTE failed\n", __func__);
2724 				/* make sure this gets validated again */
2725 				mutex_lock(&process_info->notifier_lock);
2726 				mem->invalid++;
2727 				mutex_unlock(&process_info->notifier_lock);
2728 				goto unreserve_out;
2729 			}
2730 		}
2731 	}
2732 
2733 	/* Update page directories */
2734 	ret = process_update_pds(process_info, &sync);
2735 
2736 unreserve_out:
2737 	drm_exec_fini(&exec);
2738 	amdgpu_sync_wait(&sync, false);
2739 	amdgpu_sync_free(&sync);
2740 
2741 	return ret;
2742 }
2743 
2744 /* Confirm that all user pages are valid while holding the notifier lock
2745  *
2746  * Moves valid BOs from the userptr_inval_list back to userptr_val_list.
2747  */
2748 static int confirm_valid_user_pages_locked(struct amdkfd_process_info *process_info)
2749 {
2750 	struct kgd_mem *mem, *tmp_mem;
2751 	int ret = 0;
2752 
2753 	list_for_each_entry_safe(mem, tmp_mem,
2754 				 &process_info->userptr_inval_list,
2755 				 validate_list) {
2756 		bool valid;
2757 
2758 		/* keep mem without hmm range at userptr_inval_list */
2759 		if (!mem->range)
2760 			continue;
2761 
2762 		/* Only check mem with hmm range associated */
2763 		valid = amdgpu_hmm_range_valid(mem->range);
2764 		amdgpu_hmm_range_free(mem->range);
2765 
2766 		mem->range = NULL;
2767 		if (!valid) {
2768 			WARN(!mem->invalid, "Invalid BO not marked invalid");
2769 			ret = -EAGAIN;
2770 			continue;
2771 		}
2772 
2773 		if (mem->invalid) {
2774 			WARN(1, "Valid BO is marked invalid");
2775 			ret = -EAGAIN;
2776 			continue;
2777 		}
2778 
2779 		list_move_tail(&mem->validate_list,
2780 			       &process_info->userptr_valid_list);
2781 	}
2782 
2783 	return ret;
2784 }
2785 
2786 /* Worker callback to restore evicted userptr BOs
2787  *
2788  * Tries to update and validate all userptr BOs. If successful and no
2789  * concurrent evictions happened, the queues are restarted. Otherwise,
2790  * reschedule for another attempt later.
2791  */
2792 static void amdgpu_amdkfd_restore_userptr_worker(struct work_struct *work)
2793 {
2794 	struct delayed_work *dwork = to_delayed_work(work);
2795 	struct amdkfd_process_info *process_info =
2796 		container_of(dwork, struct amdkfd_process_info,
2797 			     restore_userptr_work);
2798 	struct task_struct *usertask;
2799 	struct mm_struct *mm;
2800 	uint32_t evicted_bos;
2801 
2802 	mutex_lock(&process_info->notifier_lock);
2803 	evicted_bos = process_info->evicted_bos;
2804 	mutex_unlock(&process_info->notifier_lock);
2805 	if (!evicted_bos)
2806 		return;
2807 
2808 	/* Reference task and mm in case of concurrent process termination */
2809 	usertask = get_pid_task(process_info->pid, PIDTYPE_PID);
2810 	if (!usertask)
2811 		return;
2812 	mm = get_task_mm(usertask);
2813 	if (!mm) {
2814 		put_task_struct(usertask);
2815 		return;
2816 	}
2817 
2818 	mutex_lock(&process_info->lock);
2819 
2820 	if (update_invalid_user_pages(process_info, mm))
2821 		goto unlock_out;
2822 	/* userptr_inval_list can be empty if all evicted userptr BOs
2823 	 * have been freed. In that case there is nothing to validate
2824 	 * and we can just restart the queues.
2825 	 */
2826 	if (!list_empty(&process_info->userptr_inval_list)) {
2827 		if (validate_invalid_user_pages(process_info))
2828 			goto unlock_out;
2829 	}
2830 	/* Final check for concurrent evicton and atomic update. If
2831 	 * another eviction happens after successful update, it will
2832 	 * be a first eviction that calls quiesce_mm. The eviction
2833 	 * reference counting inside KFD will handle this case.
2834 	 */
2835 	mutex_lock(&process_info->notifier_lock);
2836 	if (process_info->evicted_bos != evicted_bos)
2837 		goto unlock_notifier_out;
2838 
2839 	if (confirm_valid_user_pages_locked(process_info)) {
2840 		WARN(1, "User pages unexpectedly invalid");
2841 		goto unlock_notifier_out;
2842 	}
2843 
2844 	process_info->evicted_bos = evicted_bos = 0;
2845 
2846 	if (kgd2kfd_resume_mm(mm)) {
2847 		pr_err("%s: Failed to resume KFD\n", __func__);
2848 		/* No recovery from this failure. Probably the CP is
2849 		 * hanging. No point trying again.
2850 		 */
2851 	}
2852 
2853 unlock_notifier_out:
2854 	mutex_unlock(&process_info->notifier_lock);
2855 unlock_out:
2856 	mutex_unlock(&process_info->lock);
2857 
2858 	/* If validation failed, reschedule another attempt */
2859 	if (evicted_bos) {
2860 		queue_delayed_work(system_freezable_wq,
2861 			&process_info->restore_userptr_work,
2862 			msecs_to_jiffies(AMDGPU_USERPTR_RESTORE_DELAY_MS));
2863 
2864 		kfd_smi_event_queue_restore_rescheduled(mm);
2865 	}
2866 	mmput(mm);
2867 	put_task_struct(usertask);
2868 }
2869 
2870 static void replace_eviction_fence(struct dma_fence __rcu **ef,
2871 				   struct dma_fence *new_ef)
2872 {
2873 	struct dma_fence *old_ef = rcu_replace_pointer(*ef, new_ef, true
2874 		/* protected by process_info->lock */);
2875 
2876 	/* If we're replacing an unsignaled eviction fence, that fence will
2877 	 * never be signaled, and if anyone is still waiting on that fence,
2878 	 * they will hang forever. This should never happen. We should only
2879 	 * replace the fence in restore_work that only gets scheduled after
2880 	 * eviction work signaled the fence.
2881 	 */
2882 	WARN_ONCE(!dma_fence_is_signaled(old_ef),
2883 		  "Replacing unsignaled eviction fence");
2884 	dma_fence_put(old_ef);
2885 }
2886 
2887 /** amdgpu_amdkfd_gpuvm_restore_process_bos - Restore all BOs for the given
2888  *   KFD process identified by process_info
2889  *
2890  * @process_info: amdkfd_process_info of the KFD process
2891  *
2892  * After memory eviction, restore thread calls this function. The function
2893  * should be called when the Process is still valid. BO restore involves -
2894  *
2895  * 1.  Release old eviction fence and create new one
2896  * 2.  Get two copies of PD BO list from all the VMs. Keep one copy as pd_list.
2897  * 3   Use the second PD list and kfd_bo_list to create a list (ctx.list) of
2898  *     BOs that need to be reserved.
2899  * 4.  Reserve all the BOs
2900  * 5.  Validate of PD and PT BOs.
2901  * 6.  Validate all KFD BOs using kfd_bo_list and Map them and add new fence
2902  * 7.  Add fence to all PD and PT BOs.
2903  * 8.  Unreserve all BOs
2904  */
2905 int amdgpu_amdkfd_gpuvm_restore_process_bos(void *info, struct dma_fence __rcu **ef)
2906 {
2907 	struct amdkfd_process_info *process_info = info;
2908 	struct amdgpu_vm *peer_vm;
2909 	struct kgd_mem *mem;
2910 	struct list_head duplicate_save;
2911 	struct amdgpu_sync sync_obj;
2912 	unsigned long failed_size = 0;
2913 	unsigned long total_size = 0;
2914 	struct drm_exec exec;
2915 	int ret;
2916 
2917 	INIT_LIST_HEAD(&duplicate_save);
2918 
2919 	mutex_lock(&process_info->lock);
2920 
2921 	drm_exec_init(&exec, DRM_EXEC_IGNORE_DUPLICATES, 0);
2922 	drm_exec_until_all_locked(&exec) {
2923 		list_for_each_entry(peer_vm, &process_info->vm_list_head,
2924 				    vm_list_node) {
2925 			ret = amdgpu_vm_lock_pd(peer_vm, &exec, 2);
2926 			drm_exec_retry_on_contention(&exec);
2927 			if (unlikely(ret)) {
2928 				pr_err("Locking VM PD failed, ret: %d\n", ret);
2929 				goto ttm_reserve_fail;
2930 			}
2931 		}
2932 
2933 		/* Reserve all BOs and page tables/directory. Add all BOs from
2934 		 * kfd_bo_list to ctx.list
2935 		 */
2936 		list_for_each_entry(mem, &process_info->kfd_bo_list,
2937 				    validate_list) {
2938 			struct drm_gem_object *gobj;
2939 
2940 			gobj = &mem->bo->tbo.base;
2941 			ret = drm_exec_prepare_obj(&exec, gobj, 1);
2942 			drm_exec_retry_on_contention(&exec);
2943 			if (unlikely(ret)) {
2944 				pr_err("drm_exec_prepare_obj failed, ret: %d\n", ret);
2945 				goto ttm_reserve_fail;
2946 			}
2947 		}
2948 	}
2949 
2950 	amdgpu_sync_create(&sync_obj);
2951 
2952 	/* Validate BOs managed by KFD */
2953 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2954 			    validate_list) {
2955 
2956 		struct amdgpu_bo *bo = mem->bo;
2957 		uint32_t domain = mem->domain;
2958 		struct dma_resv_iter cursor;
2959 		struct dma_fence *fence;
2960 
2961 		total_size += amdgpu_bo_size(bo);
2962 
2963 		ret = amdgpu_amdkfd_bo_validate(bo, domain, false);
2964 		if (ret) {
2965 			pr_debug("Memory eviction: Validate BOs failed\n");
2966 			failed_size += amdgpu_bo_size(bo);
2967 			ret = amdgpu_amdkfd_bo_validate(bo,
2968 						AMDGPU_GEM_DOMAIN_GTT, false);
2969 			if (ret) {
2970 				pr_debug("Memory eviction: Try again\n");
2971 				goto validate_map_fail;
2972 			}
2973 		}
2974 		dma_resv_for_each_fence(&cursor, bo->tbo.base.resv,
2975 					DMA_RESV_USAGE_KERNEL, fence) {
2976 			ret = amdgpu_sync_fence(&sync_obj, fence, GFP_KERNEL);
2977 			if (ret) {
2978 				pr_debug("Memory eviction: Sync BO fence failed. Try again\n");
2979 				goto validate_map_fail;
2980 			}
2981 		}
2982 	}
2983 
2984 	if (failed_size)
2985 		pr_debug("0x%lx/0x%lx in system\n", failed_size, total_size);
2986 
2987 	/* Validate PDs, PTs and evicted DMABuf imports last. Otherwise BO
2988 	 * validations above would invalidate DMABuf imports again.
2989 	 */
2990 	ret = process_validate_vms(process_info, &exec.ticket);
2991 	if (ret) {
2992 		pr_debug("Validating VMs failed, ret: %d\n", ret);
2993 		goto validate_map_fail;
2994 	}
2995 
2996 	/* Update mappings managed by KFD. */
2997 	list_for_each_entry(mem, &process_info->kfd_bo_list,
2998 			    validate_list) {
2999 		struct kfd_mem_attachment *attachment;
3000 
3001 		list_for_each_entry(attachment, &mem->attachments, list) {
3002 			if (!attachment->is_mapped)
3003 				continue;
3004 
3005 			kfd_mem_dmaunmap_attachment(mem, attachment);
3006 			ret = update_gpuvm_pte(mem, attachment, &sync_obj);
3007 			if (ret) {
3008 				pr_debug("Memory eviction: update PTE failed. Try again\n");
3009 				goto validate_map_fail;
3010 			}
3011 		}
3012 	}
3013 
3014 	/* Update mappings not managed by KFD */
3015 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
3016 			vm_list_node) {
3017 		struct amdgpu_device *adev = amdgpu_ttm_adev(
3018 			peer_vm->root.bo->tbo.bdev);
3019 
3020 		struct amdgpu_fpriv *fpriv =
3021 			container_of(peer_vm, struct amdgpu_fpriv, vm);
3022 
3023 		ret = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
3024 		if (ret) {
3025 			dev_dbg(adev->dev,
3026 				"Memory eviction: handle PRT moved failed, pid %8d. Try again.\n",
3027 				pid_nr(process_info->pid));
3028 			goto validate_map_fail;
3029 		}
3030 
3031 		ret = amdgpu_vm_handle_moved(adev, peer_vm, &exec.ticket);
3032 		if (ret) {
3033 			dev_dbg(adev->dev,
3034 				"Memory eviction: handle moved failed, pid %8d. Try again.\n",
3035 				pid_nr(process_info->pid));
3036 			goto validate_map_fail;
3037 		}
3038 	}
3039 
3040 	/* Update page directories */
3041 	ret = process_update_pds(process_info, &sync_obj);
3042 	if (ret) {
3043 		pr_debug("Memory eviction: update PDs failed. Try again\n");
3044 		goto validate_map_fail;
3045 	}
3046 
3047 	/* Sync with fences on all the page tables. They implicitly depend on any
3048 	 * move fences from amdgpu_vm_handle_moved above.
3049 	 */
3050 	ret = process_sync_pds_resv(process_info, &sync_obj);
3051 	if (ret) {
3052 		pr_debug("Memory eviction: Failed to sync to PD BO moving fence. Try again\n");
3053 		goto validate_map_fail;
3054 	}
3055 
3056 	/* Wait for validate and PT updates to finish */
3057 	amdgpu_sync_wait(&sync_obj, false);
3058 
3059 	/* The old eviction fence may be unsignaled if restore happens
3060 	 * after a GPU reset or suspend/resume. Keep the old fence in that
3061 	 * case. Otherwise release the old eviction fence and create new
3062 	 * one, because fence only goes from unsignaled to signaled once
3063 	 * and cannot be reused. Use context and mm from the old fence.
3064 	 *
3065 	 * If an old eviction fence signals after this check, that's OK.
3066 	 * Anyone signaling an eviction fence must stop the queues first
3067 	 * and schedule another restore worker.
3068 	 */
3069 	if (dma_fence_is_signaled(&process_info->eviction_fence->base)) {
3070 		struct amdgpu_amdkfd_fence *new_fence =
3071 			amdgpu_amdkfd_fence_create(
3072 				process_info->eviction_fence->base.context,
3073 				process_info->eviction_fence->mm,
3074 				NULL, process_info->context_id);
3075 
3076 		if (!new_fence) {
3077 			pr_err("Failed to create eviction fence\n");
3078 			ret = -ENOMEM;
3079 			goto validate_map_fail;
3080 		}
3081 		dma_fence_put(&process_info->eviction_fence->base);
3082 		process_info->eviction_fence = new_fence;
3083 		replace_eviction_fence(ef, dma_fence_get(&new_fence->base));
3084 	} else {
3085 		WARN_ONCE(*ef != &process_info->eviction_fence->base,
3086 			  "KFD eviction fence doesn't match KGD process_info");
3087 	}
3088 
3089 	/* Attach new eviction fence to all BOs except pinned ones */
3090 	list_for_each_entry(mem, &process_info->kfd_bo_list, validate_list) {
3091 		if (mem->bo->tbo.pin_count)
3092 			continue;
3093 
3094 		dma_resv_add_fence(mem->bo->tbo.base.resv,
3095 				   &process_info->eviction_fence->base,
3096 				   DMA_RESV_USAGE_BOOKKEEP);
3097 	}
3098 	/* Attach eviction fence to PD / PT BOs and DMABuf imports */
3099 	list_for_each_entry(peer_vm, &process_info->vm_list_head,
3100 			    vm_list_node) {
3101 		struct amdgpu_bo *bo = peer_vm->root.bo;
3102 
3103 		dma_resv_add_fence(bo->tbo.base.resv,
3104 				   &process_info->eviction_fence->base,
3105 				   DMA_RESV_USAGE_BOOKKEEP);
3106 	}
3107 
3108 validate_map_fail:
3109 	amdgpu_sync_free(&sync_obj);
3110 ttm_reserve_fail:
3111 	drm_exec_fini(&exec);
3112 	mutex_unlock(&process_info->lock);
3113 	return ret;
3114 }
3115 
3116 int amdgpu_amdkfd_add_gws_to_process(void *info, void *gws, struct kgd_mem **mem)
3117 {
3118 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
3119 	struct amdgpu_bo *gws_bo = (struct amdgpu_bo *)gws;
3120 	int ret;
3121 
3122 	if (!info || !gws)
3123 		return -EINVAL;
3124 
3125 	*mem = kzalloc(sizeof(struct kgd_mem), GFP_KERNEL);
3126 	if (!*mem)
3127 		return -ENOMEM;
3128 
3129 	mutex_init(&(*mem)->lock);
3130 	INIT_LIST_HEAD(&(*mem)->attachments);
3131 	(*mem)->bo = amdgpu_bo_ref(gws_bo);
3132 	(*mem)->domain = AMDGPU_GEM_DOMAIN_GWS;
3133 	(*mem)->process_info = process_info;
3134 	add_kgd_mem_to_kfd_bo_list(*mem, process_info, false);
3135 	amdgpu_sync_create(&(*mem)->sync);
3136 
3137 
3138 	/* Validate gws bo the first time it is added to process */
3139 	mutex_lock(&(*mem)->process_info->lock);
3140 	ret = amdgpu_bo_reserve(gws_bo, false);
3141 	if (unlikely(ret)) {
3142 		pr_err("Reserve gws bo failed %d\n", ret);
3143 		goto bo_reservation_failure;
3144 	}
3145 
3146 	ret = amdgpu_amdkfd_bo_validate(gws_bo, AMDGPU_GEM_DOMAIN_GWS, true);
3147 	if (ret) {
3148 		pr_err("GWS BO validate failed %d\n", ret);
3149 		goto bo_validation_failure;
3150 	}
3151 	/* GWS resource is shared b/t amdgpu and amdkfd
3152 	 * Add process eviction fence to bo so they can
3153 	 * evict each other.
3154 	 */
3155 	ret = dma_resv_reserve_fences(gws_bo->tbo.base.resv, 1);
3156 	if (ret)
3157 		goto reserve_shared_fail;
3158 	dma_resv_add_fence(gws_bo->tbo.base.resv,
3159 			   &process_info->eviction_fence->base,
3160 			   DMA_RESV_USAGE_BOOKKEEP);
3161 	amdgpu_bo_unreserve(gws_bo);
3162 	mutex_unlock(&(*mem)->process_info->lock);
3163 
3164 	return ret;
3165 
3166 reserve_shared_fail:
3167 bo_validation_failure:
3168 	amdgpu_bo_unreserve(gws_bo);
3169 bo_reservation_failure:
3170 	mutex_unlock(&(*mem)->process_info->lock);
3171 	amdgpu_sync_free(&(*mem)->sync);
3172 	remove_kgd_mem_from_kfd_bo_list(*mem, process_info);
3173 	amdgpu_bo_unref(&gws_bo);
3174 	mutex_destroy(&(*mem)->lock);
3175 	kfree(*mem);
3176 	*mem = NULL;
3177 	return ret;
3178 }
3179 
3180 int amdgpu_amdkfd_remove_gws_from_process(void *info, void *mem)
3181 {
3182 	int ret;
3183 	struct amdkfd_process_info *process_info = (struct amdkfd_process_info *)info;
3184 	struct kgd_mem *kgd_mem = (struct kgd_mem *)mem;
3185 	struct amdgpu_bo *gws_bo = kgd_mem->bo;
3186 
3187 	/* Remove BO from process's validate list so restore worker won't touch
3188 	 * it anymore
3189 	 */
3190 	remove_kgd_mem_from_kfd_bo_list(kgd_mem, process_info);
3191 
3192 	ret = amdgpu_bo_reserve(gws_bo, false);
3193 	if (unlikely(ret)) {
3194 		pr_err("Reserve gws bo failed %d\n", ret);
3195 		//TODO add BO back to validate_list?
3196 		return ret;
3197 	}
3198 	amdgpu_amdkfd_remove_eviction_fence(gws_bo,
3199 			process_info->eviction_fence);
3200 	amdgpu_bo_unreserve(gws_bo);
3201 	amdgpu_sync_free(&kgd_mem->sync);
3202 	amdgpu_bo_unref(&gws_bo);
3203 	mutex_destroy(&kgd_mem->lock);
3204 	kfree(mem);
3205 	return 0;
3206 }
3207 
3208 /* Returns GPU-specific tiling mode information */
3209 int amdgpu_amdkfd_get_tile_config(struct amdgpu_device *adev,
3210 				struct tile_config *config)
3211 {
3212 	config->gb_addr_config = adev->gfx.config.gb_addr_config;
3213 	config->tile_config_ptr = adev->gfx.config.tile_mode_array;
3214 	config->num_tile_configs =
3215 			ARRAY_SIZE(adev->gfx.config.tile_mode_array);
3216 	config->macro_tile_config_ptr =
3217 			adev->gfx.config.macrotile_mode_array;
3218 	config->num_macro_tile_configs =
3219 			ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
3220 
3221 	/* Those values are not set from GFX9 onwards */
3222 	config->num_banks = adev->gfx.config.num_banks;
3223 	config->num_ranks = adev->gfx.config.num_ranks;
3224 
3225 	return 0;
3226 }
3227 
3228 bool amdgpu_amdkfd_bo_mapped_to_dev(void *drm_priv, struct kgd_mem *mem)
3229 {
3230 	struct amdgpu_vm *vm = drm_priv_to_vm(drm_priv);
3231 	struct kfd_mem_attachment *entry;
3232 
3233 	list_for_each_entry(entry, &mem->attachments, list) {
3234 		if (entry->is_mapped && entry->bo_va->base.vm == vm)
3235 			return true;
3236 	}
3237 	return false;
3238 }
3239 
3240 #if defined(CONFIG_DEBUG_FS)
3241 
3242 int kfd_debugfs_kfd_mem_limits(struct seq_file *m, void *data)
3243 {
3244 
3245 	spin_lock(&kfd_mem_limit.mem_limit_lock);
3246 	seq_printf(m, "System mem used %lldM out of %lluM\n",
3247 		  (kfd_mem_limit.system_mem_used >> 20),
3248 		  (kfd_mem_limit.max_system_mem_limit >> 20));
3249 	seq_printf(m, "TTM mem used %lldM out of %lluM\n",
3250 		  (kfd_mem_limit.ttm_mem_used >> 20),
3251 		  (kfd_mem_limit.max_ttm_mem_limit >> 20));
3252 	spin_unlock(&kfd_mem_limit.mem_limit_lock);
3253 
3254 	return 0;
3255 }
3256 
3257 #endif
3258