1 /* 2 * Copyright 2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 24 #include <linux/list.h> 25 #include "amdgpu.h" 26 #include "amdgpu_aca.h" 27 #include "amdgpu_ras.h" 28 29 #define ACA_BANK_HWID(type, hwid, mcatype) [ACA_HWIP_TYPE_##type] = {hwid, mcatype} 30 31 typedef int bank_handler_t(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type, void *data); 32 33 static struct aca_hwip aca_hwid_mcatypes[ACA_HWIP_TYPE_COUNT] = { 34 ACA_BANK_HWID(SMU, 0x01, 0x01), 35 ACA_BANK_HWID(PCS_XGMI, 0x50, 0x00), 36 ACA_BANK_HWID(UMC, 0x96, 0x00), 37 }; 38 39 static void aca_banks_init(struct aca_banks *banks) 40 { 41 if (!banks) 42 return; 43 44 memset(banks, 0, sizeof(*banks)); 45 INIT_LIST_HEAD(&banks->list); 46 } 47 48 static int aca_banks_add_bank(struct aca_banks *banks, struct aca_bank *bank) 49 { 50 struct aca_bank_node *node; 51 52 if (!bank) 53 return -EINVAL; 54 55 node = kvzalloc(sizeof(*node), GFP_KERNEL); 56 if (!node) 57 return -ENOMEM; 58 59 memcpy(&node->bank, bank, sizeof(*bank)); 60 61 INIT_LIST_HEAD(&node->node); 62 list_add_tail(&node->node, &banks->list); 63 64 banks->nr_banks++; 65 66 return 0; 67 } 68 69 static void aca_banks_release(struct aca_banks *banks) 70 { 71 struct aca_bank_node *node, *tmp; 72 73 if (list_empty(&banks->list)) 74 return; 75 76 list_for_each_entry_safe(node, tmp, &banks->list, node) { 77 list_del(&node->node); 78 kvfree(node); 79 } 80 } 81 82 static int aca_smu_get_valid_aca_count(struct amdgpu_device *adev, enum aca_smu_type type, u32 *count) 83 { 84 struct amdgpu_aca *aca = &adev->aca; 85 const struct aca_smu_funcs *smu_funcs = aca->smu_funcs; 86 87 if (!count) 88 return -EINVAL; 89 90 if (!smu_funcs || !smu_funcs->get_valid_aca_count) 91 return -EOPNOTSUPP; 92 93 return smu_funcs->get_valid_aca_count(adev, type, count); 94 } 95 96 static struct aca_regs_dump { 97 const char *name; 98 int reg_idx; 99 } aca_regs[] = { 100 {"CONTROL", ACA_REG_IDX_CTL}, 101 {"STATUS", ACA_REG_IDX_STATUS}, 102 {"ADDR", ACA_REG_IDX_ADDR}, 103 {"MISC", ACA_REG_IDX_MISC0}, 104 {"CONFIG", ACA_REG_IDX_CONFIG}, 105 {"IPID", ACA_REG_IDX_IPID}, 106 {"SYND", ACA_REG_IDX_SYND}, 107 {"DESTAT", ACA_REG_IDX_DESTAT}, 108 {"DEADDR", ACA_REG_IDX_DEADDR}, 109 {"CONTROL_MASK", ACA_REG_IDX_CTL_MASK}, 110 }; 111 112 static void aca_smu_bank_dump(struct amdgpu_device *adev, int idx, int total, struct aca_bank *bank, 113 struct ras_query_context *qctx) 114 { 115 u64 event_id = qctx ? qctx->evid.event_id : RAS_EVENT_INVALID_ID; 116 int i; 117 118 RAS_EVENT_LOG(adev, event_id, HW_ERR "Accelerator Check Architecture events logged\n"); 119 /* plus 1 for output format, e.g: ACA[08/08]: xxxx */ 120 for (i = 0; i < ARRAY_SIZE(aca_regs); i++) 121 RAS_EVENT_LOG(adev, event_id, HW_ERR "ACA[%02d/%02d].%s=0x%016llx\n", 122 idx + 1, total, aca_regs[i].name, bank->regs[aca_regs[i].reg_idx]); 123 } 124 125 static int aca_smu_get_valid_aca_banks(struct amdgpu_device *adev, enum aca_smu_type type, 126 int start, int count, 127 struct aca_banks *banks, struct ras_query_context *qctx) 128 { 129 struct amdgpu_aca *aca = &adev->aca; 130 const struct aca_smu_funcs *smu_funcs = aca->smu_funcs; 131 struct aca_bank bank; 132 int i, max_count, ret; 133 134 if (!count) 135 return 0; 136 137 if (!smu_funcs || !smu_funcs->get_valid_aca_bank) 138 return -EOPNOTSUPP; 139 140 switch (type) { 141 case ACA_SMU_TYPE_UE: 142 max_count = smu_funcs->max_ue_bank_count; 143 break; 144 case ACA_SMU_TYPE_CE: 145 max_count = smu_funcs->max_ce_bank_count; 146 break; 147 default: 148 return -EINVAL; 149 } 150 151 if (start + count > max_count) 152 return -EINVAL; 153 154 count = min_t(int, count, max_count); 155 for (i = 0; i < count; i++) { 156 memset(&bank, 0, sizeof(bank)); 157 ret = smu_funcs->get_valid_aca_bank(adev, type, start + i, &bank); 158 if (ret) 159 return ret; 160 161 bank.smu_err_type = type; 162 163 aca_smu_bank_dump(adev, i, count, &bank, qctx); 164 165 ret = aca_banks_add_bank(banks, &bank); 166 if (ret) 167 return ret; 168 } 169 170 return 0; 171 } 172 173 static bool aca_bank_hwip_is_matched(struct aca_bank *bank, enum aca_hwip_type type) 174 { 175 176 struct aca_hwip *hwip; 177 int hwid, mcatype; 178 u64 ipid; 179 180 if (!bank || type == ACA_HWIP_TYPE_UNKNOW) 181 return false; 182 183 hwip = &aca_hwid_mcatypes[type]; 184 if (!hwip->hwid) 185 return false; 186 187 ipid = bank->regs[ACA_REG_IDX_IPID]; 188 hwid = ACA_REG__IPID__HARDWAREID(ipid); 189 mcatype = ACA_REG__IPID__MCATYPE(ipid); 190 191 return hwip->hwid == hwid && hwip->mcatype == mcatype; 192 } 193 194 static bool aca_bank_is_valid(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type) 195 { 196 const struct aca_bank_ops *bank_ops = handle->bank_ops; 197 198 if (!aca_bank_hwip_is_matched(bank, handle->hwip)) 199 return false; 200 201 if (!bank_ops->aca_bank_is_valid) 202 return true; 203 204 return bank_ops->aca_bank_is_valid(handle, bank, type, handle->data); 205 } 206 207 static struct aca_bank_error *new_bank_error(struct aca_error *aerr, struct aca_bank_info *info) 208 { 209 struct aca_bank_error *bank_error; 210 211 bank_error = kvzalloc(sizeof(*bank_error), GFP_KERNEL); 212 if (!bank_error) 213 return NULL; 214 215 INIT_LIST_HEAD(&bank_error->node); 216 memcpy(&bank_error->info, info, sizeof(*info)); 217 218 mutex_lock(&aerr->lock); 219 list_add_tail(&bank_error->node, &aerr->list); 220 mutex_unlock(&aerr->lock); 221 222 return bank_error; 223 } 224 225 static struct aca_bank_error *find_bank_error(struct aca_error *aerr, struct aca_bank_info *info) 226 { 227 struct aca_bank_error *bank_error = NULL; 228 struct aca_bank_info *tmp_info; 229 bool found = false; 230 231 mutex_lock(&aerr->lock); 232 list_for_each_entry(bank_error, &aerr->list, node) { 233 tmp_info = &bank_error->info; 234 if (tmp_info->socket_id == info->socket_id && 235 tmp_info->die_id == info->die_id) { 236 found = true; 237 goto out_unlock; 238 } 239 } 240 241 out_unlock: 242 mutex_unlock(&aerr->lock); 243 244 return found ? bank_error : NULL; 245 } 246 247 static void aca_bank_error_remove(struct aca_error *aerr, struct aca_bank_error *bank_error) 248 { 249 if (!aerr || !bank_error) 250 return; 251 252 list_del(&bank_error->node); 253 aerr->nr_errors--; 254 255 kvfree(bank_error); 256 } 257 258 static struct aca_bank_error *get_bank_error(struct aca_error *aerr, struct aca_bank_info *info) 259 { 260 struct aca_bank_error *bank_error; 261 262 if (!aerr || !info) 263 return NULL; 264 265 bank_error = find_bank_error(aerr, info); 266 if (bank_error) 267 return bank_error; 268 269 return new_bank_error(aerr, info); 270 } 271 272 int aca_error_cache_log_bank_error(struct aca_handle *handle, struct aca_bank_info *info, 273 enum aca_error_type type, u64 count) 274 { 275 struct aca_error_cache *error_cache = &handle->error_cache; 276 struct aca_bank_error *bank_error; 277 struct aca_error *aerr; 278 279 if (!handle || !info || type >= ACA_ERROR_TYPE_COUNT) 280 return -EINVAL; 281 282 if (!count) 283 return 0; 284 285 aerr = &error_cache->errors[type]; 286 bank_error = get_bank_error(aerr, info); 287 if (!bank_error) 288 return -ENOMEM; 289 290 bank_error->count += count; 291 292 return 0; 293 } 294 295 static int aca_bank_parser(struct aca_handle *handle, struct aca_bank *bank, enum aca_smu_type type) 296 { 297 const struct aca_bank_ops *bank_ops = handle->bank_ops; 298 299 if (!bank) 300 return -EINVAL; 301 302 if (!bank_ops->aca_bank_parser) 303 return -EOPNOTSUPP; 304 305 return bank_ops->aca_bank_parser(handle, bank, type, 306 handle->data); 307 } 308 309 static int handler_aca_log_bank_error(struct aca_handle *handle, struct aca_bank *bank, 310 enum aca_smu_type type, void *data) 311 { 312 int ret; 313 314 ret = aca_bank_parser(handle, bank, type); 315 if (ret) 316 return ret; 317 318 return 0; 319 } 320 321 static int aca_dispatch_bank(struct aca_handle_manager *mgr, struct aca_bank *bank, 322 enum aca_smu_type type, bank_handler_t handler, void *data) 323 { 324 struct aca_handle *handle; 325 int ret; 326 327 if (list_empty(&mgr->list)) 328 return 0; 329 330 list_for_each_entry(handle, &mgr->list, node) { 331 if (!aca_bank_is_valid(handle, bank, type)) 332 continue; 333 334 ret = handler(handle, bank, type, data); 335 if (ret) 336 return ret; 337 } 338 339 return 0; 340 } 341 342 static int aca_dispatch_banks(struct aca_handle_manager *mgr, struct aca_banks *banks, 343 enum aca_smu_type type, bank_handler_t handler, void *data) 344 { 345 struct aca_bank_node *node; 346 struct aca_bank *bank; 347 int ret; 348 349 if (!mgr || !banks) 350 return -EINVAL; 351 352 /* pre check to avoid unnecessary operations */ 353 if (list_empty(&mgr->list) || list_empty(&banks->list)) 354 return 0; 355 356 list_for_each_entry(node, &banks->list, node) { 357 bank = &node->bank; 358 359 ret = aca_dispatch_bank(mgr, bank, type, handler, data); 360 if (ret) 361 return ret; 362 } 363 364 return 0; 365 } 366 367 static bool aca_bank_should_update(struct amdgpu_device *adev, enum aca_smu_type type) 368 { 369 struct amdgpu_aca *aca = &adev->aca; 370 bool ret = true; 371 372 /* 373 * Because the UE Valid MCA count will only be cleared after reset, 374 * in order to avoid repeated counting of the error count, 375 * the aca bank is only updated once during the gpu recovery stage. 376 */ 377 if (type == ACA_SMU_TYPE_UE) { 378 if (amdgpu_ras_intr_triggered()) 379 ret = atomic_cmpxchg(&aca->ue_update_flag, 0, 1) == 0; 380 else 381 atomic_set(&aca->ue_update_flag, 0); 382 } 383 384 return ret; 385 } 386 387 static void aca_banks_generate_cper(struct amdgpu_device *adev, 388 enum aca_smu_type type, 389 struct aca_banks *banks, 390 int count) 391 { 392 struct aca_bank_node *node; 393 struct aca_bank *bank; 394 int r; 395 396 if (!adev->cper.enabled) 397 return; 398 399 if (!banks || !count) { 400 dev_warn(adev->dev, "fail to generate cper records\n"); 401 return; 402 } 403 404 /* UEs must be encoded into separate CPER entries */ 405 if (type == ACA_SMU_TYPE_UE) { 406 struct aca_banks de_banks; 407 408 aca_banks_init(&de_banks); 409 list_for_each_entry(node, &banks->list, node) { 410 bank = &node->bank; 411 if (bank->aca_err_type == ACA_ERROR_TYPE_DEFERRED) { 412 r = aca_banks_add_bank(&de_banks, bank); 413 if (r) 414 dev_warn(adev->dev, "fail to add de banks, ret = %d\n", r); 415 } else { 416 if (amdgpu_cper_generate_ue_record(adev, bank)) 417 dev_warn(adev->dev, "fail to generate ue cper records\n"); 418 } 419 } 420 421 if (!list_empty(&de_banks.list)) { 422 if (amdgpu_cper_generate_ce_records(adev, &de_banks, de_banks.nr_banks)) 423 dev_warn(adev->dev, "fail to generate de cper records\n"); 424 } 425 426 aca_banks_release(&de_banks); 427 } else { 428 /* 429 * SMU_TYPE_CE banks are combined into 1 CPER entries, 430 * they could be CEs or DEs or both 431 */ 432 if (amdgpu_cper_generate_ce_records(adev, banks, count)) 433 dev_warn(adev->dev, "fail to generate ce cper records\n"); 434 } 435 } 436 437 static int aca_banks_update(struct amdgpu_device *adev, enum aca_smu_type type, 438 bank_handler_t handler, struct ras_query_context *qctx, void *data) 439 { 440 struct amdgpu_aca *aca = &adev->aca; 441 struct aca_banks banks; 442 u32 count = 0; 443 int ret; 444 445 if (list_empty(&aca->mgr.list)) 446 return 0; 447 448 if (!aca_bank_should_update(adev, type)) 449 return 0; 450 451 ret = aca_smu_get_valid_aca_count(adev, type, &count); 452 if (ret) 453 return ret; 454 455 if (!count) 456 return 0; 457 458 aca_banks_init(&banks); 459 460 ret = aca_smu_get_valid_aca_banks(adev, type, 0, count, &banks, qctx); 461 if (ret) 462 goto err_release_banks; 463 464 if (list_empty(&banks.list)) { 465 ret = 0; 466 goto err_release_banks; 467 } 468 469 ret = aca_dispatch_banks(&aca->mgr, &banks, type, 470 handler, data); 471 if (ret) 472 goto err_release_banks; 473 474 aca_banks_generate_cper(adev, type, &banks, count); 475 476 err_release_banks: 477 aca_banks_release(&banks); 478 479 return ret; 480 } 481 482 static int aca_log_aca_error_data(struct aca_bank_error *bank_error, enum aca_error_type type, struct ras_err_data *err_data) 483 { 484 struct aca_bank_info *info; 485 struct amdgpu_smuio_mcm_config_info mcm_info; 486 u64 count; 487 488 if (type >= ACA_ERROR_TYPE_COUNT) 489 return -EINVAL; 490 491 count = bank_error->count; 492 if (!count) 493 return 0; 494 495 info = &bank_error->info; 496 mcm_info.die_id = info->die_id; 497 mcm_info.socket_id = info->socket_id; 498 499 switch (type) { 500 case ACA_ERROR_TYPE_UE: 501 amdgpu_ras_error_statistic_ue_count(err_data, &mcm_info, count); 502 break; 503 case ACA_ERROR_TYPE_CE: 504 amdgpu_ras_error_statistic_ce_count(err_data, &mcm_info, count); 505 break; 506 case ACA_ERROR_TYPE_DEFERRED: 507 amdgpu_ras_error_statistic_de_count(err_data, &mcm_info, count); 508 break; 509 default: 510 break; 511 } 512 513 return 0; 514 } 515 516 static int aca_log_aca_error(struct aca_handle *handle, enum aca_error_type type, struct ras_err_data *err_data) 517 { 518 struct aca_error_cache *error_cache = &handle->error_cache; 519 struct aca_error *aerr = &error_cache->errors[type]; 520 struct aca_bank_error *bank_error, *tmp; 521 522 mutex_lock(&aerr->lock); 523 524 if (list_empty(&aerr->list)) 525 goto out_unlock; 526 527 list_for_each_entry_safe(bank_error, tmp, &aerr->list, node) { 528 aca_log_aca_error_data(bank_error, type, err_data); 529 aca_bank_error_remove(aerr, bank_error); 530 } 531 532 out_unlock: 533 mutex_unlock(&aerr->lock); 534 535 return 0; 536 } 537 538 static int __aca_get_error_data(struct amdgpu_device *adev, struct aca_handle *handle, enum aca_error_type type, 539 struct ras_err_data *err_data, struct ras_query_context *qctx) 540 { 541 enum aca_smu_type smu_type; 542 int ret; 543 544 switch (type) { 545 case ACA_ERROR_TYPE_UE: 546 smu_type = ACA_SMU_TYPE_UE; 547 break; 548 case ACA_ERROR_TYPE_CE: 549 case ACA_ERROR_TYPE_DEFERRED: 550 smu_type = ACA_SMU_TYPE_CE; 551 break; 552 default: 553 return -EINVAL; 554 } 555 556 /* update aca bank to aca source error_cache first */ 557 ret = aca_banks_update(adev, smu_type, handler_aca_log_bank_error, qctx, NULL); 558 if (ret) 559 return ret; 560 561 /* DEs may contain in CEs or UEs */ 562 if (type != ACA_ERROR_TYPE_DEFERRED) 563 aca_log_aca_error(handle, ACA_ERROR_TYPE_DEFERRED, err_data); 564 565 return aca_log_aca_error(handle, type, err_data); 566 } 567 568 static bool aca_handle_is_valid(struct aca_handle *handle) 569 { 570 if (!handle->mask || !list_empty(&handle->node)) 571 return false; 572 573 return true; 574 } 575 576 int amdgpu_aca_get_error_data(struct amdgpu_device *adev, struct aca_handle *handle, 577 enum aca_error_type type, struct ras_err_data *err_data, 578 struct ras_query_context *qctx) 579 { 580 if (!handle || !err_data) 581 return -EINVAL; 582 583 if (aca_handle_is_valid(handle)) 584 return -EOPNOTSUPP; 585 586 if ((type < 0) || (!(BIT(type) & handle->mask))) 587 return 0; 588 589 return __aca_get_error_data(adev, handle, type, err_data, qctx); 590 } 591 592 static void aca_error_init(struct aca_error *aerr, enum aca_error_type type) 593 { 594 mutex_init(&aerr->lock); 595 INIT_LIST_HEAD(&aerr->list); 596 aerr->type = type; 597 aerr->nr_errors = 0; 598 } 599 600 static void aca_init_error_cache(struct aca_handle *handle) 601 { 602 struct aca_error_cache *error_cache = &handle->error_cache; 603 int type; 604 605 for (type = ACA_ERROR_TYPE_UE; type < ACA_ERROR_TYPE_COUNT; type++) 606 aca_error_init(&error_cache->errors[type], type); 607 } 608 609 static void aca_error_fini(struct aca_error *aerr) 610 { 611 struct aca_bank_error *bank_error, *tmp; 612 613 mutex_lock(&aerr->lock); 614 if (list_empty(&aerr->list)) 615 goto out_unlock; 616 617 list_for_each_entry_safe(bank_error, tmp, &aerr->list, node) 618 aca_bank_error_remove(aerr, bank_error); 619 620 out_unlock: 621 mutex_destroy(&aerr->lock); 622 } 623 624 static void aca_fini_error_cache(struct aca_handle *handle) 625 { 626 struct aca_error_cache *error_cache = &handle->error_cache; 627 int type; 628 629 for (type = ACA_ERROR_TYPE_UE; type < ACA_ERROR_TYPE_COUNT; type++) 630 aca_error_fini(&error_cache->errors[type]); 631 } 632 633 static int add_aca_handle(struct amdgpu_device *adev, struct aca_handle_manager *mgr, struct aca_handle *handle, 634 const char *name, const struct aca_info *ras_info, void *data) 635 { 636 memset(handle, 0, sizeof(*handle)); 637 638 handle->adev = adev; 639 handle->mgr = mgr; 640 handle->name = name; 641 handle->hwip = ras_info->hwip; 642 handle->mask = ras_info->mask; 643 handle->bank_ops = ras_info->bank_ops; 644 handle->data = data; 645 aca_init_error_cache(handle); 646 647 INIT_LIST_HEAD(&handle->node); 648 list_add_tail(&handle->node, &mgr->list); 649 mgr->nr_handles++; 650 651 return 0; 652 } 653 654 static ssize_t aca_sysfs_read(struct device *dev, 655 struct device_attribute *attr, char *buf) 656 { 657 struct aca_handle *handle = container_of(attr, struct aca_handle, aca_attr); 658 659 /* NOTE: the aca cache will be auto cleared once read, 660 * So the driver should unify the query entry point, forward request to ras query interface directly */ 661 return amdgpu_ras_aca_sysfs_read(dev, attr, handle, buf, handle->data); 662 } 663 664 static int add_aca_sysfs(struct amdgpu_device *adev, struct aca_handle *handle) 665 { 666 struct device_attribute *aca_attr = &handle->aca_attr; 667 668 snprintf(handle->attr_name, sizeof(handle->attr_name) - 1, "aca_%s", handle->name); 669 aca_attr->show = aca_sysfs_read; 670 aca_attr->attr.name = handle->attr_name; 671 aca_attr->attr.mode = S_IRUGO; 672 sysfs_attr_init(&aca_attr->attr); 673 674 return sysfs_add_file_to_group(&adev->dev->kobj, 675 &aca_attr->attr, 676 "ras"); 677 } 678 679 int amdgpu_aca_add_handle(struct amdgpu_device *adev, struct aca_handle *handle, 680 const char *name, const struct aca_info *ras_info, void *data) 681 { 682 struct amdgpu_aca *aca = &adev->aca; 683 int ret; 684 685 if (!amdgpu_aca_is_enabled(adev)) 686 return 0; 687 688 ret = add_aca_handle(adev, &aca->mgr, handle, name, ras_info, data); 689 if (ret) 690 return ret; 691 692 return add_aca_sysfs(adev, handle); 693 } 694 695 static void remove_aca_handle(struct aca_handle *handle) 696 { 697 struct aca_handle_manager *mgr = handle->mgr; 698 699 aca_fini_error_cache(handle); 700 list_del(&handle->node); 701 mgr->nr_handles--; 702 } 703 704 static void remove_aca_sysfs(struct aca_handle *handle) 705 { 706 struct amdgpu_device *adev = handle->adev; 707 struct device_attribute *aca_attr = &handle->aca_attr; 708 709 if (adev->dev->kobj.sd) 710 sysfs_remove_file_from_group(&adev->dev->kobj, 711 &aca_attr->attr, 712 "ras"); 713 } 714 715 void amdgpu_aca_remove_handle(struct aca_handle *handle) 716 { 717 if (!handle || list_empty(&handle->node)) 718 return; 719 720 remove_aca_sysfs(handle); 721 remove_aca_handle(handle); 722 } 723 724 static int aca_manager_init(struct aca_handle_manager *mgr) 725 { 726 INIT_LIST_HEAD(&mgr->list); 727 mgr->nr_handles = 0; 728 729 return 0; 730 } 731 732 static void aca_manager_fini(struct aca_handle_manager *mgr) 733 { 734 struct aca_handle *handle, *tmp; 735 736 if (list_empty(&mgr->list)) 737 return; 738 739 list_for_each_entry_safe(handle, tmp, &mgr->list, node) 740 amdgpu_aca_remove_handle(handle); 741 } 742 743 bool amdgpu_aca_is_enabled(struct amdgpu_device *adev) 744 { 745 return (adev->aca.is_enabled || 746 adev->debug_enable_ras_aca); 747 } 748 749 int amdgpu_aca_init(struct amdgpu_device *adev) 750 { 751 struct amdgpu_aca *aca = &adev->aca; 752 int ret; 753 754 atomic_set(&aca->ue_update_flag, 0); 755 756 ret = aca_manager_init(&aca->mgr); 757 if (ret) 758 return ret; 759 760 return 0; 761 } 762 763 void amdgpu_aca_fini(struct amdgpu_device *adev) 764 { 765 struct amdgpu_aca *aca = &adev->aca; 766 767 aca_manager_fini(&aca->mgr); 768 769 atomic_set(&aca->ue_update_flag, 0); 770 } 771 772 int amdgpu_aca_reset(struct amdgpu_device *adev) 773 { 774 struct amdgpu_aca *aca = &adev->aca; 775 776 atomic_set(&aca->ue_update_flag, 0); 777 778 return 0; 779 } 780 781 void amdgpu_aca_set_smu_funcs(struct amdgpu_device *adev, const struct aca_smu_funcs *smu_funcs) 782 { 783 struct amdgpu_aca *aca = &adev->aca; 784 785 WARN_ON(aca->smu_funcs); 786 aca->smu_funcs = smu_funcs; 787 } 788 789 int aca_bank_info_decode(struct aca_bank *bank, struct aca_bank_info *info) 790 { 791 u64 ipid; 792 u32 instidhi, instidlo; 793 794 if (!bank || !info) 795 return -EINVAL; 796 797 ipid = bank->regs[ACA_REG_IDX_IPID]; 798 info->hwid = ACA_REG__IPID__HARDWAREID(ipid); 799 info->mcatype = ACA_REG__IPID__MCATYPE(ipid); 800 /* 801 * Unfied DieID Format: SAASS. A:AID, S:Socket. 802 * Unfied DieID[4:4] = InstanceId[0:0] 803 * Unfied DieID[0:3] = InstanceIdHi[0:3] 804 */ 805 instidhi = ACA_REG__IPID__INSTANCEIDHI(ipid); 806 instidlo = ACA_REG__IPID__INSTANCEIDLO(ipid); 807 info->die_id = ((instidhi >> 2) & 0x03); 808 info->socket_id = ((instidlo & 0x1) << 2) | (instidhi & 0x03); 809 810 return 0; 811 } 812 813 static int aca_bank_get_error_code(struct amdgpu_device *adev, struct aca_bank *bank) 814 { 815 struct amdgpu_aca *aca = &adev->aca; 816 const struct aca_smu_funcs *smu_funcs = aca->smu_funcs; 817 818 if (!smu_funcs || !smu_funcs->parse_error_code) 819 return -EOPNOTSUPP; 820 821 return smu_funcs->parse_error_code(adev, bank); 822 } 823 824 int aca_bank_check_error_codes(struct amdgpu_device *adev, struct aca_bank *bank, int *err_codes, int size) 825 { 826 int i, error_code; 827 828 if (!bank || !err_codes) 829 return -EINVAL; 830 831 error_code = aca_bank_get_error_code(adev, bank); 832 if (error_code < 0) 833 return error_code; 834 835 for (i = 0; i < size; i++) { 836 if (err_codes[i] == error_code) 837 return 0; 838 } 839 840 return -EINVAL; 841 } 842 843 int amdgpu_aca_smu_set_debug_mode(struct amdgpu_device *adev, bool en) 844 { 845 struct amdgpu_aca *aca = &adev->aca; 846 const struct aca_smu_funcs *smu_funcs = aca->smu_funcs; 847 848 if (!smu_funcs || !smu_funcs->set_debug_mode) 849 return -EOPNOTSUPP; 850 851 return smu_funcs->set_debug_mode(adev, en); 852 } 853 854 #if defined(CONFIG_DEBUG_FS) 855 static int amdgpu_aca_smu_debug_mode_set(void *data, u64 val) 856 { 857 struct amdgpu_device *adev = (struct amdgpu_device *)data; 858 int ret; 859 860 ret = amdgpu_ras_set_aca_debug_mode(adev, val ? true : false); 861 if (ret) 862 return ret; 863 864 dev_info(adev->dev, "amdgpu set smu aca debug mode %s success\n", val ? "on" : "off"); 865 866 return 0; 867 } 868 869 static void aca_dump_entry(struct seq_file *m, struct aca_bank *bank, enum aca_smu_type type, int idx) 870 { 871 struct aca_bank_info info; 872 int i, ret; 873 874 ret = aca_bank_info_decode(bank, &info); 875 if (ret) 876 return; 877 878 seq_printf(m, "aca entry[%d].type: %s\n", idx, type == ACA_SMU_TYPE_UE ? "UE" : "CE"); 879 seq_printf(m, "aca entry[%d].info: socketid:%d aid:%d hwid:0x%03x mcatype:0x%04x\n", 880 idx, info.socket_id, info.die_id, info.hwid, info.mcatype); 881 882 for (i = 0; i < ARRAY_SIZE(aca_regs); i++) 883 seq_printf(m, "aca entry[%d].regs[%d]: 0x%016llx\n", idx, aca_regs[i].reg_idx, bank->regs[aca_regs[i].reg_idx]); 884 } 885 886 struct aca_dump_context { 887 struct seq_file *m; 888 int idx; 889 }; 890 891 static int handler_aca_bank_dump(struct aca_handle *handle, struct aca_bank *bank, 892 enum aca_smu_type type, void *data) 893 { 894 struct aca_dump_context *ctx = (struct aca_dump_context *)data; 895 896 aca_dump_entry(ctx->m, bank, type, ctx->idx++); 897 898 return handler_aca_log_bank_error(handle, bank, type, NULL); 899 } 900 901 static int aca_dump_show(struct seq_file *m, enum aca_smu_type type) 902 { 903 struct amdgpu_device *adev = (struct amdgpu_device *)m->private; 904 struct aca_dump_context context = { 905 .m = m, 906 .idx = 0, 907 }; 908 909 return aca_banks_update(adev, type, handler_aca_bank_dump, NULL, (void *)&context); 910 } 911 912 static int aca_dump_ce_show(struct seq_file *m, void *unused) 913 { 914 return aca_dump_show(m, ACA_SMU_TYPE_CE); 915 } 916 917 static int aca_dump_ce_open(struct inode *inode, struct file *file) 918 { 919 return single_open(file, aca_dump_ce_show, inode->i_private); 920 } 921 922 static const struct file_operations aca_ce_dump_debug_fops = { 923 .owner = THIS_MODULE, 924 .open = aca_dump_ce_open, 925 .read = seq_read, 926 .llseek = seq_lseek, 927 .release = single_release, 928 }; 929 930 static int aca_dump_ue_show(struct seq_file *m, void *unused) 931 { 932 return aca_dump_show(m, ACA_SMU_TYPE_UE); 933 } 934 935 static int aca_dump_ue_open(struct inode *inode, struct file *file) 936 { 937 return single_open(file, aca_dump_ue_show, inode->i_private); 938 } 939 940 static const struct file_operations aca_ue_dump_debug_fops = { 941 .owner = THIS_MODULE, 942 .open = aca_dump_ue_open, 943 .read = seq_read, 944 .llseek = seq_lseek, 945 .release = single_release, 946 }; 947 948 DEFINE_DEBUGFS_ATTRIBUTE(aca_debug_mode_fops, NULL, amdgpu_aca_smu_debug_mode_set, "%llu\n"); 949 #endif 950 951 void amdgpu_aca_smu_debugfs_init(struct amdgpu_device *adev, struct dentry *root) 952 { 953 #if defined(CONFIG_DEBUG_FS) 954 if (!root) 955 return; 956 957 debugfs_create_file("aca_debug_mode", 0200, root, adev, &aca_debug_mode_fops); 958 debugfs_create_file("aca_ue_dump", 0400, root, adev, &aca_ue_dump_debug_fops); 959 debugfs_create_file("aca_ce_dump", 0400, root, adev, &aca_ce_dump_debug_fops); 960 #endif 961 } 962