xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision 75372d75a4e23783583998ed99d5009d555850da)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #ifndef __AMDGPU_H__
29 #define __AMDGPU_H__
30 
31 #ifdef pr_fmt
32 #undef pr_fmt
33 #endif
34 
35 #define pr_fmt(fmt) "amdgpu: " fmt
36 
37 #include "amdgpu_ctx.h"
38 
39 #include <linux/atomic.h>
40 #include <linux/wait.h>
41 #include <linux/list.h>
42 #include <linux/kref.h>
43 #include <linux/rbtree.h>
44 #include <linux/hashtable.h>
45 #include <linux/dma-fence.h>
46 #include <linux/pci.h>
47 
48 #include <drm/ttm/ttm_bo.h>
49 #include <drm/ttm/ttm_placement.h>
50 
51 #include <drm/amdgpu_drm.h>
52 #include <drm/drm_gem.h>
53 #include <drm/drm_ioctl.h>
54 
55 #include <kgd_kfd_interface.h>
56 #include "dm_pp_interface.h"
57 #include "kgd_pp_interface.h"
58 
59 #include "amd_shared.h"
60 #include "amdgpu_utils.h"
61 #include "amdgpu_mode.h"
62 #include "amdgpu_ih.h"
63 #include "amdgpu_irq.h"
64 #include "amdgpu_ucode.h"
65 #include "amdgpu_ttm.h"
66 #include "amdgpu_psp.h"
67 #include "amdgpu_gds.h"
68 #include "amdgpu_sync.h"
69 #include "amdgpu_ring.h"
70 #include "amdgpu_vm.h"
71 #include "amdgpu_dpm.h"
72 #include "amdgpu_acp.h"
73 #include "amdgpu_uvd.h"
74 #include "amdgpu_vce.h"
75 #include "amdgpu_vcn.h"
76 #include "amdgpu_jpeg.h"
77 #include "amdgpu_vpe.h"
78 #include "amdgpu_umsch_mm.h"
79 #include "amdgpu_gmc.h"
80 #include "amdgpu_gfx.h"
81 #include "amdgpu_sdma.h"
82 #include "amdgpu_lsdma.h"
83 #include "amdgpu_nbio.h"
84 #include "amdgpu_hdp.h"
85 #include "amdgpu_dm.h"
86 #include "amdgpu_virt.h"
87 #include "amdgpu_csa.h"
88 #include "amdgpu_mes_ctx.h"
89 #include "amdgpu_gart.h"
90 #include "amdgpu_debugfs.h"
91 #include "amdgpu_job.h"
92 #include "amdgpu_bo_list.h"
93 #include "amdgpu_gem.h"
94 #include "amdgpu_doorbell.h"
95 #include "amdgpu_amdkfd.h"
96 #include "amdgpu_discovery.h"
97 #include "amdgpu_mes.h"
98 #include "amdgpu_umc.h"
99 #include "amdgpu_mmhub.h"
100 #include "amdgpu_gfxhub.h"
101 #include "amdgpu_df.h"
102 #include "amdgpu_smuio.h"
103 #include "amdgpu_fdinfo.h"
104 #include "amdgpu_mca.h"
105 #include "amdgpu_aca.h"
106 #include "amdgpu_ras.h"
107 #include "amdgpu_cper.h"
108 #include "amdgpu_xcp.h"
109 #include "amdgpu_seq64.h"
110 #include "amdgpu_reg_state.h"
111 #include "amdgpu_userq.h"
112 #include "amdgpu_eviction_fence.h"
113 #include "amdgpu_ip.h"
114 #if defined(CONFIG_DRM_AMD_ISP)
115 #include "amdgpu_isp.h"
116 #endif
117 
118 #define MAX_GPU_INSTANCE		64
119 
120 #define GFX_SLICE_PERIOD_MS		250
121 
122 struct amdgpu_gpu_instance {
123 	struct amdgpu_device		*adev;
124 	int				mgpu_fan_enabled;
125 };
126 
127 struct amdgpu_mgpu_info {
128 	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
129 	struct mutex			mutex;
130 	uint32_t			num_gpu;
131 	uint32_t			num_dgpu;
132 	uint32_t			num_apu;
133 };
134 
135 enum amdgpu_ss {
136 	AMDGPU_SS_DRV_LOAD,
137 	AMDGPU_SS_DEV_D0,
138 	AMDGPU_SS_DEV_D3,
139 	AMDGPU_SS_DRV_UNLOAD
140 };
141 
142 struct amdgpu_hwip_reg_entry {
143 	u32		hwip;
144 	u32		inst;
145 	u32		seg;
146 	u32		reg_offset;
147 	const char	*reg_name;
148 };
149 
150 struct amdgpu_watchdog_timer {
151 	bool timeout_fatal_disable;
152 	uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */
153 };
154 
155 #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
156 
157 /*
158  * Modules parameters.
159  */
160 extern int amdgpu_modeset;
161 extern unsigned int amdgpu_vram_limit;
162 extern int amdgpu_vis_vram_limit;
163 extern int amdgpu_gart_size;
164 extern int amdgpu_gtt_size;
165 extern int amdgpu_moverate;
166 extern int amdgpu_audio;
167 extern int amdgpu_disp_priority;
168 extern int amdgpu_hw_i2c;
169 extern int amdgpu_pcie_gen2;
170 extern int amdgpu_msi;
171 extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
172 extern int amdgpu_dpm;
173 extern int amdgpu_fw_load_type;
174 extern int amdgpu_aspm;
175 extern int amdgpu_runtime_pm;
176 extern uint amdgpu_ip_block_mask;
177 extern int amdgpu_bapm;
178 extern int amdgpu_deep_color;
179 extern int amdgpu_vm_size;
180 extern int amdgpu_vm_block_size;
181 extern int amdgpu_vm_fragment_size;
182 extern int amdgpu_vm_fault_stop;
183 extern int amdgpu_vm_debug;
184 extern int amdgpu_vm_update_mode;
185 extern int amdgpu_exp_hw_support;
186 extern int amdgpu_dc;
187 extern int amdgpu_sched_jobs;
188 extern int amdgpu_sched_hw_submission;
189 extern uint amdgpu_pcie_gen_cap;
190 extern uint amdgpu_pcie_lane_cap;
191 extern u64 amdgpu_cg_mask;
192 extern uint amdgpu_pg_mask;
193 extern uint amdgpu_sdma_phase_quantum;
194 extern char *amdgpu_disable_cu;
195 extern char *amdgpu_virtual_display;
196 extern uint amdgpu_pp_feature_mask;
197 extern uint amdgpu_force_long_training;
198 extern int amdgpu_lbpw;
199 extern int amdgpu_compute_multipipe;
200 extern int amdgpu_gpu_recovery;
201 extern int amdgpu_emu_mode;
202 extern uint amdgpu_smu_memory_pool_size;
203 extern int amdgpu_smu_pptable_id;
204 extern uint amdgpu_dc_feature_mask;
205 extern uint amdgpu_freesync_vid_mode;
206 extern uint amdgpu_dc_debug_mask;
207 extern uint amdgpu_dc_visual_confirm;
208 extern int amdgpu_dm_abm_level;
209 extern int amdgpu_backlight;
210 extern int amdgpu_damage_clips;
211 extern struct amdgpu_mgpu_info mgpu_info;
212 extern int amdgpu_ras_enable;
213 extern uint amdgpu_ras_mask;
214 extern int amdgpu_bad_page_threshold;
215 extern bool amdgpu_ignore_bad_page_threshold;
216 extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer;
217 extern int amdgpu_async_gfx_ring;
218 extern int amdgpu_mcbp;
219 extern int amdgpu_discovery;
220 extern int amdgpu_mes;
221 extern int amdgpu_mes_log_enable;
222 extern int amdgpu_mes_kiq;
223 extern int amdgpu_uni_mes;
224 extern int amdgpu_noretry;
225 extern int amdgpu_force_asic_type;
226 extern int amdgpu_smartshift_bias;
227 extern int amdgpu_use_xgmi_p2p;
228 extern int amdgpu_mtype_local;
229 extern int amdgpu_enforce_isolation;
230 #ifdef CONFIG_HSA_AMD
231 extern int sched_policy;
232 extern bool debug_evictions;
233 extern bool no_system_mem_limit;
234 extern int halt_if_hws_hang;
235 extern uint amdgpu_svm_default_granularity;
236 #else
237 static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
238 static const bool __maybe_unused debug_evictions; /* = false */
239 static const bool __maybe_unused no_system_mem_limit;
240 static const int __maybe_unused halt_if_hws_hang;
241 #endif
242 #ifdef CONFIG_HSA_AMD_P2P
243 extern bool pcie_p2p;
244 #endif
245 
246 extern int amdgpu_tmz;
247 extern int amdgpu_reset_method;
248 
249 #ifdef CONFIG_DRM_AMDGPU_SI
250 extern int amdgpu_si_support;
251 #endif
252 #ifdef CONFIG_DRM_AMDGPU_CIK
253 extern int amdgpu_cik_support;
254 #endif
255 extern int amdgpu_num_kcq;
256 
257 #define AMDGPU_VCNFW_LOG_SIZE (32 * 1024)
258 #define AMDGPU_UMSCHFW_LOG_SIZE (32 * 1024)
259 extern int amdgpu_vcnfw_log;
260 extern int amdgpu_sg_display;
261 extern int amdgpu_umsch_mm;
262 extern int amdgpu_seamless;
263 extern int amdgpu_umsch_mm_fwlog;
264 
265 extern int amdgpu_user_partt_mode;
266 extern int amdgpu_agp;
267 extern int amdgpu_rebar;
268 
269 extern int amdgpu_wbrf;
270 extern int amdgpu_user_queue;
271 
272 #define AMDGPU_VM_MAX_NUM_CTX			4096
273 #define AMDGPU_SG_THRESHOLD			(256*1024*1024)
274 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
275 #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
276 #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
277 #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
278 #define AMDGPUFB_CONN_LIMIT			4
279 #define AMDGPU_BIOS_NUM_SCRATCH			16
280 
281 #define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
282 
283 /* hard reset data */
284 #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
285 
286 /* reset flags */
287 #define AMDGPU_RESET_GFX			(1 << 0)
288 #define AMDGPU_RESET_COMPUTE			(1 << 1)
289 #define AMDGPU_RESET_DMA			(1 << 2)
290 #define AMDGPU_RESET_CP				(1 << 3)
291 #define AMDGPU_RESET_GRBM			(1 << 4)
292 #define AMDGPU_RESET_DMA1			(1 << 5)
293 #define AMDGPU_RESET_RLC			(1 << 6)
294 #define AMDGPU_RESET_SEM			(1 << 7)
295 #define AMDGPU_RESET_IH				(1 << 8)
296 #define AMDGPU_RESET_VMC			(1 << 9)
297 #define AMDGPU_RESET_MC				(1 << 10)
298 #define AMDGPU_RESET_DISPLAY			(1 << 11)
299 #define AMDGPU_RESET_UVD			(1 << 12)
300 #define AMDGPU_RESET_VCE			(1 << 13)
301 #define AMDGPU_RESET_VCE1			(1 << 14)
302 
303 /* reset mask */
304 #define AMDGPU_RESET_TYPE_FULL (1 << 0) /* full adapter reset, mode1/mode2/BACO/etc. */
305 #define AMDGPU_RESET_TYPE_SOFT_RESET (1 << 1) /* IP level soft reset */
306 #define AMDGPU_RESET_TYPE_PER_QUEUE (1 << 2) /* per queue */
307 #define AMDGPU_RESET_TYPE_PER_PIPE (1 << 3) /* per pipe */
308 
309 /* max cursor sizes (in pixels) */
310 #define CIK_CURSOR_WIDTH 128
311 #define CIK_CURSOR_HEIGHT 128
312 
313 /* smart shift bias level limits */
314 #define AMDGPU_SMARTSHIFT_MAX_BIAS (100)
315 #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100)
316 
317 /* Extra time delay(in ms) to eliminate the influence of temperature momentary fluctuation */
318 #define AMDGPU_SWCTF_EXTRA_DELAY		50
319 
320 struct amdgpu_xcp_mgr;
321 struct amdgpu_device;
322 struct amdgpu_irq_src;
323 struct amdgpu_fpriv;
324 struct amdgpu_bo_va_mapping;
325 struct kfd_vm_fault_info;
326 struct amdgpu_hive_info;
327 struct amdgpu_reset_context;
328 struct amdgpu_reset_control;
329 
330 enum amdgpu_cp_irq {
331 	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
332 	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
333 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
334 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
335 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
336 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
337 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
338 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
339 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
340 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
341 
342 	AMDGPU_CP_IRQ_LAST
343 };
344 
345 enum amdgpu_thermal_irq {
346 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
347 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
348 
349 	AMDGPU_THERMAL_IRQ_LAST
350 };
351 
352 enum amdgpu_kiq_irq {
353 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
354 	AMDGPU_CP_KIQ_IRQ_LAST
355 };
356 #define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
357 #define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
358 #define MAX_KIQ_REG_TRY 1000
359 
360 /*
361  * BIOS.
362  */
363 bool amdgpu_get_bios(struct amdgpu_device *adev);
364 bool amdgpu_read_bios(struct amdgpu_device *adev);
365 bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev,
366 				     u8 *bios, u32 length_bytes);
367 void amdgpu_bios_release(struct amdgpu_device *adev);
368 /*
369  * Clocks
370  */
371 
372 #define AMDGPU_MAX_PPLL 3
373 
374 struct amdgpu_clock {
375 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
376 	struct amdgpu_pll spll;
377 	struct amdgpu_pll mpll;
378 	/* 10 Khz units */
379 	uint32_t default_mclk;
380 	uint32_t default_sclk;
381 	uint32_t default_dispclk;
382 	uint32_t dp_extclk;
383 	uint32_t max_pixel_clock;
384 };
385 
386 /* sub-allocation manager, it has to be protected by another lock.
387  * By conception this is an helper for other part of the driver
388  * like the indirect buffer or semaphore, which both have their
389  * locking.
390  *
391  * Principe is simple, we keep a list of sub allocation in offset
392  * order (first entry has offset == 0, last entry has the highest
393  * offset).
394  *
395  * When allocating new object we first check if there is room at
396  * the end total_size - (last_object_offset + last_object_size) >=
397  * alloc_size. If so we allocate new object there.
398  *
399  * When there is not enough room at the end, we start waiting for
400  * each sub object until we reach object_offset+object_size >=
401  * alloc_size, this object then become the sub object we return.
402  *
403  * Alignment can't be bigger than page size.
404  *
405  * Hole are not considered for allocation to keep things simple.
406  * Assumption is that there won't be hole (all object on same
407  * alignment).
408  */
409 
410 struct amdgpu_sa_manager {
411 	struct drm_suballoc_manager	base;
412 	struct amdgpu_bo		*bo;
413 	uint64_t			gpu_addr;
414 	void				*cpu_ptr;
415 };
416 
417 /*
418  * IRQS.
419  */
420 
421 struct amdgpu_flip_work {
422 	struct delayed_work		flip_work;
423 	struct work_struct		unpin_work;
424 	struct amdgpu_device		*adev;
425 	int				crtc_id;
426 	u32				target_vblank;
427 	uint64_t			base;
428 	struct drm_pending_vblank_event *event;
429 	struct amdgpu_bo		*old_abo;
430 	unsigned			shared_count;
431 	struct dma_fence		**shared;
432 	struct dma_fence_cb		cb;
433 	bool				async;
434 };
435 
436 /*
437  * file private structure
438  */
439 
440 struct amdgpu_fpriv {
441 	struct amdgpu_vm	vm;
442 	struct amdgpu_bo_va	*prt_va;
443 	struct amdgpu_bo_va	*csa_va;
444 	struct amdgpu_bo_va	*seq64_va;
445 	struct mutex		bo_list_lock;
446 	struct idr		bo_list_handles;
447 	struct amdgpu_ctx_mgr	ctx_mgr;
448 	struct amdgpu_userq_mgr	userq_mgr;
449 
450 	/* Eviction fence infra */
451 	struct amdgpu_eviction_fence_mgr evf_mgr;
452 
453 	/** GPU partition selection */
454 	uint32_t		xcp_id;
455 };
456 
457 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
458 
459 /*
460  * Writeback
461  */
462 #define AMDGPU_MAX_WB 1024	/* Reserve at most 1024 WB slots for amdgpu-owned rings. */
463 
464 /**
465  * amdgpu_wb - This struct is used for small GPU memory allocation.
466  *
467  * This struct is used to allocate a small amount of GPU memory that can be
468  * used to shadow certain states into the memory. This is especially useful for
469  * providing easy CPU access to some states without requiring register access
470  * (e.g., if some block is power gated, reading register may be problematic).
471  *
472  * Note: the term writeback was initially used because many of the amdgpu
473  * components had some level of writeback memory, and this struct initially
474  * described those components.
475  */
476 struct amdgpu_wb {
477 
478 	/**
479 	 * @wb_obj:
480 	 *
481 	 * Buffer Object used for the writeback memory.
482 	 */
483 	struct amdgpu_bo	*wb_obj;
484 
485 	/**
486 	 * @wb:
487 	 *
488 	 * Pointer to the first writeback slot. In terms of CPU address
489 	 * this value can be accessed directly by using the offset as an index.
490 	 * For the GPU address, it is necessary to use gpu_addr and the offset.
491 	 */
492 	uint32_t		*wb;
493 
494 	/**
495 	 * @gpu_addr:
496 	 *
497 	 * Writeback base address in the GPU.
498 	 */
499 	uint64_t		gpu_addr;
500 
501 	/**
502 	 * @num_wb:
503 	 *
504 	 * Number of writeback slots reserved for amdgpu.
505 	 */
506 	u32			num_wb;
507 
508 	/**
509 	 * @used:
510 	 *
511 	 * Track the writeback slot already used.
512 	 */
513 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
514 
515 	/**
516 	 * @lock:
517 	 *
518 	 * Protects read and write of the used field array.
519 	 */
520 	spinlock_t		lock;
521 };
522 
523 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
524 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
525 
526 /*
527  * Benchmarking
528  */
529 int amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
530 
531 /*
532  * ASIC specific register table accessible by UMD
533  */
534 struct amdgpu_allowed_register_entry {
535 	uint32_t reg_offset;
536 	bool grbm_indexed;
537 };
538 
539 /**
540  * enum amd_reset_method - Methods for resetting AMD GPU devices
541  *
542  * @AMD_RESET_METHOD_NONE: The device will not be reset.
543  * @AMD_RESET_LEGACY: Method reserved for SI, CIK and VI ASICs.
544  * @AMD_RESET_MODE0: Reset the entire ASIC. Not currently available for the
545  *                   any device.
546  * @AMD_RESET_MODE1: Resets all IP blocks on the ASIC (SDMA, GFX, VCN, etc.)
547  *                   individually. Suitable only for some discrete GPU, not
548  *                   available for all ASICs.
549  * @AMD_RESET_MODE2: Resets a lesser level of IPs compared to MODE1. Which IPs
550  *                   are reset depends on the ASIC. Notably doesn't reset IPs
551  *                   shared with the CPU on APUs or the memory controllers (so
552  *                   VRAM is not lost). Not available on all ASICs.
553  * @AMD_RESET_LINK: Triggers SW-UP link reset on other GPUs
554  * @AMD_RESET_BACO: BACO (Bus Alive, Chip Off) method powers off and on the card
555  *                  but without powering off the PCI bus. Suitable only for
556  *                  discrete GPUs.
557  * @AMD_RESET_PCI: Does a full bus reset using core Linux subsystem PCI reset
558  *                 and does a secondary bus reset or FLR, depending on what the
559  *                 underlying hardware supports.
560  *
561  * Methods available for AMD GPU driver for resetting the device. Not all
562  * methods are suitable for every device. User can override the method using
563  * module parameter `reset_method`.
564  */
565 enum amd_reset_method {
566 	AMD_RESET_METHOD_NONE = -1,
567 	AMD_RESET_METHOD_LEGACY = 0,
568 	AMD_RESET_METHOD_MODE0,
569 	AMD_RESET_METHOD_MODE1,
570 	AMD_RESET_METHOD_MODE2,
571 	AMD_RESET_METHOD_LINK,
572 	AMD_RESET_METHOD_BACO,
573 	AMD_RESET_METHOD_PCI,
574 	AMD_RESET_METHOD_ON_INIT,
575 };
576 
577 struct amdgpu_video_codec_info {
578 	u32 codec_type;
579 	u32 max_width;
580 	u32 max_height;
581 	u32 max_pixels_per_frame;
582 	u32 max_level;
583 };
584 
585 #define codec_info_build(type, width, height, level) \
586 			 .codec_type = type,\
587 			 .max_width = width,\
588 			 .max_height = height,\
589 			 .max_pixels_per_frame = height * width,\
590 			 .max_level = level,
591 
592 struct amdgpu_video_codecs {
593 	const u32 codec_count;
594 	const struct amdgpu_video_codec_info *codec_array;
595 };
596 
597 /*
598  * ASIC specific functions.
599  */
600 struct amdgpu_asic_funcs {
601 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
602 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
603 				   u8 *bios, u32 length_bytes);
604 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
605 			     u32 sh_num, u32 reg_offset, u32 *value);
606 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
607 	int (*reset)(struct amdgpu_device *adev);
608 	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
609 	/* get the reference clock */
610 	u32 (*get_xclk)(struct amdgpu_device *adev);
611 	/* MM block clocks */
612 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
613 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
614 	/* static power management */
615 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
616 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
617 	/* get config memsize register */
618 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
619 	/* flush hdp write queue */
620 	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
621 	/* invalidate hdp read cache */
622 	void (*invalidate_hdp)(struct amdgpu_device *adev,
623 			       struct amdgpu_ring *ring);
624 	/* check if the asic needs a full reset of if soft reset will work */
625 	bool (*need_full_reset)(struct amdgpu_device *adev);
626 	/* initialize doorbell layout for specific asic*/
627 	void (*init_doorbell_index)(struct amdgpu_device *adev);
628 	/* PCIe bandwidth usage */
629 	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
630 			       uint64_t *count1);
631 	/* do we need to reset the asic at init time (e.g., kexec) */
632 	bool (*need_reset_on_init)(struct amdgpu_device *adev);
633 	/* PCIe replay counter */
634 	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
635 	/* device supports BACO */
636 	int (*supports_baco)(struct amdgpu_device *adev);
637 	/* pre asic_init quirks */
638 	void (*pre_asic_init)(struct amdgpu_device *adev);
639 	/* enter/exit umd stable pstate */
640 	int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
641 	/* query video codecs */
642 	int (*query_video_codecs)(struct amdgpu_device *adev, bool encode,
643 				  const struct amdgpu_video_codecs **codecs);
644 	/* encode "> 32bits" smn addressing */
645 	u64 (*encode_ext_smn_addressing)(int ext_id);
646 
647 	ssize_t (*get_reg_state)(struct amdgpu_device *adev,
648 				 enum amdgpu_reg_state reg_state, void *buf,
649 				 size_t max_size);
650 };
651 
652 /*
653  * IOCTL.
654  */
655 int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
656 				struct drm_file *filp);
657 
658 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
659 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
660 				    struct drm_file *filp);
661 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
662 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
663 				struct drm_file *filp);
664 
665 /* VRAM scratch page for HDP bug, default vram page */
666 struct amdgpu_mem_scratch {
667 	struct amdgpu_bo		*robj;
668 	uint32_t			*ptr;
669 	u64				gpu_addr;
670 };
671 
672 /*
673  * CGS
674  */
675 struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
676 void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
677 
678 /*
679  * Core structure, functions and helpers.
680  */
681 typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
682 typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
683 
684 typedef uint32_t (*amdgpu_rreg_ext_t)(struct amdgpu_device*, uint64_t);
685 typedef void (*amdgpu_wreg_ext_t)(struct amdgpu_device*, uint64_t, uint32_t);
686 
687 typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
688 typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
689 
690 typedef uint64_t (*amdgpu_rreg64_ext_t)(struct amdgpu_device*, uint64_t);
691 typedef void (*amdgpu_wreg64_ext_t)(struct amdgpu_device*, uint64_t, uint64_t);
692 
693 typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
694 typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
695 
696 struct amdgpu_mmio_remap {
697 	u32 reg_offset;
698 	resource_size_t bus_addr;
699 	struct amdgpu_bo *bo;
700 };
701 
702 enum amdgpu_uid_type {
703 	AMDGPU_UID_TYPE_XCD,
704 	AMDGPU_UID_TYPE_AID,
705 	AMDGPU_UID_TYPE_SOC,
706 	AMDGPU_UID_TYPE_MAX
707 };
708 
709 #define AMDGPU_UID_INST_MAX 8 /* max number of instances for each UID type */
710 
711 struct amdgpu_uid {
712 	uint64_t uid[AMDGPU_UID_TYPE_MAX][AMDGPU_UID_INST_MAX];
713 	struct amdgpu_device *adev;
714 };
715 
716 #define MAX_UMA_OPTION_NAME	28
717 #define MAX_UMA_OPTION_ENTRIES	19
718 
719 #define AMDGPU_UMA_FLAG_AUTO	BIT(1)
720 #define AMDGPU_UMA_FLAG_CUSTOM	BIT(0)
721 
722 /**
723  * struct amdgpu_uma_carveout_option - single UMA carveout option
724  * @name: Name of the carveout option
725  * @memory_carved_mb: Amount of memory carved in MB
726  * @flags: ATCS flags supported by this option
727  */
728 struct amdgpu_uma_carveout_option {
729 	char name[MAX_UMA_OPTION_NAME];
730 	uint32_t memory_carved_mb;
731 	uint8_t flags;
732 };
733 
734 /**
735  * struct amdgpu_uma_carveout_info - table of available UMA carveout options
736  * @num_entries: Number of available options
737  * @uma_option_index: The index of the option currently applied
738  * @update_lock: Lock to serialize changes to the option
739  * @entries: The array of carveout options
740  */
741 struct amdgpu_uma_carveout_info {
742 	uint8_t num_entries;
743 	uint8_t uma_option_index;
744 	struct mutex update_lock;
745 	struct amdgpu_uma_carveout_option entries[MAX_UMA_OPTION_ENTRIES];
746 };
747 
748 struct amd_powerplay {
749 	void *pp_handle;
750 	const struct amd_pm_funcs *pp_funcs;
751 };
752 
753 /* polaris10 kickers */
754 #define ASICID_IS_P20(did, rid)		(((did == 0x67DF) && \
755 					 ((rid == 0xE3) || \
756 					  (rid == 0xE4) || \
757 					  (rid == 0xE5) || \
758 					  (rid == 0xE7) || \
759 					  (rid == 0xEF))) || \
760 					 ((did == 0x6FDF) && \
761 					 ((rid == 0xE7) || \
762 					  (rid == 0xEF) || \
763 					  (rid == 0xFF))))
764 
765 #define ASICID_IS_P30(did, rid)		((did == 0x67DF) && \
766 					((rid == 0xE1) || \
767 					 (rid == 0xF7)))
768 
769 /* polaris11 kickers */
770 #define ASICID_IS_P21(did, rid)		(((did == 0x67EF) && \
771 					 ((rid == 0xE0) || \
772 					  (rid == 0xE5))) || \
773 					 ((did == 0x67FF) && \
774 					 ((rid == 0xCF) || \
775 					  (rid == 0xEF) || \
776 					  (rid == 0xFF))))
777 
778 #define ASICID_IS_P31(did, rid)		((did == 0x67EF) && \
779 					((rid == 0xE2)))
780 
781 /* polaris12 kickers */
782 #define ASICID_IS_P23(did, rid)		(((did == 0x6987) && \
783 					 ((rid == 0xC0) || \
784 					  (rid == 0xC1) || \
785 					  (rid == 0xC3) || \
786 					  (rid == 0xC7))) || \
787 					 ((did == 0x6981) && \
788 					 ((rid == 0x00) || \
789 					  (rid == 0x01) || \
790 					  (rid == 0x10))))
791 
792 struct amdgpu_mqd_prop {
793 	uint64_t mqd_gpu_addr;
794 	uint64_t hqd_base_gpu_addr;
795 	uint64_t rptr_gpu_addr;
796 	uint64_t wptr_gpu_addr;
797 	uint32_t queue_size;
798 	bool use_doorbell;
799 	uint32_t doorbell_index;
800 	uint64_t eop_gpu_addr;
801 	uint32_t hqd_pipe_priority;
802 	uint32_t hqd_queue_priority;
803 	uint32_t mqd_stride_size;
804 	bool allow_tunneling;
805 	bool hqd_active;
806 	uint64_t shadow_addr;
807 	uint64_t gds_bkup_addr;
808 	uint64_t csa_addr;
809 	uint64_t fence_address;
810 	bool tmz_queue;
811 	bool kernel_queue;
812 };
813 
814 struct amdgpu_mqd {
815 	unsigned mqd_size;
816 	int (*init_mqd)(struct amdgpu_device *adev, void *mqd,
817 			struct amdgpu_mqd_prop *p);
818 };
819 
820 struct amdgpu_pcie_reset_ctx {
821 	bool in_link_reset;
822 	bool occurs_dpc;
823 	bool audio_suspended;
824 	struct pci_dev *swus;
825 	struct pci_saved_state *swus_pcistate;
826 	struct pci_saved_state *swds_pcistate;
827 };
828 
829 /*
830  * Custom Init levels could be defined for different situations where a full
831  * initialization of all hardware blocks are not expected. Sample cases are
832  * custom init sequences after resume after S0i3/S3, reset on initialization,
833  * partial reset of blocks etc. Presently, this defines only two levels. Levels
834  * are described in corresponding struct definitions - amdgpu_init_default,
835  * amdgpu_init_minimal_xgmi.
836  */
837 enum amdgpu_init_lvl_id {
838 	AMDGPU_INIT_LEVEL_DEFAULT,
839 	AMDGPU_INIT_LEVEL_MINIMAL_XGMI,
840 	AMDGPU_INIT_LEVEL_RESET_RECOVERY,
841 };
842 
843 struct amdgpu_init_level {
844 	enum amdgpu_init_lvl_id level;
845 	uint32_t hwini_ip_block_mask;
846 };
847 
848 #define AMDGPU_RESET_MAGIC_NUM 64
849 #define AMDGPU_MAX_DF_PERFMONS 4
850 struct amdgpu_reset_domain;
851 struct amdgpu_fru_info;
852 
853 enum amdgpu_enforce_isolation_mode {
854 	AMDGPU_ENFORCE_ISOLATION_DISABLE = 0,
855 	AMDGPU_ENFORCE_ISOLATION_ENABLE = 1,
856 	AMDGPU_ENFORCE_ISOLATION_ENABLE_LEGACY = 2,
857 	AMDGPU_ENFORCE_ISOLATION_NO_CLEANER_SHADER = 3,
858 };
859 
860 struct amdgpu_device {
861 	struct device			*dev;
862 	struct pci_dev			*pdev;
863 	struct drm_device		ddev;
864 
865 #ifdef CONFIG_DRM_AMD_ACP
866 	struct amdgpu_acp		acp;
867 #endif
868 	struct amdgpu_hive_info *hive;
869 	struct amdgpu_xcp_mgr *xcp_mgr;
870 	/* ASIC */
871 	enum amd_asic_type		asic_type;
872 	uint32_t			family;
873 	uint32_t			rev_id;
874 	uint32_t			external_rev_id;
875 	unsigned long			flags;
876 	unsigned long			apu_flags;
877 	int				usec_timeout;
878 	const struct amdgpu_asic_funcs	*asic_funcs;
879 	bool				shutdown;
880 	bool				need_swiotlb;
881 	bool				accel_working;
882 	struct notifier_block		acpi_nb;
883 	struct notifier_block		pm_nb;
884 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
885 	struct debugfs_blob_wrapper debugfs_vbios_blob;
886 	struct mutex			srbm_mutex;
887 	/* GRBM index mutex. Protects concurrent access to GRBM index */
888 	struct mutex                    grbm_idx_mutex;
889 	struct dev_pm_domain		vga_pm_domain;
890 	bool				have_disp_power_ref;
891 	bool                            have_atomics_support;
892 
893 	/* BIOS */
894 	bool				is_atom_fw;
895 	uint8_t				*bios;
896 	uint32_t			bios_size;
897 	uint32_t			bios_scratch_reg_offset;
898 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
899 
900 	/* Register/doorbell mmio */
901 	resource_size_t			rmmio_base;
902 	resource_size_t			rmmio_size;
903 	void __iomem			*rmmio;
904 	/* protects concurrent MM_INDEX/DATA based register access */
905 	spinlock_t mmio_idx_lock;
906 	struct amdgpu_mmio_remap        rmmio_remap;
907 	/* protects concurrent SMC based register access */
908 	spinlock_t smc_idx_lock;
909 	amdgpu_rreg_t			smc_rreg;
910 	amdgpu_wreg_t			smc_wreg;
911 	/* protects concurrent PCIE register access */
912 	spinlock_t pcie_idx_lock;
913 	amdgpu_rreg_t			pcie_rreg;
914 	amdgpu_wreg_t			pcie_wreg;
915 	amdgpu_rreg_t			pciep_rreg;
916 	amdgpu_wreg_t			pciep_wreg;
917 	amdgpu_rreg_ext_t		pcie_rreg_ext;
918 	amdgpu_wreg_ext_t		pcie_wreg_ext;
919 	amdgpu_rreg64_t			pcie_rreg64;
920 	amdgpu_wreg64_t			pcie_wreg64;
921 	amdgpu_rreg64_ext_t			pcie_rreg64_ext;
922 	amdgpu_wreg64_ext_t			pcie_wreg64_ext;
923 	/* protects concurrent UVD register access */
924 	spinlock_t uvd_ctx_idx_lock;
925 	amdgpu_rreg_t			uvd_ctx_rreg;
926 	amdgpu_wreg_t			uvd_ctx_wreg;
927 	/* protects concurrent DIDT register access */
928 	spinlock_t didt_idx_lock;
929 	amdgpu_rreg_t			didt_rreg;
930 	amdgpu_wreg_t			didt_wreg;
931 	/* protects concurrent gc_cac register access */
932 	spinlock_t gc_cac_idx_lock;
933 	amdgpu_rreg_t			gc_cac_rreg;
934 	amdgpu_wreg_t			gc_cac_wreg;
935 	/* protects concurrent se_cac register access */
936 	spinlock_t se_cac_idx_lock;
937 	amdgpu_rreg_t			se_cac_rreg;
938 	amdgpu_wreg_t			se_cac_wreg;
939 	/* protects concurrent ENDPOINT (audio) register access */
940 	spinlock_t audio_endpt_idx_lock;
941 	amdgpu_block_rreg_t		audio_endpt_rreg;
942 	amdgpu_block_wreg_t		audio_endpt_wreg;
943 	struct amdgpu_doorbell		doorbell;
944 
945 	/* clock/pll info */
946 	struct amdgpu_clock            clock;
947 
948 	/* MC */
949 	struct amdgpu_gmc		gmc;
950 	struct amdgpu_gart		gart;
951 	dma_addr_t			dummy_page_addr;
952 	struct amdgpu_vm_manager	vm_manager;
953 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
954 	DECLARE_BITMAP(vmhubs_mask, AMDGPU_MAX_VMHUBS);
955 
956 	/* memory management */
957 	struct amdgpu_mman		mman;
958 	struct amdgpu_mem_scratch	mem_scratch;
959 	struct amdgpu_wb		wb;
960 	atomic64_t			num_bytes_moved;
961 	atomic64_t			num_evictions;
962 	atomic64_t			num_vram_cpu_page_faults;
963 	atomic_t			gpu_reset_counter;
964 	atomic_t			vram_lost_counter;
965 
966 	/* data for buffer migration throttling */
967 	struct {
968 		spinlock_t		lock;
969 		s64			last_update_us;
970 		s64			accum_us; /* accumulated microseconds */
971 		s64			accum_us_vis; /* for visible VRAM */
972 		u32			log2_max_MBps;
973 	} mm_stats;
974 
975 	/* discovery*/
976 	struct amdgpu_discovery_info discovery;
977 
978 	/* display */
979 	bool				enable_virtual_display;
980 	struct amdgpu_vkms_output       *amdgpu_vkms_output;
981 	struct amdgpu_mode_info		mode_info;
982 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
983 	struct delayed_work         hotplug_work;
984 	struct amdgpu_irq_src		crtc_irq;
985 	struct amdgpu_irq_src		vline0_irq;
986 	struct amdgpu_irq_src		vupdate_irq;
987 	struct amdgpu_irq_src		pageflip_irq;
988 	struct amdgpu_irq_src		hpd_irq;
989 	struct amdgpu_irq_src		dmub_trace_irq;
990 	struct amdgpu_irq_src		dmub_outbox_irq;
991 
992 	/* rings */
993 	u64				fence_context;
994 	unsigned			num_rings;
995 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
996 	struct dma_fence __rcu		*gang_submit;
997 	bool				ib_pool_ready;
998 	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
999 	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
1000 
1001 	/* interrupts */
1002 	struct amdgpu_irq		irq;
1003 
1004 	/* powerplay */
1005 	struct amd_powerplay		powerplay;
1006 	struct amdgpu_pm		pm;
1007 	u64				cg_flags;
1008 	u32				pg_flags;
1009 
1010 	/* nbio */
1011 	struct amdgpu_nbio		nbio;
1012 
1013 	/* hdp */
1014 	struct amdgpu_hdp		hdp;
1015 
1016 	/* smuio */
1017 	struct amdgpu_smuio		smuio;
1018 
1019 	/* mmhub */
1020 	struct amdgpu_mmhub		mmhub;
1021 
1022 	/* gfxhub */
1023 	struct amdgpu_gfxhub		gfxhub;
1024 
1025 	/* gfx */
1026 	struct amdgpu_gfx		gfx;
1027 
1028 	/* sdma */
1029 	struct amdgpu_sdma		sdma;
1030 
1031 	/* lsdma */
1032 	struct amdgpu_lsdma		lsdma;
1033 
1034 	/* uvd */
1035 	struct amdgpu_uvd		uvd;
1036 
1037 	/* vce */
1038 	struct amdgpu_vce		vce;
1039 
1040 	/* vcn */
1041 	struct amdgpu_vcn		vcn;
1042 
1043 	/* jpeg */
1044 	struct amdgpu_jpeg		jpeg;
1045 
1046 	/* vpe */
1047 	struct amdgpu_vpe		vpe;
1048 
1049 	/* umsch */
1050 	struct amdgpu_umsch_mm		umsch_mm;
1051 	bool				enable_umsch_mm;
1052 
1053 	/* firmwares */
1054 	struct amdgpu_firmware		firmware;
1055 
1056 	/* PSP */
1057 	struct psp_context		psp;
1058 
1059 	/* GDS */
1060 	struct amdgpu_gds		gds;
1061 
1062 	/* for userq and VM fences */
1063 	struct amdgpu_seq64		seq64;
1064 
1065 	/* UMC */
1066 	struct amdgpu_umc		umc;
1067 
1068 	/* display related functionality */
1069 	struct amdgpu_display_manager dm;
1070 
1071 #if defined(CONFIG_DRM_AMD_ISP)
1072 	/* isp */
1073 	struct amdgpu_isp		isp;
1074 #endif
1075 
1076 	/* mes */
1077 	bool                            enable_mes;
1078 	bool                            enable_mes_kiq;
1079 	bool                            enable_uni_mes;
1080 	struct amdgpu_mes               mes;
1081 	struct amdgpu_mqd               mqds[AMDGPU_HW_IP_NUM];
1082 	const struct amdgpu_userq_funcs *userq_funcs[AMDGPU_HW_IP_NUM];
1083 
1084 	/* xarray used to retrieve the user queue fence driver reference
1085 	 * in the EOP interrupt handler to signal the particular user
1086 	 * queue fence.
1087 	 */
1088 	struct xarray			userq_xa;
1089 	/**
1090 	 * @userq_doorbell_xa: Global user queue map (doorbell index → queue)
1091 	 * Key: doorbell_index (unique global identifier for the queue)
1092 	 * Value: struct amdgpu_usermode_queue
1093 	 */
1094 	struct xarray userq_doorbell_xa;
1095 
1096 	/* df */
1097 	struct amdgpu_df                df;
1098 
1099 	/* MCA */
1100 	struct amdgpu_mca               mca;
1101 
1102 	/* ACA */
1103 	struct amdgpu_aca		aca;
1104 
1105 	/* CPER */
1106 	struct amdgpu_cper		cper;
1107 
1108 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
1109 	uint32_t		        harvest_ip_mask;
1110 	int				num_ip_blocks;
1111 	struct mutex	mn_lock;
1112 	DECLARE_HASHTABLE(mn_hash, 7);
1113 
1114 	/* tracking pinned memory */
1115 	atomic64_t vram_pin_size;
1116 	atomic64_t visible_pin_size;
1117 	atomic64_t gart_pin_size;
1118 
1119 	/* soc15 register offset based on ip, instance and  segment */
1120 	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
1121 	struct amdgpu_ip_map_info	ip_map;
1122 
1123 	/* delayed work_func for deferring clockgating during resume */
1124 	struct delayed_work     delayed_init_work;
1125 
1126 	struct amdgpu_virt	virt;
1127 
1128 	/* record hw reset is performed */
1129 	bool has_hw_reset;
1130 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
1131 
1132 	/* s3/s4 mask */
1133 	bool                            in_suspend;
1134 	bool				in_s3;
1135 	bool				in_s4;
1136 	bool				in_s0ix;
1137 	suspend_state_t			last_suspend_state;
1138 
1139 	enum pp_mp1_state               mp1_state;
1140 	struct amdgpu_doorbell_index doorbell_index;
1141 
1142 	struct mutex			notifier_lock;
1143 
1144 	int asic_reset_res;
1145 	struct work_struct		xgmi_reset_work;
1146 	struct list_head		reset_list;
1147 
1148 	long				gfx_timeout;
1149 	long				sdma_timeout;
1150 	long				video_timeout;
1151 	long				compute_timeout;
1152 	long				psp_timeout;
1153 
1154 	uint64_t			unique_id;
1155 	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
1156 
1157 	/* enable runtime pm on the device */
1158 	bool                            in_runpm;
1159 	bool                            has_pr3;
1160 
1161 	bool                            ucode_sysfs_en;
1162 
1163 	struct amdgpu_fru_info		*fru_info;
1164 	atomic_t			throttling_logging_enabled;
1165 	struct ratelimit_state		throttling_logging_rs;
1166 	uint32_t                        ras_hw_enabled;
1167 	uint32_t                        ras_enabled;
1168 	bool                            ras_default_ecc_enabled;
1169 
1170 	bool                            no_hw_access;
1171 	struct pci_saved_state          *pci_state;
1172 	pci_channel_state_t		pci_channel_state;
1173 
1174 	struct amdgpu_pcie_reset_ctx	pcie_reset_ctx;
1175 
1176 	/* Track auto wait count on s_barrier settings */
1177 	bool				barrier_has_auto_waitcnt;
1178 
1179 	struct amdgpu_reset_control     *reset_cntl;
1180 	uint32_t                        ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE];
1181 
1182 	bool				ram_is_direct_mapped;
1183 
1184 	struct list_head                ras_list;
1185 
1186 	struct amdgpu_reset_domain	*reset_domain;
1187 
1188 	struct mutex			benchmark_mutex;
1189 
1190 	bool                            scpm_enabled;
1191 	uint32_t                        scpm_status;
1192 
1193 	struct work_struct		reset_work;
1194 
1195 	bool                            dc_enabled;
1196 	/* Mask of active clusters */
1197 	uint32_t			aid_mask;
1198 
1199 	/* Debug */
1200 	bool                            debug_vm;
1201 	bool                            debug_largebar;
1202 	bool                            debug_disable_soft_recovery;
1203 	bool                            debug_use_vram_fw_buf;
1204 	bool                            debug_enable_ras_aca;
1205 	bool                            debug_exp_resets;
1206 	bool                            debug_disable_gpu_ring_reset;
1207 	bool                            debug_vm_userptr;
1208 	bool                            debug_disable_ce_logs;
1209 	bool                            debug_enable_ce_cs;
1210 
1211 	/* Protection for the following isolation structure */
1212 	struct mutex                    enforce_isolation_mutex;
1213 	enum amdgpu_enforce_isolation_mode	enforce_isolation[MAX_XCP];
1214 	struct amdgpu_isolation {
1215 		void			*owner;
1216 		struct dma_fence	*spearhead;
1217 		struct amdgpu_sync	active;
1218 		struct amdgpu_sync	prev;
1219 	} isolation[MAX_XCP];
1220 
1221 	struct amdgpu_init_level *init_lvl;
1222 
1223 	/* This flag is used to determine how VRAM allocations are handled for APUs
1224 	 * in KFD: VRAM or GTT.
1225 	 */
1226 	bool                            apu_prefer_gtt;
1227 
1228 	bool                            userq_halt_for_enforce_isolation;
1229 	struct work_struct              userq_reset_work;
1230 	struct amdgpu_uid *uid_info;
1231 
1232 	struct amdgpu_uma_carveout_info uma_info;
1233 
1234 	/* KFD
1235 	 * Must be last --ends in a flexible-array member.
1236 	 */
1237 	struct amdgpu_kfd_dev		kfd;
1238 };
1239 
1240 static inline uint32_t amdgpu_ip_version(const struct amdgpu_device *adev,
1241 					 uint8_t ip, uint8_t inst)
1242 {
1243 	/* This considers only major/minor/rev and ignores
1244 	 * subrevision/variant fields.
1245 	 */
1246 	return adev->ip_versions[ip][inst] & ~0xFFU;
1247 }
1248 
1249 static inline uint32_t amdgpu_ip_version_full(const struct amdgpu_device *adev,
1250 					      uint8_t ip, uint8_t inst)
1251 {
1252 	/* This returns full version - major/minor/rev/variant/subrevision */
1253 	return adev->ip_versions[ip][inst];
1254 }
1255 
1256 static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
1257 {
1258 	return container_of(ddev, struct amdgpu_device, ddev);
1259 }
1260 
1261 static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
1262 {
1263 	return &adev->ddev;
1264 }
1265 
1266 static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev)
1267 {
1268 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1269 }
1270 
1271 static inline bool amdgpu_is_multi_aid(struct amdgpu_device *adev)
1272 {
1273 	return !!adev->aid_mask;
1274 }
1275 
1276 int amdgpu_device_init(struct amdgpu_device *adev,
1277 		       uint32_t flags);
1278 void amdgpu_device_fini_hw(struct amdgpu_device *adev);
1279 void amdgpu_device_fini_sw(struct amdgpu_device *adev);
1280 
1281 int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1282 
1283 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
1284 			     void *buf, size_t size, bool write);
1285 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
1286 				 void *buf, size_t size, bool write);
1287 
1288 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1289 			       void *buf, size_t size, bool write);
1290 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev,
1291 			    uint32_t inst, uint32_t reg_addr, char reg_name[],
1292 			    uint32_t expected_value, uint32_t mask);
1293 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1294 			    uint32_t reg, uint32_t acc_flags);
1295 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev,
1296 				    u64 reg_addr);
1297 uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev,
1298 				uint32_t reg, uint32_t acc_flags,
1299 				uint32_t xcc_id);
1300 void amdgpu_device_wreg(struct amdgpu_device *adev,
1301 			uint32_t reg, uint32_t v,
1302 			uint32_t acc_flags);
1303 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev,
1304 				     u64 reg_addr, u32 reg_data);
1305 void amdgpu_device_xcc_wreg(struct amdgpu_device *adev,
1306 			    uint32_t reg, uint32_t v,
1307 			    uint32_t acc_flags,
1308 			    uint32_t xcc_id);
1309 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
1310 			     uint32_t reg, uint32_t v, uint32_t xcc_id);
1311 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1312 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1313 
1314 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
1315 				u32 reg_addr);
1316 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1317 				  u32 reg_addr);
1318 u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev,
1319 				  u64 reg_addr);
1320 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1321 				 u32 reg_addr, u32 reg_data);
1322 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1323 				   u32 reg_addr, u64 reg_data);
1324 void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev,
1325 				   u64 reg_addr, u64 reg_data);
1326 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev);
1327 bool amdgpu_device_asic_has_dc_support(struct pci_dev *pdev,
1328 				       enum amd_asic_type asic_type);
1329 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1330 
1331 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev);
1332 
1333 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
1334 				 struct amdgpu_reset_context *reset_context);
1335 
1336 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
1337 			 struct amdgpu_reset_context *reset_context);
1338 
1339 int amdgpu_device_reinit_after_reset(struct amdgpu_reset_context *reset_context);
1340 
1341 int emu_soc_asic_init(struct amdgpu_device *adev);
1342 
1343 /*
1344  * Registers read & write functions.
1345  */
1346 #define AMDGPU_REGS_NO_KIQ    (1<<1)
1347 #define AMDGPU_REGS_RLC	(1<<2)
1348 
1349 #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1350 #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1351 
1352 #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg), 0)
1353 #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v), 0)
1354 
1355 #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1356 #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1357 
1358 #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1359 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1360 #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
1361 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1362 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1363 #define RREG32_XCC(reg, inst) amdgpu_device_xcc_rreg(adev, (reg), 0, inst)
1364 #define WREG32_XCC(reg, v, inst) amdgpu_device_xcc_wreg(adev, (reg), (v), 0, inst)
1365 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1366 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1367 #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1368 #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1369 #define RREG32_PCIE_EXT(reg) adev->pcie_rreg_ext(adev, (reg))
1370 #define WREG32_PCIE_EXT(reg, v) adev->pcie_wreg_ext(adev, (reg), (v))
1371 #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1372 #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1373 #define RREG64_PCIE_EXT(reg) adev->pcie_rreg64_ext(adev, (reg))
1374 #define WREG64_PCIE_EXT(reg, v) adev->pcie_wreg64_ext(adev, (reg), (v))
1375 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1376 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1377 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1378 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1379 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1380 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1381 #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1382 #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1383 #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1384 #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1385 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1386 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1387 #define WREG32_P(reg, val, mask)				\
1388 	do {							\
1389 		uint32_t tmp_ = RREG32(reg);			\
1390 		tmp_ &= (mask);					\
1391 		tmp_ |= ((val) & ~(mask));			\
1392 		WREG32(reg, tmp_);				\
1393 	} while (0)
1394 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1395 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1396 #define WREG32_PLL_P(reg, val, mask)				\
1397 	do {							\
1398 		uint32_t tmp_ = RREG32_PLL(reg);		\
1399 		tmp_ &= (mask);					\
1400 		tmp_ |= ((val) & ~(mask));			\
1401 		WREG32_PLL(reg, tmp_);				\
1402 	} while (0)
1403 
1404 #define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
1405 	do {                                                    \
1406 		u32 tmp = RREG32_SMC(_Reg);                     \
1407 		tmp &= (_Mask);                                 \
1408 		tmp |= ((_Val) & ~(_Mask));                     \
1409 		WREG32_SMC(_Reg, tmp);                          \
1410 	} while (0)
1411 
1412 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
1413 
1414 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1415 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1416 
1417 #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
1418 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
1419 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1420 
1421 #define REG_GET_FIELD(value, reg, field)				\
1422 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1423 
1424 #define WREG32_FIELD(reg, field, val)	\
1425 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1426 
1427 #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1428 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1429 
1430 #define AMDGPU_GET_REG_FIELD(x, h, l) (((x) & GENMASK_ULL(h, l)) >> (l))
1431 /*
1432  * BIOS helpers.
1433  */
1434 #define RBIOS8(i) (adev->bios[i])
1435 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1436 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1437 
1438 /*
1439  * ASICs macro.
1440  */
1441 #define amdgpu_asic_set_vga_state(adev, state) \
1442     ((adev)->asic_funcs->set_vga_state ? (adev)->asic_funcs->set_vga_state((adev), (state)) : 0)
1443 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1444 #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1445 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1446 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1447 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1448 #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1449 #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1450 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1451 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1452 #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1453 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1454 #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1455 #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1456 #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1457 #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1458 #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1459 #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1460 #define amdgpu_asic_supports_baco(adev) \
1461     ((adev)->asic_funcs->supports_baco ? (adev)->asic_funcs->supports_baco((adev)) : 0)
1462 #define amdgpu_asic_pre_asic_init(adev)                                      \
1463 	{                                                                    \
1464 		if ((adev)->asic_funcs && (adev)->asic_funcs->pre_asic_init) \
1465 			(adev)->asic_funcs->pre_asic_init((adev));           \
1466 	}
1467 #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
1468 	((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
1469 #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c))
1470 
1471 #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter))
1472 
1473 #define BIT_MASK_UPPER(i) ((i) >= BITS_PER_LONG ? 0 : ~0UL << (i))
1474 #define for_each_inst(i, inst_mask)        \
1475 	for (i = ffs(inst_mask); i-- != 0; \
1476 	     i = ffs(inst_mask & BIT_MASK_UPPER(i + 1)))
1477 
1478 /* Common functions */
1479 bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1480 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1481 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1482 			      struct amdgpu_job *job,
1483 			      struct amdgpu_reset_context *reset_context);
1484 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1485 int amdgpu_device_pci_reset(struct amdgpu_device *adev);
1486 bool amdgpu_device_need_post(struct amdgpu_device *adev);
1487 bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev);
1488 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev);
1489 
1490 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1491 				  u64 num_vis_bytes);
1492 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1493 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1494 					     const u32 *registers,
1495 					     const u32 array_size);
1496 
1497 int amdgpu_device_mode1_reset(struct amdgpu_device *adev);
1498 int amdgpu_device_link_reset(struct amdgpu_device *adev);
1499 bool amdgpu_device_supports_atpx(struct amdgpu_device *adev);
1500 bool amdgpu_device_supports_px(struct amdgpu_device *adev);
1501 bool amdgpu_device_supports_boco(struct amdgpu_device *adev);
1502 bool amdgpu_device_supports_smart_shift(struct amdgpu_device *adev);
1503 int amdgpu_device_supports_baco(struct amdgpu_device *adev);
1504 void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev);
1505 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1506 				      struct amdgpu_device *peer_adev);
1507 int amdgpu_device_baco_enter(struct amdgpu_device *adev);
1508 int amdgpu_device_baco_exit(struct amdgpu_device *adev);
1509 
1510 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
1511 		struct amdgpu_ring *ring);
1512 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
1513 		struct amdgpu_ring *ring);
1514 
1515 void amdgpu_device_halt(struct amdgpu_device *adev);
1516 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
1517 				u32 reg);
1518 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
1519 				u32 reg, u32 v);
1520 struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev);
1521 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
1522 					    struct dma_fence *gang);
1523 struct dma_fence *amdgpu_device_enforce_isolation(struct amdgpu_device *adev,
1524 						  struct amdgpu_ring *ring,
1525 						  struct amdgpu_job *job);
1526 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev);
1527 ssize_t amdgpu_get_soft_full_reset_mask(struct amdgpu_ring *ring);
1528 ssize_t amdgpu_show_reset_mask(char *buf, uint32_t supported_reset);
1529 
1530 /* atpx handler */
1531 #if defined(CONFIG_VGA_SWITCHEROO)
1532 void amdgpu_register_atpx_handler(void);
1533 void amdgpu_unregister_atpx_handler(void);
1534 bool amdgpu_has_atpx_dgpu_power_cntl(void);
1535 bool amdgpu_is_atpx_hybrid(void);
1536 bool amdgpu_has_atpx(void);
1537 #else
1538 static inline void amdgpu_register_atpx_handler(void) {}
1539 static inline void amdgpu_unregister_atpx_handler(void) {}
1540 static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1541 static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1542 static inline bool amdgpu_has_atpx(void) { return false; }
1543 #endif
1544 
1545 /*
1546  * KMS
1547  */
1548 extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1549 extern const int amdgpu_max_kms_ioctl;
1550 
1551 int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1552 void amdgpu_driver_unload_kms(struct drm_device *dev);
1553 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1554 void amdgpu_driver_postclose_kms(struct drm_device *dev,
1555 				 struct drm_file *file_priv);
1556 void amdgpu_driver_release_kms(struct drm_device *dev);
1557 
1558 int amdgpu_device_prepare(struct drm_device *dev);
1559 void amdgpu_device_complete(struct drm_device *dev);
1560 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1561 int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1562 u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1563 int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1564 void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1565 int amdgpu_info_ioctl(struct drm_device *dev, void *data,
1566 		      struct drm_file *filp);
1567 
1568 /*
1569  * functions used by amdgpu_encoder.c
1570  */
1571 struct amdgpu_afmt_acr {
1572 	u32 clock;
1573 
1574 	int n_32khz;
1575 	int cts_32khz;
1576 
1577 	int n_44_1khz;
1578 	int cts_44_1khz;
1579 
1580 	int n_48khz;
1581 	int cts_48khz;
1582 
1583 };
1584 
1585 struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1586 
1587 /* amdgpu_acpi.c */
1588 
1589 struct amdgpu_numa_info {
1590 	uint64_t size;
1591 	int pxm;
1592 	int nid;
1593 };
1594 
1595 /* ATCS Device/Driver State */
1596 #define AMDGPU_ATCS_PSC_DEV_STATE_D0		0
1597 #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT	3
1598 #define AMDGPU_ATCS_PSC_DRV_STATE_OPR		0
1599 #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR	1
1600 
1601 #if defined(CONFIG_ACPI)
1602 int amdgpu_acpi_init(struct amdgpu_device *adev);
1603 void amdgpu_acpi_fini(struct amdgpu_device *adev);
1604 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1605 bool amdgpu_acpi_is_power_shift_control_supported(void);
1606 bool amdgpu_acpi_is_set_uma_allocation_size_supported(void);
1607 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1608 						u8 perf_req, bool advertise);
1609 int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1610 				    u8 dev_state, bool drv_state);
1611 int amdgpu_acpi_smart_shift_update(struct amdgpu_device *adev,
1612 				   enum amdgpu_ss ss_state);
1613 int amdgpu_acpi_set_uma_allocation_size(struct amdgpu_device *adev, u8 index, u8 type);
1614 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1615 int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, u64 *tmr_offset,
1616 			     u64 *tmr_size);
1617 int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, int xcc_id,
1618 			     struct amdgpu_numa_info *numa_info);
1619 
1620 void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps);
1621 bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev);
1622 void amdgpu_acpi_detect(void);
1623 void amdgpu_acpi_release(void);
1624 #else
1625 static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1626 static inline int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev,
1627 					   u64 *tmr_offset, u64 *tmr_size)
1628 {
1629 	return -EINVAL;
1630 }
1631 static inline int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev,
1632 					   int xcc_id,
1633 					   struct amdgpu_numa_info *numa_info)
1634 {
1635 	return -EINVAL;
1636 }
1637 static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1638 static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; }
1639 static inline void amdgpu_acpi_detect(void) { }
1640 static inline void amdgpu_acpi_release(void) { }
1641 static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; }
1642 static inline bool amdgpu_acpi_is_set_uma_allocation_size_supported(void) { return false; }
1643 static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1644 						  u8 dev_state, bool drv_state) { return 0; }
1645 static inline int amdgpu_acpi_smart_shift_update(struct amdgpu_device *adev,
1646 						 enum amdgpu_ss ss_state)
1647 {
1648 	return 0;
1649 }
1650 static inline int amdgpu_acpi_set_uma_allocation_size(struct amdgpu_device *adev, u8 index, u8 type)
1651 {
1652 	return -EINVAL;
1653 }
1654 static inline void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps) { }
1655 #endif
1656 
1657 #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND)
1658 bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev);
1659 bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev);
1660 #else
1661 static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; }
1662 static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; }
1663 #endif
1664 
1665 #if defined(CONFIG_DRM_AMD_ISP)
1666 int amdgpu_acpi_get_isp4_dev(struct acpi_device **dev);
1667 #endif
1668 
1669 void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1670 void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1671 
1672 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1673 					   pci_channel_state_t state);
1674 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1675 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1676 void amdgpu_pci_resume(struct pci_dev *pdev);
1677 
1678 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1679 bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1680 
1681 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev);
1682 
1683 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
1684 			       enum amd_clockgating_state state);
1685 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
1686 			       enum amd_powergating_state state);
1687 
1688 static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev)
1689 {
1690 	return amdgpu_gpu_recovery != 0 &&
1691 		adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT &&
1692 		adev->compute_timeout != MAX_SCHEDULE_TIMEOUT &&
1693 		adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT &&
1694 		adev->video_timeout != MAX_SCHEDULE_TIMEOUT;
1695 }
1696 
1697 #include "amdgpu_object.h"
1698 
1699 static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1700 {
1701        return adev->gmc.tmz_enabled;
1702 }
1703 
1704 int amdgpu_in_reset(struct amdgpu_device *adev);
1705 
1706 extern const struct attribute_group amdgpu_vram_mgr_attr_group;
1707 extern const struct attribute_group amdgpu_gtt_mgr_attr_group;
1708 extern const struct attribute_group amdgpu_flash_attr_group;
1709 
1710 void amdgpu_set_init_level(struct amdgpu_device *adev,
1711 			   enum amdgpu_init_lvl_id lvl);
1712 
1713 static inline int amdgpu_device_bus_status_check(struct amdgpu_device *adev)
1714 {
1715        u32 status;
1716        int r;
1717 
1718        r = pci_read_config_dword(adev->pdev, PCI_COMMAND, &status);
1719        if (r || PCI_POSSIBLE_ERROR(status)) {
1720 		dev_err(adev->dev, "device lost from bus!");
1721 		return -ENODEV;
1722        }
1723 
1724        return 0;
1725 }
1726 
1727 void amdgpu_device_set_uid(struct amdgpu_uid *uid_info,
1728 			   enum amdgpu_uid_type type, uint8_t inst,
1729 			   uint64_t uid);
1730 uint64_t amdgpu_device_get_uid(struct amdgpu_uid *uid_info,
1731 			       enum amdgpu_uid_type type, uint8_t inst);
1732 #endif
1733