xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu.h (revision 5b723b12301272ed3c6c99c4ad8b43a520f880ea)
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #ifndef __AMDGPU_H__
29 #define __AMDGPU_H__
30 
31 #ifdef pr_fmt
32 #undef pr_fmt
33 #endif
34 
35 #define pr_fmt(fmt) "amdgpu: " fmt
36 
37 #ifdef dev_fmt
38 #undef dev_fmt
39 #endif
40 
41 #define dev_fmt(fmt) "amdgpu: " fmt
42 
43 #include "amdgpu_ctx.h"
44 
45 #include <linux/atomic.h>
46 #include <linux/wait.h>
47 #include <linux/list.h>
48 #include <linux/kref.h>
49 #include <linux/rbtree.h>
50 #include <linux/hashtable.h>
51 #include <linux/dma-fence.h>
52 #include <linux/pci.h>
53 #include <linux/aer.h>
54 
55 #include <drm/ttm/ttm_bo_api.h>
56 #include <drm/ttm/ttm_bo_driver.h>
57 #include <drm/ttm/ttm_placement.h>
58 #include <drm/ttm/ttm_execbuf_util.h>
59 
60 #include <drm/amdgpu_drm.h>
61 #include <drm/drm_gem.h>
62 #include <drm/drm_ioctl.h>
63 #include <drm/gpu_scheduler.h>
64 
65 #include <kgd_kfd_interface.h>
66 #include "dm_pp_interface.h"
67 #include "kgd_pp_interface.h"
68 
69 #include "amd_shared.h"
70 #include "amdgpu_mode.h"
71 #include "amdgpu_ih.h"
72 #include "amdgpu_irq.h"
73 #include "amdgpu_ucode.h"
74 #include "amdgpu_ttm.h"
75 #include "amdgpu_psp.h"
76 #include "amdgpu_gds.h"
77 #include "amdgpu_sync.h"
78 #include "amdgpu_ring.h"
79 #include "amdgpu_vm.h"
80 #include "amdgpu_dpm.h"
81 #include "amdgpu_acp.h"
82 #include "amdgpu_uvd.h"
83 #include "amdgpu_vce.h"
84 #include "amdgpu_vcn.h"
85 #include "amdgpu_jpeg.h"
86 #include "amdgpu_mn.h"
87 #include "amdgpu_gmc.h"
88 #include "amdgpu_gfx.h"
89 #include "amdgpu_sdma.h"
90 #include "amdgpu_nbio.h"
91 #include "amdgpu_hdp.h"
92 #include "amdgpu_dm.h"
93 #include "amdgpu_virt.h"
94 #include "amdgpu_csa.h"
95 #include "amdgpu_gart.h"
96 #include "amdgpu_debugfs.h"
97 #include "amdgpu_job.h"
98 #include "amdgpu_bo_list.h"
99 #include "amdgpu_gem.h"
100 #include "amdgpu_doorbell.h"
101 #include "amdgpu_amdkfd.h"
102 #include "amdgpu_discovery.h"
103 #include "amdgpu_mes.h"
104 #include "amdgpu_umc.h"
105 #include "amdgpu_mmhub.h"
106 #include "amdgpu_gfxhub.h"
107 #include "amdgpu_df.h"
108 #include "amdgpu_smuio.h"
109 #include "amdgpu_fdinfo.h"
110 #include "amdgpu_mca.h"
111 #include "amdgpu_ras.h"
112 
113 #define MAX_GPU_INSTANCE		16
114 
115 struct amdgpu_gpu_instance
116 {
117 	struct amdgpu_device		*adev;
118 	int				mgpu_fan_enabled;
119 };
120 
121 struct amdgpu_mgpu_info
122 {
123 	struct amdgpu_gpu_instance	gpu_ins[MAX_GPU_INSTANCE];
124 	struct mutex			mutex;
125 	uint32_t			num_gpu;
126 	uint32_t			num_dgpu;
127 	uint32_t			num_apu;
128 
129 	/* delayed reset_func for XGMI configuration if necessary */
130 	struct delayed_work		delayed_reset_work;
131 	bool				pending_reset;
132 };
133 
134 enum amdgpu_ss {
135 	AMDGPU_SS_DRV_LOAD,
136 	AMDGPU_SS_DEV_D0,
137 	AMDGPU_SS_DEV_D3,
138 	AMDGPU_SS_DRV_UNLOAD
139 };
140 
141 struct amdgpu_watchdog_timer
142 {
143 	bool timeout_fatal_disable;
144 	uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */
145 };
146 
147 #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH	256
148 
149 /*
150  * Modules parameters.
151  */
152 extern int amdgpu_modeset;
153 extern int amdgpu_vram_limit;
154 extern int amdgpu_vis_vram_limit;
155 extern int amdgpu_gart_size;
156 extern int amdgpu_gtt_size;
157 extern int amdgpu_moverate;
158 extern int amdgpu_benchmarking;
159 extern int amdgpu_testing;
160 extern int amdgpu_audio;
161 extern int amdgpu_disp_priority;
162 extern int amdgpu_hw_i2c;
163 extern int amdgpu_pcie_gen2;
164 extern int amdgpu_msi;
165 extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
166 extern int amdgpu_dpm;
167 extern int amdgpu_fw_load_type;
168 extern int amdgpu_aspm;
169 extern int amdgpu_runtime_pm;
170 extern uint amdgpu_ip_block_mask;
171 extern int amdgpu_bapm;
172 extern int amdgpu_deep_color;
173 extern int amdgpu_vm_size;
174 extern int amdgpu_vm_block_size;
175 extern int amdgpu_vm_fragment_size;
176 extern int amdgpu_vm_fault_stop;
177 extern int amdgpu_vm_debug;
178 extern int amdgpu_vm_update_mode;
179 extern int amdgpu_exp_hw_support;
180 extern int amdgpu_dc;
181 extern int amdgpu_sched_jobs;
182 extern int amdgpu_sched_hw_submission;
183 extern uint amdgpu_pcie_gen_cap;
184 extern uint amdgpu_pcie_lane_cap;
185 extern uint amdgpu_cg_mask;
186 extern uint amdgpu_pg_mask;
187 extern uint amdgpu_sdma_phase_quantum;
188 extern char *amdgpu_disable_cu;
189 extern char *amdgpu_virtual_display;
190 extern uint amdgpu_pp_feature_mask;
191 extern uint amdgpu_force_long_training;
192 extern int amdgpu_job_hang_limit;
193 extern int amdgpu_lbpw;
194 extern int amdgpu_compute_multipipe;
195 extern int amdgpu_gpu_recovery;
196 extern int amdgpu_emu_mode;
197 extern uint amdgpu_smu_memory_pool_size;
198 extern int amdgpu_smu_pptable_id;
199 extern uint amdgpu_dc_feature_mask;
200 extern uint amdgpu_dc_debug_mask;
201 extern uint amdgpu_dm_abm_level;
202 extern int amdgpu_backlight;
203 extern struct amdgpu_mgpu_info mgpu_info;
204 extern int amdgpu_ras_enable;
205 extern uint amdgpu_ras_mask;
206 extern int amdgpu_bad_page_threshold;
207 extern bool amdgpu_ignore_bad_page_threshold;
208 extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer;
209 extern int amdgpu_async_gfx_ring;
210 extern int amdgpu_mcbp;
211 extern int amdgpu_discovery;
212 extern int amdgpu_mes;
213 extern int amdgpu_noretry;
214 extern int amdgpu_force_asic_type;
215 extern int amdgpu_smartshift_bias;
216 #ifdef CONFIG_HSA_AMD
217 extern int sched_policy;
218 extern bool debug_evictions;
219 extern bool no_system_mem_limit;
220 #else
221 static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS;
222 static const bool __maybe_unused debug_evictions; /* = false */
223 static const bool __maybe_unused no_system_mem_limit;
224 #endif
225 
226 extern int amdgpu_tmz;
227 extern int amdgpu_reset_method;
228 
229 #ifdef CONFIG_DRM_AMDGPU_SI
230 extern int amdgpu_si_support;
231 #endif
232 #ifdef CONFIG_DRM_AMDGPU_CIK
233 extern int amdgpu_cik_support;
234 #endif
235 extern int amdgpu_num_kcq;
236 
237 #define AMDGPU_VM_MAX_NUM_CTX			4096
238 #define AMDGPU_SG_THRESHOLD			(256*1024*1024)
239 #define AMDGPU_DEFAULT_GTT_SIZE_MB		3072ULL /* 3GB by default */
240 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS	        3000
241 #define AMDGPU_MAX_USEC_TIMEOUT			100000	/* 100 ms */
242 #define AMDGPU_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
243 #define AMDGPU_DEBUGFS_MAX_COMPONENTS		32
244 #define AMDGPUFB_CONN_LIMIT			4
245 #define AMDGPU_BIOS_NUM_SCRATCH			16
246 
247 #define AMDGPU_VBIOS_VGA_ALLOCATION		(9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */
248 
249 /* hard reset data */
250 #define AMDGPU_ASIC_RESET_DATA                  0x39d5e86b
251 
252 /* reset flags */
253 #define AMDGPU_RESET_GFX			(1 << 0)
254 #define AMDGPU_RESET_COMPUTE			(1 << 1)
255 #define AMDGPU_RESET_DMA			(1 << 2)
256 #define AMDGPU_RESET_CP				(1 << 3)
257 #define AMDGPU_RESET_GRBM			(1 << 4)
258 #define AMDGPU_RESET_DMA1			(1 << 5)
259 #define AMDGPU_RESET_RLC			(1 << 6)
260 #define AMDGPU_RESET_SEM			(1 << 7)
261 #define AMDGPU_RESET_IH				(1 << 8)
262 #define AMDGPU_RESET_VMC			(1 << 9)
263 #define AMDGPU_RESET_MC				(1 << 10)
264 #define AMDGPU_RESET_DISPLAY			(1 << 11)
265 #define AMDGPU_RESET_UVD			(1 << 12)
266 #define AMDGPU_RESET_VCE			(1 << 13)
267 #define AMDGPU_RESET_VCE1			(1 << 14)
268 
269 /* max cursor sizes (in pixels) */
270 #define CIK_CURSOR_WIDTH 128
271 #define CIK_CURSOR_HEIGHT 128
272 
273 /* smasrt shift bias level limits */
274 #define AMDGPU_SMARTSHIFT_MAX_BIAS (100)
275 #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100)
276 
277 struct amdgpu_device;
278 struct amdgpu_ib;
279 struct amdgpu_cs_parser;
280 struct amdgpu_job;
281 struct amdgpu_irq_src;
282 struct amdgpu_fpriv;
283 struct amdgpu_bo_va_mapping;
284 struct kfd_vm_fault_info;
285 struct amdgpu_hive_info;
286 struct amdgpu_reset_context;
287 struct amdgpu_reset_control;
288 
289 enum amdgpu_cp_irq {
290 	AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0,
291 	AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP,
292 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
293 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
294 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
295 	AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
296 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
297 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
298 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
299 	AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
300 
301 	AMDGPU_CP_IRQ_LAST
302 };
303 
304 enum amdgpu_thermal_irq {
305 	AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
306 	AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
307 
308 	AMDGPU_THERMAL_IRQ_LAST
309 };
310 
311 enum amdgpu_kiq_irq {
312 	AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
313 	AMDGPU_CP_KIQ_IRQ_LAST
314 };
315 
316 #define MAX_KIQ_REG_WAIT       5000 /* in usecs, 5ms */
317 #define MAX_KIQ_REG_BAILOUT_INTERVAL   5 /* in msecs, 5ms */
318 #define MAX_KIQ_REG_TRY 1000
319 
320 int amdgpu_device_ip_set_clockgating_state(void *dev,
321 					   enum amd_ip_block_type block_type,
322 					   enum amd_clockgating_state state);
323 int amdgpu_device_ip_set_powergating_state(void *dev,
324 					   enum amd_ip_block_type block_type,
325 					   enum amd_powergating_state state);
326 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
327 					    u32 *flags);
328 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
329 				   enum amd_ip_block_type block_type);
330 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
331 			      enum amd_ip_block_type block_type);
332 
333 #define AMDGPU_MAX_IP_NUM 16
334 
335 struct amdgpu_ip_block_status {
336 	bool valid;
337 	bool sw;
338 	bool hw;
339 	bool late_initialized;
340 	bool hang;
341 };
342 
343 struct amdgpu_ip_block_version {
344 	const enum amd_ip_block_type type;
345 	const u32 major;
346 	const u32 minor;
347 	const u32 rev;
348 	const struct amd_ip_funcs *funcs;
349 };
350 
351 #define HW_REV(_Major, _Minor, _Rev) \
352 	((((uint32_t) (_Major)) << 16) | ((uint32_t) (_Minor) << 8) | ((uint32_t) (_Rev)))
353 
354 struct amdgpu_ip_block {
355 	struct amdgpu_ip_block_status status;
356 	const struct amdgpu_ip_block_version *version;
357 };
358 
359 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
360 				       enum amd_ip_block_type type,
361 				       u32 major, u32 minor);
362 
363 struct amdgpu_ip_block *
364 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
365 			      enum amd_ip_block_type type);
366 
367 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
368 			       const struct amdgpu_ip_block_version *ip_block_version);
369 
370 /*
371  * BIOS.
372  */
373 bool amdgpu_get_bios(struct amdgpu_device *adev);
374 bool amdgpu_read_bios(struct amdgpu_device *adev);
375 bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev,
376 				     u8 *bios, u32 length_bytes);
377 /*
378  * Clocks
379  */
380 
381 #define AMDGPU_MAX_PPLL 3
382 
383 struct amdgpu_clock {
384 	struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
385 	struct amdgpu_pll spll;
386 	struct amdgpu_pll mpll;
387 	/* 10 Khz units */
388 	uint32_t default_mclk;
389 	uint32_t default_sclk;
390 	uint32_t default_dispclk;
391 	uint32_t current_dispclk;
392 	uint32_t dp_extclk;
393 	uint32_t max_pixel_clock;
394 };
395 
396 /* sub-allocation manager, it has to be protected by another lock.
397  * By conception this is an helper for other part of the driver
398  * like the indirect buffer or semaphore, which both have their
399  * locking.
400  *
401  * Principe is simple, we keep a list of sub allocation in offset
402  * order (first entry has offset == 0, last entry has the highest
403  * offset).
404  *
405  * When allocating new object we first check if there is room at
406  * the end total_size - (last_object_offset + last_object_size) >=
407  * alloc_size. If so we allocate new object there.
408  *
409  * When there is not enough room at the end, we start waiting for
410  * each sub object until we reach object_offset+object_size >=
411  * alloc_size, this object then become the sub object we return.
412  *
413  * Alignment can't be bigger than page size.
414  *
415  * Hole are not considered for allocation to keep things simple.
416  * Assumption is that there won't be hole (all object on same
417  * alignment).
418  */
419 
420 #define AMDGPU_SA_NUM_FENCE_LISTS	32
421 
422 struct amdgpu_sa_manager {
423 	wait_queue_head_t	wq;
424 	struct amdgpu_bo	*bo;
425 	struct list_head	*hole;
426 	struct list_head	flist[AMDGPU_SA_NUM_FENCE_LISTS];
427 	struct list_head	olist;
428 	unsigned		size;
429 	uint64_t		gpu_addr;
430 	void			*cpu_ptr;
431 	uint32_t		domain;
432 	uint32_t		align;
433 };
434 
435 /* sub-allocation buffer */
436 struct amdgpu_sa_bo {
437 	struct list_head		olist;
438 	struct list_head		flist;
439 	struct amdgpu_sa_manager	*manager;
440 	unsigned			soffset;
441 	unsigned			eoffset;
442 	struct dma_fence	        *fence;
443 };
444 
445 int amdgpu_fence_slab_init(void);
446 void amdgpu_fence_slab_fini(void);
447 
448 /*
449  * IRQS.
450  */
451 
452 struct amdgpu_flip_work {
453 	struct delayed_work		flip_work;
454 	struct work_struct		unpin_work;
455 	struct amdgpu_device		*adev;
456 	int				crtc_id;
457 	u32				target_vblank;
458 	uint64_t			base;
459 	struct drm_pending_vblank_event *event;
460 	struct amdgpu_bo		*old_abo;
461 	unsigned			shared_count;
462 	struct dma_fence		**shared;
463 	struct dma_fence_cb		cb;
464 	bool				async;
465 };
466 
467 
468 /*
469  * CP & rings.
470  */
471 
472 struct amdgpu_ib {
473 	struct amdgpu_sa_bo		*sa_bo;
474 	uint32_t			length_dw;
475 	uint64_t			gpu_addr;
476 	uint32_t			*ptr;
477 	uint32_t			flags;
478 };
479 
480 extern const struct drm_sched_backend_ops amdgpu_sched_ops;
481 
482 /*
483  * file private structure
484  */
485 
486 struct amdgpu_fpriv {
487 	struct amdgpu_vm	vm;
488 	struct amdgpu_bo_va	*prt_va;
489 	struct amdgpu_bo_va	*csa_va;
490 	struct mutex		bo_list_lock;
491 	struct idr		bo_list_handles;
492 	struct amdgpu_ctx_mgr	ctx_mgr;
493 };
494 
495 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv);
496 
497 int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
498 		  unsigned size,
499 		  enum amdgpu_ib_pool_type pool,
500 		  struct amdgpu_ib *ib);
501 void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
502 		    struct dma_fence *f);
503 int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
504 		       struct amdgpu_ib *ibs, struct amdgpu_job *job,
505 		       struct dma_fence **f);
506 int amdgpu_ib_pool_init(struct amdgpu_device *adev);
507 void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
508 int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
509 
510 /*
511  * CS.
512  */
513 struct amdgpu_cs_chunk {
514 	uint32_t		chunk_id;
515 	uint32_t		length_dw;
516 	void			*kdata;
517 };
518 
519 struct amdgpu_cs_post_dep {
520 	struct drm_syncobj *syncobj;
521 	struct dma_fence_chain *chain;
522 	u64 point;
523 };
524 
525 struct amdgpu_cs_parser {
526 	struct amdgpu_device	*adev;
527 	struct drm_file		*filp;
528 	struct amdgpu_ctx	*ctx;
529 
530 	/* chunks */
531 	unsigned		nchunks;
532 	struct amdgpu_cs_chunk	*chunks;
533 
534 	/* scheduler job object */
535 	struct amdgpu_job	*job;
536 	struct drm_sched_entity	*entity;
537 
538 	/* buffer objects */
539 	struct ww_acquire_ctx		ticket;
540 	struct amdgpu_bo_list		*bo_list;
541 	struct amdgpu_mn		*mn;
542 	struct amdgpu_bo_list_entry	vm_pd;
543 	struct list_head		validated;
544 	struct dma_fence		*fence;
545 	uint64_t			bytes_moved_threshold;
546 	uint64_t			bytes_moved_vis_threshold;
547 	uint64_t			bytes_moved;
548 	uint64_t			bytes_moved_vis;
549 
550 	/* user fence */
551 	struct amdgpu_bo_list_entry	uf_entry;
552 
553 	unsigned			num_post_deps;
554 	struct amdgpu_cs_post_dep	*post_deps;
555 };
556 
557 static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
558 				      uint32_t ib_idx, int idx)
559 {
560 	return p->job->ibs[ib_idx].ptr[idx];
561 }
562 
563 static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
564 				       uint32_t ib_idx, int idx,
565 				       uint32_t value)
566 {
567 	p->job->ibs[ib_idx].ptr[idx] = value;
568 }
569 
570 /*
571  * Writeback
572  */
573 #define AMDGPU_MAX_WB 256	/* Reserve at most 256 WB slots for amdgpu-owned rings. */
574 
575 struct amdgpu_wb {
576 	struct amdgpu_bo	*wb_obj;
577 	volatile uint32_t	*wb;
578 	uint64_t		gpu_addr;
579 	u32			num_wb;	/* Number of wb slots actually reserved for amdgpu. */
580 	unsigned long		used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
581 };
582 
583 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
584 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
585 
586 /*
587  * Benchmarking
588  */
589 void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
590 
591 
592 /*
593  * Testing
594  */
595 void amdgpu_test_moves(struct amdgpu_device *adev);
596 
597 /*
598  * ASIC specific register table accessible by UMD
599  */
600 struct amdgpu_allowed_register_entry {
601 	uint32_t reg_offset;
602 	bool grbm_indexed;
603 };
604 
605 enum amd_reset_method {
606 	AMD_RESET_METHOD_NONE = -1,
607 	AMD_RESET_METHOD_LEGACY = 0,
608 	AMD_RESET_METHOD_MODE0,
609 	AMD_RESET_METHOD_MODE1,
610 	AMD_RESET_METHOD_MODE2,
611 	AMD_RESET_METHOD_BACO,
612 	AMD_RESET_METHOD_PCI,
613 };
614 
615 struct amdgpu_video_codec_info {
616 	u32 codec_type;
617 	u32 max_width;
618 	u32 max_height;
619 	u32 max_pixels_per_frame;
620 	u32 max_level;
621 };
622 
623 #define codec_info_build(type, width, height, level) \
624 			 .codec_type = type,\
625 			 .max_width = width,\
626 			 .max_height = height,\
627 			 .max_pixels_per_frame = height * width,\
628 			 .max_level = level,
629 
630 struct amdgpu_video_codecs {
631 	const u32 codec_count;
632 	const struct amdgpu_video_codec_info *codec_array;
633 };
634 
635 /*
636  * ASIC specific functions.
637  */
638 struct amdgpu_asic_funcs {
639 	bool (*read_disabled_bios)(struct amdgpu_device *adev);
640 	bool (*read_bios_from_rom)(struct amdgpu_device *adev,
641 				   u8 *bios, u32 length_bytes);
642 	int (*read_register)(struct amdgpu_device *adev, u32 se_num,
643 			     u32 sh_num, u32 reg_offset, u32 *value);
644 	void (*set_vga_state)(struct amdgpu_device *adev, bool state);
645 	int (*reset)(struct amdgpu_device *adev);
646 	enum amd_reset_method (*reset_method)(struct amdgpu_device *adev);
647 	/* get the reference clock */
648 	u32 (*get_xclk)(struct amdgpu_device *adev);
649 	/* MM block clocks */
650 	int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
651 	int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
652 	/* static power management */
653 	int (*get_pcie_lanes)(struct amdgpu_device *adev);
654 	void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
655 	/* get config memsize register */
656 	u32 (*get_config_memsize)(struct amdgpu_device *adev);
657 	/* flush hdp write queue */
658 	void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
659 	/* invalidate hdp read cache */
660 	void (*invalidate_hdp)(struct amdgpu_device *adev,
661 			       struct amdgpu_ring *ring);
662 	/* check if the asic needs a full reset of if soft reset will work */
663 	bool (*need_full_reset)(struct amdgpu_device *adev);
664 	/* initialize doorbell layout for specific asic*/
665 	void (*init_doorbell_index)(struct amdgpu_device *adev);
666 	/* PCIe bandwidth usage */
667 	void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0,
668 			       uint64_t *count1);
669 	/* do we need to reset the asic at init time (e.g., kexec) */
670 	bool (*need_reset_on_init)(struct amdgpu_device *adev);
671 	/* PCIe replay counter */
672 	uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev);
673 	/* device supports BACO */
674 	bool (*supports_baco)(struct amdgpu_device *adev);
675 	/* pre asic_init quirks */
676 	void (*pre_asic_init)(struct amdgpu_device *adev);
677 	/* enter/exit umd stable pstate */
678 	int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter);
679 	/* query video codecs */
680 	int (*query_video_codecs)(struct amdgpu_device *adev, bool encode,
681 				  const struct amdgpu_video_codecs **codecs);
682 };
683 
684 /*
685  * IOCTL.
686  */
687 int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
688 				struct drm_file *filp);
689 
690 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
691 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
692 				    struct drm_file *filp);
693 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
694 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
695 				struct drm_file *filp);
696 
697 /* VRAM scratch page for HDP bug, default vram page */
698 struct amdgpu_vram_scratch {
699 	struct amdgpu_bo		*robj;
700 	volatile uint32_t		*ptr;
701 	u64				gpu_addr;
702 };
703 
704 /*
705  * CGS
706  */
707 struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
708 void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
709 
710 /*
711  * Core structure, functions and helpers.
712  */
713 typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
714 typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
715 
716 typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t);
717 typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t);
718 
719 typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
720 typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
721 
722 struct amdgpu_mmio_remap {
723 	u32 reg_offset;
724 	resource_size_t bus_addr;
725 };
726 
727 /* Define the HW IP blocks will be used in driver , add more if necessary */
728 enum amd_hw_ip_block_type {
729 	GC_HWIP = 1,
730 	HDP_HWIP,
731 	SDMA0_HWIP,
732 	SDMA1_HWIP,
733 	SDMA2_HWIP,
734 	SDMA3_HWIP,
735 	SDMA4_HWIP,
736 	SDMA5_HWIP,
737 	SDMA6_HWIP,
738 	SDMA7_HWIP,
739 	MMHUB_HWIP,
740 	ATHUB_HWIP,
741 	NBIO_HWIP,
742 	MP0_HWIP,
743 	MP1_HWIP,
744 	UVD_HWIP,
745 	VCN_HWIP = UVD_HWIP,
746 	JPEG_HWIP = VCN_HWIP,
747 	VCN1_HWIP,
748 	VCE_HWIP,
749 	DF_HWIP,
750 	DCE_HWIP,
751 	OSSSYS_HWIP,
752 	SMUIO_HWIP,
753 	PWR_HWIP,
754 	NBIF_HWIP,
755 	THM_HWIP,
756 	CLK_HWIP,
757 	UMC_HWIP,
758 	RSMU_HWIP,
759 	XGMI_HWIP,
760 	DCI_HWIP,
761 	MAX_HWIP
762 };
763 
764 #define HWIP_MAX_INSTANCE	10
765 
766 #define HW_ID_MAX		300
767 #define IP_VERSION(mj, mn, rv) (((mj) << 16) | ((mn) << 8) | (rv))
768 
769 struct amd_powerplay {
770 	void *pp_handle;
771 	const struct amd_pm_funcs *pp_funcs;
772 };
773 
774 struct ip_discovery_top;
775 
776 /* polaris10 kickers */
777 #define ASICID_IS_P20(did, rid)		(((did == 0x67DF) && \
778 					 ((rid == 0xE3) || \
779 					  (rid == 0xE4) || \
780 					  (rid == 0xE5) || \
781 					  (rid == 0xE7) || \
782 					  (rid == 0xEF))) || \
783 					 ((did == 0x6FDF) && \
784 					 ((rid == 0xE7) || \
785 					  (rid == 0xEF) || \
786 					  (rid == 0xFF))))
787 
788 #define ASICID_IS_P30(did, rid)		((did == 0x67DF) && \
789 					((rid == 0xE1) || \
790 					 (rid == 0xF7)))
791 
792 /* polaris11 kickers */
793 #define ASICID_IS_P21(did, rid)		(((did == 0x67EF) && \
794 					 ((rid == 0xE0) || \
795 					  (rid == 0xE5))) || \
796 					 ((did == 0x67FF) && \
797 					 ((rid == 0xCF) || \
798 					  (rid == 0xEF) || \
799 					  (rid == 0xFF))))
800 
801 #define ASICID_IS_P31(did, rid)		((did == 0x67EF) && \
802 					((rid == 0xE2)))
803 
804 /* polaris12 kickers */
805 #define ASICID_IS_P23(did, rid)		(((did == 0x6987) && \
806 					 ((rid == 0xC0) || \
807 					  (rid == 0xC1) || \
808 					  (rid == 0xC3) || \
809 					  (rid == 0xC7))) || \
810 					 ((did == 0x6981) && \
811 					 ((rid == 0x00) || \
812 					  (rid == 0x01) || \
813 					  (rid == 0x10))))
814 
815 #define AMDGPU_RESET_MAGIC_NUM 64
816 #define AMDGPU_MAX_DF_PERFMONS 4
817 #define AMDGPU_PRODUCT_NAME_LEN 64
818 struct amdgpu_device {
819 	struct device			*dev;
820 	struct pci_dev			*pdev;
821 	struct drm_device		ddev;
822 
823 #ifdef CONFIG_DRM_AMD_ACP
824 	struct amdgpu_acp		acp;
825 #endif
826 	struct amdgpu_hive_info *hive;
827 	/* ASIC */
828 	enum amd_asic_type		asic_type;
829 	uint32_t			family;
830 	uint32_t			rev_id;
831 	uint32_t			external_rev_id;
832 	unsigned long			flags;
833 	unsigned long			apu_flags;
834 	int				usec_timeout;
835 	const struct amdgpu_asic_funcs	*asic_funcs;
836 	bool				shutdown;
837 	bool				need_swiotlb;
838 	bool				accel_working;
839 	struct notifier_block		acpi_nb;
840 	struct amdgpu_i2c_chan		*i2c_bus[AMDGPU_MAX_I2C_BUS];
841 	struct debugfs_blob_wrapper     debugfs_vbios_blob;
842 	struct debugfs_blob_wrapper     debugfs_discovery_blob;
843 	struct mutex			srbm_mutex;
844 	/* GRBM index mutex. Protects concurrent access to GRBM index */
845 	struct mutex                    grbm_idx_mutex;
846 	struct dev_pm_domain		vga_pm_domain;
847 	bool				have_disp_power_ref;
848 	bool                            have_atomics_support;
849 
850 	/* BIOS */
851 	bool				is_atom_fw;
852 	uint8_t				*bios;
853 	uint32_t			bios_size;
854 	uint32_t			bios_scratch_reg_offset;
855 	uint32_t			bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
856 
857 	/* Register/doorbell mmio */
858 	resource_size_t			rmmio_base;
859 	resource_size_t			rmmio_size;
860 	void __iomem			*rmmio;
861 	/* protects concurrent MM_INDEX/DATA based register access */
862 	spinlock_t mmio_idx_lock;
863 	struct amdgpu_mmio_remap        rmmio_remap;
864 	/* protects concurrent SMC based register access */
865 	spinlock_t smc_idx_lock;
866 	amdgpu_rreg_t			smc_rreg;
867 	amdgpu_wreg_t			smc_wreg;
868 	/* protects concurrent PCIE register access */
869 	spinlock_t pcie_idx_lock;
870 	amdgpu_rreg_t			pcie_rreg;
871 	amdgpu_wreg_t			pcie_wreg;
872 	amdgpu_rreg_t			pciep_rreg;
873 	amdgpu_wreg_t			pciep_wreg;
874 	amdgpu_rreg64_t			pcie_rreg64;
875 	amdgpu_wreg64_t			pcie_wreg64;
876 	/* protects concurrent UVD register access */
877 	spinlock_t uvd_ctx_idx_lock;
878 	amdgpu_rreg_t			uvd_ctx_rreg;
879 	amdgpu_wreg_t			uvd_ctx_wreg;
880 	/* protects concurrent DIDT register access */
881 	spinlock_t didt_idx_lock;
882 	amdgpu_rreg_t			didt_rreg;
883 	amdgpu_wreg_t			didt_wreg;
884 	/* protects concurrent gc_cac register access */
885 	spinlock_t gc_cac_idx_lock;
886 	amdgpu_rreg_t			gc_cac_rreg;
887 	amdgpu_wreg_t			gc_cac_wreg;
888 	/* protects concurrent se_cac register access */
889 	spinlock_t se_cac_idx_lock;
890 	amdgpu_rreg_t			se_cac_rreg;
891 	amdgpu_wreg_t			se_cac_wreg;
892 	/* protects concurrent ENDPOINT (audio) register access */
893 	spinlock_t audio_endpt_idx_lock;
894 	amdgpu_block_rreg_t		audio_endpt_rreg;
895 	amdgpu_block_wreg_t		audio_endpt_wreg;
896 	struct amdgpu_doorbell		doorbell;
897 
898 	/* clock/pll info */
899 	struct amdgpu_clock            clock;
900 
901 	/* MC */
902 	struct amdgpu_gmc		gmc;
903 	struct amdgpu_gart		gart;
904 	dma_addr_t			dummy_page_addr;
905 	struct amdgpu_vm_manager	vm_manager;
906 	struct amdgpu_vmhub             vmhub[AMDGPU_MAX_VMHUBS];
907 	unsigned			num_vmhubs;
908 
909 	/* memory management */
910 	struct amdgpu_mman		mman;
911 	struct amdgpu_vram_scratch	vram_scratch;
912 	struct amdgpu_wb		wb;
913 	atomic64_t			num_bytes_moved;
914 	atomic64_t			num_evictions;
915 	atomic64_t			num_vram_cpu_page_faults;
916 	atomic_t			gpu_reset_counter;
917 	atomic_t			vram_lost_counter;
918 
919 	/* data for buffer migration throttling */
920 	struct {
921 		spinlock_t		lock;
922 		s64			last_update_us;
923 		s64			accum_us; /* accumulated microseconds */
924 		s64			accum_us_vis; /* for visible VRAM */
925 		u32			log2_max_MBps;
926 	} mm_stats;
927 
928 	/* display */
929 	bool				enable_virtual_display;
930 	struct amdgpu_vkms_output       *amdgpu_vkms_output;
931 	struct amdgpu_mode_info		mode_info;
932 	/* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
933 	struct work_struct		hotplug_work;
934 	struct amdgpu_irq_src		crtc_irq;
935 	struct amdgpu_irq_src		vline0_irq;
936 	struct amdgpu_irq_src		vupdate_irq;
937 	struct amdgpu_irq_src		pageflip_irq;
938 	struct amdgpu_irq_src		hpd_irq;
939 	struct amdgpu_irq_src		dmub_trace_irq;
940 	struct amdgpu_irq_src		dmub_outbox_irq;
941 
942 	/* rings */
943 	u64				fence_context;
944 	unsigned			num_rings;
945 	struct amdgpu_ring		*rings[AMDGPU_MAX_RINGS];
946 	bool				ib_pool_ready;
947 	struct amdgpu_sa_manager	ib_pools[AMDGPU_IB_POOL_MAX];
948 	struct amdgpu_sched		gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX];
949 
950 	/* interrupts */
951 	struct amdgpu_irq		irq;
952 
953 	/* powerplay */
954 	struct amd_powerplay		powerplay;
955 	struct amdgpu_pm		pm;
956 	u32				cg_flags;
957 	u32				pg_flags;
958 
959 	/* nbio */
960 	struct amdgpu_nbio		nbio;
961 
962 	/* hdp */
963 	struct amdgpu_hdp		hdp;
964 
965 	/* smuio */
966 	struct amdgpu_smuio		smuio;
967 
968 	/* mmhub */
969 	struct amdgpu_mmhub		mmhub;
970 
971 	/* gfxhub */
972 	struct amdgpu_gfxhub		gfxhub;
973 
974 	/* gfx */
975 	struct amdgpu_gfx		gfx;
976 
977 	/* sdma */
978 	struct amdgpu_sdma		sdma;
979 
980 	/* uvd */
981 	struct amdgpu_uvd		uvd;
982 
983 	/* vce */
984 	struct amdgpu_vce		vce;
985 
986 	/* vcn */
987 	struct amdgpu_vcn		vcn;
988 
989 	/* jpeg */
990 	struct amdgpu_jpeg		jpeg;
991 
992 	/* firmwares */
993 	struct amdgpu_firmware		firmware;
994 
995 	/* PSP */
996 	struct psp_context		psp;
997 
998 	/* GDS */
999 	struct amdgpu_gds		gds;
1000 
1001 	/* KFD */
1002 	struct amdgpu_kfd_dev		kfd;
1003 
1004 	/* UMC */
1005 	struct amdgpu_umc		umc;
1006 
1007 	/* display related functionality */
1008 	struct amdgpu_display_manager dm;
1009 
1010 	/* mes */
1011 	bool                            enable_mes;
1012 	struct amdgpu_mes               mes;
1013 
1014 	/* df */
1015 	struct amdgpu_df                df;
1016 
1017 	/* MCA */
1018 	struct amdgpu_mca               mca;
1019 
1020 	struct amdgpu_ip_block          ip_blocks[AMDGPU_MAX_IP_NUM];
1021 	uint32_t		        harvest_ip_mask;
1022 	int				num_ip_blocks;
1023 	struct mutex	mn_lock;
1024 	DECLARE_HASHTABLE(mn_hash, 7);
1025 
1026 	/* tracking pinned memory */
1027 	atomic64_t vram_pin_size;
1028 	atomic64_t visible_pin_size;
1029 	atomic64_t gart_pin_size;
1030 
1031 	/* soc15 register offset based on ip, instance and  segment */
1032 	uint32_t		*reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
1033 
1034 	/* delayed work_func for deferring clockgating during resume */
1035 	struct delayed_work     delayed_init_work;
1036 
1037 	struct amdgpu_virt	virt;
1038 
1039 	/* link all shadow bo */
1040 	struct list_head                shadow_list;
1041 	struct mutex                    shadow_list_lock;
1042 
1043 	/* record hw reset is performed */
1044 	bool has_hw_reset;
1045 	u8				reset_magic[AMDGPU_RESET_MAGIC_NUM];
1046 
1047 	/* s3/s4 mask */
1048 	bool                            in_suspend;
1049 	bool				in_s3;
1050 	bool				in_s4;
1051 	bool				in_s0ix;
1052 
1053 	atomic_t 			in_gpu_reset;
1054 	enum pp_mp1_state               mp1_state;
1055 	struct rw_semaphore reset_sem;
1056 	struct amdgpu_doorbell_index doorbell_index;
1057 
1058 	struct mutex			notifier_lock;
1059 
1060 	int asic_reset_res;
1061 	struct work_struct		xgmi_reset_work;
1062 	struct list_head		reset_list;
1063 
1064 	long				gfx_timeout;
1065 	long				sdma_timeout;
1066 	long				video_timeout;
1067 	long				compute_timeout;
1068 
1069 	uint64_t			unique_id;
1070 	uint64_t	df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS];
1071 
1072 	/* enable runtime pm on the device */
1073 	bool                            runpm;
1074 	bool                            in_runpm;
1075 	bool                            has_pr3;
1076 	bool                            is_fw_fb;
1077 
1078 	bool                            pm_sysfs_en;
1079 	bool                            ucode_sysfs_en;
1080 
1081 	/* Chip product information */
1082 	char				product_number[16];
1083 	char				product_name[AMDGPU_PRODUCT_NAME_LEN];
1084 	char				serial[20];
1085 
1086 	atomic_t			throttling_logging_enabled;
1087 	struct ratelimit_state		throttling_logging_rs;
1088 	uint32_t                        ras_hw_enabled;
1089 	uint32_t                        ras_enabled;
1090 
1091 	bool                            no_hw_access;
1092 	struct pci_saved_state          *pci_state;
1093 	pci_channel_state_t		pci_channel_state;
1094 
1095 	struct amdgpu_reset_control     *reset_cntl;
1096 	uint32_t                        ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE];
1097 
1098 	bool				ram_is_direct_mapped;
1099 
1100 	struct list_head                ras_list;
1101 
1102 	struct ip_discovery_top         *ip_top;
1103 };
1104 
1105 static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev)
1106 {
1107 	return container_of(ddev, struct amdgpu_device, ddev);
1108 }
1109 
1110 static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev)
1111 {
1112 	return &adev->ddev;
1113 }
1114 
1115 static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev)
1116 {
1117 	return container_of(bdev, struct amdgpu_device, mman.bdev);
1118 }
1119 
1120 int amdgpu_device_init(struct amdgpu_device *adev,
1121 		       uint32_t flags);
1122 void amdgpu_device_fini_hw(struct amdgpu_device *adev);
1123 void amdgpu_device_fini_sw(struct amdgpu_device *adev);
1124 
1125 int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1126 
1127 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
1128 			     void *buf, size_t size, bool write);
1129 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
1130 				 void *buf, size_t size, bool write);
1131 
1132 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
1133 			       void *buf, size_t size, bool write);
1134 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
1135 			    uint32_t reg, uint32_t acc_flags);
1136 void amdgpu_device_wreg(struct amdgpu_device *adev,
1137 			uint32_t reg, uint32_t v,
1138 			uint32_t acc_flags);
1139 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
1140 			     uint32_t reg, uint32_t v);
1141 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
1142 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
1143 
1144 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
1145 				u32 pcie_index, u32 pcie_data,
1146 				u32 reg_addr);
1147 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
1148 				  u32 pcie_index, u32 pcie_data,
1149 				  u32 reg_addr);
1150 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
1151 				 u32 pcie_index, u32 pcie_data,
1152 				 u32 reg_addr, u32 reg_data);
1153 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
1154 				   u32 pcie_index, u32 pcie_data,
1155 				   u32 reg_addr, u64 reg_data);
1156 
1157 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1158 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1159 
1160 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
1161 				 struct amdgpu_reset_context *reset_context);
1162 
1163 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
1164 			 struct amdgpu_reset_context *reset_context);
1165 
1166 int emu_soc_asic_init(struct amdgpu_device *adev);
1167 
1168 /*
1169  * Registers read & write functions.
1170  */
1171 #define AMDGPU_REGS_NO_KIQ    (1<<1)
1172 #define AMDGPU_REGS_RLC	(1<<2)
1173 
1174 #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1175 #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1176 
1177 #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg))
1178 #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v))
1179 
1180 #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
1181 #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
1182 
1183 #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0)
1184 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0))
1185 #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0)
1186 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1187 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1188 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1189 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
1190 #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1191 #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
1192 #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg))
1193 #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v))
1194 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1195 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1196 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1197 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1198 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1199 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
1200 #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1201 #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
1202 #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1203 #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
1204 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1205 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1206 #define WREG32_P(reg, val, mask)				\
1207 	do {							\
1208 		uint32_t tmp_ = RREG32(reg);			\
1209 		tmp_ &= (mask);					\
1210 		tmp_ |= ((val) & ~(mask));			\
1211 		WREG32(reg, tmp_);				\
1212 	} while (0)
1213 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1214 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1215 #define WREG32_PLL_P(reg, val, mask)				\
1216 	do {							\
1217 		uint32_t tmp_ = RREG32_PLL(reg);		\
1218 		tmp_ &= (mask);					\
1219 		tmp_ |= ((val) & ~(mask));			\
1220 		WREG32_PLL(reg, tmp_);				\
1221 	} while (0)
1222 
1223 #define WREG32_SMC_P(_Reg, _Val, _Mask)                         \
1224 	do {                                                    \
1225 		u32 tmp = RREG32_SMC(_Reg);                     \
1226 		tmp &= (_Mask);                                 \
1227 		tmp |= ((_Val) & ~(_Mask));                     \
1228 		WREG32_SMC(_Reg, tmp);                          \
1229 	} while (0)
1230 
1231 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false))
1232 
1233 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1234 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1235 
1236 #define REG_SET_FIELD(orig_val, reg, field, field_val)			\
1237 	(((orig_val) & ~REG_FIELD_MASK(reg, field)) |			\
1238 	 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1239 
1240 #define REG_GET_FIELD(value, reg, field)				\
1241 	(((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1242 
1243 #define WREG32_FIELD(reg, field, val)	\
1244 	WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1245 
1246 #define WREG32_FIELD_OFFSET(reg, offset, field, val)	\
1247 	WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1248 
1249 /*
1250  * BIOS helpers.
1251  */
1252 #define RBIOS8(i) (adev->bios[i])
1253 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1254 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1255 
1256 /*
1257  * ASICs macro.
1258  */
1259 #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1260 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
1261 #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev))
1262 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1263 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1264 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
1265 #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1266 #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1267 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
1268 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
1269 #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
1270 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
1271 #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
1272 #define amdgpu_asic_flush_hdp(adev, r) \
1273 	((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r)))
1274 #define amdgpu_asic_invalidate_hdp(adev, r) \
1275 	((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : (adev)->hdp.funcs->invalidate_hdp((adev), (r)))
1276 #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev))
1277 #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev))
1278 #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1)))
1279 #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev))
1280 #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev)))
1281 #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev))
1282 #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev))
1283 #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \
1284 	((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0)
1285 #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c))
1286 
1287 #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter));
1288 
1289 #define MIN(X, Y) ((X) < (Y) ? (X) : (Y))
1290 
1291 /* Common functions */
1292 bool amdgpu_device_has_job_running(struct amdgpu_device *adev);
1293 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev);
1294 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1295 			      struct amdgpu_job* job);
1296 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
1297 int amdgpu_device_pci_reset(struct amdgpu_device *adev);
1298 bool amdgpu_device_need_post(struct amdgpu_device *adev);
1299 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev);
1300 
1301 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1302 				  u64 num_vis_bytes);
1303 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
1304 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
1305 					     const u32 *registers,
1306 					     const u32 array_size);
1307 
1308 int amdgpu_device_mode1_reset(struct amdgpu_device *adev);
1309 bool amdgpu_device_supports_atpx(struct drm_device *dev);
1310 bool amdgpu_device_supports_px(struct drm_device *dev);
1311 bool amdgpu_device_supports_boco(struct drm_device *dev);
1312 bool amdgpu_device_supports_smart_shift(struct drm_device *dev);
1313 bool amdgpu_device_supports_baco(struct drm_device *dev);
1314 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
1315 				      struct amdgpu_device *peer_adev);
1316 int amdgpu_device_baco_enter(struct drm_device *dev);
1317 int amdgpu_device_baco_exit(struct drm_device *dev);
1318 
1319 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
1320 		struct amdgpu_ring *ring);
1321 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
1322 		struct amdgpu_ring *ring);
1323 
1324 void amdgpu_device_halt(struct amdgpu_device *adev);
1325 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
1326 				u32 reg);
1327 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
1328 				u32 reg, u32 v);
1329 
1330 /* atpx handler */
1331 #if defined(CONFIG_VGA_SWITCHEROO)
1332 void amdgpu_register_atpx_handler(void);
1333 void amdgpu_unregister_atpx_handler(void);
1334 bool amdgpu_has_atpx_dgpu_power_cntl(void);
1335 bool amdgpu_is_atpx_hybrid(void);
1336 bool amdgpu_atpx_dgpu_req_power_for_displays(void);
1337 bool amdgpu_has_atpx(void);
1338 #else
1339 static inline void amdgpu_register_atpx_handler(void) {}
1340 static inline void amdgpu_unregister_atpx_handler(void) {}
1341 static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
1342 static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
1343 static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
1344 static inline bool amdgpu_has_atpx(void) { return false; }
1345 #endif
1346 
1347 #if defined(CONFIG_VGA_SWITCHEROO) && defined(CONFIG_ACPI)
1348 void *amdgpu_atpx_get_dhandle(void);
1349 #else
1350 static inline void *amdgpu_atpx_get_dhandle(void) { return NULL; }
1351 #endif
1352 
1353 /*
1354  * KMS
1355  */
1356 extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
1357 extern const int amdgpu_max_kms_ioctl;
1358 
1359 int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags);
1360 void amdgpu_driver_unload_kms(struct drm_device *dev);
1361 void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1362 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1363 void amdgpu_driver_postclose_kms(struct drm_device *dev,
1364 				 struct drm_file *file_priv);
1365 void amdgpu_driver_release_kms(struct drm_device *dev);
1366 
1367 int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
1368 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon);
1369 int amdgpu_device_resume(struct drm_device *dev, bool fbcon);
1370 u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc);
1371 int amdgpu_enable_vblank_kms(struct drm_crtc *crtc);
1372 void amdgpu_disable_vblank_kms(struct drm_crtc *crtc);
1373 int amdgpu_info_ioctl(struct drm_device *dev, void *data,
1374 		      struct drm_file *filp);
1375 
1376 /*
1377  * functions used by amdgpu_encoder.c
1378  */
1379 struct amdgpu_afmt_acr {
1380 	u32 clock;
1381 
1382 	int n_32khz;
1383 	int cts_32khz;
1384 
1385 	int n_44_1khz;
1386 	int cts_44_1khz;
1387 
1388 	int n_48khz;
1389 	int cts_48khz;
1390 
1391 };
1392 
1393 struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1394 
1395 /* amdgpu_acpi.c */
1396 
1397 /* ATCS Device/Driver State */
1398 #define AMDGPU_ATCS_PSC_DEV_STATE_D0		0
1399 #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT	3
1400 #define AMDGPU_ATCS_PSC_DRV_STATE_OPR		0
1401 #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR	1
1402 
1403 #if defined(CONFIG_ACPI)
1404 int amdgpu_acpi_init(struct amdgpu_device *adev);
1405 void amdgpu_acpi_fini(struct amdgpu_device *adev);
1406 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1407 bool amdgpu_acpi_is_power_shift_control_supported(void);
1408 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1409 						u8 perf_req, bool advertise);
1410 int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1411 				    u8 dev_state, bool drv_state);
1412 int amdgpu_acpi_smart_shift_update(struct drm_device *dev, enum amdgpu_ss ss_state);
1413 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1414 
1415 void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps);
1416 void amdgpu_acpi_detect(void);
1417 #else
1418 static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1419 static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1420 static inline void amdgpu_acpi_detect(void) { }
1421 static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; }
1422 static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev,
1423 						  u8 dev_state, bool drv_state) { return 0; }
1424 static inline int amdgpu_acpi_smart_shift_update(struct drm_device *dev,
1425 						 enum amdgpu_ss ss_state) { return 0; }
1426 #endif
1427 
1428 #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND)
1429 bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev);
1430 bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev);
1431 #else
1432 static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; }
1433 static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; }
1434 #endif
1435 
1436 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1437 			   uint64_t addr, struct amdgpu_bo **bo,
1438 			   struct amdgpu_bo_va_mapping **mapping);
1439 
1440 #if defined(CONFIG_DRM_AMD_DC)
1441 int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1442 #else
1443 static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1444 #endif
1445 
1446 
1447 void amdgpu_register_gpu_instance(struct amdgpu_device *adev);
1448 void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev);
1449 
1450 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev,
1451 					   pci_channel_state_t state);
1452 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev);
1453 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev);
1454 void amdgpu_pci_resume(struct pci_dev *pdev);
1455 
1456 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev);
1457 bool amdgpu_device_load_pci_state(struct pci_dev *pdev);
1458 
1459 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev);
1460 
1461 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
1462 			       enum amd_clockgating_state state);
1463 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
1464 			       enum amd_powergating_state state);
1465 
1466 static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev)
1467 {
1468 	return amdgpu_gpu_recovery != 0 &&
1469 		adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT &&
1470 		adev->compute_timeout != MAX_SCHEDULE_TIMEOUT &&
1471 		adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT &&
1472 		adev->video_timeout != MAX_SCHEDULE_TIMEOUT;
1473 }
1474 
1475 #include "amdgpu_object.h"
1476 
1477 static inline bool amdgpu_is_tmz(struct amdgpu_device *adev)
1478 {
1479        return adev->gmc.tmz_enabled;
1480 }
1481 
1482 static inline int amdgpu_in_reset(struct amdgpu_device *adev)
1483 {
1484 	return atomic_read(&adev->in_gpu_reset);
1485 }
1486 #endif
1487