1 /* 2 * Copyright 2008 Advanced Micro Devices, Inc. 3 * Copyright 2008 Red Hat Inc. 4 * Copyright 2009 Jerome Glisse. 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a 7 * copy of this software and associated documentation files (the "Software"), 8 * to deal in the Software without restriction, including without limitation 9 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10 * and/or sell copies of the Software, and to permit persons to whom the 11 * Software is furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22 * OTHER DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: Dave Airlie 25 * Alex Deucher 26 * Jerome Glisse 27 */ 28 #ifndef __AMDGPU_H__ 29 #define __AMDGPU_H__ 30 31 #ifdef pr_fmt 32 #undef pr_fmt 33 #endif 34 35 #define pr_fmt(fmt) "amdgpu: " fmt 36 37 #ifdef dev_fmt 38 #undef dev_fmt 39 #endif 40 41 #define dev_fmt(fmt) "amdgpu: " fmt 42 43 #include "amdgpu_ctx.h" 44 45 #include <linux/atomic.h> 46 #include <linux/wait.h> 47 #include <linux/list.h> 48 #include <linux/kref.h> 49 #include <linux/rbtree.h> 50 #include <linux/hashtable.h> 51 #include <linux/dma-fence.h> 52 #include <linux/pci.h> 53 54 #include <drm/ttm/ttm_bo.h> 55 #include <drm/ttm/ttm_placement.h> 56 57 #include <drm/amdgpu_drm.h> 58 #include <drm/drm_gem.h> 59 #include <drm/drm_ioctl.h> 60 61 #include <kgd_kfd_interface.h> 62 #include "dm_pp_interface.h" 63 #include "kgd_pp_interface.h" 64 65 #include "amd_shared.h" 66 #include "amdgpu_utils.h" 67 #include "amdgpu_mode.h" 68 #include "amdgpu_ih.h" 69 #include "amdgpu_irq.h" 70 #include "amdgpu_ucode.h" 71 #include "amdgpu_ttm.h" 72 #include "amdgpu_psp.h" 73 #include "amdgpu_gds.h" 74 #include "amdgpu_sync.h" 75 #include "amdgpu_ring.h" 76 #include "amdgpu_vm.h" 77 #include "amdgpu_dpm.h" 78 #include "amdgpu_acp.h" 79 #include "amdgpu_uvd.h" 80 #include "amdgpu_vce.h" 81 #include "amdgpu_vcn.h" 82 #include "amdgpu_jpeg.h" 83 #include "amdgpu_vpe.h" 84 #include "amdgpu_umsch_mm.h" 85 #include "amdgpu_gmc.h" 86 #include "amdgpu_gfx.h" 87 #include "amdgpu_sdma.h" 88 #include "amdgpu_lsdma.h" 89 #include "amdgpu_nbio.h" 90 #include "amdgpu_hdp.h" 91 #include "amdgpu_dm.h" 92 #include "amdgpu_virt.h" 93 #include "amdgpu_csa.h" 94 #include "amdgpu_mes_ctx.h" 95 #include "amdgpu_gart.h" 96 #include "amdgpu_debugfs.h" 97 #include "amdgpu_job.h" 98 #include "amdgpu_bo_list.h" 99 #include "amdgpu_gem.h" 100 #include "amdgpu_doorbell.h" 101 #include "amdgpu_amdkfd.h" 102 #include "amdgpu_discovery.h" 103 #include "amdgpu_mes.h" 104 #include "amdgpu_umc.h" 105 #include "amdgpu_mmhub.h" 106 #include "amdgpu_gfxhub.h" 107 #include "amdgpu_df.h" 108 #include "amdgpu_smuio.h" 109 #include "amdgpu_fdinfo.h" 110 #include "amdgpu_mca.h" 111 #include "amdgpu_aca.h" 112 #include "amdgpu_ras.h" 113 #include "amdgpu_cper.h" 114 #include "amdgpu_xcp.h" 115 #include "amdgpu_seq64.h" 116 #include "amdgpu_reg_state.h" 117 #include "amdgpu_userq.h" 118 #include "amdgpu_eviction_fence.h" 119 #if defined(CONFIG_DRM_AMD_ISP) 120 #include "amdgpu_isp.h" 121 #endif 122 123 #define MAX_GPU_INSTANCE 64 124 125 #define GFX_SLICE_PERIOD_MS 250 126 127 struct amdgpu_gpu_instance { 128 struct amdgpu_device *adev; 129 int mgpu_fan_enabled; 130 }; 131 132 struct amdgpu_mgpu_info { 133 struct amdgpu_gpu_instance gpu_ins[MAX_GPU_INSTANCE]; 134 struct mutex mutex; 135 uint32_t num_gpu; 136 uint32_t num_dgpu; 137 uint32_t num_apu; 138 }; 139 140 enum amdgpu_ss { 141 AMDGPU_SS_DRV_LOAD, 142 AMDGPU_SS_DEV_D0, 143 AMDGPU_SS_DEV_D3, 144 AMDGPU_SS_DRV_UNLOAD 145 }; 146 147 struct amdgpu_hwip_reg_entry { 148 u32 hwip; 149 u32 inst; 150 u32 seg; 151 u32 reg_offset; 152 const char *reg_name; 153 }; 154 155 struct amdgpu_watchdog_timer { 156 bool timeout_fatal_disable; 157 uint32_t period; /* maxCycles = (1 << period), the number of cycles before a timeout */ 158 }; 159 160 #define AMDGPU_MAX_TIMEOUT_PARAM_LENGTH 256 161 162 /* 163 * Modules parameters. 164 */ 165 extern int amdgpu_modeset; 166 extern unsigned int amdgpu_vram_limit; 167 extern int amdgpu_vis_vram_limit; 168 extern int amdgpu_gart_size; 169 extern int amdgpu_gtt_size; 170 extern int amdgpu_moverate; 171 extern int amdgpu_audio; 172 extern int amdgpu_disp_priority; 173 extern int amdgpu_hw_i2c; 174 extern int amdgpu_pcie_gen2; 175 extern int amdgpu_msi; 176 extern char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH]; 177 extern int amdgpu_dpm; 178 extern int amdgpu_fw_load_type; 179 extern int amdgpu_aspm; 180 extern int amdgpu_runtime_pm; 181 extern uint amdgpu_ip_block_mask; 182 extern int amdgpu_bapm; 183 extern int amdgpu_deep_color; 184 extern int amdgpu_vm_size; 185 extern int amdgpu_vm_block_size; 186 extern int amdgpu_vm_fragment_size; 187 extern int amdgpu_vm_fault_stop; 188 extern int amdgpu_vm_debug; 189 extern int amdgpu_vm_update_mode; 190 extern int amdgpu_exp_hw_support; 191 extern int amdgpu_dc; 192 extern int amdgpu_sched_jobs; 193 extern int amdgpu_sched_hw_submission; 194 extern uint amdgpu_pcie_gen_cap; 195 extern uint amdgpu_pcie_lane_cap; 196 extern u64 amdgpu_cg_mask; 197 extern uint amdgpu_pg_mask; 198 extern uint amdgpu_sdma_phase_quantum; 199 extern char *amdgpu_disable_cu; 200 extern char *amdgpu_virtual_display; 201 extern uint amdgpu_pp_feature_mask; 202 extern uint amdgpu_force_long_training; 203 extern int amdgpu_lbpw; 204 extern int amdgpu_compute_multipipe; 205 extern int amdgpu_gpu_recovery; 206 extern int amdgpu_emu_mode; 207 extern uint amdgpu_smu_memory_pool_size; 208 extern int amdgpu_smu_pptable_id; 209 extern uint amdgpu_dc_feature_mask; 210 extern uint amdgpu_freesync_vid_mode; 211 extern uint amdgpu_dc_debug_mask; 212 extern uint amdgpu_dc_visual_confirm; 213 extern int amdgpu_dm_abm_level; 214 extern int amdgpu_backlight; 215 extern int amdgpu_damage_clips; 216 extern struct amdgpu_mgpu_info mgpu_info; 217 extern int amdgpu_ras_enable; 218 extern uint amdgpu_ras_mask; 219 extern int amdgpu_bad_page_threshold; 220 extern bool amdgpu_ignore_bad_page_threshold; 221 extern struct amdgpu_watchdog_timer amdgpu_watchdog_timer; 222 extern int amdgpu_async_gfx_ring; 223 extern int amdgpu_mcbp; 224 extern int amdgpu_discovery; 225 extern int amdgpu_mes; 226 extern int amdgpu_mes_log_enable; 227 extern int amdgpu_mes_kiq; 228 extern int amdgpu_uni_mes; 229 extern int amdgpu_noretry; 230 extern int amdgpu_force_asic_type; 231 extern int amdgpu_smartshift_bias; 232 extern int amdgpu_use_xgmi_p2p; 233 extern int amdgpu_mtype_local; 234 extern int amdgpu_enforce_isolation; 235 #ifdef CONFIG_HSA_AMD 236 extern int sched_policy; 237 extern bool debug_evictions; 238 extern bool no_system_mem_limit; 239 extern int halt_if_hws_hang; 240 extern uint amdgpu_svm_default_granularity; 241 #else 242 static const int __maybe_unused sched_policy = KFD_SCHED_POLICY_HWS; 243 static const bool __maybe_unused debug_evictions; /* = false */ 244 static const bool __maybe_unused no_system_mem_limit; 245 static const int __maybe_unused halt_if_hws_hang; 246 #endif 247 #ifdef CONFIG_HSA_AMD_P2P 248 extern bool pcie_p2p; 249 #endif 250 251 extern int amdgpu_tmz; 252 extern int amdgpu_reset_method; 253 254 #ifdef CONFIG_DRM_AMDGPU_SI 255 extern int amdgpu_si_support; 256 #endif 257 #ifdef CONFIG_DRM_AMDGPU_CIK 258 extern int amdgpu_cik_support; 259 #endif 260 extern int amdgpu_num_kcq; 261 262 #define AMDGPU_VCNFW_LOG_SIZE (32 * 1024) 263 #define AMDGPU_UMSCHFW_LOG_SIZE (32 * 1024) 264 extern int amdgpu_vcnfw_log; 265 extern int amdgpu_sg_display; 266 extern int amdgpu_umsch_mm; 267 extern int amdgpu_seamless; 268 extern int amdgpu_umsch_mm_fwlog; 269 270 extern int amdgpu_user_partt_mode; 271 extern int amdgpu_agp; 272 extern int amdgpu_rebar; 273 274 extern int amdgpu_wbrf; 275 extern int amdgpu_user_queue; 276 277 #define AMDGPU_VM_MAX_NUM_CTX 4096 278 #define AMDGPU_SG_THRESHOLD (256*1024*1024) 279 #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000 280 #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 281 #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2) 282 #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32 283 #define AMDGPUFB_CONN_LIMIT 4 284 #define AMDGPU_BIOS_NUM_SCRATCH 16 285 286 #define AMDGPU_VBIOS_VGA_ALLOCATION (9 * 1024 * 1024) /* reserve 8MB for vga emulator and 1 MB for FB */ 287 288 /* hard reset data */ 289 #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b 290 291 /* reset flags */ 292 #define AMDGPU_RESET_GFX (1 << 0) 293 #define AMDGPU_RESET_COMPUTE (1 << 1) 294 #define AMDGPU_RESET_DMA (1 << 2) 295 #define AMDGPU_RESET_CP (1 << 3) 296 #define AMDGPU_RESET_GRBM (1 << 4) 297 #define AMDGPU_RESET_DMA1 (1 << 5) 298 #define AMDGPU_RESET_RLC (1 << 6) 299 #define AMDGPU_RESET_SEM (1 << 7) 300 #define AMDGPU_RESET_IH (1 << 8) 301 #define AMDGPU_RESET_VMC (1 << 9) 302 #define AMDGPU_RESET_MC (1 << 10) 303 #define AMDGPU_RESET_DISPLAY (1 << 11) 304 #define AMDGPU_RESET_UVD (1 << 12) 305 #define AMDGPU_RESET_VCE (1 << 13) 306 #define AMDGPU_RESET_VCE1 (1 << 14) 307 308 /* reset mask */ 309 #define AMDGPU_RESET_TYPE_FULL (1 << 0) /* full adapter reset, mode1/mode2/BACO/etc. */ 310 #define AMDGPU_RESET_TYPE_SOFT_RESET (1 << 1) /* IP level soft reset */ 311 #define AMDGPU_RESET_TYPE_PER_QUEUE (1 << 2) /* per queue */ 312 #define AMDGPU_RESET_TYPE_PER_PIPE (1 << 3) /* per pipe */ 313 314 /* max cursor sizes (in pixels) */ 315 #define CIK_CURSOR_WIDTH 128 316 #define CIK_CURSOR_HEIGHT 128 317 318 /* smart shift bias level limits */ 319 #define AMDGPU_SMARTSHIFT_MAX_BIAS (100) 320 #define AMDGPU_SMARTSHIFT_MIN_BIAS (-100) 321 322 /* Extra time delay(in ms) to eliminate the influence of temperature momentary fluctuation */ 323 #define AMDGPU_SWCTF_EXTRA_DELAY 50 324 325 struct amdgpu_xcp_mgr; 326 struct amdgpu_device; 327 struct amdgpu_irq_src; 328 struct amdgpu_fpriv; 329 struct amdgpu_bo_va_mapping; 330 struct kfd_vm_fault_info; 331 struct amdgpu_hive_info; 332 struct amdgpu_reset_context; 333 struct amdgpu_reset_control; 334 335 enum amdgpu_cp_irq { 336 AMDGPU_CP_IRQ_GFX_ME0_PIPE0_EOP = 0, 337 AMDGPU_CP_IRQ_GFX_ME0_PIPE1_EOP, 338 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP, 339 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP, 340 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP, 341 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP, 342 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP, 343 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP, 344 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP, 345 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP, 346 347 AMDGPU_CP_IRQ_LAST 348 }; 349 350 enum amdgpu_thermal_irq { 351 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0, 352 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW, 353 354 AMDGPU_THERMAL_IRQ_LAST 355 }; 356 357 enum amdgpu_kiq_irq { 358 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0, 359 AMDGPU_CP_KIQ_IRQ_LAST 360 }; 361 #define MAX_KIQ_REG_WAIT 5000 /* in usecs, 5ms */ 362 #define MAX_KIQ_REG_BAILOUT_INTERVAL 5 /* in msecs, 5ms */ 363 #define MAX_KIQ_REG_TRY 1000 364 365 int amdgpu_device_ip_set_clockgating_state(void *dev, 366 enum amd_ip_block_type block_type, 367 enum amd_clockgating_state state); 368 int amdgpu_device_ip_set_powergating_state(void *dev, 369 enum amd_ip_block_type block_type, 370 enum amd_powergating_state state); 371 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev, 372 u64 *flags); 373 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev, 374 enum amd_ip_block_type block_type); 375 bool amdgpu_device_ip_is_valid(struct amdgpu_device *adev, 376 enum amd_ip_block_type block_type); 377 int amdgpu_ip_block_suspend(struct amdgpu_ip_block *ip_block); 378 379 int amdgpu_ip_block_resume(struct amdgpu_ip_block *ip_block); 380 381 #define AMDGPU_MAX_IP_NUM 16 382 383 struct amdgpu_ip_block_status { 384 bool valid; 385 bool sw; 386 bool hw; 387 bool late_initialized; 388 bool hang; 389 }; 390 391 struct amdgpu_ip_block_version { 392 const enum amd_ip_block_type type; 393 const u32 major; 394 const u32 minor; 395 const u32 rev; 396 const struct amd_ip_funcs *funcs; 397 }; 398 399 struct amdgpu_ip_block { 400 struct amdgpu_ip_block_status status; 401 const struct amdgpu_ip_block_version *version; 402 struct amdgpu_device *adev; 403 }; 404 405 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev, 406 enum amd_ip_block_type type, 407 u32 major, u32 minor); 408 409 struct amdgpu_ip_block * 410 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev, 411 enum amd_ip_block_type type); 412 413 int amdgpu_device_ip_block_add(struct amdgpu_device *adev, 414 const struct amdgpu_ip_block_version *ip_block_version); 415 416 /* 417 * BIOS. 418 */ 419 bool amdgpu_get_bios(struct amdgpu_device *adev); 420 bool amdgpu_read_bios(struct amdgpu_device *adev); 421 bool amdgpu_soc15_read_bios_from_rom(struct amdgpu_device *adev, 422 u8 *bios, u32 length_bytes); 423 void amdgpu_bios_release(struct amdgpu_device *adev); 424 /* 425 * Clocks 426 */ 427 428 #define AMDGPU_MAX_PPLL 3 429 430 struct amdgpu_clock { 431 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL]; 432 struct amdgpu_pll spll; 433 struct amdgpu_pll mpll; 434 /* 10 Khz units */ 435 uint32_t default_mclk; 436 uint32_t default_sclk; 437 uint32_t default_dispclk; 438 uint32_t dp_extclk; 439 uint32_t max_pixel_clock; 440 }; 441 442 /* sub-allocation manager, it has to be protected by another lock. 443 * By conception this is an helper for other part of the driver 444 * like the indirect buffer or semaphore, which both have their 445 * locking. 446 * 447 * Principe is simple, we keep a list of sub allocation in offset 448 * order (first entry has offset == 0, last entry has the highest 449 * offset). 450 * 451 * When allocating new object we first check if there is room at 452 * the end total_size - (last_object_offset + last_object_size) >= 453 * alloc_size. If so we allocate new object there. 454 * 455 * When there is not enough room at the end, we start waiting for 456 * each sub object until we reach object_offset+object_size >= 457 * alloc_size, this object then become the sub object we return. 458 * 459 * Alignment can't be bigger than page size. 460 * 461 * Hole are not considered for allocation to keep things simple. 462 * Assumption is that there won't be hole (all object on same 463 * alignment). 464 */ 465 466 struct amdgpu_sa_manager { 467 struct drm_suballoc_manager base; 468 struct amdgpu_bo *bo; 469 uint64_t gpu_addr; 470 void *cpu_ptr; 471 }; 472 473 /* 474 * IRQS. 475 */ 476 477 struct amdgpu_flip_work { 478 struct delayed_work flip_work; 479 struct work_struct unpin_work; 480 struct amdgpu_device *adev; 481 int crtc_id; 482 u32 target_vblank; 483 uint64_t base; 484 struct drm_pending_vblank_event *event; 485 struct amdgpu_bo *old_abo; 486 unsigned shared_count; 487 struct dma_fence **shared; 488 struct dma_fence_cb cb; 489 bool async; 490 }; 491 492 /* 493 * file private structure 494 */ 495 496 struct amdgpu_fpriv { 497 struct amdgpu_vm vm; 498 struct amdgpu_bo_va *prt_va; 499 struct amdgpu_bo_va *csa_va; 500 struct amdgpu_bo_va *seq64_va; 501 struct mutex bo_list_lock; 502 struct idr bo_list_handles; 503 struct amdgpu_ctx_mgr ctx_mgr; 504 struct amdgpu_userq_mgr userq_mgr; 505 506 /* Eviction fence infra */ 507 struct amdgpu_eviction_fence_mgr evf_mgr; 508 509 /** GPU partition selection */ 510 uint32_t xcp_id; 511 }; 512 513 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv); 514 515 /* 516 * Writeback 517 */ 518 #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */ 519 520 /** 521 * amdgpu_wb - This struct is used for small GPU memory allocation. 522 * 523 * This struct is used to allocate a small amount of GPU memory that can be 524 * used to shadow certain states into the memory. This is especially useful for 525 * providing easy CPU access to some states without requiring register access 526 * (e.g., if some block is power gated, reading register may be problematic). 527 * 528 * Note: the term writeback was initially used because many of the amdgpu 529 * components had some level of writeback memory, and this struct initially 530 * described those components. 531 */ 532 struct amdgpu_wb { 533 534 /** 535 * @wb_obj: 536 * 537 * Buffer Object used for the writeback memory. 538 */ 539 struct amdgpu_bo *wb_obj; 540 541 /** 542 * @wb: 543 * 544 * Pointer to the first writeback slot. In terms of CPU address 545 * this value can be accessed directly by using the offset as an index. 546 * For the GPU address, it is necessary to use gpu_addr and the offset. 547 */ 548 uint32_t *wb; 549 550 /** 551 * @gpu_addr: 552 * 553 * Writeback base address in the GPU. 554 */ 555 uint64_t gpu_addr; 556 557 /** 558 * @num_wb: 559 * 560 * Number of writeback slots reserved for amdgpu. 561 */ 562 u32 num_wb; 563 564 /** 565 * @used: 566 * 567 * Track the writeback slot already used. 568 */ 569 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)]; 570 571 /** 572 * @lock: 573 * 574 * Protects read and write of the used field array. 575 */ 576 spinlock_t lock; 577 }; 578 579 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb); 580 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb); 581 582 /* 583 * Benchmarking 584 */ 585 int amdgpu_benchmark(struct amdgpu_device *adev, int test_number); 586 587 /* 588 * ASIC specific register table accessible by UMD 589 */ 590 struct amdgpu_allowed_register_entry { 591 uint32_t reg_offset; 592 bool grbm_indexed; 593 }; 594 595 /** 596 * enum amd_reset_method - Methods for resetting AMD GPU devices 597 * 598 * @AMD_RESET_METHOD_NONE: The device will not be reset. 599 * @AMD_RESET_LEGACY: Method reserved for SI, CIK and VI ASICs. 600 * @AMD_RESET_MODE0: Reset the entire ASIC. Not currently available for the 601 * any device. 602 * @AMD_RESET_MODE1: Resets all IP blocks on the ASIC (SDMA, GFX, VCN, etc.) 603 * individually. Suitable only for some discrete GPU, not 604 * available for all ASICs. 605 * @AMD_RESET_MODE2: Resets a lesser level of IPs compared to MODE1. Which IPs 606 * are reset depends on the ASIC. Notably doesn't reset IPs 607 * shared with the CPU on APUs or the memory controllers (so 608 * VRAM is not lost). Not available on all ASICs. 609 * @AMD_RESET_LINK: Triggers SW-UP link reset on other GPUs 610 * @AMD_RESET_BACO: BACO (Bus Alive, Chip Off) method powers off and on the card 611 * but without powering off the PCI bus. Suitable only for 612 * discrete GPUs. 613 * @AMD_RESET_PCI: Does a full bus reset using core Linux subsystem PCI reset 614 * and does a secondary bus reset or FLR, depending on what the 615 * underlying hardware supports. 616 * 617 * Methods available for AMD GPU driver for resetting the device. Not all 618 * methods are suitable for every device. User can override the method using 619 * module parameter `reset_method`. 620 */ 621 enum amd_reset_method { 622 AMD_RESET_METHOD_NONE = -1, 623 AMD_RESET_METHOD_LEGACY = 0, 624 AMD_RESET_METHOD_MODE0, 625 AMD_RESET_METHOD_MODE1, 626 AMD_RESET_METHOD_MODE2, 627 AMD_RESET_METHOD_LINK, 628 AMD_RESET_METHOD_BACO, 629 AMD_RESET_METHOD_PCI, 630 AMD_RESET_METHOD_ON_INIT, 631 }; 632 633 struct amdgpu_video_codec_info { 634 u32 codec_type; 635 u32 max_width; 636 u32 max_height; 637 u32 max_pixels_per_frame; 638 u32 max_level; 639 }; 640 641 #define codec_info_build(type, width, height, level) \ 642 .codec_type = type,\ 643 .max_width = width,\ 644 .max_height = height,\ 645 .max_pixels_per_frame = height * width,\ 646 .max_level = level, 647 648 struct amdgpu_video_codecs { 649 const u32 codec_count; 650 const struct amdgpu_video_codec_info *codec_array; 651 }; 652 653 /* 654 * ASIC specific functions. 655 */ 656 struct amdgpu_asic_funcs { 657 bool (*read_disabled_bios)(struct amdgpu_device *adev); 658 bool (*read_bios_from_rom)(struct amdgpu_device *adev, 659 u8 *bios, u32 length_bytes); 660 int (*read_register)(struct amdgpu_device *adev, u32 se_num, 661 u32 sh_num, u32 reg_offset, u32 *value); 662 void (*set_vga_state)(struct amdgpu_device *adev, bool state); 663 int (*reset)(struct amdgpu_device *adev); 664 enum amd_reset_method (*reset_method)(struct amdgpu_device *adev); 665 /* get the reference clock */ 666 u32 (*get_xclk)(struct amdgpu_device *adev); 667 /* MM block clocks */ 668 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk); 669 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk); 670 /* static power management */ 671 int (*get_pcie_lanes)(struct amdgpu_device *adev); 672 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes); 673 /* get config memsize register */ 674 u32 (*get_config_memsize)(struct amdgpu_device *adev); 675 /* flush hdp write queue */ 676 void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring); 677 /* invalidate hdp read cache */ 678 void (*invalidate_hdp)(struct amdgpu_device *adev, 679 struct amdgpu_ring *ring); 680 /* check if the asic needs a full reset of if soft reset will work */ 681 bool (*need_full_reset)(struct amdgpu_device *adev); 682 /* initialize doorbell layout for specific asic*/ 683 void (*init_doorbell_index)(struct amdgpu_device *adev); 684 /* PCIe bandwidth usage */ 685 void (*get_pcie_usage)(struct amdgpu_device *adev, uint64_t *count0, 686 uint64_t *count1); 687 /* do we need to reset the asic at init time (e.g., kexec) */ 688 bool (*need_reset_on_init)(struct amdgpu_device *adev); 689 /* PCIe replay counter */ 690 uint64_t (*get_pcie_replay_count)(struct amdgpu_device *adev); 691 /* device supports BACO */ 692 int (*supports_baco)(struct amdgpu_device *adev); 693 /* pre asic_init quirks */ 694 void (*pre_asic_init)(struct amdgpu_device *adev); 695 /* enter/exit umd stable pstate */ 696 int (*update_umd_stable_pstate)(struct amdgpu_device *adev, bool enter); 697 /* query video codecs */ 698 int (*query_video_codecs)(struct amdgpu_device *adev, bool encode, 699 const struct amdgpu_video_codecs **codecs); 700 /* encode "> 32bits" smn addressing */ 701 u64 (*encode_ext_smn_addressing)(int ext_id); 702 703 ssize_t (*get_reg_state)(struct amdgpu_device *adev, 704 enum amdgpu_reg_state reg_state, void *buf, 705 size_t max_size); 706 }; 707 708 /* 709 * IOCTL. 710 */ 711 int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data, 712 struct drm_file *filp); 713 714 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 715 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data, 716 struct drm_file *filp); 717 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); 718 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data, 719 struct drm_file *filp); 720 721 /* VRAM scratch page for HDP bug, default vram page */ 722 struct amdgpu_mem_scratch { 723 struct amdgpu_bo *robj; 724 uint32_t *ptr; 725 u64 gpu_addr; 726 }; 727 728 /* 729 * CGS 730 */ 731 struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev); 732 void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device); 733 734 /* 735 * Core structure, functions and helpers. 736 */ 737 typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t); 738 typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 739 740 typedef uint32_t (*amdgpu_rreg_ext_t)(struct amdgpu_device*, uint64_t); 741 typedef void (*amdgpu_wreg_ext_t)(struct amdgpu_device*, uint64_t, uint32_t); 742 743 typedef uint64_t (*amdgpu_rreg64_t)(struct amdgpu_device*, uint32_t); 744 typedef void (*amdgpu_wreg64_t)(struct amdgpu_device*, uint32_t, uint64_t); 745 746 typedef uint64_t (*amdgpu_rreg64_ext_t)(struct amdgpu_device*, uint64_t); 747 typedef void (*amdgpu_wreg64_ext_t)(struct amdgpu_device*, uint64_t, uint64_t); 748 749 typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t); 750 typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t); 751 752 struct amdgpu_mmio_remap { 753 u32 reg_offset; 754 resource_size_t bus_addr; 755 struct amdgpu_bo *bo; 756 }; 757 758 /* Define the HW IP blocks will be used in driver , add more if necessary */ 759 enum amd_hw_ip_block_type { 760 GC_HWIP = 1, 761 HDP_HWIP, 762 SDMA0_HWIP, 763 SDMA1_HWIP, 764 SDMA2_HWIP, 765 SDMA3_HWIP, 766 SDMA4_HWIP, 767 SDMA5_HWIP, 768 SDMA6_HWIP, 769 SDMA7_HWIP, 770 LSDMA_HWIP, 771 MMHUB_HWIP, 772 ATHUB_HWIP, 773 NBIO_HWIP, 774 MP0_HWIP, 775 MP1_HWIP, 776 UVD_HWIP, 777 VCN_HWIP = UVD_HWIP, 778 JPEG_HWIP = VCN_HWIP, 779 VCN1_HWIP, 780 VCE_HWIP, 781 VPE_HWIP, 782 DF_HWIP, 783 DCE_HWIP, 784 OSSSYS_HWIP, 785 SMUIO_HWIP, 786 PWR_HWIP, 787 NBIF_HWIP, 788 THM_HWIP, 789 CLK_HWIP, 790 UMC_HWIP, 791 RSMU_HWIP, 792 XGMI_HWIP, 793 DCI_HWIP, 794 PCIE_HWIP, 795 ISP_HWIP, 796 MAX_HWIP 797 }; 798 799 #define HWIP_MAX_INSTANCE 44 800 801 #define HW_ID_MAX 300 802 #define IP_VERSION_FULL(mj, mn, rv, var, srev) \ 803 (((mj) << 24) | ((mn) << 16) | ((rv) << 8) | ((var) << 4) | (srev)) 804 #define IP_VERSION(mj, mn, rv) IP_VERSION_FULL(mj, mn, rv, 0, 0) 805 #define IP_VERSION_MAJ(ver) ((ver) >> 24) 806 #define IP_VERSION_MIN(ver) (((ver) >> 16) & 0xFF) 807 #define IP_VERSION_REV(ver) (((ver) >> 8) & 0xFF) 808 #define IP_VERSION_VARIANT(ver) (((ver) >> 4) & 0xF) 809 #define IP_VERSION_SUBREV(ver) ((ver) & 0xF) 810 #define IP_VERSION_MAJ_MIN_REV(ver) ((ver) >> 8) 811 812 struct amdgpu_ip_map_info { 813 /* Map of logical to actual dev instances/mask */ 814 uint32_t dev_inst[MAX_HWIP][HWIP_MAX_INSTANCE]; 815 int8_t (*logical_to_dev_inst)(struct amdgpu_device *adev, 816 enum amd_hw_ip_block_type block, 817 int8_t inst); 818 uint32_t (*logical_to_dev_mask)(struct amdgpu_device *adev, 819 enum amd_hw_ip_block_type block, 820 uint32_t mask); 821 }; 822 823 enum amdgpu_uid_type { 824 AMDGPU_UID_TYPE_XCD, 825 AMDGPU_UID_TYPE_AID, 826 AMDGPU_UID_TYPE_SOC, 827 AMDGPU_UID_TYPE_MAX 828 }; 829 830 #define AMDGPU_UID_INST_MAX 8 /* max number of instances for each UID type */ 831 832 struct amdgpu_uid { 833 uint64_t uid[AMDGPU_UID_TYPE_MAX][AMDGPU_UID_INST_MAX]; 834 struct amdgpu_device *adev; 835 }; 836 837 struct amd_powerplay { 838 void *pp_handle; 839 const struct amd_pm_funcs *pp_funcs; 840 }; 841 842 struct ip_discovery_top; 843 844 /* polaris10 kickers */ 845 #define ASICID_IS_P20(did, rid) (((did == 0x67DF) && \ 846 ((rid == 0xE3) || \ 847 (rid == 0xE4) || \ 848 (rid == 0xE5) || \ 849 (rid == 0xE7) || \ 850 (rid == 0xEF))) || \ 851 ((did == 0x6FDF) && \ 852 ((rid == 0xE7) || \ 853 (rid == 0xEF) || \ 854 (rid == 0xFF)))) 855 856 #define ASICID_IS_P30(did, rid) ((did == 0x67DF) && \ 857 ((rid == 0xE1) || \ 858 (rid == 0xF7))) 859 860 /* polaris11 kickers */ 861 #define ASICID_IS_P21(did, rid) (((did == 0x67EF) && \ 862 ((rid == 0xE0) || \ 863 (rid == 0xE5))) || \ 864 ((did == 0x67FF) && \ 865 ((rid == 0xCF) || \ 866 (rid == 0xEF) || \ 867 (rid == 0xFF)))) 868 869 #define ASICID_IS_P31(did, rid) ((did == 0x67EF) && \ 870 ((rid == 0xE2))) 871 872 /* polaris12 kickers */ 873 #define ASICID_IS_P23(did, rid) (((did == 0x6987) && \ 874 ((rid == 0xC0) || \ 875 (rid == 0xC1) || \ 876 (rid == 0xC3) || \ 877 (rid == 0xC7))) || \ 878 ((did == 0x6981) && \ 879 ((rid == 0x00) || \ 880 (rid == 0x01) || \ 881 (rid == 0x10)))) 882 883 struct amdgpu_mqd_prop { 884 uint64_t mqd_gpu_addr; 885 uint64_t hqd_base_gpu_addr; 886 uint64_t rptr_gpu_addr; 887 uint64_t wptr_gpu_addr; 888 uint32_t queue_size; 889 bool use_doorbell; 890 uint32_t doorbell_index; 891 uint64_t eop_gpu_addr; 892 uint32_t hqd_pipe_priority; 893 uint32_t hqd_queue_priority; 894 bool allow_tunneling; 895 bool hqd_active; 896 uint64_t shadow_addr; 897 uint64_t gds_bkup_addr; 898 uint64_t csa_addr; 899 uint64_t fence_address; 900 bool tmz_queue; 901 bool kernel_queue; 902 }; 903 904 struct amdgpu_mqd { 905 unsigned mqd_size; 906 int (*init_mqd)(struct amdgpu_device *adev, void *mqd, 907 struct amdgpu_mqd_prop *p); 908 }; 909 910 struct amdgpu_pcie_reset_ctx { 911 bool in_link_reset; 912 bool occurs_dpc; 913 bool audio_suspended; 914 struct pci_dev *swus; 915 struct pci_saved_state *swus_pcistate; 916 struct pci_saved_state *swds_pcistate; 917 }; 918 919 /* 920 * Custom Init levels could be defined for different situations where a full 921 * initialization of all hardware blocks are not expected. Sample cases are 922 * custom init sequences after resume after S0i3/S3, reset on initialization, 923 * partial reset of blocks etc. Presently, this defines only two levels. Levels 924 * are described in corresponding struct definitions - amdgpu_init_default, 925 * amdgpu_init_minimal_xgmi. 926 */ 927 enum amdgpu_init_lvl_id { 928 AMDGPU_INIT_LEVEL_DEFAULT, 929 AMDGPU_INIT_LEVEL_MINIMAL_XGMI, 930 AMDGPU_INIT_LEVEL_RESET_RECOVERY, 931 }; 932 933 struct amdgpu_init_level { 934 enum amdgpu_init_lvl_id level; 935 uint32_t hwini_ip_block_mask; 936 }; 937 938 #define AMDGPU_RESET_MAGIC_NUM 64 939 #define AMDGPU_MAX_DF_PERFMONS 4 940 struct amdgpu_reset_domain; 941 struct amdgpu_fru_info; 942 943 enum amdgpu_enforce_isolation_mode { 944 AMDGPU_ENFORCE_ISOLATION_DISABLE = 0, 945 AMDGPU_ENFORCE_ISOLATION_ENABLE = 1, 946 AMDGPU_ENFORCE_ISOLATION_ENABLE_LEGACY = 2, 947 AMDGPU_ENFORCE_ISOLATION_NO_CLEANER_SHADER = 3, 948 }; 949 950 struct amdgpu_device { 951 struct device *dev; 952 struct pci_dev *pdev; 953 struct drm_device ddev; 954 955 #ifdef CONFIG_DRM_AMD_ACP 956 struct amdgpu_acp acp; 957 #endif 958 struct amdgpu_hive_info *hive; 959 struct amdgpu_xcp_mgr *xcp_mgr; 960 /* ASIC */ 961 enum amd_asic_type asic_type; 962 uint32_t family; 963 uint32_t rev_id; 964 uint32_t external_rev_id; 965 unsigned long flags; 966 unsigned long apu_flags; 967 int usec_timeout; 968 const struct amdgpu_asic_funcs *asic_funcs; 969 bool shutdown; 970 bool need_swiotlb; 971 bool accel_working; 972 struct notifier_block acpi_nb; 973 struct notifier_block pm_nb; 974 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS]; 975 struct debugfs_blob_wrapper debugfs_vbios_blob; 976 struct debugfs_blob_wrapper debugfs_discovery_blob; 977 struct mutex srbm_mutex; 978 /* GRBM index mutex. Protects concurrent access to GRBM index */ 979 struct mutex grbm_idx_mutex; 980 struct dev_pm_domain vga_pm_domain; 981 bool have_disp_power_ref; 982 bool have_atomics_support; 983 984 /* BIOS */ 985 bool is_atom_fw; 986 uint8_t *bios; 987 uint32_t bios_size; 988 uint32_t bios_scratch_reg_offset; 989 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH]; 990 991 /* Register/doorbell mmio */ 992 resource_size_t rmmio_base; 993 resource_size_t rmmio_size; 994 void __iomem *rmmio; 995 /* protects concurrent MM_INDEX/DATA based register access */ 996 spinlock_t mmio_idx_lock; 997 struct amdgpu_mmio_remap rmmio_remap; 998 /* protects concurrent SMC based register access */ 999 spinlock_t smc_idx_lock; 1000 amdgpu_rreg_t smc_rreg; 1001 amdgpu_wreg_t smc_wreg; 1002 /* protects concurrent PCIE register access */ 1003 spinlock_t pcie_idx_lock; 1004 amdgpu_rreg_t pcie_rreg; 1005 amdgpu_wreg_t pcie_wreg; 1006 amdgpu_rreg_t pciep_rreg; 1007 amdgpu_wreg_t pciep_wreg; 1008 amdgpu_rreg_ext_t pcie_rreg_ext; 1009 amdgpu_wreg_ext_t pcie_wreg_ext; 1010 amdgpu_rreg64_t pcie_rreg64; 1011 amdgpu_wreg64_t pcie_wreg64; 1012 amdgpu_rreg64_ext_t pcie_rreg64_ext; 1013 amdgpu_wreg64_ext_t pcie_wreg64_ext; 1014 /* protects concurrent UVD register access */ 1015 spinlock_t uvd_ctx_idx_lock; 1016 amdgpu_rreg_t uvd_ctx_rreg; 1017 amdgpu_wreg_t uvd_ctx_wreg; 1018 /* protects concurrent DIDT register access */ 1019 spinlock_t didt_idx_lock; 1020 amdgpu_rreg_t didt_rreg; 1021 amdgpu_wreg_t didt_wreg; 1022 /* protects concurrent gc_cac register access */ 1023 spinlock_t gc_cac_idx_lock; 1024 amdgpu_rreg_t gc_cac_rreg; 1025 amdgpu_wreg_t gc_cac_wreg; 1026 /* protects concurrent se_cac register access */ 1027 spinlock_t se_cac_idx_lock; 1028 amdgpu_rreg_t se_cac_rreg; 1029 amdgpu_wreg_t se_cac_wreg; 1030 /* protects concurrent ENDPOINT (audio) register access */ 1031 spinlock_t audio_endpt_idx_lock; 1032 amdgpu_block_rreg_t audio_endpt_rreg; 1033 amdgpu_block_wreg_t audio_endpt_wreg; 1034 struct amdgpu_doorbell doorbell; 1035 1036 /* clock/pll info */ 1037 struct amdgpu_clock clock; 1038 1039 /* MC */ 1040 struct amdgpu_gmc gmc; 1041 struct amdgpu_gart gart; 1042 dma_addr_t dummy_page_addr; 1043 struct amdgpu_vm_manager vm_manager; 1044 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS]; 1045 DECLARE_BITMAP(vmhubs_mask, AMDGPU_MAX_VMHUBS); 1046 1047 /* memory management */ 1048 struct amdgpu_mman mman; 1049 struct amdgpu_mem_scratch mem_scratch; 1050 struct amdgpu_wb wb; 1051 atomic64_t num_bytes_moved; 1052 atomic64_t num_evictions; 1053 atomic64_t num_vram_cpu_page_faults; 1054 atomic_t gpu_reset_counter; 1055 atomic_t vram_lost_counter; 1056 1057 /* data for buffer migration throttling */ 1058 struct { 1059 spinlock_t lock; 1060 s64 last_update_us; 1061 s64 accum_us; /* accumulated microseconds */ 1062 s64 accum_us_vis; /* for visible VRAM */ 1063 u32 log2_max_MBps; 1064 } mm_stats; 1065 1066 /* display */ 1067 bool enable_virtual_display; 1068 struct amdgpu_vkms_output *amdgpu_vkms_output; 1069 struct amdgpu_mode_info mode_info; 1070 /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */ 1071 struct delayed_work hotplug_work; 1072 struct amdgpu_irq_src crtc_irq; 1073 struct amdgpu_irq_src vline0_irq; 1074 struct amdgpu_irq_src vupdate_irq; 1075 struct amdgpu_irq_src pageflip_irq; 1076 struct amdgpu_irq_src hpd_irq; 1077 struct amdgpu_irq_src dmub_trace_irq; 1078 struct amdgpu_irq_src dmub_outbox_irq; 1079 1080 /* rings */ 1081 u64 fence_context; 1082 unsigned num_rings; 1083 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS]; 1084 struct dma_fence __rcu *gang_submit; 1085 bool ib_pool_ready; 1086 struct amdgpu_sa_manager ib_pools[AMDGPU_IB_POOL_MAX]; 1087 struct amdgpu_sched gpu_sched[AMDGPU_HW_IP_NUM][AMDGPU_RING_PRIO_MAX]; 1088 1089 /* interrupts */ 1090 struct amdgpu_irq irq; 1091 1092 /* powerplay */ 1093 struct amd_powerplay powerplay; 1094 struct amdgpu_pm pm; 1095 u64 cg_flags; 1096 u32 pg_flags; 1097 1098 /* nbio */ 1099 struct amdgpu_nbio nbio; 1100 1101 /* hdp */ 1102 struct amdgpu_hdp hdp; 1103 1104 /* smuio */ 1105 struct amdgpu_smuio smuio; 1106 1107 /* mmhub */ 1108 struct amdgpu_mmhub mmhub; 1109 1110 /* gfxhub */ 1111 struct amdgpu_gfxhub gfxhub; 1112 1113 /* gfx */ 1114 struct amdgpu_gfx gfx; 1115 1116 /* sdma */ 1117 struct amdgpu_sdma sdma; 1118 1119 /* lsdma */ 1120 struct amdgpu_lsdma lsdma; 1121 1122 /* uvd */ 1123 struct amdgpu_uvd uvd; 1124 1125 /* vce */ 1126 struct amdgpu_vce vce; 1127 1128 /* vcn */ 1129 struct amdgpu_vcn vcn; 1130 1131 /* jpeg */ 1132 struct amdgpu_jpeg jpeg; 1133 1134 /* vpe */ 1135 struct amdgpu_vpe vpe; 1136 1137 /* umsch */ 1138 struct amdgpu_umsch_mm umsch_mm; 1139 bool enable_umsch_mm; 1140 1141 /* firmwares */ 1142 struct amdgpu_firmware firmware; 1143 1144 /* PSP */ 1145 struct psp_context psp; 1146 1147 /* GDS */ 1148 struct amdgpu_gds gds; 1149 1150 /* for userq and VM fences */ 1151 struct amdgpu_seq64 seq64; 1152 1153 /* UMC */ 1154 struct amdgpu_umc umc; 1155 1156 /* display related functionality */ 1157 struct amdgpu_display_manager dm; 1158 1159 #if defined(CONFIG_DRM_AMD_ISP) 1160 /* isp */ 1161 struct amdgpu_isp isp; 1162 #endif 1163 1164 /* mes */ 1165 bool enable_mes; 1166 bool enable_mes_kiq; 1167 bool enable_uni_mes; 1168 struct amdgpu_mes mes; 1169 struct amdgpu_mqd mqds[AMDGPU_HW_IP_NUM]; 1170 const struct amdgpu_userq_funcs *userq_funcs[AMDGPU_HW_IP_NUM]; 1171 1172 /* xarray used to retrieve the user queue fence driver reference 1173 * in the EOP interrupt handler to signal the particular user 1174 * queue fence. 1175 */ 1176 struct xarray userq_xa; 1177 1178 /* df */ 1179 struct amdgpu_df df; 1180 1181 /* MCA */ 1182 struct amdgpu_mca mca; 1183 1184 /* ACA */ 1185 struct amdgpu_aca aca; 1186 1187 /* CPER */ 1188 struct amdgpu_cper cper; 1189 1190 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM]; 1191 uint32_t harvest_ip_mask; 1192 int num_ip_blocks; 1193 struct mutex mn_lock; 1194 DECLARE_HASHTABLE(mn_hash, 7); 1195 1196 /* tracking pinned memory */ 1197 atomic64_t vram_pin_size; 1198 atomic64_t visible_pin_size; 1199 atomic64_t gart_pin_size; 1200 1201 /* soc15 register offset based on ip, instance and segment */ 1202 uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE]; 1203 struct amdgpu_ip_map_info ip_map; 1204 1205 /* delayed work_func for deferring clockgating during resume */ 1206 struct delayed_work delayed_init_work; 1207 1208 struct amdgpu_virt virt; 1209 1210 /* record hw reset is performed */ 1211 bool has_hw_reset; 1212 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM]; 1213 1214 /* s3/s4 mask */ 1215 bool in_suspend; 1216 bool in_s3; 1217 bool in_s4; 1218 bool in_s0ix; 1219 suspend_state_t last_suspend_state; 1220 1221 enum pp_mp1_state mp1_state; 1222 struct amdgpu_doorbell_index doorbell_index; 1223 1224 struct mutex notifier_lock; 1225 1226 int asic_reset_res; 1227 struct work_struct xgmi_reset_work; 1228 struct list_head reset_list; 1229 1230 long gfx_timeout; 1231 long sdma_timeout; 1232 long video_timeout; 1233 long compute_timeout; 1234 long psp_timeout; 1235 1236 uint64_t unique_id; 1237 uint64_t df_perfmon_config_assign_mask[AMDGPU_MAX_DF_PERFMONS]; 1238 1239 /* enable runtime pm on the device */ 1240 bool in_runpm; 1241 bool has_pr3; 1242 1243 bool ucode_sysfs_en; 1244 1245 struct amdgpu_fru_info *fru_info; 1246 atomic_t throttling_logging_enabled; 1247 struct ratelimit_state throttling_logging_rs; 1248 uint32_t ras_hw_enabled; 1249 uint32_t ras_enabled; 1250 bool ras_default_ecc_enabled; 1251 1252 bool no_hw_access; 1253 struct pci_saved_state *pci_state; 1254 pci_channel_state_t pci_channel_state; 1255 1256 struct amdgpu_pcie_reset_ctx pcie_reset_ctx; 1257 1258 /* Track auto wait count on s_barrier settings */ 1259 bool barrier_has_auto_waitcnt; 1260 1261 struct amdgpu_reset_control *reset_cntl; 1262 uint32_t ip_versions[MAX_HWIP][HWIP_MAX_INSTANCE]; 1263 1264 bool ram_is_direct_mapped; 1265 1266 struct list_head ras_list; 1267 1268 struct ip_discovery_top *ip_top; 1269 1270 struct amdgpu_reset_domain *reset_domain; 1271 1272 struct mutex benchmark_mutex; 1273 1274 bool scpm_enabled; 1275 uint32_t scpm_status; 1276 1277 struct work_struct reset_work; 1278 1279 bool dc_enabled; 1280 /* Mask of active clusters */ 1281 uint32_t aid_mask; 1282 1283 /* Debug */ 1284 bool debug_vm; 1285 bool debug_largebar; 1286 bool debug_disable_soft_recovery; 1287 bool debug_use_vram_fw_buf; 1288 bool debug_enable_ras_aca; 1289 bool debug_exp_resets; 1290 bool debug_disable_gpu_ring_reset; 1291 bool debug_vm_userptr; 1292 bool debug_disable_ce_logs; 1293 1294 /* Protection for the following isolation structure */ 1295 struct mutex enforce_isolation_mutex; 1296 enum amdgpu_enforce_isolation_mode enforce_isolation[MAX_XCP]; 1297 struct amdgpu_isolation { 1298 void *owner; 1299 struct dma_fence *spearhead; 1300 struct amdgpu_sync active; 1301 struct amdgpu_sync prev; 1302 } isolation[MAX_XCP]; 1303 1304 struct amdgpu_init_level *init_lvl; 1305 1306 /* This flag is used to determine how VRAM allocations are handled for APUs 1307 * in KFD: VRAM or GTT. 1308 */ 1309 bool apu_prefer_gtt; 1310 1311 struct list_head userq_mgr_list; 1312 struct mutex userq_mutex; 1313 bool userq_halt_for_enforce_isolation; 1314 struct amdgpu_uid *uid_info; 1315 1316 /* KFD 1317 * Must be last --ends in a flexible-array member. 1318 */ 1319 struct amdgpu_kfd_dev kfd; 1320 }; 1321 1322 static inline uint32_t amdgpu_ip_version(const struct amdgpu_device *adev, 1323 uint8_t ip, uint8_t inst) 1324 { 1325 /* This considers only major/minor/rev and ignores 1326 * subrevision/variant fields. 1327 */ 1328 return adev->ip_versions[ip][inst] & ~0xFFU; 1329 } 1330 1331 static inline uint32_t amdgpu_ip_version_full(const struct amdgpu_device *adev, 1332 uint8_t ip, uint8_t inst) 1333 { 1334 /* This returns full version - major/minor/rev/variant/subrevision */ 1335 return adev->ip_versions[ip][inst]; 1336 } 1337 1338 static inline struct amdgpu_device *drm_to_adev(struct drm_device *ddev) 1339 { 1340 return container_of(ddev, struct amdgpu_device, ddev); 1341 } 1342 1343 static inline struct drm_device *adev_to_drm(struct amdgpu_device *adev) 1344 { 1345 return &adev->ddev; 1346 } 1347 1348 static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_device *bdev) 1349 { 1350 return container_of(bdev, struct amdgpu_device, mman.bdev); 1351 } 1352 1353 static inline bool amdgpu_is_multi_aid(struct amdgpu_device *adev) 1354 { 1355 return !!adev->aid_mask; 1356 } 1357 1358 int amdgpu_device_init(struct amdgpu_device *adev, 1359 uint32_t flags); 1360 void amdgpu_device_fini_hw(struct amdgpu_device *adev); 1361 void amdgpu_device_fini_sw(struct amdgpu_device *adev); 1362 1363 int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev); 1364 1365 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos, 1366 void *buf, size_t size, bool write); 1367 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos, 1368 void *buf, size_t size, bool write); 1369 1370 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos, 1371 void *buf, size_t size, bool write); 1372 uint32_t amdgpu_device_wait_on_rreg(struct amdgpu_device *adev, 1373 uint32_t inst, uint32_t reg_addr, char reg_name[], 1374 uint32_t expected_value, uint32_t mask); 1375 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev, 1376 uint32_t reg, uint32_t acc_flags); 1377 u32 amdgpu_device_indirect_rreg_ext(struct amdgpu_device *adev, 1378 u64 reg_addr); 1379 uint32_t amdgpu_device_xcc_rreg(struct amdgpu_device *adev, 1380 uint32_t reg, uint32_t acc_flags, 1381 uint32_t xcc_id); 1382 void amdgpu_device_wreg(struct amdgpu_device *adev, 1383 uint32_t reg, uint32_t v, 1384 uint32_t acc_flags); 1385 void amdgpu_device_indirect_wreg_ext(struct amdgpu_device *adev, 1386 u64 reg_addr, u32 reg_data); 1387 void amdgpu_device_xcc_wreg(struct amdgpu_device *adev, 1388 uint32_t reg, uint32_t v, 1389 uint32_t acc_flags, 1390 uint32_t xcc_id); 1391 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev, 1392 uint32_t reg, uint32_t v, uint32_t xcc_id); 1393 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value); 1394 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset); 1395 1396 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev, 1397 u32 reg_addr); 1398 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev, 1399 u32 reg_addr); 1400 u64 amdgpu_device_indirect_rreg64_ext(struct amdgpu_device *adev, 1401 u64 reg_addr); 1402 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev, 1403 u32 reg_addr, u32 reg_data); 1404 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev, 1405 u32 reg_addr, u64 reg_data); 1406 void amdgpu_device_indirect_wreg64_ext(struct amdgpu_device *adev, 1407 u64 reg_addr, u64 reg_data); 1408 u32 amdgpu_device_get_rev_id(struct amdgpu_device *adev); 1409 bool amdgpu_device_asic_has_dc_support(struct pci_dev *pdev, 1410 enum amd_asic_type asic_type); 1411 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev); 1412 1413 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev); 1414 1415 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev, 1416 struct amdgpu_reset_context *reset_context); 1417 1418 int amdgpu_do_asic_reset(struct list_head *device_list_handle, 1419 struct amdgpu_reset_context *reset_context); 1420 1421 int amdgpu_device_reinit_after_reset(struct amdgpu_reset_context *reset_context); 1422 1423 int emu_soc_asic_init(struct amdgpu_device *adev); 1424 1425 /* 1426 * Registers read & write functions. 1427 */ 1428 #define AMDGPU_REGS_NO_KIQ (1<<1) 1429 #define AMDGPU_REGS_RLC (1<<2) 1430 1431 #define RREG32_NO_KIQ(reg) amdgpu_device_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ) 1432 #define WREG32_NO_KIQ(reg, v) amdgpu_device_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ) 1433 1434 #define RREG32_KIQ(reg) amdgpu_kiq_rreg(adev, (reg), 0) 1435 #define WREG32_KIQ(reg, v) amdgpu_kiq_wreg(adev, (reg), (v), 0) 1436 1437 #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg)) 1438 #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v)) 1439 1440 #define RREG32(reg) amdgpu_device_rreg(adev, (reg), 0) 1441 #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_device_rreg(adev, (reg), 0)) 1442 #define WREG32(reg, v) amdgpu_device_wreg(adev, (reg), (v), 0) 1443 #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 1444 #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) 1445 #define RREG32_XCC(reg, inst) amdgpu_device_xcc_rreg(adev, (reg), 0, inst) 1446 #define WREG32_XCC(reg, v, inst) amdgpu_device_xcc_wreg(adev, (reg), (v), 0, inst) 1447 #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg)) 1448 #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v)) 1449 #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg)) 1450 #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v)) 1451 #define RREG32_PCIE_EXT(reg) adev->pcie_rreg_ext(adev, (reg)) 1452 #define WREG32_PCIE_EXT(reg, v) adev->pcie_wreg_ext(adev, (reg), (v)) 1453 #define RREG64_PCIE(reg) adev->pcie_rreg64(adev, (reg)) 1454 #define WREG64_PCIE(reg, v) adev->pcie_wreg64(adev, (reg), (v)) 1455 #define RREG64_PCIE_EXT(reg) adev->pcie_rreg64_ext(adev, (reg)) 1456 #define WREG64_PCIE_EXT(reg, v) adev->pcie_wreg64_ext(adev, (reg), (v)) 1457 #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg)) 1458 #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v)) 1459 #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg)) 1460 #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v)) 1461 #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg)) 1462 #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v)) 1463 #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg)) 1464 #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v)) 1465 #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg)) 1466 #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v)) 1467 #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg)) 1468 #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v)) 1469 #define WREG32_P(reg, val, mask) \ 1470 do { \ 1471 uint32_t tmp_ = RREG32(reg); \ 1472 tmp_ &= (mask); \ 1473 tmp_ |= ((val) & ~(mask)); \ 1474 WREG32(reg, tmp_); \ 1475 } while (0) 1476 #define WREG32_AND(reg, and) WREG32_P(reg, 0, and) 1477 #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or)) 1478 #define WREG32_PLL_P(reg, val, mask) \ 1479 do { \ 1480 uint32_t tmp_ = RREG32_PLL(reg); \ 1481 tmp_ &= (mask); \ 1482 tmp_ |= ((val) & ~(mask)); \ 1483 WREG32_PLL(reg, tmp_); \ 1484 } while (0) 1485 1486 #define WREG32_SMC_P(_Reg, _Val, _Mask) \ 1487 do { \ 1488 u32 tmp = RREG32_SMC(_Reg); \ 1489 tmp &= (_Mask); \ 1490 tmp |= ((_Val) & ~(_Mask)); \ 1491 WREG32_SMC(_Reg, tmp); \ 1492 } while (0) 1493 1494 #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_device_rreg((adev), (reg), false)) 1495 1496 #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT 1497 #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK 1498 1499 #define REG_SET_FIELD(orig_val, reg, field, field_val) \ 1500 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \ 1501 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field)))) 1502 1503 #define REG_GET_FIELD(value, reg, field) \ 1504 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field)) 1505 1506 #define WREG32_FIELD(reg, field, val) \ 1507 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1508 1509 #define WREG32_FIELD_OFFSET(reg, offset, field, val) \ 1510 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field)) 1511 1512 #define AMDGPU_GET_REG_FIELD(x, h, l) (((x) & GENMASK_ULL(h, l)) >> (l)) 1513 /* 1514 * BIOS helpers. 1515 */ 1516 #define RBIOS8(i) (adev->bios[i]) 1517 #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) 1518 #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) 1519 1520 /* 1521 * ASICs macro. 1522 */ 1523 #define amdgpu_asic_set_vga_state(adev, state) \ 1524 ((adev)->asic_funcs->set_vga_state ? (adev)->asic_funcs->set_vga_state((adev), (state)) : 0) 1525 #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev)) 1526 #define amdgpu_asic_reset_method(adev) (adev)->asic_funcs->reset_method((adev)) 1527 #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev)) 1528 #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d)) 1529 #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec)) 1530 #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev)) 1531 #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l)) 1532 #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev)) 1533 #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev)) 1534 #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l)) 1535 #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v))) 1536 #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev)) 1537 #define amdgpu_asic_flush_hdp(adev, r) \ 1538 ((adev)->asic_funcs->flush_hdp ? (adev)->asic_funcs->flush_hdp((adev), (r)) : (adev)->hdp.funcs->flush_hdp((adev), (r))) 1539 #define amdgpu_asic_invalidate_hdp(adev, r) \ 1540 ((adev)->asic_funcs->invalidate_hdp ? (adev)->asic_funcs->invalidate_hdp((adev), (r)) : \ 1541 ((adev)->hdp.funcs->invalidate_hdp ? (adev)->hdp.funcs->invalidate_hdp((adev), (r)) : (void)0)) 1542 #define amdgpu_asic_need_full_reset(adev) (adev)->asic_funcs->need_full_reset((adev)) 1543 #define amdgpu_asic_init_doorbell_index(adev) (adev)->asic_funcs->init_doorbell_index((adev)) 1544 #define amdgpu_asic_get_pcie_usage(adev, cnt0, cnt1) ((adev)->asic_funcs->get_pcie_usage((adev), (cnt0), (cnt1))) 1545 #define amdgpu_asic_need_reset_on_init(adev) (adev)->asic_funcs->need_reset_on_init((adev)) 1546 #define amdgpu_asic_get_pcie_replay_count(adev) ((adev)->asic_funcs->get_pcie_replay_count((adev))) 1547 #define amdgpu_asic_supports_baco(adev) (adev)->asic_funcs->supports_baco((adev)) 1548 #define amdgpu_asic_pre_asic_init(adev) (adev)->asic_funcs->pre_asic_init((adev)) 1549 #define amdgpu_asic_update_umd_stable_pstate(adev, enter) \ 1550 ((adev)->asic_funcs->update_umd_stable_pstate ? (adev)->asic_funcs->update_umd_stable_pstate((adev), (enter)) : 0) 1551 #define amdgpu_asic_query_video_codecs(adev, e, c) (adev)->asic_funcs->query_video_codecs((adev), (e), (c)) 1552 1553 #define amdgpu_inc_vram_lost(adev) atomic_inc(&((adev)->vram_lost_counter)) 1554 1555 #define BIT_MASK_UPPER(i) ((i) >= BITS_PER_LONG ? 0 : ~0UL << (i)) 1556 #define for_each_inst(i, inst_mask) \ 1557 for (i = ffs(inst_mask); i-- != 0; \ 1558 i = ffs(inst_mask & BIT_MASK_UPPER(i + 1))) 1559 1560 /* Common functions */ 1561 bool amdgpu_device_has_job_running(struct amdgpu_device *adev); 1562 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev); 1563 int amdgpu_device_gpu_recover(struct amdgpu_device *adev, 1564 struct amdgpu_job *job, 1565 struct amdgpu_reset_context *reset_context); 1566 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev); 1567 int amdgpu_device_pci_reset(struct amdgpu_device *adev); 1568 bool amdgpu_device_need_post(struct amdgpu_device *adev); 1569 bool amdgpu_device_seamless_boot_supported(struct amdgpu_device *adev); 1570 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev); 1571 1572 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes, 1573 u64 num_vis_bytes); 1574 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev); 1575 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev, 1576 const u32 *registers, 1577 const u32 array_size); 1578 1579 int amdgpu_device_mode1_reset(struct amdgpu_device *adev); 1580 int amdgpu_device_link_reset(struct amdgpu_device *adev); 1581 bool amdgpu_device_supports_atpx(struct amdgpu_device *adev); 1582 bool amdgpu_device_supports_px(struct amdgpu_device *adev); 1583 bool amdgpu_device_supports_boco(struct amdgpu_device *adev); 1584 bool amdgpu_device_supports_smart_shift(struct amdgpu_device *adev); 1585 int amdgpu_device_supports_baco(struct amdgpu_device *adev); 1586 void amdgpu_device_detect_runtime_pm_mode(struct amdgpu_device *adev); 1587 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev, 1588 struct amdgpu_device *peer_adev); 1589 int amdgpu_device_baco_enter(struct amdgpu_device *adev); 1590 int amdgpu_device_baco_exit(struct amdgpu_device *adev); 1591 1592 void amdgpu_device_flush_hdp(struct amdgpu_device *adev, 1593 struct amdgpu_ring *ring); 1594 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev, 1595 struct amdgpu_ring *ring); 1596 1597 void amdgpu_device_halt(struct amdgpu_device *adev); 1598 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev, 1599 u32 reg); 1600 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev, 1601 u32 reg, u32 v); 1602 struct dma_fence *amdgpu_device_get_gang(struct amdgpu_device *adev); 1603 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev, 1604 struct dma_fence *gang); 1605 struct dma_fence *amdgpu_device_enforce_isolation(struct amdgpu_device *adev, 1606 struct amdgpu_ring *ring, 1607 struct amdgpu_job *job); 1608 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev); 1609 ssize_t amdgpu_get_soft_full_reset_mask(struct amdgpu_ring *ring); 1610 ssize_t amdgpu_show_reset_mask(char *buf, uint32_t supported_reset); 1611 1612 /* atpx handler */ 1613 #if defined(CONFIG_VGA_SWITCHEROO) 1614 void amdgpu_register_atpx_handler(void); 1615 void amdgpu_unregister_atpx_handler(void); 1616 bool amdgpu_has_atpx_dgpu_power_cntl(void); 1617 bool amdgpu_is_atpx_hybrid(void); 1618 bool amdgpu_has_atpx(void); 1619 #else 1620 static inline void amdgpu_register_atpx_handler(void) {} 1621 static inline void amdgpu_unregister_atpx_handler(void) {} 1622 static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; } 1623 static inline bool amdgpu_is_atpx_hybrid(void) { return false; } 1624 static inline bool amdgpu_has_atpx(void) { return false; } 1625 #endif 1626 1627 /* 1628 * KMS 1629 */ 1630 extern const struct drm_ioctl_desc amdgpu_ioctls_kms[]; 1631 extern const int amdgpu_max_kms_ioctl; 1632 1633 int amdgpu_driver_load_kms(struct amdgpu_device *adev, unsigned long flags); 1634 void amdgpu_driver_unload_kms(struct drm_device *dev); 1635 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv); 1636 void amdgpu_driver_postclose_kms(struct drm_device *dev, 1637 struct drm_file *file_priv); 1638 void amdgpu_driver_release_kms(struct drm_device *dev); 1639 1640 int amdgpu_device_ip_suspend(struct amdgpu_device *adev); 1641 int amdgpu_device_prepare(struct drm_device *dev); 1642 void amdgpu_device_complete(struct drm_device *dev); 1643 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon); 1644 int amdgpu_device_resume(struct drm_device *dev, bool fbcon); 1645 u32 amdgpu_get_vblank_counter_kms(struct drm_crtc *crtc); 1646 int amdgpu_enable_vblank_kms(struct drm_crtc *crtc); 1647 void amdgpu_disable_vblank_kms(struct drm_crtc *crtc); 1648 int amdgpu_info_ioctl(struct drm_device *dev, void *data, 1649 struct drm_file *filp); 1650 1651 /* 1652 * functions used by amdgpu_encoder.c 1653 */ 1654 struct amdgpu_afmt_acr { 1655 u32 clock; 1656 1657 int n_32khz; 1658 int cts_32khz; 1659 1660 int n_44_1khz; 1661 int cts_44_1khz; 1662 1663 int n_48khz; 1664 int cts_48khz; 1665 1666 }; 1667 1668 struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock); 1669 1670 /* amdgpu_acpi.c */ 1671 1672 struct amdgpu_numa_info { 1673 uint64_t size; 1674 int pxm; 1675 int nid; 1676 }; 1677 1678 /* ATCS Device/Driver State */ 1679 #define AMDGPU_ATCS_PSC_DEV_STATE_D0 0 1680 #define AMDGPU_ATCS_PSC_DEV_STATE_D3_HOT 3 1681 #define AMDGPU_ATCS_PSC_DRV_STATE_OPR 0 1682 #define AMDGPU_ATCS_PSC_DRV_STATE_NOT_OPR 1 1683 1684 #if defined(CONFIG_ACPI) 1685 int amdgpu_acpi_init(struct amdgpu_device *adev); 1686 void amdgpu_acpi_fini(struct amdgpu_device *adev); 1687 bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev); 1688 bool amdgpu_acpi_is_power_shift_control_supported(void); 1689 int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev, 1690 u8 perf_req, bool advertise); 1691 int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev, 1692 u8 dev_state, bool drv_state); 1693 int amdgpu_acpi_smart_shift_update(struct amdgpu_device *adev, 1694 enum amdgpu_ss ss_state); 1695 int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev); 1696 int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, u64 *tmr_offset, 1697 u64 *tmr_size); 1698 int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, int xcc_id, 1699 struct amdgpu_numa_info *numa_info); 1700 1701 void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps); 1702 bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev); 1703 void amdgpu_acpi_detect(void); 1704 void amdgpu_acpi_release(void); 1705 #else 1706 static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; } 1707 static inline int amdgpu_acpi_get_tmr_info(struct amdgpu_device *adev, 1708 u64 *tmr_offset, u64 *tmr_size) 1709 { 1710 return -EINVAL; 1711 } 1712 static inline int amdgpu_acpi_get_mem_info(struct amdgpu_device *adev, 1713 int xcc_id, 1714 struct amdgpu_numa_info *numa_info) 1715 { 1716 return -EINVAL; 1717 } 1718 static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { } 1719 static inline bool amdgpu_acpi_should_gpu_reset(struct amdgpu_device *adev) { return false; } 1720 static inline void amdgpu_acpi_detect(void) { } 1721 static inline void amdgpu_acpi_release(void) { } 1722 static inline bool amdgpu_acpi_is_power_shift_control_supported(void) { return false; } 1723 static inline int amdgpu_acpi_power_shift_control(struct amdgpu_device *adev, 1724 u8 dev_state, bool drv_state) { return 0; } 1725 static inline int amdgpu_acpi_smart_shift_update(struct amdgpu_device *adev, 1726 enum amdgpu_ss ss_state) 1727 { 1728 return 0; 1729 } 1730 static inline void amdgpu_acpi_get_backlight_caps(struct amdgpu_dm_backlight_caps *caps) { } 1731 #endif 1732 1733 #if defined(CONFIG_ACPI) && defined(CONFIG_SUSPEND) 1734 bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev); 1735 bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev); 1736 #else 1737 static inline bool amdgpu_acpi_is_s0ix_active(struct amdgpu_device *adev) { return false; } 1738 static inline bool amdgpu_acpi_is_s3_active(struct amdgpu_device *adev) { return false; } 1739 #endif 1740 1741 #if defined(CONFIG_DRM_AMD_ISP) 1742 int amdgpu_acpi_get_isp4_dev(struct acpi_device **dev); 1743 #endif 1744 1745 void amdgpu_register_gpu_instance(struct amdgpu_device *adev); 1746 void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev); 1747 1748 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, 1749 pci_channel_state_t state); 1750 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev); 1751 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev); 1752 void amdgpu_pci_resume(struct pci_dev *pdev); 1753 1754 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev); 1755 bool amdgpu_device_load_pci_state(struct pci_dev *pdev); 1756 1757 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev); 1758 1759 int amdgpu_device_set_cg_state(struct amdgpu_device *adev, 1760 enum amd_clockgating_state state); 1761 int amdgpu_device_set_pg_state(struct amdgpu_device *adev, 1762 enum amd_powergating_state state); 1763 1764 static inline bool amdgpu_device_has_timeouts_enabled(struct amdgpu_device *adev) 1765 { 1766 return amdgpu_gpu_recovery != 0 && 1767 adev->gfx_timeout != MAX_SCHEDULE_TIMEOUT && 1768 adev->compute_timeout != MAX_SCHEDULE_TIMEOUT && 1769 adev->sdma_timeout != MAX_SCHEDULE_TIMEOUT && 1770 adev->video_timeout != MAX_SCHEDULE_TIMEOUT; 1771 } 1772 1773 #include "amdgpu_object.h" 1774 1775 static inline bool amdgpu_is_tmz(struct amdgpu_device *adev) 1776 { 1777 return adev->gmc.tmz_enabled; 1778 } 1779 1780 int amdgpu_in_reset(struct amdgpu_device *adev); 1781 1782 extern const struct attribute_group amdgpu_vram_mgr_attr_group; 1783 extern const struct attribute_group amdgpu_gtt_mgr_attr_group; 1784 extern const struct attribute_group amdgpu_flash_attr_group; 1785 1786 void amdgpu_set_init_level(struct amdgpu_device *adev, 1787 enum amdgpu_init_lvl_id lvl); 1788 1789 static inline int amdgpu_device_bus_status_check(struct amdgpu_device *adev) 1790 { 1791 u32 status; 1792 int r; 1793 1794 r = pci_read_config_dword(adev->pdev, PCI_COMMAND, &status); 1795 if (r || PCI_POSSIBLE_ERROR(status)) { 1796 dev_err(adev->dev, "device lost from bus!"); 1797 return -ENODEV; 1798 } 1799 1800 return 0; 1801 } 1802 1803 void amdgpu_device_set_uid(struct amdgpu_uid *uid_info, 1804 enum amdgpu_uid_type type, uint8_t inst, 1805 uint64_t uid); 1806 uint64_t amdgpu_device_get_uid(struct amdgpu_uid *uid_info, 1807 enum amdgpu_uid_type type, uint8_t inst); 1808 #endif 1809