1ff718800SKamlakant Patel /* 2ff718800SKamlakant Patel * Copyright (C) 2003-2015 Broadcom Corporation 3ff718800SKamlakant Patel * All Rights Reserved 4ff718800SKamlakant Patel * 5ff718800SKamlakant Patel * This program is free software; you can redistribute it and/or modify 6ff718800SKamlakant Patel * it under the terms of the GNU General Public License version 2 as 7ff718800SKamlakant Patel * published by the Free Software Foundation. 8ff718800SKamlakant Patel * 9ff718800SKamlakant Patel * This program is distributed in the hope that it will be useful, 10ff718800SKamlakant Patel * but WITHOUT ANY WARRANTY; without even the implied warranty of 11ff718800SKamlakant Patel * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12ff718800SKamlakant Patel * GNU General Public License for more details. 13ff718800SKamlakant Patel */ 14ff718800SKamlakant Patel 15ff718800SKamlakant Patel #include <linux/gpio.h> 16ff718800SKamlakant Patel #include <linux/platform_device.h> 17ff718800SKamlakant Patel #include <linux/of_device.h> 18ff718800SKamlakant Patel #include <linux/module.h> 19ff718800SKamlakant Patel #include <linux/irq.h> 20ff718800SKamlakant Patel #include <linux/interrupt.h> 2183ea24fdSKamlakant Patel #include <linux/irqchip/chained_irq.h> 22ff718800SKamlakant Patel 23ff718800SKamlakant Patel /* 24ff718800SKamlakant Patel * XLP GPIO has multiple 32 bit registers for each feature where each register 25ff718800SKamlakant Patel * controls 32 pins. So, pins up to 64 require 2 32-bit registers and up to 96 26ff718800SKamlakant Patel * require 3 32-bit registers for each feature. 27ff718800SKamlakant Patel * Here we only define offset of the first register for each feature. Offset of 28ff718800SKamlakant Patel * the registers for pins greater than 32 can be calculated as following(Use 29ff718800SKamlakant Patel * GPIO_INT_STAT as example): 30ff718800SKamlakant Patel * 31ff718800SKamlakant Patel * offset = (gpio / XLP_GPIO_REGSZ) * 4; 32ff718800SKamlakant Patel * reg_addr = addr + offset; 33ff718800SKamlakant Patel * 34ff718800SKamlakant Patel * where addr is base address of the that feature register and gpio is the pin. 35ff718800SKamlakant Patel */ 36ff718800SKamlakant Patel #define GPIO_OUTPUT_EN 0x00 37ff718800SKamlakant Patel #define GPIO_PADDRV 0x08 38ff718800SKamlakant Patel #define GPIO_INT_EN00 0x18 39ff718800SKamlakant Patel #define GPIO_INT_EN10 0x20 40ff718800SKamlakant Patel #define GPIO_INT_EN20 0x28 41ff718800SKamlakant Patel #define GPIO_INT_EN30 0x30 42ff718800SKamlakant Patel #define GPIO_INT_POL 0x38 43ff718800SKamlakant Patel #define GPIO_INT_TYPE 0x40 44ff718800SKamlakant Patel #define GPIO_INT_STAT 0x48 45ff718800SKamlakant Patel 46ff718800SKamlakant Patel #define GPIO_9XX_BYTESWAP 0X00 47ff718800SKamlakant Patel #define GPIO_9XX_CTRL 0X04 48ff718800SKamlakant Patel #define GPIO_9XX_OUTPUT_EN 0x14 49ff718800SKamlakant Patel #define GPIO_9XX_PADDRV 0x24 50ff718800SKamlakant Patel /* 51ff718800SKamlakant Patel * Only for 4 interrupt enable reg are defined for now, 52ff718800SKamlakant Patel * total reg available are 12. 53ff718800SKamlakant Patel */ 54ff718800SKamlakant Patel #define GPIO_9XX_INT_EN00 0x44 55ff718800SKamlakant Patel #define GPIO_9XX_INT_EN10 0x54 56ff718800SKamlakant Patel #define GPIO_9XX_INT_EN20 0x64 57ff718800SKamlakant Patel #define GPIO_9XX_INT_EN30 0x74 58ff718800SKamlakant Patel #define GPIO_9XX_INT_POL 0x104 59ff718800SKamlakant Patel #define GPIO_9XX_INT_TYPE 0x114 60ff718800SKamlakant Patel #define GPIO_9XX_INT_STAT 0x124 61ff718800SKamlakant Patel 62ff718800SKamlakant Patel #define GPIO_3XX_INT_EN00 0x18 63ff718800SKamlakant Patel #define GPIO_3XX_INT_EN10 0x20 64ff718800SKamlakant Patel #define GPIO_3XX_INT_EN20 0x28 65ff718800SKamlakant Patel #define GPIO_3XX_INT_EN30 0x30 66ff718800SKamlakant Patel #define GPIO_3XX_INT_POL 0x78 67ff718800SKamlakant Patel #define GPIO_3XX_INT_TYPE 0x80 68ff718800SKamlakant Patel #define GPIO_3XX_INT_STAT 0x88 69ff718800SKamlakant Patel 70ff718800SKamlakant Patel /* Interrupt type register mask */ 71ff718800SKamlakant Patel #define XLP_GPIO_IRQ_TYPE_LVL 0x0 72ff718800SKamlakant Patel #define XLP_GPIO_IRQ_TYPE_EDGE 0x1 73ff718800SKamlakant Patel 74ff718800SKamlakant Patel /* Interrupt polarity register mask */ 75ff718800SKamlakant Patel #define XLP_GPIO_IRQ_POL_HIGH 0x0 76ff718800SKamlakant Patel #define XLP_GPIO_IRQ_POL_LOW 0x1 77ff718800SKamlakant Patel 78ff718800SKamlakant Patel #define XLP_GPIO_REGSZ 32 79ff718800SKamlakant Patel #define XLP_GPIO_IRQ_BASE 768 80ff718800SKamlakant Patel #define XLP_MAX_NR_GPIO 96 81ff718800SKamlakant Patel 82ff718800SKamlakant Patel /* XLP variants supported by this driver */ 83ff718800SKamlakant Patel enum { 84ff718800SKamlakant Patel XLP_GPIO_VARIANT_XLP832 = 1, 85ff718800SKamlakant Patel XLP_GPIO_VARIANT_XLP316, 86ff718800SKamlakant Patel XLP_GPIO_VARIANT_XLP208, 87ff718800SKamlakant Patel XLP_GPIO_VARIANT_XLP980, 88dd98756dSKamlakant Patel XLP_GPIO_VARIANT_XLP532, 89dd98756dSKamlakant Patel GPIO_VARIANT_VULCAN 90ff718800SKamlakant Patel }; 91ff718800SKamlakant Patel 92ff718800SKamlakant Patel struct xlp_gpio_priv { 93ff718800SKamlakant Patel struct gpio_chip chip; 94ff718800SKamlakant Patel DECLARE_BITMAP(gpio_enabled_mask, XLP_MAX_NR_GPIO); 95ff718800SKamlakant Patel void __iomem *gpio_intr_en; /* pointer to first intr enable reg */ 96ff718800SKamlakant Patel void __iomem *gpio_intr_stat; /* pointer to first intr status reg */ 97ff718800SKamlakant Patel void __iomem *gpio_intr_type; /* pointer to first intr type reg */ 98ff718800SKamlakant Patel void __iomem *gpio_intr_pol; /* pointer to first intr polarity reg */ 99ff718800SKamlakant Patel void __iomem *gpio_out_en; /* pointer to first output enable reg */ 100ff718800SKamlakant Patel void __iomem *gpio_paddrv; /* pointer to first pad drive reg */ 101ff718800SKamlakant Patel spinlock_t lock; 102ff718800SKamlakant Patel }; 103ff718800SKamlakant Patel 104ff718800SKamlakant Patel static int xlp_gpio_get_reg(void __iomem *addr, unsigned gpio) 105ff718800SKamlakant Patel { 106ff718800SKamlakant Patel u32 pos, regset; 107ff718800SKamlakant Patel 108ff718800SKamlakant Patel pos = gpio % XLP_GPIO_REGSZ; 109ff718800SKamlakant Patel regset = (gpio / XLP_GPIO_REGSZ) * 4; 110ff718800SKamlakant Patel return !!(readl(addr + regset) & BIT(pos)); 111ff718800SKamlakant Patel } 112ff718800SKamlakant Patel 113ff718800SKamlakant Patel static void xlp_gpio_set_reg(void __iomem *addr, unsigned gpio, int state) 114ff718800SKamlakant Patel { 115ff718800SKamlakant Patel u32 value, pos, regset; 116ff718800SKamlakant Patel 117ff718800SKamlakant Patel pos = gpio % XLP_GPIO_REGSZ; 118ff718800SKamlakant Patel regset = (gpio / XLP_GPIO_REGSZ) * 4; 119ff718800SKamlakant Patel value = readl(addr + regset); 120ff718800SKamlakant Patel 121ff718800SKamlakant Patel if (state) 122ff718800SKamlakant Patel value |= BIT(pos); 123ff718800SKamlakant Patel else 124ff718800SKamlakant Patel value &= ~BIT(pos); 125ff718800SKamlakant Patel 126ff718800SKamlakant Patel writel(value, addr + regset); 127ff718800SKamlakant Patel } 128ff718800SKamlakant Patel 129ff718800SKamlakant Patel static void xlp_gpio_irq_disable(struct irq_data *d) 130ff718800SKamlakant Patel { 131ff718800SKamlakant Patel struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 132e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 133ff718800SKamlakant Patel unsigned long flags; 134ff718800SKamlakant Patel 135ff718800SKamlakant Patel spin_lock_irqsave(&priv->lock, flags); 136ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0); 137ff718800SKamlakant Patel __clear_bit(d->hwirq, priv->gpio_enabled_mask); 138ff718800SKamlakant Patel spin_unlock_irqrestore(&priv->lock, flags); 139ff718800SKamlakant Patel } 140ff718800SKamlakant Patel 141ff718800SKamlakant Patel static void xlp_gpio_irq_mask_ack(struct irq_data *d) 142ff718800SKamlakant Patel { 143ff718800SKamlakant Patel struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 144e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 145ff718800SKamlakant Patel unsigned long flags; 146ff718800SKamlakant Patel 147ff718800SKamlakant Patel spin_lock_irqsave(&priv->lock, flags); 148ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x0); 149ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_intr_stat, d->hwirq, 0x1); 150ff718800SKamlakant Patel __clear_bit(d->hwirq, priv->gpio_enabled_mask); 151ff718800SKamlakant Patel spin_unlock_irqrestore(&priv->lock, flags); 152ff718800SKamlakant Patel } 153ff718800SKamlakant Patel 154ff718800SKamlakant Patel static void xlp_gpio_irq_unmask(struct irq_data *d) 155ff718800SKamlakant Patel { 156ff718800SKamlakant Patel struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 157e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 158ff718800SKamlakant Patel unsigned long flags; 159ff718800SKamlakant Patel 160ff718800SKamlakant Patel spin_lock_irqsave(&priv->lock, flags); 161ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_intr_en, d->hwirq, 0x1); 162ff718800SKamlakant Patel __set_bit(d->hwirq, priv->gpio_enabled_mask); 163ff718800SKamlakant Patel spin_unlock_irqrestore(&priv->lock, flags); 164ff718800SKamlakant Patel } 165ff718800SKamlakant Patel 166ff718800SKamlakant Patel static int xlp_gpio_set_irq_type(struct irq_data *d, unsigned int type) 167ff718800SKamlakant Patel { 168ff718800SKamlakant Patel struct gpio_chip *gc = irq_data_get_irq_chip_data(d); 169e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 170ff718800SKamlakant Patel int pol, irq_type; 171ff718800SKamlakant Patel 172ff718800SKamlakant Patel switch (type) { 173ff718800SKamlakant Patel case IRQ_TYPE_EDGE_RISING: 174ff718800SKamlakant Patel irq_type = XLP_GPIO_IRQ_TYPE_EDGE; 175ff718800SKamlakant Patel pol = XLP_GPIO_IRQ_POL_HIGH; 176ff718800SKamlakant Patel break; 177ff718800SKamlakant Patel case IRQ_TYPE_EDGE_FALLING: 178ff718800SKamlakant Patel irq_type = XLP_GPIO_IRQ_TYPE_EDGE; 179ff718800SKamlakant Patel pol = XLP_GPIO_IRQ_POL_LOW; 180ff718800SKamlakant Patel break; 181ff718800SKamlakant Patel case IRQ_TYPE_LEVEL_HIGH: 182ff718800SKamlakant Patel irq_type = XLP_GPIO_IRQ_TYPE_LVL; 183ff718800SKamlakant Patel pol = XLP_GPIO_IRQ_POL_HIGH; 184ff718800SKamlakant Patel break; 185ff718800SKamlakant Patel case IRQ_TYPE_LEVEL_LOW: 186ff718800SKamlakant Patel irq_type = XLP_GPIO_IRQ_TYPE_LVL; 187ff718800SKamlakant Patel pol = XLP_GPIO_IRQ_POL_LOW; 188ff718800SKamlakant Patel break; 189ff718800SKamlakant Patel default: 190ff718800SKamlakant Patel return -EINVAL; 191ff718800SKamlakant Patel } 192ff718800SKamlakant Patel 193ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_intr_type, d->hwirq, irq_type); 194ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_intr_pol, d->hwirq, pol); 195ff718800SKamlakant Patel 196ff718800SKamlakant Patel return 0; 197ff718800SKamlakant Patel } 198ff718800SKamlakant Patel 199ff718800SKamlakant Patel static struct irq_chip xlp_gpio_irq_chip = { 200ff718800SKamlakant Patel .name = "XLP-GPIO", 201ff718800SKamlakant Patel .irq_mask_ack = xlp_gpio_irq_mask_ack, 202ff718800SKamlakant Patel .irq_disable = xlp_gpio_irq_disable, 203ff718800SKamlakant Patel .irq_set_type = xlp_gpio_set_irq_type, 204ff718800SKamlakant Patel .irq_unmask = xlp_gpio_irq_unmask, 205ff718800SKamlakant Patel .flags = IRQCHIP_ONESHOT_SAFE, 206ff718800SKamlakant Patel }; 207ff718800SKamlakant Patel 20883ea24fdSKamlakant Patel static void xlp_gpio_generic_handler(struct irq_desc *desc) 209ff718800SKamlakant Patel { 21083ea24fdSKamlakant Patel struct xlp_gpio_priv *priv = irq_desc_get_handler_data(desc); 21183ea24fdSKamlakant Patel struct irq_chip *irqchip = irq_desc_get_chip(desc); 212ff718800SKamlakant Patel int gpio, regoff; 213ff718800SKamlakant Patel u32 gpio_stat; 214ff718800SKamlakant Patel 215ff718800SKamlakant Patel regoff = -1; 216ff718800SKamlakant Patel gpio_stat = 0; 21783ea24fdSKamlakant Patel 21883ea24fdSKamlakant Patel chained_irq_enter(irqchip, desc); 219ff718800SKamlakant Patel for_each_set_bit(gpio, priv->gpio_enabled_mask, XLP_MAX_NR_GPIO) { 220ff718800SKamlakant Patel if (regoff != gpio / XLP_GPIO_REGSZ) { 221ff718800SKamlakant Patel regoff = gpio / XLP_GPIO_REGSZ; 222ff718800SKamlakant Patel gpio_stat = readl(priv->gpio_intr_stat + regoff * 4); 223ff718800SKamlakant Patel } 22483ea24fdSKamlakant Patel 225ff718800SKamlakant Patel if (gpio_stat & BIT(gpio % XLP_GPIO_REGSZ)) 226ff718800SKamlakant Patel generic_handle_irq(irq_find_mapping( 227ff718800SKamlakant Patel priv->chip.irqdomain, gpio)); 228ff718800SKamlakant Patel } 22983ea24fdSKamlakant Patel chained_irq_exit(irqchip, desc); 230ff718800SKamlakant Patel } 231ff718800SKamlakant Patel 232ff718800SKamlakant Patel static int xlp_gpio_dir_output(struct gpio_chip *gc, unsigned gpio, int state) 233ff718800SKamlakant Patel { 234e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 235ff718800SKamlakant Patel 236ff718800SKamlakant Patel BUG_ON(gpio >= gc->ngpio); 237ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x1); 238ff718800SKamlakant Patel 239ff718800SKamlakant Patel return 0; 240ff718800SKamlakant Patel } 241ff718800SKamlakant Patel 242ff718800SKamlakant Patel static int xlp_gpio_dir_input(struct gpio_chip *gc, unsigned gpio) 243ff718800SKamlakant Patel { 244e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 245ff718800SKamlakant Patel 246ff718800SKamlakant Patel BUG_ON(gpio >= gc->ngpio); 247ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_out_en, gpio, 0x0); 248ff718800SKamlakant Patel 249ff718800SKamlakant Patel return 0; 250ff718800SKamlakant Patel } 251ff718800SKamlakant Patel 252ff718800SKamlakant Patel static int xlp_gpio_get(struct gpio_chip *gc, unsigned gpio) 253ff718800SKamlakant Patel { 254e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 255ff718800SKamlakant Patel 256ff718800SKamlakant Patel BUG_ON(gpio >= gc->ngpio); 257ff718800SKamlakant Patel return xlp_gpio_get_reg(priv->gpio_paddrv, gpio); 258ff718800SKamlakant Patel } 259ff718800SKamlakant Patel 260ff718800SKamlakant Patel static void xlp_gpio_set(struct gpio_chip *gc, unsigned gpio, int state) 261ff718800SKamlakant Patel { 262e730a595SLinus Walleij struct xlp_gpio_priv *priv = gpiochip_get_data(gc); 263ff718800SKamlakant Patel 264ff718800SKamlakant Patel BUG_ON(gpio >= gc->ngpio); 265ff718800SKamlakant Patel xlp_gpio_set_reg(priv->gpio_paddrv, gpio, state); 266ff718800SKamlakant Patel } 267ff718800SKamlakant Patel 268ff718800SKamlakant Patel static const struct of_device_id xlp_gpio_of_ids[] = { 269ff718800SKamlakant Patel { 270ff718800SKamlakant Patel .compatible = "netlogic,xlp832-gpio", 271ff718800SKamlakant Patel .data = (void *)XLP_GPIO_VARIANT_XLP832, 272ff718800SKamlakant Patel }, 273ff718800SKamlakant Patel { 274ff718800SKamlakant Patel .compatible = "netlogic,xlp316-gpio", 275ff718800SKamlakant Patel .data = (void *)XLP_GPIO_VARIANT_XLP316, 276ff718800SKamlakant Patel }, 277ff718800SKamlakant Patel { 278ff718800SKamlakant Patel .compatible = "netlogic,xlp208-gpio", 279ff718800SKamlakant Patel .data = (void *)XLP_GPIO_VARIANT_XLP208, 280ff718800SKamlakant Patel }, 281ff718800SKamlakant Patel { 282ff718800SKamlakant Patel .compatible = "netlogic,xlp980-gpio", 283ff718800SKamlakant Patel .data = (void *)XLP_GPIO_VARIANT_XLP980, 284ff718800SKamlakant Patel }, 285ff718800SKamlakant Patel { 286ff718800SKamlakant Patel .compatible = "netlogic,xlp532-gpio", 287ff718800SKamlakant Patel .data = (void *)XLP_GPIO_VARIANT_XLP532, 288ff718800SKamlakant Patel }, 289dd98756dSKamlakant Patel { 290dd98756dSKamlakant Patel .compatible = "brcm,vulcan-gpio", 291dd98756dSKamlakant Patel .data = (void *)GPIO_VARIANT_VULCAN, 292dd98756dSKamlakant Patel }, 293ff718800SKamlakant Patel { /* sentinel */ }, 294ff718800SKamlakant Patel }; 295ff718800SKamlakant Patel MODULE_DEVICE_TABLE(of, xlp_gpio_of_ids); 296ff718800SKamlakant Patel 297ff718800SKamlakant Patel static int xlp_gpio_probe(struct platform_device *pdev) 298ff718800SKamlakant Patel { 299ff718800SKamlakant Patel struct gpio_chip *gc; 300ff718800SKamlakant Patel struct resource *iores; 301ff718800SKamlakant Patel struct xlp_gpio_priv *priv; 302ff718800SKamlakant Patel const struct of_device_id *of_id; 303ff718800SKamlakant Patel void __iomem *gpio_base; 304ff718800SKamlakant Patel int irq_base, irq, err; 305ff718800SKamlakant Patel int ngpio; 306ff718800SKamlakant Patel u32 soc_type; 307ff718800SKamlakant Patel 308ff718800SKamlakant Patel iores = platform_get_resource(pdev, IORESOURCE_MEM, 0); 309ff718800SKamlakant Patel if (!iores) 310ff718800SKamlakant Patel return -ENODEV; 311ff718800SKamlakant Patel 312ff718800SKamlakant Patel priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 313ff718800SKamlakant Patel if (!priv) 314ff718800SKamlakant Patel return -ENOMEM; 315ff718800SKamlakant Patel 316ff718800SKamlakant Patel gpio_base = devm_ioremap_resource(&pdev->dev, iores); 317ff718800SKamlakant Patel if (IS_ERR(gpio_base)) 318ff718800SKamlakant Patel return PTR_ERR(gpio_base); 319ff718800SKamlakant Patel 320ff718800SKamlakant Patel irq = platform_get_irq(pdev, 0); 321ff718800SKamlakant Patel if (irq < 0) 322ff718800SKamlakant Patel return irq; 323ff718800SKamlakant Patel 324ff718800SKamlakant Patel of_id = of_match_device(xlp_gpio_of_ids, &pdev->dev); 325ff718800SKamlakant Patel if (!of_id) { 326ff718800SKamlakant Patel dev_err(&pdev->dev, "Failed to get soc type!\n"); 327ff718800SKamlakant Patel return -ENODEV; 328ff718800SKamlakant Patel } 329ff718800SKamlakant Patel 330ff718800SKamlakant Patel soc_type = (uintptr_t) of_id->data; 331ff718800SKamlakant Patel 332ff718800SKamlakant Patel switch (soc_type) { 333ff718800SKamlakant Patel case XLP_GPIO_VARIANT_XLP832: 334ff718800SKamlakant Patel priv->gpio_out_en = gpio_base + GPIO_OUTPUT_EN; 335ff718800SKamlakant Patel priv->gpio_paddrv = gpio_base + GPIO_PADDRV; 336ff718800SKamlakant Patel priv->gpio_intr_stat = gpio_base + GPIO_INT_STAT; 337ff718800SKamlakant Patel priv->gpio_intr_type = gpio_base + GPIO_INT_TYPE; 338ff718800SKamlakant Patel priv->gpio_intr_pol = gpio_base + GPIO_INT_POL; 339ff718800SKamlakant Patel priv->gpio_intr_en = gpio_base + GPIO_INT_EN00; 340ff718800SKamlakant Patel ngpio = 41; 341ff718800SKamlakant Patel break; 342ff718800SKamlakant Patel case XLP_GPIO_VARIANT_XLP208: 343ff718800SKamlakant Patel case XLP_GPIO_VARIANT_XLP316: 344ff718800SKamlakant Patel priv->gpio_out_en = gpio_base + GPIO_OUTPUT_EN; 345ff718800SKamlakant Patel priv->gpio_paddrv = gpio_base + GPIO_PADDRV; 346ff718800SKamlakant Patel priv->gpio_intr_stat = gpio_base + GPIO_3XX_INT_STAT; 347ff718800SKamlakant Patel priv->gpio_intr_type = gpio_base + GPIO_3XX_INT_TYPE; 348ff718800SKamlakant Patel priv->gpio_intr_pol = gpio_base + GPIO_3XX_INT_POL; 349ff718800SKamlakant Patel priv->gpio_intr_en = gpio_base + GPIO_3XX_INT_EN00; 350ff718800SKamlakant Patel 351ff718800SKamlakant Patel ngpio = (soc_type == XLP_GPIO_VARIANT_XLP208) ? 42 : 57; 352ff718800SKamlakant Patel break; 353ff718800SKamlakant Patel case XLP_GPIO_VARIANT_XLP980: 354ff718800SKamlakant Patel case XLP_GPIO_VARIANT_XLP532: 355dd98756dSKamlakant Patel case GPIO_VARIANT_VULCAN: 356ff718800SKamlakant Patel priv->gpio_out_en = gpio_base + GPIO_9XX_OUTPUT_EN; 357ff718800SKamlakant Patel priv->gpio_paddrv = gpio_base + GPIO_9XX_PADDRV; 358ff718800SKamlakant Patel priv->gpio_intr_stat = gpio_base + GPIO_9XX_INT_STAT; 359ff718800SKamlakant Patel priv->gpio_intr_type = gpio_base + GPIO_9XX_INT_TYPE; 360ff718800SKamlakant Patel priv->gpio_intr_pol = gpio_base + GPIO_9XX_INT_POL; 361ff718800SKamlakant Patel priv->gpio_intr_en = gpio_base + GPIO_9XX_INT_EN00; 362ff718800SKamlakant Patel 363dd98756dSKamlakant Patel if (soc_type == XLP_GPIO_VARIANT_XLP980) 364dd98756dSKamlakant Patel ngpio = 66; 365dd98756dSKamlakant Patel else if (soc_type == XLP_GPIO_VARIANT_XLP532) 366dd98756dSKamlakant Patel ngpio = 67; 367dd98756dSKamlakant Patel else 368dd98756dSKamlakant Patel ngpio = 70; 369ff718800SKamlakant Patel break; 370ff718800SKamlakant Patel default: 371ff718800SKamlakant Patel dev_err(&pdev->dev, "Unknown Processor type!\n"); 372ff718800SKamlakant Patel return -ENODEV; 373ff718800SKamlakant Patel } 374ff718800SKamlakant Patel 375ff718800SKamlakant Patel bitmap_zero(priv->gpio_enabled_mask, XLP_MAX_NR_GPIO); 376ff718800SKamlakant Patel 377ff718800SKamlakant Patel gc = &priv->chip; 378ff718800SKamlakant Patel 379b8a3f52eSAxel Lin gc->owner = THIS_MODULE; 380b8a3f52eSAxel Lin gc->label = dev_name(&pdev->dev); 381ff718800SKamlakant Patel gc->base = 0; 38258383c78SLinus Walleij gc->parent = &pdev->dev; 383ff718800SKamlakant Patel gc->ngpio = ngpio; 384ff718800SKamlakant Patel gc->of_node = pdev->dev.of_node; 385ff718800SKamlakant Patel gc->direction_output = xlp_gpio_dir_output; 386ff718800SKamlakant Patel gc->direction_input = xlp_gpio_dir_input; 387ff718800SKamlakant Patel gc->set = xlp_gpio_set; 388ff718800SKamlakant Patel gc->get = xlp_gpio_get; 389ff718800SKamlakant Patel 390ff718800SKamlakant Patel spin_lock_init(&priv->lock); 391*1630a062SKamlakant Patel 392*1630a062SKamlakant Patel /* XLP(MIPS) has fixed range for GPIO IRQs, Vulcan(ARM64) does not */ 393*1630a062SKamlakant Patel if (soc_type != GPIO_VARIANT_VULCAN) { 394ff718800SKamlakant Patel irq_base = irq_alloc_descs(-1, XLP_GPIO_IRQ_BASE, gc->ngpio, 0); 395287980e4SArnd Bergmann if (irq_base < 0) { 396ff718800SKamlakant Patel dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n"); 397dd98756dSKamlakant Patel return irq_base; 398ff718800SKamlakant Patel } 399*1630a062SKamlakant Patel } else { 400*1630a062SKamlakant Patel irq_base = 0; 401*1630a062SKamlakant Patel } 402ff718800SKamlakant Patel 403e730a595SLinus Walleij err = gpiochip_add_data(gc, priv); 404ff718800SKamlakant Patel if (err < 0) 405ff718800SKamlakant Patel goto out_free_desc; 406ff718800SKamlakant Patel 407ff718800SKamlakant Patel err = gpiochip_irqchip_add(gc, &xlp_gpio_irq_chip, irq_base, 408ff718800SKamlakant Patel handle_level_irq, IRQ_TYPE_NONE); 409ff718800SKamlakant Patel if (err) { 410ff718800SKamlakant Patel dev_err(&pdev->dev, "Could not connect irqchip to gpiochip!\n"); 411ff718800SKamlakant Patel goto out_gpio_remove; 412ff718800SKamlakant Patel } 413ff718800SKamlakant Patel 41483ea24fdSKamlakant Patel gpiochip_set_chained_irqchip(gc, &xlp_gpio_irq_chip, irq, 41583ea24fdSKamlakant Patel xlp_gpio_generic_handler); 41683ea24fdSKamlakant Patel 417ff718800SKamlakant Patel dev_info(&pdev->dev, "registered %d GPIOs\n", gc->ngpio); 418ff718800SKamlakant Patel 419ff718800SKamlakant Patel return 0; 420ff718800SKamlakant Patel 421ff718800SKamlakant Patel out_gpio_remove: 422ff718800SKamlakant Patel gpiochip_remove(gc); 423ff718800SKamlakant Patel out_free_desc: 424ff718800SKamlakant Patel irq_free_descs(irq_base, gc->ngpio); 425ff718800SKamlakant Patel return err; 426ff718800SKamlakant Patel } 427ff718800SKamlakant Patel 428ff718800SKamlakant Patel static struct platform_driver xlp_gpio_driver = { 429ff718800SKamlakant Patel .driver = { 430ff718800SKamlakant Patel .name = "xlp-gpio", 431ff718800SKamlakant Patel .of_match_table = xlp_gpio_of_ids, 432ff718800SKamlakant Patel }, 433ff718800SKamlakant Patel .probe = xlp_gpio_probe, 434ff718800SKamlakant Patel }; 435ff718800SKamlakant Patel module_platform_driver(xlp_gpio_driver); 436ff718800SKamlakant Patel 437ff718800SKamlakant Patel MODULE_AUTHOR("Kamlakant Patel <kamlakant.patel@broadcom.com>"); 438ff718800SKamlakant Patel MODULE_AUTHOR("Ganesan Ramalingam <ganesanr@broadcom.com>"); 439ff718800SKamlakant Patel MODULE_DESCRIPTION("Netlogic XLP GPIO Driver"); 440ff718800SKamlakant Patel MODULE_LICENSE("GPL v2"); 441