xref: /linux/drivers/gpio/gpio-rcar.c (revision 0ea5c948cb64bab5bc7a5516774eb8536f05aa0d)
18b37eb74SKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2119f5e44SMagnus Damm /*
3119f5e44SMagnus Damm  * Renesas R-Car GPIO Support
4119f5e44SMagnus Damm  *
51fd2b49dSHisashi Nakamura  *  Copyright (C) 2014 Renesas Electronics Corporation
6119f5e44SMagnus Damm  *  Copyright (C) 2013 Magnus Damm
7119f5e44SMagnus Damm  */
8119f5e44SMagnus Damm 
9119f5e44SMagnus Damm #include <linux/err.h>
104b1d8007SLinus Walleij #include <linux/gpio/driver.h>
11119f5e44SMagnus Damm #include <linux/init.h>
12119f5e44SMagnus Damm #include <linux/interrupt.h>
13119f5e44SMagnus Damm #include <linux/io.h>
14119f5e44SMagnus Damm #include <linux/ioport.h>
15119f5e44SMagnus Damm #include <linux/irq.h>
16119f5e44SMagnus Damm #include <linux/module.h>
17bd0bf468SSachin Kamat #include <linux/of.h>
18dc3465a9SLaurent Pinchart #include <linux/pinctrl/consumer.h>
19119f5e44SMagnus Damm #include <linux/platform_device.h>
20df0c6c80SGeert Uytterhoeven #include <linux/pm_runtime.h>
21119f5e44SMagnus Damm #include <linux/spinlock.h>
22119f5e44SMagnus Damm #include <linux/slab.h>
23119f5e44SMagnus Damm 
2451750fb1SHien Dang struct gpio_rcar_bank_info {
2551750fb1SHien Dang 	u32 iointsel;
2651750fb1SHien Dang 	u32 inoutsel;
2751750fb1SHien Dang 	u32 outdt;
2851750fb1SHien Dang 	u32 posneg;
2951750fb1SHien Dang 	u32 edglevel;
3051750fb1SHien Dang 	u32 bothedge;
3151750fb1SHien Dang 	u32 intmsk;
3251750fb1SHien Dang };
3351750fb1SHien Dang 
34208c80f1SGeert Uytterhoeven struct gpio_rcar_info {
35208c80f1SGeert Uytterhoeven 	bool has_outdtsel;
36208c80f1SGeert Uytterhoeven 	bool has_both_edge_trigger;
37ecba1eaaSGeert Uytterhoeven 	bool has_always_in;
3893ac0b0cSGeert Uytterhoeven 	bool has_inen;
39208c80f1SGeert Uytterhoeven };
40208c80f1SGeert Uytterhoeven 
41119f5e44SMagnus Damm struct gpio_rcar_priv {
42119f5e44SMagnus Damm 	void __iomem *base;
43119f5e44SMagnus Damm 	spinlock_t lock;
44a53f7953SVladimir Zapolskiy 	struct device *dev;
45119f5e44SMagnus Damm 	struct gpio_chip gpio_chip;
468b092be9SGeert Uytterhoeven 	unsigned int irq_parent;
479ac79ba9SGeert Uytterhoeven 	atomic_t wakeup_path;
48208c80f1SGeert Uytterhoeven 	struct gpio_rcar_info info;
4951750fb1SHien Dang 	struct gpio_rcar_bank_info bank_info;
50119f5e44SMagnus Damm };
51119f5e44SMagnus Damm 
523dc1e685SGeert Uytterhoeven #define IOINTSEL	0x00	/* General IO/Interrupt Switching Register */
533dc1e685SGeert Uytterhoeven #define INOUTSEL	0x04	/* General Input/Output Switching Register */
543dc1e685SGeert Uytterhoeven #define OUTDT		0x08	/* General Output Register */
553dc1e685SGeert Uytterhoeven #define INDT		0x0c	/* General Input Register */
563dc1e685SGeert Uytterhoeven #define INTDT		0x10	/* Interrupt Display Register */
573dc1e685SGeert Uytterhoeven #define INTCLR		0x14	/* Interrupt Clear Register */
583dc1e685SGeert Uytterhoeven #define INTMSK		0x18	/* Interrupt Mask Register */
593dc1e685SGeert Uytterhoeven #define MSKCLR		0x1c	/* Interrupt Mask Clear Register */
603dc1e685SGeert Uytterhoeven #define POSNEG		0x20	/* Positive/Negative Logic Select Register */
613dc1e685SGeert Uytterhoeven #define EDGLEVEL	0x24	/* Edge/level Select Register */
623dc1e685SGeert Uytterhoeven #define FILONOFF	0x28	/* Chattering Prevention On/Off Register */
633ae4f3aaSVladimir Zapolskiy #define OUTDTSEL	0x40	/* Output Data Select Register */
643dc1e685SGeert Uytterhoeven #define BOTHEDGE	0x4c	/* One Edge/Both Edge Select Register */
6593ac0b0cSGeert Uytterhoeven #define INEN		0x50	/* General Input Enable Register */
66119f5e44SMagnus Damm 
67159f8a02SLaurent Pinchart #define RCAR_MAX_GPIO_PER_BANK		32
68159f8a02SLaurent Pinchart 
gpio_rcar_read(struct gpio_rcar_priv * p,int offs)69119f5e44SMagnus Damm static inline u32 gpio_rcar_read(struct gpio_rcar_priv *p, int offs)
70119f5e44SMagnus Damm {
71119f5e44SMagnus Damm 	return ioread32(p->base + offs);
72119f5e44SMagnus Damm }
73119f5e44SMagnus Damm 
gpio_rcar_write(struct gpio_rcar_priv * p,int offs,u32 value)74119f5e44SMagnus Damm static inline void gpio_rcar_write(struct gpio_rcar_priv *p, int offs,
75119f5e44SMagnus Damm 				   u32 value)
76119f5e44SMagnus Damm {
77119f5e44SMagnus Damm 	iowrite32(value, p->base + offs);
78119f5e44SMagnus Damm }
79119f5e44SMagnus Damm 
gpio_rcar_modify_bit(struct gpio_rcar_priv * p,int offs,int bit,bool value)80119f5e44SMagnus Damm static void gpio_rcar_modify_bit(struct gpio_rcar_priv *p, int offs,
81119f5e44SMagnus Damm 				 int bit, bool value)
82119f5e44SMagnus Damm {
83119f5e44SMagnus Damm 	u32 tmp = gpio_rcar_read(p, offs);
84119f5e44SMagnus Damm 
85119f5e44SMagnus Damm 	if (value)
86119f5e44SMagnus Damm 		tmp |= BIT(bit);
87119f5e44SMagnus Damm 	else
88119f5e44SMagnus Damm 		tmp &= ~BIT(bit);
89119f5e44SMagnus Damm 
90119f5e44SMagnus Damm 	gpio_rcar_write(p, offs, tmp);
91119f5e44SMagnus Damm }
92119f5e44SMagnus Damm 
gpio_rcar_irq_disable(struct irq_data * d)93119f5e44SMagnus Damm static void gpio_rcar_irq_disable(struct irq_data *d)
94119f5e44SMagnus Damm {
95c7f3c5d3SGeert Uytterhoeven 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
96c7b6f457SLinus Walleij 	struct gpio_rcar_priv *p = gpiochip_get_data(gc);
97718b972dSGeert Uytterhoeven 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
98119f5e44SMagnus Damm 
99718b972dSGeert Uytterhoeven 	gpio_rcar_write(p, INTMSK, ~BIT(hwirq));
100718b972dSGeert Uytterhoeven 	gpiochip_disable_irq(gc, hwirq);
101119f5e44SMagnus Damm }
102119f5e44SMagnus Damm 
gpio_rcar_irq_enable(struct irq_data * d)103119f5e44SMagnus Damm static void gpio_rcar_irq_enable(struct irq_data *d)
104119f5e44SMagnus Damm {
105c7f3c5d3SGeert Uytterhoeven 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
106c7b6f457SLinus Walleij 	struct gpio_rcar_priv *p = gpiochip_get_data(gc);
107718b972dSGeert Uytterhoeven 	irq_hw_number_t hwirq = irqd_to_hwirq(d);
108119f5e44SMagnus Damm 
109718b972dSGeert Uytterhoeven 	gpiochip_enable_irq(gc, hwirq);
110718b972dSGeert Uytterhoeven 	gpio_rcar_write(p, MSKCLR, BIT(hwirq));
111119f5e44SMagnus Damm }
112119f5e44SMagnus Damm 
gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv * p,unsigned int hwirq,bool active_high_rising_edge,bool level_trigger,bool both)113119f5e44SMagnus Damm static void gpio_rcar_config_interrupt_input_mode(struct gpio_rcar_priv *p,
114119f5e44SMagnus Damm 						  unsigned int hwirq,
115119f5e44SMagnus Damm 						  bool active_high_rising_edge,
1167e1092b5SSimon Horman 						  bool level_trigger,
1177e1092b5SSimon Horman 						  bool both)
118119f5e44SMagnus Damm {
119119f5e44SMagnus Damm 	unsigned long flags;
120119f5e44SMagnus Damm 
121119f5e44SMagnus Damm 	/* follow steps in the GPIO documentation for
122119f5e44SMagnus Damm 	 * "Setting Edge-Sensitive Interrupt Input Mode" and
123119f5e44SMagnus Damm 	 * "Setting Level-Sensitive Interrupt Input Mode"
124119f5e44SMagnus Damm 	 */
125119f5e44SMagnus Damm 
126119f5e44SMagnus Damm 	spin_lock_irqsave(&p->lock, flags);
127119f5e44SMagnus Damm 
128b36368f6SAshish Chavan 	/* Configure positive or negative logic in POSNEG */
129119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, POSNEG, hwirq, !active_high_rising_edge);
130119f5e44SMagnus Damm 
131119f5e44SMagnus Damm 	/* Configure edge or level trigger in EDGLEVEL */
132119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, EDGLEVEL, hwirq, !level_trigger);
133119f5e44SMagnus Damm 
1347e1092b5SSimon Horman 	/* Select one edge or both edges in BOTHEDGE */
135208c80f1SGeert Uytterhoeven 	if (p->info.has_both_edge_trigger)
1367e1092b5SSimon Horman 		gpio_rcar_modify_bit(p, BOTHEDGE, hwirq, both);
1377e1092b5SSimon Horman 
138119f5e44SMagnus Damm 	/* Select "Interrupt Input Mode" in IOINTSEL */
139119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, IOINTSEL, hwirq, true);
140119f5e44SMagnus Damm 
141119f5e44SMagnus Damm 	/* Write INTCLR in case of edge trigger */
142119f5e44SMagnus Damm 	if (!level_trigger)
143119f5e44SMagnus Damm 		gpio_rcar_write(p, INTCLR, BIT(hwirq));
144119f5e44SMagnus Damm 
145119f5e44SMagnus Damm 	spin_unlock_irqrestore(&p->lock, flags);
146119f5e44SMagnus Damm }
147119f5e44SMagnus Damm 
gpio_rcar_irq_set_type(struct irq_data * d,unsigned int type)148119f5e44SMagnus Damm static int gpio_rcar_irq_set_type(struct irq_data *d, unsigned int type)
149119f5e44SMagnus Damm {
150c7f3c5d3SGeert Uytterhoeven 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
151c7b6f457SLinus Walleij 	struct gpio_rcar_priv *p = gpiochip_get_data(gc);
152119f5e44SMagnus Damm 	unsigned int hwirq = irqd_to_hwirq(d);
153119f5e44SMagnus Damm 
154a53f7953SVladimir Zapolskiy 	dev_dbg(p->dev, "sense irq = %d, type = %d\n", hwirq, type);
155119f5e44SMagnus Damm 
156119f5e44SMagnus Damm 	switch (type & IRQ_TYPE_SENSE_MASK) {
157119f5e44SMagnus Damm 	case IRQ_TYPE_LEVEL_HIGH:
1587e1092b5SSimon Horman 		gpio_rcar_config_interrupt_input_mode(p, hwirq, true, true,
1597e1092b5SSimon Horman 						      false);
160119f5e44SMagnus Damm 		break;
161119f5e44SMagnus Damm 	case IRQ_TYPE_LEVEL_LOW:
1627e1092b5SSimon Horman 		gpio_rcar_config_interrupt_input_mode(p, hwirq, false, true,
1637e1092b5SSimon Horman 						      false);
164119f5e44SMagnus Damm 		break;
165119f5e44SMagnus Damm 	case IRQ_TYPE_EDGE_RISING:
1667e1092b5SSimon Horman 		gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
1677e1092b5SSimon Horman 						      false);
168119f5e44SMagnus Damm 		break;
169119f5e44SMagnus Damm 	case IRQ_TYPE_EDGE_FALLING:
1707e1092b5SSimon Horman 		gpio_rcar_config_interrupt_input_mode(p, hwirq, false, false,
1717e1092b5SSimon Horman 						      false);
1727e1092b5SSimon Horman 		break;
1737e1092b5SSimon Horman 	case IRQ_TYPE_EDGE_BOTH:
174208c80f1SGeert Uytterhoeven 		if (!p->info.has_both_edge_trigger)
1757e1092b5SSimon Horman 			return -EINVAL;
1767e1092b5SSimon Horman 		gpio_rcar_config_interrupt_input_mode(p, hwirq, true, false,
1777e1092b5SSimon Horman 						      true);
178119f5e44SMagnus Damm 		break;
179119f5e44SMagnus Damm 	default:
180119f5e44SMagnus Damm 		return -EINVAL;
181119f5e44SMagnus Damm 	}
182119f5e44SMagnus Damm 	return 0;
183119f5e44SMagnus Damm }
184119f5e44SMagnus Damm 
gpio_rcar_irq_set_wake(struct irq_data * d,unsigned int on)185ab82fa7dSGeert Uytterhoeven static int gpio_rcar_irq_set_wake(struct irq_data *d, unsigned int on)
186ab82fa7dSGeert Uytterhoeven {
187ab82fa7dSGeert Uytterhoeven 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
188c7b6f457SLinus Walleij 	struct gpio_rcar_priv *p = gpiochip_get_data(gc);
189501ef0f9SGeert Uytterhoeven 	int error;
190ab82fa7dSGeert Uytterhoeven 
191501ef0f9SGeert Uytterhoeven 	if (p->irq_parent) {
192501ef0f9SGeert Uytterhoeven 		error = irq_set_irq_wake(p->irq_parent, on);
193501ef0f9SGeert Uytterhoeven 		if (error) {
194a53f7953SVladimir Zapolskiy 			dev_dbg(p->dev, "irq %u doesn't support irq_set_wake\n",
195501ef0f9SGeert Uytterhoeven 				p->irq_parent);
196501ef0f9SGeert Uytterhoeven 			p->irq_parent = 0;
197501ef0f9SGeert Uytterhoeven 		}
198501ef0f9SGeert Uytterhoeven 	}
199ab82fa7dSGeert Uytterhoeven 
200ab82fa7dSGeert Uytterhoeven 	if (on)
2019ac79ba9SGeert Uytterhoeven 		atomic_inc(&p->wakeup_path);
202ab82fa7dSGeert Uytterhoeven 	else
2039ac79ba9SGeert Uytterhoeven 		atomic_dec(&p->wakeup_path);
204ab82fa7dSGeert Uytterhoeven 
205ab82fa7dSGeert Uytterhoeven 	return 0;
206ab82fa7dSGeert Uytterhoeven }
207ab82fa7dSGeert Uytterhoeven 
208718b972dSGeert Uytterhoeven static const struct irq_chip gpio_rcar_irq_chip = {
209718b972dSGeert Uytterhoeven 	.name		= "gpio-rcar",
210718b972dSGeert Uytterhoeven 	.irq_mask	= gpio_rcar_irq_disable,
211718b972dSGeert Uytterhoeven 	.irq_unmask	= gpio_rcar_irq_enable,
212718b972dSGeert Uytterhoeven 	.irq_set_type	= gpio_rcar_irq_set_type,
213718b972dSGeert Uytterhoeven 	.irq_set_wake	= gpio_rcar_irq_set_wake,
214718b972dSGeert Uytterhoeven 	.flags		= IRQCHIP_IMMUTABLE | IRQCHIP_SET_TYPE_MASKED |
215718b972dSGeert Uytterhoeven 			  IRQCHIP_MASK_ON_SUSPEND,
216718b972dSGeert Uytterhoeven 	GPIOCHIP_IRQ_RESOURCE_HELPERS,
217718b972dSGeert Uytterhoeven };
218718b972dSGeert Uytterhoeven 
gpio_rcar_irq_handler(int irq,void * dev_id)219119f5e44SMagnus Damm static irqreturn_t gpio_rcar_irq_handler(int irq, void *dev_id)
220119f5e44SMagnus Damm {
221119f5e44SMagnus Damm 	struct gpio_rcar_priv *p = dev_id;
222119f5e44SMagnus Damm 	u32 pending;
223119f5e44SMagnus Damm 	unsigned int offset, irqs_handled = 0;
224119f5e44SMagnus Damm 
2258808b64dSValentine Barshak 	while ((pending = gpio_rcar_read(p, INTDT) &
2268808b64dSValentine Barshak 			  gpio_rcar_read(p, INTMSK))) {
227119f5e44SMagnus Damm 		offset = __ffs(pending);
228119f5e44SMagnus Damm 		gpio_rcar_write(p, INTCLR, BIT(offset));
229dbd1c54fSMarc Zyngier 		generic_handle_domain_irq(p->gpio_chip.irq.domain,
230dbd1c54fSMarc Zyngier 					  offset);
231119f5e44SMagnus Damm 		irqs_handled++;
232119f5e44SMagnus Damm 	}
233119f5e44SMagnus Damm 
234119f5e44SMagnus Damm 	return irqs_handled ? IRQ_HANDLED : IRQ_NONE;
235119f5e44SMagnus Damm }
236119f5e44SMagnus Damm 
gpio_rcar_config_general_input_output_mode(struct gpio_chip * chip,unsigned int gpio,bool output)237119f5e44SMagnus Damm static void gpio_rcar_config_general_input_output_mode(struct gpio_chip *chip,
238119f5e44SMagnus Damm 						       unsigned int gpio,
239119f5e44SMagnus Damm 						       bool output)
240119f5e44SMagnus Damm {
241c7b6f457SLinus Walleij 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
242119f5e44SMagnus Damm 	unsigned long flags;
243119f5e44SMagnus Damm 
244119f5e44SMagnus Damm 	/* follow steps in the GPIO documentation for
245119f5e44SMagnus Damm 	 * "Setting General Output Mode" and
246119f5e44SMagnus Damm 	 * "Setting General Input Mode"
247119f5e44SMagnus Damm 	 */
248119f5e44SMagnus Damm 
249119f5e44SMagnus Damm 	spin_lock_irqsave(&p->lock, flags);
250119f5e44SMagnus Damm 
251b36368f6SAshish Chavan 	/* Configure positive logic in POSNEG */
252119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, POSNEG, gpio, false);
253119f5e44SMagnus Damm 
254119f5e44SMagnus Damm 	/* Select "General Input/Output Mode" in IOINTSEL */
255119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, IOINTSEL, gpio, false);
256119f5e44SMagnus Damm 
257119f5e44SMagnus Damm 	/* Select Input Mode or Output Mode in INOUTSEL */
258119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, INOUTSEL, gpio, output);
259119f5e44SMagnus Damm 
2603ae4f3aaSVladimir Zapolskiy 	/* Select General Output Register to output data in OUTDTSEL */
261208c80f1SGeert Uytterhoeven 	if (p->info.has_outdtsel && output)
2623ae4f3aaSVladimir Zapolskiy 		gpio_rcar_modify_bit(p, OUTDTSEL, gpio, false);
2633ae4f3aaSVladimir Zapolskiy 
264119f5e44SMagnus Damm 	spin_unlock_irqrestore(&p->lock, flags);
265119f5e44SMagnus Damm }
266119f5e44SMagnus Damm 
gpio_rcar_request(struct gpio_chip * chip,unsigned offset)267dc3465a9SLaurent Pinchart static int gpio_rcar_request(struct gpio_chip *chip, unsigned offset)
268dc3465a9SLaurent Pinchart {
2692d65472bSGeert Uytterhoeven 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
2702d65472bSGeert Uytterhoeven 	int error;
2712d65472bSGeert Uytterhoeven 
272a53f7953SVladimir Zapolskiy 	error = pm_runtime_get_sync(p->dev);
2736f8cd246SDinghao Liu 	if (error < 0) {
2746f8cd246SDinghao Liu 		pm_runtime_put(p->dev);
2752d65472bSGeert Uytterhoeven 		return error;
2766f8cd246SDinghao Liu 	}
2772d65472bSGeert Uytterhoeven 
278acb38be6SBartosz Golaszewski 	error = pinctrl_gpio_request(chip, offset);
2792d65472bSGeert Uytterhoeven 	if (error)
280a53f7953SVladimir Zapolskiy 		pm_runtime_put(p->dev);
2812d65472bSGeert Uytterhoeven 
2822d65472bSGeert Uytterhoeven 	return error;
283dc3465a9SLaurent Pinchart }
284dc3465a9SLaurent Pinchart 
gpio_rcar_free(struct gpio_chip * chip,unsigned offset)285dc3465a9SLaurent Pinchart static void gpio_rcar_free(struct gpio_chip *chip, unsigned offset)
286dc3465a9SLaurent Pinchart {
2872d65472bSGeert Uytterhoeven 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
2882d65472bSGeert Uytterhoeven 
289*4fccb263SBartosz Golaszewski 	pinctrl_gpio_free(chip, offset);
290dc3465a9SLaurent Pinchart 
291ce0e2c60SLinus Walleij 	/*
292ce0e2c60SLinus Walleij 	 * Set the GPIO as an input to ensure that the next GPIO request won't
293dc3465a9SLaurent Pinchart 	 * drive the GPIO pin as an output.
294dc3465a9SLaurent Pinchart 	 */
295dc3465a9SLaurent Pinchart 	gpio_rcar_config_general_input_output_mode(chip, offset, false);
2962d65472bSGeert Uytterhoeven 
297a53f7953SVladimir Zapolskiy 	pm_runtime_put(p->dev);
298dc3465a9SLaurent Pinchart }
299dc3465a9SLaurent Pinchart 
gpio_rcar_get_direction(struct gpio_chip * chip,unsigned int offset)300ad817297SGeert Uytterhoeven static int gpio_rcar_get_direction(struct gpio_chip *chip, unsigned int offset)
301ad817297SGeert Uytterhoeven {
302ad817297SGeert Uytterhoeven 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
303ad817297SGeert Uytterhoeven 
304e42615ecSMatti Vaittinen 	if (gpio_rcar_read(p, INOUTSEL) & BIT(offset))
305e42615ecSMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
306e42615ecSMatti Vaittinen 
307e42615ecSMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
308ad817297SGeert Uytterhoeven }
309ad817297SGeert Uytterhoeven 
gpio_rcar_direction_input(struct gpio_chip * chip,unsigned offset)310119f5e44SMagnus Damm static int gpio_rcar_direction_input(struct gpio_chip *chip, unsigned offset)
311119f5e44SMagnus Damm {
312119f5e44SMagnus Damm 	gpio_rcar_config_general_input_output_mode(chip, offset, false);
313119f5e44SMagnus Damm 	return 0;
314119f5e44SMagnus Damm }
315119f5e44SMagnus Damm 
gpio_rcar_get(struct gpio_chip * chip,unsigned offset)316119f5e44SMagnus Damm static int gpio_rcar_get(struct gpio_chip *chip, unsigned offset)
317119f5e44SMagnus Damm {
318714d3a29SGeert Uytterhoeven 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
319ae9550f6SMagnus Damm 	u32 bit = BIT(offset);
320ae9550f6SMagnus Damm 
321ecba1eaaSGeert Uytterhoeven 	/*
322ecba1eaaSGeert Uytterhoeven 	 * Before R-Car Gen3, INDT does not show correct pin state when
323ecba1eaaSGeert Uytterhoeven 	 * configured as output, so use OUTDT in case of output pins
324ecba1eaaSGeert Uytterhoeven 	 */
325ecba1eaaSGeert Uytterhoeven 	if (!p->info.has_always_in && (gpio_rcar_read(p, INOUTSEL) & bit))
326714d3a29SGeert Uytterhoeven 		return !!(gpio_rcar_read(p, OUTDT) & bit);
327ae9550f6SMagnus Damm 	else
328714d3a29SGeert Uytterhoeven 		return !!(gpio_rcar_read(p, INDT) & bit);
329119f5e44SMagnus Damm }
330119f5e44SMagnus Damm 
gpio_rcar_get_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)331183245c4SGeert Uytterhoeven static int gpio_rcar_get_multiple(struct gpio_chip *chip, unsigned long *mask,
332183245c4SGeert Uytterhoeven 				  unsigned long *bits)
333183245c4SGeert Uytterhoeven {
334183245c4SGeert Uytterhoeven 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
335183245c4SGeert Uytterhoeven 	u32 bankmask, outputs, m, val = 0;
336183245c4SGeert Uytterhoeven 	unsigned long flags;
337183245c4SGeert Uytterhoeven 
338183245c4SGeert Uytterhoeven 	bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
339183245c4SGeert Uytterhoeven 	if (chip->valid_mask)
340183245c4SGeert Uytterhoeven 		bankmask &= chip->valid_mask[0];
341183245c4SGeert Uytterhoeven 
342183245c4SGeert Uytterhoeven 	if (!bankmask)
343183245c4SGeert Uytterhoeven 		return 0;
344183245c4SGeert Uytterhoeven 
345ecba1eaaSGeert Uytterhoeven 	if (p->info.has_always_in) {
346ecba1eaaSGeert Uytterhoeven 		bits[0] = gpio_rcar_read(p, INDT) & bankmask;
347ecba1eaaSGeert Uytterhoeven 		return 0;
348ecba1eaaSGeert Uytterhoeven 	}
349ecba1eaaSGeert Uytterhoeven 
350183245c4SGeert Uytterhoeven 	spin_lock_irqsave(&p->lock, flags);
351183245c4SGeert Uytterhoeven 	outputs = gpio_rcar_read(p, INOUTSEL);
352183245c4SGeert Uytterhoeven 	m = outputs & bankmask;
353183245c4SGeert Uytterhoeven 	if (m)
354183245c4SGeert Uytterhoeven 		val |= gpio_rcar_read(p, OUTDT) & m;
355183245c4SGeert Uytterhoeven 
356183245c4SGeert Uytterhoeven 	m = ~outputs & bankmask;
357183245c4SGeert Uytterhoeven 	if (m)
358183245c4SGeert Uytterhoeven 		val |= gpio_rcar_read(p, INDT) & m;
359183245c4SGeert Uytterhoeven 	spin_unlock_irqrestore(&p->lock, flags);
360183245c4SGeert Uytterhoeven 
361183245c4SGeert Uytterhoeven 	bits[0] = val;
362183245c4SGeert Uytterhoeven 	return 0;
363183245c4SGeert Uytterhoeven }
364183245c4SGeert Uytterhoeven 
gpio_rcar_set(struct gpio_chip * chip,unsigned offset,int value)365119f5e44SMagnus Damm static void gpio_rcar_set(struct gpio_chip *chip, unsigned offset, int value)
366119f5e44SMagnus Damm {
367c7b6f457SLinus Walleij 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
368119f5e44SMagnus Damm 	unsigned long flags;
369119f5e44SMagnus Damm 
370119f5e44SMagnus Damm 	spin_lock_irqsave(&p->lock, flags);
371119f5e44SMagnus Damm 	gpio_rcar_modify_bit(p, OUTDT, offset, value);
372119f5e44SMagnus Damm 	spin_unlock_irqrestore(&p->lock, flags);
373119f5e44SMagnus Damm }
374119f5e44SMagnus Damm 
gpio_rcar_set_multiple(struct gpio_chip * chip,unsigned long * mask,unsigned long * bits)375dbb763b8SGeert Uytterhoeven static void gpio_rcar_set_multiple(struct gpio_chip *chip, unsigned long *mask,
376dbb763b8SGeert Uytterhoeven 				   unsigned long *bits)
377dbb763b8SGeert Uytterhoeven {
378dbb763b8SGeert Uytterhoeven 	struct gpio_rcar_priv *p = gpiochip_get_data(chip);
379dbb763b8SGeert Uytterhoeven 	unsigned long flags;
380dbb763b8SGeert Uytterhoeven 	u32 val, bankmask;
381dbb763b8SGeert Uytterhoeven 
382dbb763b8SGeert Uytterhoeven 	bankmask = mask[0] & GENMASK(chip->ngpio - 1, 0);
383496069b8SBiju Das 	if (chip->valid_mask)
384496069b8SBiju Das 		bankmask &= chip->valid_mask[0];
385496069b8SBiju Das 
386dbb763b8SGeert Uytterhoeven 	if (!bankmask)
387dbb763b8SGeert Uytterhoeven 		return;
388dbb763b8SGeert Uytterhoeven 
389dbb763b8SGeert Uytterhoeven 	spin_lock_irqsave(&p->lock, flags);
390dbb763b8SGeert Uytterhoeven 	val = gpio_rcar_read(p, OUTDT);
391dbb763b8SGeert Uytterhoeven 	val &= ~bankmask;
392dbb763b8SGeert Uytterhoeven 	val |= (bankmask & bits[0]);
393dbb763b8SGeert Uytterhoeven 	gpio_rcar_write(p, OUTDT, val);
394dbb763b8SGeert Uytterhoeven 	spin_unlock_irqrestore(&p->lock, flags);
395dbb763b8SGeert Uytterhoeven }
396dbb763b8SGeert Uytterhoeven 
gpio_rcar_direction_output(struct gpio_chip * chip,unsigned offset,int value)397119f5e44SMagnus Damm static int gpio_rcar_direction_output(struct gpio_chip *chip, unsigned offset,
398119f5e44SMagnus Damm 				      int value)
399119f5e44SMagnus Damm {
400119f5e44SMagnus Damm 	/* write GPIO value to output before selecting output mode of pin */
401119f5e44SMagnus Damm 	gpio_rcar_set(chip, offset, value);
402119f5e44SMagnus Damm 	gpio_rcar_config_general_input_output_mode(chip, offset, true);
403119f5e44SMagnus Damm 	return 0;
404119f5e44SMagnus Damm }
405119f5e44SMagnus Damm 
4061fd2b49dSHisashi Nakamura static const struct gpio_rcar_info gpio_rcar_info_gen1 = {
4073ae4f3aaSVladimir Zapolskiy 	.has_outdtsel = false,
4081fd2b49dSHisashi Nakamura 	.has_both_edge_trigger = false,
409ecba1eaaSGeert Uytterhoeven 	.has_always_in = false,
41093ac0b0cSGeert Uytterhoeven 	.has_inen = false,
4111fd2b49dSHisashi Nakamura };
4121fd2b49dSHisashi Nakamura 
4131fd2b49dSHisashi Nakamura static const struct gpio_rcar_info gpio_rcar_info_gen2 = {
4143ae4f3aaSVladimir Zapolskiy 	.has_outdtsel = true,
4151fd2b49dSHisashi Nakamura 	.has_both_edge_trigger = true,
416ecba1eaaSGeert Uytterhoeven 	.has_always_in = false,
41793ac0b0cSGeert Uytterhoeven 	.has_inen = false,
418ecba1eaaSGeert Uytterhoeven };
419ecba1eaaSGeert Uytterhoeven 
420ecba1eaaSGeert Uytterhoeven static const struct gpio_rcar_info gpio_rcar_info_gen3 = {
421ecba1eaaSGeert Uytterhoeven 	.has_outdtsel = true,
422ecba1eaaSGeert Uytterhoeven 	.has_both_edge_trigger = true,
423ecba1eaaSGeert Uytterhoeven 	.has_always_in = true,
42493ac0b0cSGeert Uytterhoeven 	.has_inen = false,
42593ac0b0cSGeert Uytterhoeven };
42693ac0b0cSGeert Uytterhoeven 
42743ebbb92SGeert Uytterhoeven static const struct gpio_rcar_info gpio_rcar_info_gen4 = {
42893ac0b0cSGeert Uytterhoeven 	.has_outdtsel = true,
42993ac0b0cSGeert Uytterhoeven 	.has_both_edge_trigger = true,
43093ac0b0cSGeert Uytterhoeven 	.has_always_in = true,
43193ac0b0cSGeert Uytterhoeven 	.has_inen = true,
4321fd2b49dSHisashi Nakamura };
4331fd2b49dSHisashi Nakamura 
434850dfe17SLaurent Pinchart static const struct of_device_id gpio_rcar_of_table[] = {
435850dfe17SLaurent Pinchart 	{
43693ac0b0cSGeert Uytterhoeven 		.compatible = "renesas,gpio-r8a779a0",
43743ebbb92SGeert Uytterhoeven 		.data = &gpio_rcar_info_gen4,
43893ac0b0cSGeert Uytterhoeven 	}, {
439dbd1dad2SSimon Horman 		.compatible = "renesas,rcar-gen1-gpio",
440dbd1dad2SSimon Horman 		.data = &gpio_rcar_info_gen1,
441dbd1dad2SSimon Horman 	}, {
442dbd1dad2SSimon Horman 		.compatible = "renesas,rcar-gen2-gpio",
443dbd1dad2SSimon Horman 		.data = &gpio_rcar_info_gen2,
444dbd1dad2SSimon Horman 	}, {
445dbd1dad2SSimon Horman 		.compatible = "renesas,rcar-gen3-gpio",
446ecba1eaaSGeert Uytterhoeven 		.data = &gpio_rcar_info_gen3,
447dbd1dad2SSimon Horman 	}, {
44843ebbb92SGeert Uytterhoeven 		.compatible = "renesas,rcar-gen4-gpio",
44943ebbb92SGeert Uytterhoeven 		.data = &gpio_rcar_info_gen4,
45043ebbb92SGeert Uytterhoeven 	}, {
451850dfe17SLaurent Pinchart 		.compatible = "renesas,gpio-rcar",
4521fd2b49dSHisashi Nakamura 		.data = &gpio_rcar_info_gen1,
453850dfe17SLaurent Pinchart 	}, {
454850dfe17SLaurent Pinchart 		/* Terminator */
455850dfe17SLaurent Pinchart 	},
456850dfe17SLaurent Pinchart };
457850dfe17SLaurent Pinchart 
458850dfe17SLaurent Pinchart MODULE_DEVICE_TABLE(of, gpio_rcar_of_table);
459850dfe17SLaurent Pinchart 
gpio_rcar_parse_dt(struct gpio_rcar_priv * p,unsigned int * npins)4608b092be9SGeert Uytterhoeven static int gpio_rcar_parse_dt(struct gpio_rcar_priv *p, unsigned int *npins)
461159f8a02SLaurent Pinchart {
462a53f7953SVladimir Zapolskiy 	struct device_node *np = p->dev->of_node;
463850dfe17SLaurent Pinchart 	const struct gpio_rcar_info *info;
4648b092be9SGeert Uytterhoeven 	struct of_phandle_args args;
4658b092be9SGeert Uytterhoeven 	int ret;
466850dfe17SLaurent Pinchart 
467a53f7953SVladimir Zapolskiy 	info = of_device_get_match_data(p->dev);
468208c80f1SGeert Uytterhoeven 	p->info = *info;
469850dfe17SLaurent Pinchart 
4708b092be9SGeert Uytterhoeven 	ret = of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args);
4718b092be9SGeert Uytterhoeven 	*npins = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
472159f8a02SLaurent Pinchart 
4738b092be9SGeert Uytterhoeven 	if (*npins == 0 || *npins > RCAR_MAX_GPIO_PER_BANK) {
474a53f7953SVladimir Zapolskiy 		dev_warn(p->dev, "Invalid number of gpio lines %u, using %u\n",
475a53f7953SVladimir Zapolskiy 			 *npins, RCAR_MAX_GPIO_PER_BANK);
4768b092be9SGeert Uytterhoeven 		*npins = RCAR_MAX_GPIO_PER_BANK;
477159f8a02SLaurent Pinchart 	}
478850dfe17SLaurent Pinchart 
479850dfe17SLaurent Pinchart 	return 0;
480159f8a02SLaurent Pinchart }
481159f8a02SLaurent Pinchart 
gpio_rcar_enable_inputs(struct gpio_rcar_priv * p)48293ac0b0cSGeert Uytterhoeven static void gpio_rcar_enable_inputs(struct gpio_rcar_priv *p)
48393ac0b0cSGeert Uytterhoeven {
48493ac0b0cSGeert Uytterhoeven 	u32 mask = GENMASK(p->gpio_chip.ngpio - 1, 0);
48593ac0b0cSGeert Uytterhoeven 
48693ac0b0cSGeert Uytterhoeven 	/* Select "Input Enable" in INEN */
48793ac0b0cSGeert Uytterhoeven 	if (p->gpio_chip.valid_mask)
48893ac0b0cSGeert Uytterhoeven 		mask &= p->gpio_chip.valid_mask[0];
48993ac0b0cSGeert Uytterhoeven 	if (mask)
49093ac0b0cSGeert Uytterhoeven 		gpio_rcar_write(p, INEN, gpio_rcar_read(p, INEN) | mask);
49193ac0b0cSGeert Uytterhoeven }
49293ac0b0cSGeert Uytterhoeven 
gpio_rcar_probe(struct platform_device * pdev)493119f5e44SMagnus Damm static int gpio_rcar_probe(struct platform_device *pdev)
494119f5e44SMagnus Damm {
495119f5e44SMagnus Damm 	struct gpio_rcar_priv *p;
496119f5e44SMagnus Damm 	struct gpio_chip *gpio_chip;
497b470cef1SLinus Walleij 	struct gpio_irq_chip *girq;
498b22978fcSGeert Uytterhoeven 	struct device *dev = &pdev->dev;
499b22978fcSGeert Uytterhoeven 	const char *name = dev_name(dev);
5008b092be9SGeert Uytterhoeven 	unsigned int npins;
501119f5e44SMagnus Damm 	int ret;
502119f5e44SMagnus Damm 
503b22978fcSGeert Uytterhoeven 	p = devm_kzalloc(dev, sizeof(*p), GFP_KERNEL);
5047d82bf34SGeert Uytterhoeven 	if (!p)
5057d82bf34SGeert Uytterhoeven 		return -ENOMEM;
506119f5e44SMagnus Damm 
507a53f7953SVladimir Zapolskiy 	p->dev = dev;
508119f5e44SMagnus Damm 	spin_lock_init(&p->lock);
509119f5e44SMagnus Damm 
5108b092be9SGeert Uytterhoeven 	/* Get device configuration from DT node */
5118b092be9SGeert Uytterhoeven 	ret = gpio_rcar_parse_dt(p, &npins);
512850dfe17SLaurent Pinchart 	if (ret < 0)
513850dfe17SLaurent Pinchart 		return ret;
514159f8a02SLaurent Pinchart 
515159f8a02SLaurent Pinchart 	platform_set_drvdata(pdev, p);
516159f8a02SLaurent Pinchart 
517df0c6c80SGeert Uytterhoeven 	pm_runtime_enable(dev);
518df0c6c80SGeert Uytterhoeven 
519f1ff272cSLad Prabhakar 	ret = platform_get_irq(pdev, 0);
520f1ff272cSLad Prabhakar 	if (ret < 0)
521119f5e44SMagnus Damm 		goto err0;
522f1ff272cSLad Prabhakar 	p->irq_parent = ret;
523119f5e44SMagnus Damm 
524ecbf7c2eSEnrico Weigelt, metux IT consult 	p->base = devm_platform_ioremap_resource(pdev, 0);
5255a24d4b6SSergei Shtylyov 	if (IS_ERR(p->base)) {
5265a24d4b6SSergei Shtylyov 		ret = PTR_ERR(p->base);
527119f5e44SMagnus Damm 		goto err0;
528119f5e44SMagnus Damm 	}
529119f5e44SMagnus Damm 
530119f5e44SMagnus Damm 	gpio_chip = &p->gpio_chip;
531dc3465a9SLaurent Pinchart 	gpio_chip->request = gpio_rcar_request;
532dc3465a9SLaurent Pinchart 	gpio_chip->free = gpio_rcar_free;
533ad817297SGeert Uytterhoeven 	gpio_chip->get_direction = gpio_rcar_get_direction;
534119f5e44SMagnus Damm 	gpio_chip->direction_input = gpio_rcar_direction_input;
535119f5e44SMagnus Damm 	gpio_chip->get = gpio_rcar_get;
536183245c4SGeert Uytterhoeven 	gpio_chip->get_multiple = gpio_rcar_get_multiple;
537119f5e44SMagnus Damm 	gpio_chip->direction_output = gpio_rcar_direction_output;
538119f5e44SMagnus Damm 	gpio_chip->set = gpio_rcar_set;
539dbb763b8SGeert Uytterhoeven 	gpio_chip->set_multiple = gpio_rcar_set_multiple;
540119f5e44SMagnus Damm 	gpio_chip->label = name;
54158383c78SLinus Walleij 	gpio_chip->parent = dev;
542119f5e44SMagnus Damm 	gpio_chip->owner = THIS_MODULE;
5438b092be9SGeert Uytterhoeven 	gpio_chip->base = -1;
5448b092be9SGeert Uytterhoeven 	gpio_chip->ngpio = npins;
545119f5e44SMagnus Damm 
546b470cef1SLinus Walleij 	girq = &gpio_chip->irq;
547718b972dSGeert Uytterhoeven 	gpio_irq_chip_set_chip(girq, &gpio_rcar_irq_chip);
548b470cef1SLinus Walleij 	/* This will let us handle the parent IRQ in the driver */
549b470cef1SLinus Walleij 	girq->parent_handler = NULL;
550b470cef1SLinus Walleij 	girq->num_parents = 0;
551b470cef1SLinus Walleij 	girq->parents = NULL;
552b470cef1SLinus Walleij 	girq->default_type = IRQ_TYPE_NONE;
553b470cef1SLinus Walleij 	girq->handler = handle_level_irq;
554b470cef1SLinus Walleij 
555c7b6f457SLinus Walleij 	ret = gpiochip_add_data(gpio_chip, p);
556c7f3c5d3SGeert Uytterhoeven 	if (ret) {
557c7f3c5d3SGeert Uytterhoeven 		dev_err(dev, "failed to add GPIO controller\n");
5580c8aab8eSDan Carpenter 		goto err0;
559119f5e44SMagnus Damm 	}
560119f5e44SMagnus Damm 
561373d664bSMarc Zyngier 	irq_domain_set_pm_device(gpio_chip->irq.domain, dev);
562ffe31c9eSLad Prabhakar 	ret = devm_request_irq(dev, p->irq_parent, gpio_rcar_irq_handler,
563ffe31c9eSLad Prabhakar 			       IRQF_SHARED, name, p);
564ffe31c9eSLad Prabhakar 	if (ret) {
565b22978fcSGeert Uytterhoeven 		dev_err(dev, "failed to request IRQ\n");
566119f5e44SMagnus Damm 		goto err1;
567119f5e44SMagnus Damm 	}
568119f5e44SMagnus Damm 
56993ac0b0cSGeert Uytterhoeven 	if (p->info.has_inen) {
5703d134e75SGeert Uytterhoeven 		pm_runtime_get_sync(dev);
57193ac0b0cSGeert Uytterhoeven 		gpio_rcar_enable_inputs(p);
5723d134e75SGeert Uytterhoeven 		pm_runtime_put(dev);
57393ac0b0cSGeert Uytterhoeven 	}
57493ac0b0cSGeert Uytterhoeven 
5758b092be9SGeert Uytterhoeven 	dev_info(dev, "driving %d GPIOs\n", npins);
576dc3465a9SLaurent Pinchart 
577119f5e44SMagnus Damm 	return 0;
578119f5e44SMagnus Damm 
579119f5e44SMagnus Damm err1:
5804d84b9e4SGeert Uytterhoeven 	gpiochip_remove(gpio_chip);
581119f5e44SMagnus Damm err0:
582df0c6c80SGeert Uytterhoeven 	pm_runtime_disable(dev);
583119f5e44SMagnus Damm 	return ret;
584119f5e44SMagnus Damm }
585119f5e44SMagnus Damm 
gpio_rcar_remove(struct platform_device * pdev)58631d81084SUwe Kleine-König static void gpio_rcar_remove(struct platform_device *pdev)
587119f5e44SMagnus Damm {
588119f5e44SMagnus Damm 	struct gpio_rcar_priv *p = platform_get_drvdata(pdev);
589119f5e44SMagnus Damm 
5909f5132aeSabdoulaye berthe 	gpiochip_remove(&p->gpio_chip);
591119f5e44SMagnus Damm 
592df0c6c80SGeert Uytterhoeven 	pm_runtime_disable(&pdev->dev);
593119f5e44SMagnus Damm }
594119f5e44SMagnus Damm 
59551750fb1SHien Dang #ifdef CONFIG_PM_SLEEP
gpio_rcar_suspend(struct device * dev)59651750fb1SHien Dang static int gpio_rcar_suspend(struct device *dev)
59751750fb1SHien Dang {
59851750fb1SHien Dang 	struct gpio_rcar_priv *p = dev_get_drvdata(dev);
59951750fb1SHien Dang 
60051750fb1SHien Dang 	p->bank_info.iointsel = gpio_rcar_read(p, IOINTSEL);
60151750fb1SHien Dang 	p->bank_info.inoutsel = gpio_rcar_read(p, INOUTSEL);
60251750fb1SHien Dang 	p->bank_info.outdt = gpio_rcar_read(p, OUTDT);
60351750fb1SHien Dang 	p->bank_info.intmsk = gpio_rcar_read(p, INTMSK);
60451750fb1SHien Dang 	p->bank_info.posneg = gpio_rcar_read(p, POSNEG);
60551750fb1SHien Dang 	p->bank_info.edglevel = gpio_rcar_read(p, EDGLEVEL);
606208c80f1SGeert Uytterhoeven 	if (p->info.has_both_edge_trigger)
60751750fb1SHien Dang 		p->bank_info.bothedge = gpio_rcar_read(p, BOTHEDGE);
60851750fb1SHien Dang 
6099ac79ba9SGeert Uytterhoeven 	if (atomic_read(&p->wakeup_path))
6109ac79ba9SGeert Uytterhoeven 		device_set_wakeup_path(dev);
6119ac79ba9SGeert Uytterhoeven 
61251750fb1SHien Dang 	return 0;
61351750fb1SHien Dang }
61451750fb1SHien Dang 
gpio_rcar_resume(struct device * dev)61551750fb1SHien Dang static int gpio_rcar_resume(struct device *dev)
61651750fb1SHien Dang {
61751750fb1SHien Dang 	struct gpio_rcar_priv *p = dev_get_drvdata(dev);
61851750fb1SHien Dang 	unsigned int offset;
61951750fb1SHien Dang 	u32 mask;
62051750fb1SHien Dang 
62151750fb1SHien Dang 	for (offset = 0; offset < p->gpio_chip.ngpio; offset++) {
622496069b8SBiju Das 		if (!gpiochip_line_is_valid(&p->gpio_chip, offset))
623496069b8SBiju Das 			continue;
624496069b8SBiju Das 
62551750fb1SHien Dang 		mask = BIT(offset);
62651750fb1SHien Dang 		/* I/O pin */
62751750fb1SHien Dang 		if (!(p->bank_info.iointsel & mask)) {
62851750fb1SHien Dang 			if (p->bank_info.inoutsel & mask)
62951750fb1SHien Dang 				gpio_rcar_direction_output(
63051750fb1SHien Dang 					&p->gpio_chip, offset,
63151750fb1SHien Dang 					!!(p->bank_info.outdt & mask));
63251750fb1SHien Dang 			else
63351750fb1SHien Dang 				gpio_rcar_direction_input(&p->gpio_chip,
63451750fb1SHien Dang 							  offset);
63551750fb1SHien Dang 		} else {
63651750fb1SHien Dang 			/* Interrupt pin */
63751750fb1SHien Dang 			gpio_rcar_config_interrupt_input_mode(
63851750fb1SHien Dang 				p,
63951750fb1SHien Dang 				offset,
64051750fb1SHien Dang 				!(p->bank_info.posneg & mask),
64151750fb1SHien Dang 				!(p->bank_info.edglevel & mask),
64251750fb1SHien Dang 				!!(p->bank_info.bothedge & mask));
64351750fb1SHien Dang 
64451750fb1SHien Dang 			if (p->bank_info.intmsk & mask)
64551750fb1SHien Dang 				gpio_rcar_write(p, MSKCLR, mask);
64651750fb1SHien Dang 		}
64751750fb1SHien Dang 	}
64851750fb1SHien Dang 
64993ac0b0cSGeert Uytterhoeven 	if (p->info.has_inen)
65093ac0b0cSGeert Uytterhoeven 		gpio_rcar_enable_inputs(p);
65193ac0b0cSGeert Uytterhoeven 
65251750fb1SHien Dang 	return 0;
65351750fb1SHien Dang }
65451750fb1SHien Dang #endif /* CONFIG_PM_SLEEP*/
65551750fb1SHien Dang 
65651750fb1SHien Dang static SIMPLE_DEV_PM_OPS(gpio_rcar_pm_ops, gpio_rcar_suspend, gpio_rcar_resume);
65751750fb1SHien Dang 
658119f5e44SMagnus Damm static struct platform_driver gpio_rcar_device_driver = {
659119f5e44SMagnus Damm 	.probe		= gpio_rcar_probe,
66031d81084SUwe Kleine-König 	.remove_new	= gpio_rcar_remove,
661119f5e44SMagnus Damm 	.driver		= {
662119f5e44SMagnus Damm 		.name	= "gpio_rcar",
66351750fb1SHien Dang 		.pm     = &gpio_rcar_pm_ops,
664072de5a4SKrzysztof Kozlowski 		.of_match_table = gpio_rcar_of_table,
665119f5e44SMagnus Damm 	}
666119f5e44SMagnus Damm };
667119f5e44SMagnus Damm 
668119f5e44SMagnus Damm module_platform_driver(gpio_rcar_device_driver);
669119f5e44SMagnus Damm 
670119f5e44SMagnus Damm MODULE_AUTHOR("Magnus Damm");
671119f5e44SMagnus Damm MODULE_DESCRIPTION("Renesas R-Car GPIO Driver");
672119f5e44SMagnus Damm MODULE_LICENSE("GPL v2");
673