xref: /linux/drivers/gpio/gpio-merrifield.c (revision cd242b333b0059fab46063f7f9cf8fd0d196d1c9)
193374b76SAndy Shevchenko // SPDX-License-Identifier: GPL-2.0
2ccf6fd6dSAndy Shevchenko /*
3ccf6fd6dSAndy Shevchenko  * Intel Merrifield SoC GPIO driver
4ccf6fd6dSAndy Shevchenko  *
5ccf6fd6dSAndy Shevchenko  * Copyright (c) 2016 Intel Corporation.
6ccf6fd6dSAndy Shevchenko  * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
7ccf6fd6dSAndy Shevchenko  */
8ccf6fd6dSAndy Shevchenko 
9dd1dbf94SAndy Shevchenko #include <linux/acpi.h>
10ccf6fd6dSAndy Shevchenko #include <linux/bitops.h>
11ccf6fd6dSAndy Shevchenko #include <linux/gpio/driver.h>
12ccf6fd6dSAndy Shevchenko #include <linux/interrupt.h>
13ccf6fd6dSAndy Shevchenko #include <linux/io.h>
14ccf6fd6dSAndy Shevchenko #include <linux/module.h>
15ccf6fd6dSAndy Shevchenko #include <linux/pci.h>
16ccf6fd6dSAndy Shevchenko #include <linux/pinctrl/consumer.h>
17ccf6fd6dSAndy Shevchenko 
18ccf6fd6dSAndy Shevchenko #define GCCR		0x000	/* controller configuration */
19ccf6fd6dSAndy Shevchenko #define GPLR		0x004	/* pin level r/o */
20ccf6fd6dSAndy Shevchenko #define GPDR		0x01c	/* pin direction */
21ccf6fd6dSAndy Shevchenko #define GPSR		0x034	/* pin set w/o */
22ccf6fd6dSAndy Shevchenko #define GPCR		0x04c	/* pin clear w/o */
23ccf6fd6dSAndy Shevchenko #define GRER		0x064	/* rising edge detect */
24ccf6fd6dSAndy Shevchenko #define GFER		0x07c	/* falling edge detect */
25ccf6fd6dSAndy Shevchenko #define GFBR		0x094	/* glitch filter bypass */
26ccf6fd6dSAndy Shevchenko #define GIMR		0x0ac	/* interrupt mask */
27ccf6fd6dSAndy Shevchenko #define GISR		0x0c4	/* interrupt source */
28ccf6fd6dSAndy Shevchenko #define GITR		0x300	/* input type */
29ccf6fd6dSAndy Shevchenko #define GLPR		0x318	/* level input polarity */
30ccf6fd6dSAndy Shevchenko #define GWMR		0x400	/* wake mask */
31ccf6fd6dSAndy Shevchenko #define GWSR		0x418	/* wake source */
32ccf6fd6dSAndy Shevchenko #define GSIR		0xc00	/* secure input */
33ccf6fd6dSAndy Shevchenko 
34ccf6fd6dSAndy Shevchenko /* Intel Merrifield has 192 GPIO pins */
35ccf6fd6dSAndy Shevchenko #define MRFLD_NGPIO	192
36ccf6fd6dSAndy Shevchenko 
37ccf6fd6dSAndy Shevchenko struct mrfld_gpio_pinrange {
38ccf6fd6dSAndy Shevchenko 	unsigned int gpio_base;
39ccf6fd6dSAndy Shevchenko 	unsigned int pin_base;
40ccf6fd6dSAndy Shevchenko 	unsigned int npins;
41ccf6fd6dSAndy Shevchenko };
42ccf6fd6dSAndy Shevchenko 
43ccf6fd6dSAndy Shevchenko #define GPIO_PINRANGE(gstart, gend, pstart)		\
44ccf6fd6dSAndy Shevchenko 	{						\
45ccf6fd6dSAndy Shevchenko 		.gpio_base = (gstart),			\
46ccf6fd6dSAndy Shevchenko 		.pin_base = (pstart),			\
47ccf6fd6dSAndy Shevchenko 		.npins = (gend) - (gstart) + 1,		\
48ccf6fd6dSAndy Shevchenko 	}
49ccf6fd6dSAndy Shevchenko 
50ccf6fd6dSAndy Shevchenko struct mrfld_gpio {
51ccf6fd6dSAndy Shevchenko 	struct gpio_chip	chip;
52ccf6fd6dSAndy Shevchenko 	void __iomem		*reg_base;
53ccf6fd6dSAndy Shevchenko 	raw_spinlock_t		lock;
54ccf6fd6dSAndy Shevchenko 	struct device		*dev;
55ccf6fd6dSAndy Shevchenko };
56ccf6fd6dSAndy Shevchenko 
57ccf6fd6dSAndy Shevchenko static const struct mrfld_gpio_pinrange mrfld_gpio_ranges[] = {
58ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(0, 11, 146),
59ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(12, 13, 144),
60ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(14, 15, 35),
61ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(16, 16, 164),
62ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(17, 18, 105),
63ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(19, 22, 101),
64ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(23, 30, 107),
65ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(32, 43, 67),
66ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(44, 63, 195),
67ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(64, 67, 140),
68ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(68, 69, 165),
69ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(70, 71, 65),
70ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(72, 76, 228),
71ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(77, 86, 37),
72ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(87, 87, 48),
73ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(88, 88, 47),
74ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(89, 96, 49),
75ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(97, 97, 34),
76ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(102, 119, 83),
77ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(120, 123, 79),
78ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(124, 135, 115),
79ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(137, 142, 158),
80ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(154, 163, 24),
81ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(164, 176, 215),
82ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(177, 189, 127),
83ccf6fd6dSAndy Shevchenko 	GPIO_PINRANGE(190, 191, 178),
84ccf6fd6dSAndy Shevchenko };
85ccf6fd6dSAndy Shevchenko 
86ccf6fd6dSAndy Shevchenko static void __iomem *gpio_reg(struct gpio_chip *chip, unsigned int offset,
87ccf6fd6dSAndy Shevchenko 			      unsigned int reg_type_offset)
88ccf6fd6dSAndy Shevchenko {
89ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
90ccf6fd6dSAndy Shevchenko 	u8 reg = offset / 32;
91ccf6fd6dSAndy Shevchenko 
92ccf6fd6dSAndy Shevchenko 	return priv->reg_base + reg_type_offset + reg * 4;
93ccf6fd6dSAndy Shevchenko }
94ccf6fd6dSAndy Shevchenko 
95ccf6fd6dSAndy Shevchenko static int mrfld_gpio_get(struct gpio_chip *chip, unsigned int offset)
96ccf6fd6dSAndy Shevchenko {
97ccf6fd6dSAndy Shevchenko 	void __iomem *gplr = gpio_reg(chip, offset, GPLR);
98ccf6fd6dSAndy Shevchenko 
99ccf6fd6dSAndy Shevchenko 	return !!(readl(gplr) & BIT(offset % 32));
100ccf6fd6dSAndy Shevchenko }
101ccf6fd6dSAndy Shevchenko 
102ccf6fd6dSAndy Shevchenko static void mrfld_gpio_set(struct gpio_chip *chip, unsigned int offset,
103ccf6fd6dSAndy Shevchenko 			   int value)
104ccf6fd6dSAndy Shevchenko {
105fcce9f14SAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
106ccf6fd6dSAndy Shevchenko 	void __iomem *gpsr, *gpcr;
107fcce9f14SAndy Shevchenko 	unsigned long flags;
108fcce9f14SAndy Shevchenko 
109fcce9f14SAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
110ccf6fd6dSAndy Shevchenko 
111ccf6fd6dSAndy Shevchenko 	if (value) {
112ccf6fd6dSAndy Shevchenko 		gpsr = gpio_reg(chip, offset, GPSR);
113ccf6fd6dSAndy Shevchenko 		writel(BIT(offset % 32), gpsr);
114ccf6fd6dSAndy Shevchenko 	} else {
115ccf6fd6dSAndy Shevchenko 		gpcr = gpio_reg(chip, offset, GPCR);
116ccf6fd6dSAndy Shevchenko 		writel(BIT(offset % 32), gpcr);
117ccf6fd6dSAndy Shevchenko 	}
118fcce9f14SAndy Shevchenko 
119fcce9f14SAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
120ccf6fd6dSAndy Shevchenko }
121ccf6fd6dSAndy Shevchenko 
122ccf6fd6dSAndy Shevchenko static int mrfld_gpio_direction_input(struct gpio_chip *chip,
123ccf6fd6dSAndy Shevchenko 				      unsigned int offset)
124ccf6fd6dSAndy Shevchenko {
125ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
126ccf6fd6dSAndy Shevchenko 	void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
127ccf6fd6dSAndy Shevchenko 	unsigned long flags;
128ccf6fd6dSAndy Shevchenko 	u32 value;
129ccf6fd6dSAndy Shevchenko 
130ccf6fd6dSAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
131ccf6fd6dSAndy Shevchenko 
132ccf6fd6dSAndy Shevchenko 	value = readl(gpdr);
133ccf6fd6dSAndy Shevchenko 	value &= ~BIT(offset % 32);
134ccf6fd6dSAndy Shevchenko 	writel(value, gpdr);
135ccf6fd6dSAndy Shevchenko 
136ccf6fd6dSAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
137ccf6fd6dSAndy Shevchenko 
138ccf6fd6dSAndy Shevchenko 	return 0;
139ccf6fd6dSAndy Shevchenko }
140ccf6fd6dSAndy Shevchenko 
141ccf6fd6dSAndy Shevchenko static int mrfld_gpio_direction_output(struct gpio_chip *chip,
142ccf6fd6dSAndy Shevchenko 				       unsigned int offset, int value)
143ccf6fd6dSAndy Shevchenko {
144ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
145ccf6fd6dSAndy Shevchenko 	void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
146ccf6fd6dSAndy Shevchenko 	unsigned long flags;
147ccf6fd6dSAndy Shevchenko 
148ccf6fd6dSAndy Shevchenko 	mrfld_gpio_set(chip, offset, value);
149ccf6fd6dSAndy Shevchenko 
150ccf6fd6dSAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
151ccf6fd6dSAndy Shevchenko 
152ccf6fd6dSAndy Shevchenko 	value = readl(gpdr);
153ccf6fd6dSAndy Shevchenko 	value |= BIT(offset % 32);
154ccf6fd6dSAndy Shevchenko 	writel(value, gpdr);
155ccf6fd6dSAndy Shevchenko 
156ccf6fd6dSAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
157ccf6fd6dSAndy Shevchenko 
158ccf6fd6dSAndy Shevchenko 	return 0;
159ccf6fd6dSAndy Shevchenko }
160ccf6fd6dSAndy Shevchenko 
16146a5c112SAndy Shevchenko static int mrfld_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
16246a5c112SAndy Shevchenko {
16346a5c112SAndy Shevchenko 	void __iomem *gpdr = gpio_reg(chip, offset, GPDR);
16446a5c112SAndy Shevchenko 
165e42615ecSMatti Vaittinen 	if (readl(gpdr) & BIT(offset % 32))
166e42615ecSMatti Vaittinen 		return GPIO_LINE_DIRECTION_OUT;
167e42615ecSMatti Vaittinen 
168e42615ecSMatti Vaittinen 	return GPIO_LINE_DIRECTION_IN;
16946a5c112SAndy Shevchenko }
17046a5c112SAndy Shevchenko 
171e7a718f9SAndy Shevchenko static int mrfld_gpio_set_debounce(struct gpio_chip *chip, unsigned int offset,
172e7a718f9SAndy Shevchenko 				   unsigned int debounce)
173e7a718f9SAndy Shevchenko {
174e7a718f9SAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
175e7a718f9SAndy Shevchenko 	void __iomem *gfbr = gpio_reg(chip, offset, GFBR);
176e7a718f9SAndy Shevchenko 	unsigned long flags;
177e7a718f9SAndy Shevchenko 	u32 value;
178e7a718f9SAndy Shevchenko 
179e7a718f9SAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
180e7a718f9SAndy Shevchenko 
181e7a718f9SAndy Shevchenko 	if (debounce)
182e7a718f9SAndy Shevchenko 		value = readl(gfbr) & ~BIT(offset % 32);
183e7a718f9SAndy Shevchenko 	else
184e7a718f9SAndy Shevchenko 		value = readl(gfbr) | BIT(offset % 32);
185e7a718f9SAndy Shevchenko 	writel(value, gfbr);
186e7a718f9SAndy Shevchenko 
187e7a718f9SAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
188e7a718f9SAndy Shevchenko 
189e7a718f9SAndy Shevchenko 	return 0;
190e7a718f9SAndy Shevchenko }
191e7a718f9SAndy Shevchenko 
1922956b5d9SMika Westerberg static int mrfld_gpio_set_config(struct gpio_chip *chip, unsigned int offset,
1932956b5d9SMika Westerberg 				 unsigned long config)
1942956b5d9SMika Westerberg {
1952956b5d9SMika Westerberg 	u32 debounce;
1962956b5d9SMika Westerberg 
1972956b5d9SMika Westerberg 	if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
1982956b5d9SMika Westerberg 		return -ENOTSUPP;
1992956b5d9SMika Westerberg 
2002956b5d9SMika Westerberg 	debounce = pinconf_to_config_argument(config);
2012956b5d9SMika Westerberg 	return mrfld_gpio_set_debounce(chip, offset, debounce);
2022956b5d9SMika Westerberg }
2032956b5d9SMika Westerberg 
204ccf6fd6dSAndy Shevchenko static void mrfld_irq_ack(struct irq_data *d)
205ccf6fd6dSAndy Shevchenko {
206ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = irq_data_get_irq_chip_data(d);
207ccf6fd6dSAndy Shevchenko 	u32 gpio = irqd_to_hwirq(d);
208ccf6fd6dSAndy Shevchenko 	void __iomem *gisr = gpio_reg(&priv->chip, gpio, GISR);
209fcce9f14SAndy Shevchenko 	unsigned long flags;
210fcce9f14SAndy Shevchenko 
211fcce9f14SAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
212ccf6fd6dSAndy Shevchenko 
213ccf6fd6dSAndy Shevchenko 	writel(BIT(gpio % 32), gisr);
214fcce9f14SAndy Shevchenko 
215fcce9f14SAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
216ccf6fd6dSAndy Shevchenko }
217ccf6fd6dSAndy Shevchenko 
218ccf6fd6dSAndy Shevchenko static void mrfld_irq_unmask_mask(struct irq_data *d, bool unmask)
219ccf6fd6dSAndy Shevchenko {
220ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = irq_data_get_irq_chip_data(d);
221ccf6fd6dSAndy Shevchenko 	u32 gpio = irqd_to_hwirq(d);
222ccf6fd6dSAndy Shevchenko 	void __iomem *gimr = gpio_reg(&priv->chip, gpio, GIMR);
223ccf6fd6dSAndy Shevchenko 	unsigned long flags;
224ccf6fd6dSAndy Shevchenko 	u32 value;
225ccf6fd6dSAndy Shevchenko 
226ccf6fd6dSAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
227ccf6fd6dSAndy Shevchenko 
228ccf6fd6dSAndy Shevchenko 	if (unmask)
229ccf6fd6dSAndy Shevchenko 		value = readl(gimr) | BIT(gpio % 32);
230ccf6fd6dSAndy Shevchenko 	else
231ccf6fd6dSAndy Shevchenko 		value = readl(gimr) & ~BIT(gpio % 32);
232ccf6fd6dSAndy Shevchenko 	writel(value, gimr);
233ccf6fd6dSAndy Shevchenko 
234ccf6fd6dSAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
235ccf6fd6dSAndy Shevchenko }
236ccf6fd6dSAndy Shevchenko 
237ccf6fd6dSAndy Shevchenko static void mrfld_irq_mask(struct irq_data *d)
238ccf6fd6dSAndy Shevchenko {
239ccf6fd6dSAndy Shevchenko 	mrfld_irq_unmask_mask(d, false);
240ccf6fd6dSAndy Shevchenko }
241ccf6fd6dSAndy Shevchenko 
242ccf6fd6dSAndy Shevchenko static void mrfld_irq_unmask(struct irq_data *d)
243ccf6fd6dSAndy Shevchenko {
244ccf6fd6dSAndy Shevchenko 	mrfld_irq_unmask_mask(d, true);
245ccf6fd6dSAndy Shevchenko }
246ccf6fd6dSAndy Shevchenko 
247ccf6fd6dSAndy Shevchenko static int mrfld_irq_set_type(struct irq_data *d, unsigned int type)
248ccf6fd6dSAndy Shevchenko {
249ccf6fd6dSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
250ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(gc);
251ccf6fd6dSAndy Shevchenko 	u32 gpio = irqd_to_hwirq(d);
252ccf6fd6dSAndy Shevchenko 	void __iomem *grer = gpio_reg(&priv->chip, gpio, GRER);
253ccf6fd6dSAndy Shevchenko 	void __iomem *gfer = gpio_reg(&priv->chip, gpio, GFER);
254ccf6fd6dSAndy Shevchenko 	void __iomem *gitr = gpio_reg(&priv->chip, gpio, GITR);
255ccf6fd6dSAndy Shevchenko 	void __iomem *glpr = gpio_reg(&priv->chip, gpio, GLPR);
256ccf6fd6dSAndy Shevchenko 	unsigned long flags;
257ccf6fd6dSAndy Shevchenko 	u32 value;
258ccf6fd6dSAndy Shevchenko 
259ccf6fd6dSAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
260ccf6fd6dSAndy Shevchenko 
261ccf6fd6dSAndy Shevchenko 	if (type & IRQ_TYPE_EDGE_RISING)
262ccf6fd6dSAndy Shevchenko 		value = readl(grer) | BIT(gpio % 32);
263ccf6fd6dSAndy Shevchenko 	else
264ccf6fd6dSAndy Shevchenko 		value = readl(grer) & ~BIT(gpio % 32);
265ccf6fd6dSAndy Shevchenko 	writel(value, grer);
266ccf6fd6dSAndy Shevchenko 
267ccf6fd6dSAndy Shevchenko 	if (type & IRQ_TYPE_EDGE_FALLING)
268ccf6fd6dSAndy Shevchenko 		value = readl(gfer) | BIT(gpio % 32);
269ccf6fd6dSAndy Shevchenko 	else
270ccf6fd6dSAndy Shevchenko 		value = readl(gfer) & ~BIT(gpio % 32);
271ccf6fd6dSAndy Shevchenko 	writel(value, gfer);
272ccf6fd6dSAndy Shevchenko 
273ccf6fd6dSAndy Shevchenko 	/*
274ccf6fd6dSAndy Shevchenko 	 * To prevent glitches from triggering an unintended level interrupt,
275ccf6fd6dSAndy Shevchenko 	 * configure GLPR register first and then configure GITR.
276ccf6fd6dSAndy Shevchenko 	 */
277ccf6fd6dSAndy Shevchenko 	if (type & IRQ_TYPE_LEVEL_LOW)
278ccf6fd6dSAndy Shevchenko 		value = readl(glpr) | BIT(gpio % 32);
279ccf6fd6dSAndy Shevchenko 	else
280ccf6fd6dSAndy Shevchenko 		value = readl(glpr) & ~BIT(gpio % 32);
281ccf6fd6dSAndy Shevchenko 	writel(value, glpr);
282ccf6fd6dSAndy Shevchenko 
283ccf6fd6dSAndy Shevchenko 	if (type & IRQ_TYPE_LEVEL_MASK) {
284ccf6fd6dSAndy Shevchenko 		value = readl(gitr) | BIT(gpio % 32);
285ccf6fd6dSAndy Shevchenko 		writel(value, gitr);
286ccf6fd6dSAndy Shevchenko 
287ccf6fd6dSAndy Shevchenko 		irq_set_handler_locked(d, handle_level_irq);
288ccf6fd6dSAndy Shevchenko 	} else if (type & IRQ_TYPE_EDGE_BOTH) {
289ccf6fd6dSAndy Shevchenko 		value = readl(gitr) & ~BIT(gpio % 32);
290ccf6fd6dSAndy Shevchenko 		writel(value, gitr);
291ccf6fd6dSAndy Shevchenko 
292ccf6fd6dSAndy Shevchenko 		irq_set_handler_locked(d, handle_edge_irq);
293ccf6fd6dSAndy Shevchenko 	}
294ccf6fd6dSAndy Shevchenko 
295ccf6fd6dSAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
296ccf6fd6dSAndy Shevchenko 
297ccf6fd6dSAndy Shevchenko 	return 0;
298ccf6fd6dSAndy Shevchenko }
299ccf6fd6dSAndy Shevchenko 
300ccf6fd6dSAndy Shevchenko static int mrfld_irq_set_wake(struct irq_data *d, unsigned int on)
301ccf6fd6dSAndy Shevchenko {
302ccf6fd6dSAndy Shevchenko 	struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
303ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(gc);
304ccf6fd6dSAndy Shevchenko 	u32 gpio = irqd_to_hwirq(d);
305ccf6fd6dSAndy Shevchenko 	void __iomem *gwmr = gpio_reg(&priv->chip, gpio, GWMR);
306ccf6fd6dSAndy Shevchenko 	void __iomem *gwsr = gpio_reg(&priv->chip, gpio, GWSR);
307ccf6fd6dSAndy Shevchenko 	unsigned long flags;
308ccf6fd6dSAndy Shevchenko 	u32 value;
309ccf6fd6dSAndy Shevchenko 
310ccf6fd6dSAndy Shevchenko 	raw_spin_lock_irqsave(&priv->lock, flags);
311ccf6fd6dSAndy Shevchenko 
312ccf6fd6dSAndy Shevchenko 	/* Clear the existing wake status */
313ccf6fd6dSAndy Shevchenko 	writel(BIT(gpio % 32), gwsr);
314ccf6fd6dSAndy Shevchenko 
315ccf6fd6dSAndy Shevchenko 	if (on)
316ccf6fd6dSAndy Shevchenko 		value = readl(gwmr) | BIT(gpio % 32);
317ccf6fd6dSAndy Shevchenko 	else
318ccf6fd6dSAndy Shevchenko 		value = readl(gwmr) & ~BIT(gpio % 32);
319ccf6fd6dSAndy Shevchenko 	writel(value, gwmr);
320ccf6fd6dSAndy Shevchenko 
321ccf6fd6dSAndy Shevchenko 	raw_spin_unlock_irqrestore(&priv->lock, flags);
322ccf6fd6dSAndy Shevchenko 
323ccf6fd6dSAndy Shevchenko 	dev_dbg(priv->dev, "%sable wake for gpio %u\n", on ? "en" : "dis", gpio);
324ccf6fd6dSAndy Shevchenko 	return 0;
325ccf6fd6dSAndy Shevchenko }
326ccf6fd6dSAndy Shevchenko 
327ccf6fd6dSAndy Shevchenko static struct irq_chip mrfld_irqchip = {
328ccf6fd6dSAndy Shevchenko 	.name		= "gpio-merrifield",
329ccf6fd6dSAndy Shevchenko 	.irq_ack	= mrfld_irq_ack,
330ccf6fd6dSAndy Shevchenko 	.irq_mask	= mrfld_irq_mask,
331ccf6fd6dSAndy Shevchenko 	.irq_unmask	= mrfld_irq_unmask,
332ccf6fd6dSAndy Shevchenko 	.irq_set_type	= mrfld_irq_set_type,
333ccf6fd6dSAndy Shevchenko 	.irq_set_wake	= mrfld_irq_set_wake,
334ccf6fd6dSAndy Shevchenko };
335ccf6fd6dSAndy Shevchenko 
336ccf6fd6dSAndy Shevchenko static void mrfld_irq_handler(struct irq_desc *desc)
337ccf6fd6dSAndy Shevchenko {
338ccf6fd6dSAndy Shevchenko 	struct gpio_chip *gc = irq_desc_get_handler_data(desc);
339ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(gc);
340ccf6fd6dSAndy Shevchenko 	struct irq_chip *irqchip = irq_desc_get_chip(desc);
341ccf6fd6dSAndy Shevchenko 	unsigned long base, gpio;
342ccf6fd6dSAndy Shevchenko 
343ccf6fd6dSAndy Shevchenko 	chained_irq_enter(irqchip, desc);
344ccf6fd6dSAndy Shevchenko 
345ccf6fd6dSAndy Shevchenko 	/* Check GPIO controller to check which pin triggered the interrupt */
346ccf6fd6dSAndy Shevchenko 	for (base = 0; base < priv->chip.ngpio; base += 32) {
347ccf6fd6dSAndy Shevchenko 		void __iomem *gisr = gpio_reg(&priv->chip, base, GISR);
348ccf6fd6dSAndy Shevchenko 		void __iomem *gimr = gpio_reg(&priv->chip, base, GIMR);
349ccf6fd6dSAndy Shevchenko 		unsigned long pending, enabled;
350ccf6fd6dSAndy Shevchenko 
351ccf6fd6dSAndy Shevchenko 		pending = readl(gisr);
352ccf6fd6dSAndy Shevchenko 		enabled = readl(gimr);
353ccf6fd6dSAndy Shevchenko 
354ccf6fd6dSAndy Shevchenko 		/* Only interrupts that are enabled */
355ccf6fd6dSAndy Shevchenko 		pending &= enabled;
356ccf6fd6dSAndy Shevchenko 
357ccf6fd6dSAndy Shevchenko 		for_each_set_bit(gpio, &pending, 32) {
358ccf6fd6dSAndy Shevchenko 			unsigned int irq;
359ccf6fd6dSAndy Shevchenko 
360f0fbe7bcSThierry Reding 			irq = irq_find_mapping(gc->irq.domain, base + gpio);
361ccf6fd6dSAndy Shevchenko 			generic_handle_irq(irq);
362ccf6fd6dSAndy Shevchenko 		}
363ccf6fd6dSAndy Shevchenko 	}
364ccf6fd6dSAndy Shevchenko 
365ccf6fd6dSAndy Shevchenko 	chained_irq_exit(irqchip, desc);
366ccf6fd6dSAndy Shevchenko }
367ccf6fd6dSAndy Shevchenko 
368806766afSLinus Walleij static void mrfld_irq_init_hw(struct mrfld_gpio *priv)
369ccf6fd6dSAndy Shevchenko {
370ccf6fd6dSAndy Shevchenko 	void __iomem *reg;
371ccf6fd6dSAndy Shevchenko 	unsigned int base;
372ccf6fd6dSAndy Shevchenko 
373ccf6fd6dSAndy Shevchenko 	for (base = 0; base < priv->chip.ngpio; base += 32) {
374ccf6fd6dSAndy Shevchenko 		/* Clear the rising-edge detect register */
375ccf6fd6dSAndy Shevchenko 		reg = gpio_reg(&priv->chip, base, GRER);
376ccf6fd6dSAndy Shevchenko 		writel(0, reg);
377ccf6fd6dSAndy Shevchenko 		/* Clear the falling-edge detect register */
378ccf6fd6dSAndy Shevchenko 		reg = gpio_reg(&priv->chip, base, GFER);
379ccf6fd6dSAndy Shevchenko 		writel(0, reg);
380ccf6fd6dSAndy Shevchenko 	}
381ccf6fd6dSAndy Shevchenko }
382ccf6fd6dSAndy Shevchenko 
383d00d2109SAndy Shevchenko static const char *mrfld_gpio_get_pinctrl_dev_name(struct mrfld_gpio *priv)
384dd1dbf94SAndy Shevchenko {
385d00d2109SAndy Shevchenko 	struct acpi_device *adev;
386d00d2109SAndy Shevchenko 	const char *name;
387d00d2109SAndy Shevchenko 
388d00d2109SAndy Shevchenko 	adev = acpi_dev_get_first_match_dev("INTC1002", NULL, -1);
389d00d2109SAndy Shevchenko 	if (adev) {
390d00d2109SAndy Shevchenko 		name = devm_kstrdup(priv->dev, acpi_dev_name(adev), GFP_KERNEL);
391fe066621SYueHaibing 		acpi_dev_put(adev);
392d00d2109SAndy Shevchenko 	} else {
393d00d2109SAndy Shevchenko 		name = "pinctrl-merrifield";
394d00d2109SAndy Shevchenko 	}
395d00d2109SAndy Shevchenko 
396d00d2109SAndy Shevchenko 	return name;
397dd1dbf94SAndy Shevchenko }
398dd1dbf94SAndy Shevchenko 
399*cd242b33SAndy Shevchenko static int mrfld_gpio_add_pin_ranges(struct gpio_chip *chip)
400ccf6fd6dSAndy Shevchenko {
401*cd242b33SAndy Shevchenko 	struct mrfld_gpio *priv = gpiochip_get_data(chip);
402ccf6fd6dSAndy Shevchenko 	const struct mrfld_gpio_pinrange *range;
403dd1dbf94SAndy Shevchenko 	const char *pinctrl_dev_name;
404*cd242b33SAndy Shevchenko 	unsigned int i;
405*cd242b33SAndy Shevchenko 	int retval;
406*cd242b33SAndy Shevchenko 
407*cd242b33SAndy Shevchenko 	pinctrl_dev_name = mrfld_gpio_get_pinctrl_dev_name(priv);
408*cd242b33SAndy Shevchenko 	for (i = 0; i < ARRAY_SIZE(mrfld_gpio_ranges); i++) {
409*cd242b33SAndy Shevchenko 		range = &mrfld_gpio_ranges[i];
410*cd242b33SAndy Shevchenko 		retval = gpiochip_add_pin_range(&priv->chip, pinctrl_dev_name,
411*cd242b33SAndy Shevchenko 						range->gpio_base,
412*cd242b33SAndy Shevchenko 						range->pin_base,
413*cd242b33SAndy Shevchenko 						range->npins);
414*cd242b33SAndy Shevchenko 		if (retval) {
415*cd242b33SAndy Shevchenko 			dev_err(priv->dev, "failed to add GPIO pin range\n");
416*cd242b33SAndy Shevchenko 			return retval;
417*cd242b33SAndy Shevchenko 		}
418*cd242b33SAndy Shevchenko 	}
419*cd242b33SAndy Shevchenko 
420*cd242b33SAndy Shevchenko 	return 0;
421*cd242b33SAndy Shevchenko }
422*cd242b33SAndy Shevchenko 
423*cd242b33SAndy Shevchenko static int mrfld_gpio_probe(struct pci_dev *pdev, const struct pci_device_id *id)
424*cd242b33SAndy Shevchenko {
425ccf6fd6dSAndy Shevchenko 	struct mrfld_gpio *priv;
426ccf6fd6dSAndy Shevchenko 	u32 gpio_base, irq_base;
427ccf6fd6dSAndy Shevchenko 	void __iomem *base;
428ccf6fd6dSAndy Shevchenko 	int retval;
429ccf6fd6dSAndy Shevchenko 
430ccf6fd6dSAndy Shevchenko 	retval = pcim_enable_device(pdev);
431ccf6fd6dSAndy Shevchenko 	if (retval)
432ccf6fd6dSAndy Shevchenko 		return retval;
433ccf6fd6dSAndy Shevchenko 
434ccf6fd6dSAndy Shevchenko 	retval = pcim_iomap_regions(pdev, BIT(1) | BIT(0), pci_name(pdev));
435ccf6fd6dSAndy Shevchenko 	if (retval) {
436ccf6fd6dSAndy Shevchenko 		dev_err(&pdev->dev, "I/O memory mapping error\n");
437ccf6fd6dSAndy Shevchenko 		return retval;
438ccf6fd6dSAndy Shevchenko 	}
439ccf6fd6dSAndy Shevchenko 
440ccf6fd6dSAndy Shevchenko 	base = pcim_iomap_table(pdev)[1];
441ccf6fd6dSAndy Shevchenko 
442ccf6fd6dSAndy Shevchenko 	irq_base = readl(base);
443ccf6fd6dSAndy Shevchenko 	gpio_base = readl(sizeof(u32) + base);
444ccf6fd6dSAndy Shevchenko 
445ccf6fd6dSAndy Shevchenko 	/* Release the IO mapping, since we already get the info from BAR1 */
446ccf6fd6dSAndy Shevchenko 	pcim_iounmap_regions(pdev, BIT(1));
447ccf6fd6dSAndy Shevchenko 
448ccf6fd6dSAndy Shevchenko 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
4494b7edaefSMarkus Elfring 	if (!priv)
450ccf6fd6dSAndy Shevchenko 		return -ENOMEM;
451ccf6fd6dSAndy Shevchenko 
452ccf6fd6dSAndy Shevchenko 	priv->dev = &pdev->dev;
453ccf6fd6dSAndy Shevchenko 	priv->reg_base = pcim_iomap_table(pdev)[0];
454ccf6fd6dSAndy Shevchenko 
455ccf6fd6dSAndy Shevchenko 	priv->chip.label = dev_name(&pdev->dev);
456ccf6fd6dSAndy Shevchenko 	priv->chip.parent = &pdev->dev;
457ccf6fd6dSAndy Shevchenko 	priv->chip.request = gpiochip_generic_request;
458ccf6fd6dSAndy Shevchenko 	priv->chip.free = gpiochip_generic_free;
459ccf6fd6dSAndy Shevchenko 	priv->chip.direction_input = mrfld_gpio_direction_input;
460ccf6fd6dSAndy Shevchenko 	priv->chip.direction_output = mrfld_gpio_direction_output;
461ccf6fd6dSAndy Shevchenko 	priv->chip.get = mrfld_gpio_get;
462ccf6fd6dSAndy Shevchenko 	priv->chip.set = mrfld_gpio_set;
46346a5c112SAndy Shevchenko 	priv->chip.get_direction = mrfld_gpio_get_direction;
4642956b5d9SMika Westerberg 	priv->chip.set_config = mrfld_gpio_set_config;
465ccf6fd6dSAndy Shevchenko 	priv->chip.base = gpio_base;
466ccf6fd6dSAndy Shevchenko 	priv->chip.ngpio = MRFLD_NGPIO;
467ccf6fd6dSAndy Shevchenko 	priv->chip.can_sleep = false;
468*cd242b33SAndy Shevchenko 	priv->chip.add_pin_ranges = mrfld_gpio_add_pin_ranges;
469ccf6fd6dSAndy Shevchenko 
470ccf6fd6dSAndy Shevchenko 	raw_spin_lock_init(&priv->lock);
471ccf6fd6dSAndy Shevchenko 
472ccf6fd6dSAndy Shevchenko 	retval = devm_gpiochip_add_data(&pdev->dev, &priv->chip, priv);
473ccf6fd6dSAndy Shevchenko 	if (retval) {
474ccf6fd6dSAndy Shevchenko 		dev_err(&pdev->dev, "gpiochip_add error %d\n", retval);
475ccf6fd6dSAndy Shevchenko 		return retval;
476ccf6fd6dSAndy Shevchenko 	}
477ccf6fd6dSAndy Shevchenko 
4781173c3c2SLinus Walleij 	retval = gpiochip_irqchip_add(&priv->chip, &mrfld_irqchip, irq_base,
4791173c3c2SLinus Walleij 				      handle_bad_irq, IRQ_TYPE_NONE);
4801173c3c2SLinus Walleij 	if (retval) {
4811173c3c2SLinus Walleij 		dev_err(&pdev->dev, "could not connect irqchip to gpiochip\n");
4821173c3c2SLinus Walleij 		return retval;
4831173c3c2SLinus Walleij 	}
4841173c3c2SLinus Walleij 
4851173c3c2SLinus Walleij 	mrfld_irq_init_hw(priv);
4861173c3c2SLinus Walleij 
4871173c3c2SLinus Walleij 	gpiochip_set_chained_irqchip(&priv->chip, &mrfld_irqchip, pdev->irq,
4881173c3c2SLinus Walleij 				     mrfld_irq_handler);
4891173c3c2SLinus Walleij 
490*cd242b33SAndy Shevchenko 	pci_set_drvdata(pdev, priv);
491ccf6fd6dSAndy Shevchenko 	return 0;
492ccf6fd6dSAndy Shevchenko }
493ccf6fd6dSAndy Shevchenko 
494ccf6fd6dSAndy Shevchenko static const struct pci_device_id mrfld_gpio_ids[] = {
495ccf6fd6dSAndy Shevchenko 	{ PCI_VDEVICE(INTEL, 0x1199) },
496ccf6fd6dSAndy Shevchenko 	{ }
497ccf6fd6dSAndy Shevchenko };
498ccf6fd6dSAndy Shevchenko MODULE_DEVICE_TABLE(pci, mrfld_gpio_ids);
499ccf6fd6dSAndy Shevchenko 
500ccf6fd6dSAndy Shevchenko static struct pci_driver mrfld_gpio_driver = {
501ccf6fd6dSAndy Shevchenko 	.name		= "gpio-merrifield",
502ccf6fd6dSAndy Shevchenko 	.id_table	= mrfld_gpio_ids,
503ccf6fd6dSAndy Shevchenko 	.probe		= mrfld_gpio_probe,
504ccf6fd6dSAndy Shevchenko };
505ccf6fd6dSAndy Shevchenko 
506ccf6fd6dSAndy Shevchenko module_pci_driver(mrfld_gpio_driver);
507ccf6fd6dSAndy Shevchenko 
508ccf6fd6dSAndy Shevchenko MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>");
509ccf6fd6dSAndy Shevchenko MODULE_DESCRIPTION("Intel Merrifield SoC GPIO driver");
510ccf6fd6dSAndy Shevchenko MODULE_LICENSE("GPL v2");
511