1*89a796b9SAndré Draszik // SPDX-License-Identifier: GPL-2.0-only
2*89a796b9SAndré Draszik //
3*89a796b9SAndré Draszik // Copyright 2020 Google Inc
4*89a796b9SAndré Draszik // Copyright 2025 Linaro Ltd.
5*89a796b9SAndré Draszik //
6*89a796b9SAndré Draszik // GPIO driver for Maxim MAX77759
7*89a796b9SAndré Draszik
8*89a796b9SAndré Draszik #include <linux/dev_printk.h>
9*89a796b9SAndré Draszik #include <linux/device.h>
10*89a796b9SAndré Draszik #include <linux/device/driver.h>
11*89a796b9SAndré Draszik #include <linux/gpio/driver.h>
12*89a796b9SAndré Draszik #include <linux/interrupt.h>
13*89a796b9SAndré Draszik #include <linux/irq.h>
14*89a796b9SAndré Draszik #include <linux/irqreturn.h>
15*89a796b9SAndré Draszik #include <linux/lockdep.h>
16*89a796b9SAndré Draszik #include <linux/mfd/max77759.h>
17*89a796b9SAndré Draszik #include <linux/mod_devicetable.h>
18*89a796b9SAndré Draszik #include <linux/module.h>
19*89a796b9SAndré Draszik #include <linux/overflow.h>
20*89a796b9SAndré Draszik #include <linux/platform_device.h>
21*89a796b9SAndré Draszik #include <linux/regmap.h>
22*89a796b9SAndré Draszik #include <linux/seq_file.h>
23*89a796b9SAndré Draszik
24*89a796b9SAndré Draszik #define MAX77759_N_GPIOS ARRAY_SIZE(max77759_gpio_line_names)
25*89a796b9SAndré Draszik static const char * const max77759_gpio_line_names[] = { "GPIO5", "GPIO6" };
26*89a796b9SAndré Draszik
27*89a796b9SAndré Draszik struct max77759_gpio_chip {
28*89a796b9SAndré Draszik struct regmap *map;
29*89a796b9SAndré Draszik struct max77759 *max77759;
30*89a796b9SAndré Draszik struct gpio_chip gc;
31*89a796b9SAndré Draszik struct mutex maxq_lock; /* protect MaxQ r/m/w operations */
32*89a796b9SAndré Draszik
33*89a796b9SAndré Draszik struct mutex irq_lock; /* protect irq bus */
34*89a796b9SAndré Draszik int irq_mask;
35*89a796b9SAndré Draszik int irq_mask_changed;
36*89a796b9SAndré Draszik int irq_trig;
37*89a796b9SAndré Draszik int irq_trig_changed;
38*89a796b9SAndré Draszik };
39*89a796b9SAndré Draszik
40*89a796b9SAndré Draszik #define MAX77759_GPIOx_TRIGGER(offs, val) (((val) & 1) << (offs))
41*89a796b9SAndré Draszik #define MAX77759_GPIOx_TRIGGER_MASK(offs) MAX77759_GPIOx_TRIGGER(offs, ~0)
42*89a796b9SAndré Draszik enum max77759_trigger_gpio_type {
43*89a796b9SAndré Draszik MAX77759_GPIO_TRIGGER_RISING = 0,
44*89a796b9SAndré Draszik MAX77759_GPIO_TRIGGER_FALLING = 1
45*89a796b9SAndré Draszik };
46*89a796b9SAndré Draszik
47*89a796b9SAndré Draszik #define MAX77759_GPIOx_DIR(offs, dir) (((dir) & 1) << (2 + (3 * (offs))))
48*89a796b9SAndré Draszik #define MAX77759_GPIOx_DIR_MASK(offs) MAX77759_GPIOx_DIR(offs, ~0)
49*89a796b9SAndré Draszik enum max77759_control_gpio_dir {
50*89a796b9SAndré Draszik MAX77759_GPIO_DIR_IN = 0,
51*89a796b9SAndré Draszik MAX77759_GPIO_DIR_OUT = 1
52*89a796b9SAndré Draszik };
53*89a796b9SAndré Draszik
54*89a796b9SAndré Draszik #define MAX77759_GPIOx_OUTVAL(offs, val) (((val) & 1) << (3 + (3 * (offs))))
55*89a796b9SAndré Draszik #define MAX77759_GPIOx_OUTVAL_MASK(offs) MAX77759_GPIOx_OUTVAL(offs, ~0)
56*89a796b9SAndré Draszik
57*89a796b9SAndré Draszik #define MAX77759_GPIOx_INVAL_MASK(offs) (BIT(4) << (3 * (offs)))
58*89a796b9SAndré Draszik
max77759_gpio_maxq_gpio_trigger_read(struct max77759_gpio_chip * chip)59*89a796b9SAndré Draszik static int max77759_gpio_maxq_gpio_trigger_read(struct max77759_gpio_chip *chip)
60*89a796b9SAndré Draszik {
61*89a796b9SAndré Draszik DEFINE_FLEX(struct max77759_maxq_command, cmd, cmd, length, 1);
62*89a796b9SAndré Draszik DEFINE_FLEX(struct max77759_maxq_response, rsp, rsp, length, 2);
63*89a796b9SAndré Draszik int ret;
64*89a796b9SAndré Draszik
65*89a796b9SAndré Draszik cmd->cmd[0] = MAX77759_MAXQ_OPCODE_GPIO_TRIGGER_READ;
66*89a796b9SAndré Draszik
67*89a796b9SAndré Draszik ret = max77759_maxq_command(chip->max77759, cmd, rsp);
68*89a796b9SAndré Draszik if (ret < 0)
69*89a796b9SAndré Draszik return ret;
70*89a796b9SAndré Draszik
71*89a796b9SAndré Draszik return rsp->rsp[1];
72*89a796b9SAndré Draszik }
73*89a796b9SAndré Draszik
max77759_gpio_maxq_gpio_trigger_write(struct max77759_gpio_chip * chip,u8 trigger)74*89a796b9SAndré Draszik static int max77759_gpio_maxq_gpio_trigger_write(struct max77759_gpio_chip *chip,
75*89a796b9SAndré Draszik u8 trigger)
76*89a796b9SAndré Draszik {
77*89a796b9SAndré Draszik DEFINE_FLEX(struct max77759_maxq_command, cmd, cmd, length, 2);
78*89a796b9SAndré Draszik
79*89a796b9SAndré Draszik cmd->cmd[0] = MAX77759_MAXQ_OPCODE_GPIO_TRIGGER_WRITE;
80*89a796b9SAndré Draszik cmd->cmd[1] = trigger;
81*89a796b9SAndré Draszik
82*89a796b9SAndré Draszik return max77759_maxq_command(chip->max77759, cmd, NULL);
83*89a796b9SAndré Draszik }
84*89a796b9SAndré Draszik
max77759_gpio_maxq_gpio_control_read(struct max77759_gpio_chip * chip)85*89a796b9SAndré Draszik static int max77759_gpio_maxq_gpio_control_read(struct max77759_gpio_chip *chip)
86*89a796b9SAndré Draszik {
87*89a796b9SAndré Draszik DEFINE_FLEX(struct max77759_maxq_command, cmd, cmd, length, 1);
88*89a796b9SAndré Draszik DEFINE_FLEX(struct max77759_maxq_response, rsp, rsp, length, 2);
89*89a796b9SAndré Draszik int ret;
90*89a796b9SAndré Draszik
91*89a796b9SAndré Draszik cmd->cmd[0] = MAX77759_MAXQ_OPCODE_GPIO_CONTROL_READ;
92*89a796b9SAndré Draszik
93*89a796b9SAndré Draszik ret = max77759_maxq_command(chip->max77759, cmd, rsp);
94*89a796b9SAndré Draszik if (ret < 0)
95*89a796b9SAndré Draszik return ret;
96*89a796b9SAndré Draszik
97*89a796b9SAndré Draszik return rsp->rsp[1];
98*89a796b9SAndré Draszik }
99*89a796b9SAndré Draszik
max77759_gpio_maxq_gpio_control_write(struct max77759_gpio_chip * chip,u8 ctrl)100*89a796b9SAndré Draszik static int max77759_gpio_maxq_gpio_control_write(struct max77759_gpio_chip *chip,
101*89a796b9SAndré Draszik u8 ctrl)
102*89a796b9SAndré Draszik {
103*89a796b9SAndré Draszik DEFINE_FLEX(struct max77759_maxq_command, cmd, cmd, length, 2);
104*89a796b9SAndré Draszik
105*89a796b9SAndré Draszik cmd->cmd[0] = MAX77759_MAXQ_OPCODE_GPIO_CONTROL_WRITE;
106*89a796b9SAndré Draszik cmd->cmd[1] = ctrl;
107*89a796b9SAndré Draszik
108*89a796b9SAndré Draszik return max77759_maxq_command(chip->max77759, cmd, NULL);
109*89a796b9SAndré Draszik }
110*89a796b9SAndré Draszik
111*89a796b9SAndré Draszik static int
max77759_gpio_direction_from_control(int ctrl,unsigned int offset)112*89a796b9SAndré Draszik max77759_gpio_direction_from_control(int ctrl, unsigned int offset)
113*89a796b9SAndré Draszik {
114*89a796b9SAndré Draszik enum max77759_control_gpio_dir dir;
115*89a796b9SAndré Draszik
116*89a796b9SAndré Draszik dir = !!(ctrl & MAX77759_GPIOx_DIR_MASK(offset));
117*89a796b9SAndré Draszik return ((dir == MAX77759_GPIO_DIR_OUT)
118*89a796b9SAndré Draszik ? GPIO_LINE_DIRECTION_OUT
119*89a796b9SAndré Draszik : GPIO_LINE_DIRECTION_IN);
120*89a796b9SAndré Draszik }
121*89a796b9SAndré Draszik
max77759_gpio_get_direction(struct gpio_chip * gc,unsigned int offset)122*89a796b9SAndré Draszik static int max77759_gpio_get_direction(struct gpio_chip *gc,
123*89a796b9SAndré Draszik unsigned int offset)
124*89a796b9SAndré Draszik {
125*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
126*89a796b9SAndré Draszik int ctrl;
127*89a796b9SAndré Draszik
128*89a796b9SAndré Draszik ctrl = max77759_gpio_maxq_gpio_control_read(chip);
129*89a796b9SAndré Draszik if (ctrl < 0)
130*89a796b9SAndré Draszik return ctrl;
131*89a796b9SAndré Draszik
132*89a796b9SAndré Draszik return max77759_gpio_direction_from_control(ctrl, offset);
133*89a796b9SAndré Draszik }
134*89a796b9SAndré Draszik
max77759_gpio_direction_helper(struct gpio_chip * gc,unsigned int offset,enum max77759_control_gpio_dir dir,int value)135*89a796b9SAndré Draszik static int max77759_gpio_direction_helper(struct gpio_chip *gc,
136*89a796b9SAndré Draszik unsigned int offset,
137*89a796b9SAndré Draszik enum max77759_control_gpio_dir dir,
138*89a796b9SAndré Draszik int value)
139*89a796b9SAndré Draszik {
140*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
141*89a796b9SAndré Draszik int ctrl, new_ctrl;
142*89a796b9SAndré Draszik
143*89a796b9SAndré Draszik guard(mutex)(&chip->maxq_lock);
144*89a796b9SAndré Draszik
145*89a796b9SAndré Draszik ctrl = max77759_gpio_maxq_gpio_control_read(chip);
146*89a796b9SAndré Draszik if (ctrl < 0)
147*89a796b9SAndré Draszik return ctrl;
148*89a796b9SAndré Draszik
149*89a796b9SAndré Draszik new_ctrl = ctrl & ~MAX77759_GPIOx_DIR_MASK(offset);
150*89a796b9SAndré Draszik new_ctrl |= MAX77759_GPIOx_DIR(offset, dir);
151*89a796b9SAndré Draszik
152*89a796b9SAndré Draszik if (dir == MAX77759_GPIO_DIR_OUT) {
153*89a796b9SAndré Draszik new_ctrl &= ~MAX77759_GPIOx_OUTVAL_MASK(offset);
154*89a796b9SAndré Draszik new_ctrl |= MAX77759_GPIOx_OUTVAL(offset, value);
155*89a796b9SAndré Draszik }
156*89a796b9SAndré Draszik
157*89a796b9SAndré Draszik if (new_ctrl == ctrl)
158*89a796b9SAndré Draszik return 0;
159*89a796b9SAndré Draszik
160*89a796b9SAndré Draszik return max77759_gpio_maxq_gpio_control_write(chip, new_ctrl);
161*89a796b9SAndré Draszik }
162*89a796b9SAndré Draszik
max77759_gpio_direction_input(struct gpio_chip * gc,unsigned int offset)163*89a796b9SAndré Draszik static int max77759_gpio_direction_input(struct gpio_chip *gc,
164*89a796b9SAndré Draszik unsigned int offset)
165*89a796b9SAndré Draszik {
166*89a796b9SAndré Draszik return max77759_gpio_direction_helper(gc, offset,
167*89a796b9SAndré Draszik MAX77759_GPIO_DIR_IN, -1);
168*89a796b9SAndré Draszik }
169*89a796b9SAndré Draszik
max77759_gpio_direction_output(struct gpio_chip * gc,unsigned int offset,int value)170*89a796b9SAndré Draszik static int max77759_gpio_direction_output(struct gpio_chip *gc,
171*89a796b9SAndré Draszik unsigned int offset, int value)
172*89a796b9SAndré Draszik {
173*89a796b9SAndré Draszik return max77759_gpio_direction_helper(gc, offset,
174*89a796b9SAndré Draszik MAX77759_GPIO_DIR_OUT, value);
175*89a796b9SAndré Draszik }
176*89a796b9SAndré Draszik
max77759_gpio_get_value(struct gpio_chip * gc,unsigned int offset)177*89a796b9SAndré Draszik static int max77759_gpio_get_value(struct gpio_chip *gc, unsigned int offset)
178*89a796b9SAndré Draszik {
179*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
180*89a796b9SAndré Draszik int ctrl, mask;
181*89a796b9SAndré Draszik
182*89a796b9SAndré Draszik ctrl = max77759_gpio_maxq_gpio_control_read(chip);
183*89a796b9SAndré Draszik if (ctrl < 0)
184*89a796b9SAndré Draszik return ctrl;
185*89a796b9SAndré Draszik
186*89a796b9SAndré Draszik /*
187*89a796b9SAndré Draszik * The input status bit doesn't reflect the pin state when the GPIO is
188*89a796b9SAndré Draszik * configured as an output. Check the direction, and inspect the input
189*89a796b9SAndré Draszik * or output bit accordingly.
190*89a796b9SAndré Draszik */
191*89a796b9SAndré Draszik mask = ((max77759_gpio_direction_from_control(ctrl, offset)
192*89a796b9SAndré Draszik == GPIO_LINE_DIRECTION_IN)
193*89a796b9SAndré Draszik ? MAX77759_GPIOx_INVAL_MASK(offset)
194*89a796b9SAndré Draszik : MAX77759_GPIOx_OUTVAL_MASK(offset));
195*89a796b9SAndré Draszik
196*89a796b9SAndré Draszik return !!(ctrl & mask);
197*89a796b9SAndré Draszik }
198*89a796b9SAndré Draszik
max77759_gpio_set_value(struct gpio_chip * gc,unsigned int offset,int value)199*89a796b9SAndré Draszik static int max77759_gpio_set_value(struct gpio_chip *gc,
200*89a796b9SAndré Draszik unsigned int offset, int value)
201*89a796b9SAndré Draszik {
202*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
203*89a796b9SAndré Draszik int ctrl, new_ctrl;
204*89a796b9SAndré Draszik
205*89a796b9SAndré Draszik guard(mutex)(&chip->maxq_lock);
206*89a796b9SAndré Draszik
207*89a796b9SAndré Draszik ctrl = max77759_gpio_maxq_gpio_control_read(chip);
208*89a796b9SAndré Draszik if (ctrl < 0)
209*89a796b9SAndré Draszik return ctrl;
210*89a796b9SAndré Draszik
211*89a796b9SAndré Draszik new_ctrl = ctrl & ~MAX77759_GPIOx_OUTVAL_MASK(offset);
212*89a796b9SAndré Draszik new_ctrl |= MAX77759_GPIOx_OUTVAL(offset, value);
213*89a796b9SAndré Draszik
214*89a796b9SAndré Draszik if (new_ctrl == ctrl)
215*89a796b9SAndré Draszik return 0;
216*89a796b9SAndré Draszik
217*89a796b9SAndré Draszik return max77759_gpio_maxq_gpio_control_write(chip, new_ctrl);
218*89a796b9SAndré Draszik }
219*89a796b9SAndré Draszik
max77759_gpio_irq_mask(struct irq_data * d)220*89a796b9SAndré Draszik static void max77759_gpio_irq_mask(struct irq_data *d)
221*89a796b9SAndré Draszik {
222*89a796b9SAndré Draszik struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
223*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
224*89a796b9SAndré Draszik irq_hw_number_t hwirq = irqd_to_hwirq(d);
225*89a796b9SAndré Draszik
226*89a796b9SAndré Draszik chip->irq_mask &= ~MAX77759_MAXQ_REG_UIC_INT1_GPIOxI_MASK(hwirq);
227*89a796b9SAndré Draszik chip->irq_mask |= MAX77759_MAXQ_REG_UIC_INT1_GPIOxI(hwirq, 1);
228*89a796b9SAndré Draszik chip->irq_mask_changed |= MAX77759_MAXQ_REG_UIC_INT1_GPIOxI(hwirq, 1);
229*89a796b9SAndré Draszik
230*89a796b9SAndré Draszik gpiochip_disable_irq(gc, hwirq);
231*89a796b9SAndré Draszik }
232*89a796b9SAndré Draszik
max77759_gpio_irq_unmask(struct irq_data * d)233*89a796b9SAndré Draszik static void max77759_gpio_irq_unmask(struct irq_data *d)
234*89a796b9SAndré Draszik {
235*89a796b9SAndré Draszik struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
236*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
237*89a796b9SAndré Draszik irq_hw_number_t hwirq = irqd_to_hwirq(d);
238*89a796b9SAndré Draszik
239*89a796b9SAndré Draszik gpiochip_enable_irq(gc, hwirq);
240*89a796b9SAndré Draszik
241*89a796b9SAndré Draszik chip->irq_mask &= ~MAX77759_MAXQ_REG_UIC_INT1_GPIOxI_MASK(hwirq);
242*89a796b9SAndré Draszik chip->irq_mask |= MAX77759_MAXQ_REG_UIC_INT1_GPIOxI(hwirq, 0);
243*89a796b9SAndré Draszik chip->irq_mask_changed |= MAX77759_MAXQ_REG_UIC_INT1_GPIOxI(hwirq, 1);
244*89a796b9SAndré Draszik }
245*89a796b9SAndré Draszik
max77759_gpio_set_irq_type(struct irq_data * d,unsigned int type)246*89a796b9SAndré Draszik static int max77759_gpio_set_irq_type(struct irq_data *d, unsigned int type)
247*89a796b9SAndré Draszik {
248*89a796b9SAndré Draszik struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
249*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
250*89a796b9SAndré Draszik irq_hw_number_t hwirq = irqd_to_hwirq(d);
251*89a796b9SAndré Draszik
252*89a796b9SAndré Draszik chip->irq_trig &= ~MAX77759_GPIOx_TRIGGER_MASK(hwirq);
253*89a796b9SAndré Draszik switch (type) {
254*89a796b9SAndré Draszik case IRQ_TYPE_EDGE_RISING:
255*89a796b9SAndré Draszik chip->irq_trig |= MAX77759_GPIOx_TRIGGER(hwirq,
256*89a796b9SAndré Draszik MAX77759_GPIO_TRIGGER_RISING);
257*89a796b9SAndré Draszik break;
258*89a796b9SAndré Draszik
259*89a796b9SAndré Draszik case IRQ_TYPE_EDGE_FALLING:
260*89a796b9SAndré Draszik chip->irq_trig |= MAX77759_GPIOx_TRIGGER(hwirq,
261*89a796b9SAndré Draszik MAX77759_GPIO_TRIGGER_FALLING);
262*89a796b9SAndré Draszik break;
263*89a796b9SAndré Draszik
264*89a796b9SAndré Draszik default:
265*89a796b9SAndré Draszik return -EINVAL;
266*89a796b9SAndré Draszik }
267*89a796b9SAndré Draszik
268*89a796b9SAndré Draszik chip->irq_trig_changed |= MAX77759_GPIOx_TRIGGER(hwirq, 1);
269*89a796b9SAndré Draszik
270*89a796b9SAndré Draszik return 0;
271*89a796b9SAndré Draszik }
272*89a796b9SAndré Draszik
max77759_gpio_bus_lock(struct irq_data * d)273*89a796b9SAndré Draszik static void max77759_gpio_bus_lock(struct irq_data *d)
274*89a796b9SAndré Draszik {
275*89a796b9SAndré Draszik struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
276*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
277*89a796b9SAndré Draszik
278*89a796b9SAndré Draszik mutex_lock(&chip->irq_lock);
279*89a796b9SAndré Draszik }
280*89a796b9SAndré Draszik
max77759_gpio_bus_sync_unlock_helper(struct gpio_chip * gc,struct max77759_gpio_chip * chip)281*89a796b9SAndré Draszik static int max77759_gpio_bus_sync_unlock_helper(struct gpio_chip *gc,
282*89a796b9SAndré Draszik struct max77759_gpio_chip *chip)
283*89a796b9SAndré Draszik __must_hold(&chip->maxq_lock)
284*89a796b9SAndré Draszik {
285*89a796b9SAndré Draszik int ctrl, trigger, new_trigger, new_ctrl;
286*89a796b9SAndré Draszik unsigned long irq_trig_changed;
287*89a796b9SAndré Draszik int offset;
288*89a796b9SAndré Draszik int ret;
289*89a796b9SAndré Draszik
290*89a796b9SAndré Draszik lockdep_assert_held(&chip->maxq_lock);
291*89a796b9SAndré Draszik
292*89a796b9SAndré Draszik ctrl = max77759_gpio_maxq_gpio_control_read(chip);
293*89a796b9SAndré Draszik trigger = max77759_gpio_maxq_gpio_trigger_read(chip);
294*89a796b9SAndré Draszik if (ctrl < 0 || trigger < 0) {
295*89a796b9SAndré Draszik dev_err(gc->parent, "failed to read current state: %d / %d\n",
296*89a796b9SAndré Draszik ctrl, trigger);
297*89a796b9SAndré Draszik return (ctrl < 0) ? ctrl : trigger;
298*89a796b9SAndré Draszik }
299*89a796b9SAndré Draszik
300*89a796b9SAndré Draszik new_trigger = trigger & ~chip->irq_trig_changed;
301*89a796b9SAndré Draszik new_trigger |= (chip->irq_trig & chip->irq_trig_changed);
302*89a796b9SAndré Draszik
303*89a796b9SAndré Draszik /* change GPIO direction if required */
304*89a796b9SAndré Draszik new_ctrl = ctrl;
305*89a796b9SAndré Draszik irq_trig_changed = chip->irq_trig_changed;
306*89a796b9SAndré Draszik for_each_set_bit(offset, &irq_trig_changed, MAX77759_N_GPIOS) {
307*89a796b9SAndré Draszik new_ctrl &= ~MAX77759_GPIOx_DIR_MASK(offset);
308*89a796b9SAndré Draszik new_ctrl |= MAX77759_GPIOx_DIR(offset, MAX77759_GPIO_DIR_IN);
309*89a796b9SAndré Draszik }
310*89a796b9SAndré Draszik
311*89a796b9SAndré Draszik if (new_trigger != trigger) {
312*89a796b9SAndré Draszik ret = max77759_gpio_maxq_gpio_trigger_write(chip, new_trigger);
313*89a796b9SAndré Draszik if (ret) {
314*89a796b9SAndré Draszik dev_err(gc->parent,
315*89a796b9SAndré Draszik "failed to write new trigger: %d\n", ret);
316*89a796b9SAndré Draszik return ret;
317*89a796b9SAndré Draszik }
318*89a796b9SAndré Draszik }
319*89a796b9SAndré Draszik
320*89a796b9SAndré Draszik if (new_ctrl != ctrl) {
321*89a796b9SAndré Draszik ret = max77759_gpio_maxq_gpio_control_write(chip, new_ctrl);
322*89a796b9SAndré Draszik if (ret) {
323*89a796b9SAndré Draszik dev_err(gc->parent,
324*89a796b9SAndré Draszik "failed to write new control: %d\n", ret);
325*89a796b9SAndré Draszik return ret;
326*89a796b9SAndré Draszik }
327*89a796b9SAndré Draszik }
328*89a796b9SAndré Draszik
329*89a796b9SAndré Draszik chip->irq_trig_changed = 0;
330*89a796b9SAndré Draszik
331*89a796b9SAndré Draszik return 0;
332*89a796b9SAndré Draszik }
333*89a796b9SAndré Draszik
max77759_gpio_bus_sync_unlock(struct irq_data * d)334*89a796b9SAndré Draszik static void max77759_gpio_bus_sync_unlock(struct irq_data *d)
335*89a796b9SAndré Draszik {
336*89a796b9SAndré Draszik struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
337*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = gpiochip_get_data(gc);
338*89a796b9SAndré Draszik int ret;
339*89a796b9SAndré Draszik
340*89a796b9SAndré Draszik scoped_guard(mutex, &chip->maxq_lock) {
341*89a796b9SAndré Draszik ret = max77759_gpio_bus_sync_unlock_helper(gc, chip);
342*89a796b9SAndré Draszik if (ret)
343*89a796b9SAndré Draszik goto out_unlock;
344*89a796b9SAndré Draszik }
345*89a796b9SAndré Draszik
346*89a796b9SAndré Draszik ret = regmap_update_bits(chip->map,
347*89a796b9SAndré Draszik MAX77759_MAXQ_REG_UIC_INT1_M,
348*89a796b9SAndré Draszik chip->irq_mask_changed, chip->irq_mask);
349*89a796b9SAndré Draszik if (ret) {
350*89a796b9SAndré Draszik dev_err(gc->parent,
351*89a796b9SAndré Draszik "failed to update UIC_INT1 irq mask: %d\n", ret);
352*89a796b9SAndré Draszik goto out_unlock;
353*89a796b9SAndré Draszik }
354*89a796b9SAndré Draszik
355*89a796b9SAndré Draszik chip->irq_mask_changed = 0;
356*89a796b9SAndré Draszik
357*89a796b9SAndré Draszik out_unlock:
358*89a796b9SAndré Draszik mutex_unlock(&chip->irq_lock);
359*89a796b9SAndré Draszik }
360*89a796b9SAndré Draszik
max77759_gpio_irq_print_chip(struct irq_data * d,struct seq_file * p)361*89a796b9SAndré Draszik static void max77759_gpio_irq_print_chip(struct irq_data *d, struct seq_file *p)
362*89a796b9SAndré Draszik {
363*89a796b9SAndré Draszik struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
364*89a796b9SAndré Draszik
365*89a796b9SAndré Draszik seq_puts(p, dev_name(gc->parent));
366*89a796b9SAndré Draszik }
367*89a796b9SAndré Draszik
368*89a796b9SAndré Draszik static const struct irq_chip max77759_gpio_irq_chip = {
369*89a796b9SAndré Draszik .irq_mask = max77759_gpio_irq_mask,
370*89a796b9SAndré Draszik .irq_unmask = max77759_gpio_irq_unmask,
371*89a796b9SAndré Draszik .irq_set_type = max77759_gpio_set_irq_type,
372*89a796b9SAndré Draszik .irq_bus_lock = max77759_gpio_bus_lock,
373*89a796b9SAndré Draszik .irq_bus_sync_unlock = max77759_gpio_bus_sync_unlock,
374*89a796b9SAndré Draszik .irq_print_chip = max77759_gpio_irq_print_chip,
375*89a796b9SAndré Draszik .flags = IRQCHIP_IMMUTABLE,
376*89a796b9SAndré Draszik GPIOCHIP_IRQ_RESOURCE_HELPERS,
377*89a796b9SAndré Draszik };
378*89a796b9SAndré Draszik
max77759_gpio_irqhandler(int irq,void * data)379*89a796b9SAndré Draszik static irqreturn_t max77759_gpio_irqhandler(int irq, void *data)
380*89a796b9SAndré Draszik {
381*89a796b9SAndré Draszik struct max77759_gpio_chip *chip = data;
382*89a796b9SAndré Draszik struct gpio_chip *gc = &chip->gc;
383*89a796b9SAndré Draszik bool handled = false;
384*89a796b9SAndré Draszik
385*89a796b9SAndré Draszik /* iterate until no interrupt is pending */
386*89a796b9SAndré Draszik while (true) {
387*89a796b9SAndré Draszik unsigned int uic_int1;
388*89a796b9SAndré Draszik int ret;
389*89a796b9SAndré Draszik unsigned long pending;
390*89a796b9SAndré Draszik int offset;
391*89a796b9SAndré Draszik
392*89a796b9SAndré Draszik ret = regmap_read(chip->map, MAX77759_MAXQ_REG_UIC_INT1,
393*89a796b9SAndré Draszik &uic_int1);
394*89a796b9SAndré Draszik if (ret < 0) {
395*89a796b9SAndré Draszik dev_err_ratelimited(gc->parent,
396*89a796b9SAndré Draszik "failed to read IRQ status: %d\n",
397*89a796b9SAndré Draszik ret);
398*89a796b9SAndré Draszik /*
399*89a796b9SAndré Draszik * If !handled, we have looped not even once, which
400*89a796b9SAndré Draszik * means we should return IRQ_NONE in that case (and
401*89a796b9SAndré Draszik * of course IRQ_HANDLED otherwise).
402*89a796b9SAndré Draszik */
403*89a796b9SAndré Draszik return IRQ_RETVAL(handled);
404*89a796b9SAndré Draszik }
405*89a796b9SAndré Draszik
406*89a796b9SAndré Draszik pending = uic_int1;
407*89a796b9SAndré Draszik pending &= (MAX77759_MAXQ_REG_UIC_INT1_GPIO6I
408*89a796b9SAndré Draszik | MAX77759_MAXQ_REG_UIC_INT1_GPIO5I);
409*89a796b9SAndré Draszik if (!pending)
410*89a796b9SAndré Draszik break;
411*89a796b9SAndré Draszik
412*89a796b9SAndré Draszik for_each_set_bit(offset, &pending, MAX77759_N_GPIOS) {
413*89a796b9SAndré Draszik /*
414*89a796b9SAndré Draszik * ACK interrupt by writing 1 to bit 'offset', all
415*89a796b9SAndré Draszik * others need to be written as 0. This needs to be
416*89a796b9SAndré Draszik * done unconditionally hence regmap_set_bits() is
417*89a796b9SAndré Draszik * inappropriate here.
418*89a796b9SAndré Draszik */
419*89a796b9SAndré Draszik regmap_write(chip->map, MAX77759_MAXQ_REG_UIC_INT1,
420*89a796b9SAndré Draszik BIT(offset));
421*89a796b9SAndré Draszik
422*89a796b9SAndré Draszik handle_nested_irq(irq_find_mapping(gc->irq.domain,
423*89a796b9SAndré Draszik offset));
424*89a796b9SAndré Draszik
425*89a796b9SAndré Draszik handled = true;
426*89a796b9SAndré Draszik }
427*89a796b9SAndré Draszik }
428*89a796b9SAndré Draszik
429*89a796b9SAndré Draszik return IRQ_RETVAL(handled);
430*89a796b9SAndré Draszik }
431*89a796b9SAndré Draszik
max77759_gpio_probe(struct platform_device * pdev)432*89a796b9SAndré Draszik static int max77759_gpio_probe(struct platform_device *pdev)
433*89a796b9SAndré Draszik {
434*89a796b9SAndré Draszik struct max77759_gpio_chip *chip;
435*89a796b9SAndré Draszik int irq;
436*89a796b9SAndré Draszik struct gpio_irq_chip *girq;
437*89a796b9SAndré Draszik int ret;
438*89a796b9SAndré Draszik unsigned long irq_flags;
439*89a796b9SAndré Draszik struct irq_data *irqd;
440*89a796b9SAndré Draszik
441*89a796b9SAndré Draszik chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
442*89a796b9SAndré Draszik if (!chip)
443*89a796b9SAndré Draszik return -ENOMEM;
444*89a796b9SAndré Draszik
445*89a796b9SAndré Draszik chip->map = dev_get_regmap(pdev->dev.parent, "maxq");
446*89a796b9SAndré Draszik if (!chip->map)
447*89a796b9SAndré Draszik return dev_err_probe(&pdev->dev, -ENODEV, "Missing regmap\n");
448*89a796b9SAndré Draszik
449*89a796b9SAndré Draszik irq = platform_get_irq_byname(pdev, "GPI");
450*89a796b9SAndré Draszik if (irq < 0)
451*89a796b9SAndré Draszik return dev_err_probe(&pdev->dev, irq, "Failed to get IRQ\n");
452*89a796b9SAndré Draszik
453*89a796b9SAndré Draszik chip->max77759 = dev_get_drvdata(pdev->dev.parent);
454*89a796b9SAndré Draszik ret = devm_mutex_init(&pdev->dev, &chip->maxq_lock);
455*89a796b9SAndré Draszik if (ret)
456*89a796b9SAndré Draszik return ret;
457*89a796b9SAndré Draszik ret = devm_mutex_init(&pdev->dev, &chip->irq_lock);
458*89a796b9SAndré Draszik if (ret)
459*89a796b9SAndré Draszik return ret;
460*89a796b9SAndré Draszik
461*89a796b9SAndré Draszik chip->gc.base = -1;
462*89a796b9SAndré Draszik chip->gc.label = dev_name(&pdev->dev);
463*89a796b9SAndré Draszik chip->gc.parent = &pdev->dev;
464*89a796b9SAndré Draszik chip->gc.can_sleep = true;
465*89a796b9SAndré Draszik
466*89a796b9SAndré Draszik chip->gc.names = max77759_gpio_line_names;
467*89a796b9SAndré Draszik chip->gc.ngpio = MAX77759_N_GPIOS;
468*89a796b9SAndré Draszik chip->gc.get_direction = max77759_gpio_get_direction;
469*89a796b9SAndré Draszik chip->gc.direction_input = max77759_gpio_direction_input;
470*89a796b9SAndré Draszik chip->gc.direction_output = max77759_gpio_direction_output;
471*89a796b9SAndré Draszik chip->gc.get = max77759_gpio_get_value;
472*89a796b9SAndré Draszik chip->gc.set_rv = max77759_gpio_set_value;
473*89a796b9SAndré Draszik
474*89a796b9SAndré Draszik girq = &chip->gc.irq;
475*89a796b9SAndré Draszik gpio_irq_chip_set_chip(girq, &max77759_gpio_irq_chip);
476*89a796b9SAndré Draszik /* This will let us handle the parent IRQ in the driver */
477*89a796b9SAndré Draszik girq->parent_handler = NULL;
478*89a796b9SAndré Draszik girq->num_parents = 0;
479*89a796b9SAndré Draszik girq->parents = NULL;
480*89a796b9SAndré Draszik girq->default_type = IRQ_TYPE_NONE;
481*89a796b9SAndré Draszik girq->handler = handle_simple_irq;
482*89a796b9SAndré Draszik girq->threaded = true;
483*89a796b9SAndré Draszik
484*89a796b9SAndré Draszik ret = devm_gpiochip_add_data(&pdev->dev, &chip->gc, chip);
485*89a796b9SAndré Draszik if (ret < 0)
486*89a796b9SAndré Draszik return dev_err_probe(&pdev->dev, ret,
487*89a796b9SAndré Draszik "Failed to add GPIO chip\n");
488*89a796b9SAndré Draszik
489*89a796b9SAndré Draszik irq_flags = IRQF_ONESHOT | IRQF_SHARED;
490*89a796b9SAndré Draszik irqd = irq_get_irq_data(irq);
491*89a796b9SAndré Draszik if (irqd)
492*89a796b9SAndré Draszik irq_flags |= irqd_get_trigger_type(irqd);
493*89a796b9SAndré Draszik
494*89a796b9SAndré Draszik ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
495*89a796b9SAndré Draszik max77759_gpio_irqhandler, irq_flags,
496*89a796b9SAndré Draszik dev_name(&pdev->dev), chip);
497*89a796b9SAndré Draszik if (ret < 0)
498*89a796b9SAndré Draszik return dev_err_probe(&pdev->dev, ret,
499*89a796b9SAndré Draszik "Failed to request IRQ\n");
500*89a796b9SAndré Draszik
501*89a796b9SAndré Draszik return ret;
502*89a796b9SAndré Draszik }
503*89a796b9SAndré Draszik
504*89a796b9SAndré Draszik static const struct of_device_id max77759_gpio_of_id[] = {
505*89a796b9SAndré Draszik { .compatible = "maxim,max77759-gpio", },
506*89a796b9SAndré Draszik { }
507*89a796b9SAndré Draszik };
508*89a796b9SAndré Draszik MODULE_DEVICE_TABLE(of, max77759_gpio_of_id);
509*89a796b9SAndré Draszik
510*89a796b9SAndré Draszik static const struct platform_device_id max77759_gpio_platform_id[] = {
511*89a796b9SAndré Draszik { "max77759-gpio", },
512*89a796b9SAndré Draszik { }
513*89a796b9SAndré Draszik };
514*89a796b9SAndré Draszik MODULE_DEVICE_TABLE(platform, max77759_gpio_platform_id);
515*89a796b9SAndré Draszik
516*89a796b9SAndré Draszik static struct platform_driver max77759_gpio_driver = {
517*89a796b9SAndré Draszik .driver = {
518*89a796b9SAndré Draszik .name = "max77759-gpio",
519*89a796b9SAndré Draszik .probe_type = PROBE_PREFER_ASYNCHRONOUS,
520*89a796b9SAndré Draszik .of_match_table = max77759_gpio_of_id,
521*89a796b9SAndré Draszik },
522*89a796b9SAndré Draszik .probe = max77759_gpio_probe,
523*89a796b9SAndré Draszik .id_table = max77759_gpio_platform_id,
524*89a796b9SAndré Draszik };
525*89a796b9SAndré Draszik
526*89a796b9SAndré Draszik module_platform_driver(max77759_gpio_driver);
527*89a796b9SAndré Draszik
528*89a796b9SAndré Draszik MODULE_AUTHOR("André Draszik <andre.draszik@linaro.org>");
529*89a796b9SAndré Draszik MODULE_DESCRIPTION("GPIO driver for Maxim MAX77759");
530*89a796b9SAndré Draszik MODULE_LICENSE("GPL");
531