xref: /linux/drivers/gpio/gpio-davinci.c (revision 97ef3b7f4fdf8ad6818aa2c8201c3b72cc635e16)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * TI DaVinci GPIO Support
4  *
5  * Copyright (c) 2006-2007 David Brownell
6  * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
7  */
8 
9 #include <linux/gpio/driver.h>
10 #include <linux/errno.h>
11 #include <linux/kernel.h>
12 #include <linux/clk.h>
13 #include <linux/err.h>
14 #include <linux/io.h>
15 #include <linux/irq.h>
16 #include <linux/irqdomain.h>
17 #include <linux/module.h>
18 #include <linux/of.h>
19 #include <linux/of_device.h>
20 #include <linux/pinctrl/consumer.h>
21 #include <linux/platform_device.h>
22 #include <linux/platform_data/gpio-davinci.h>
23 #include <linux/irqchip/chained_irq.h>
24 #include <linux/spinlock.h>
25 
26 #include <asm-generic/gpio.h>
27 
28 #define MAX_REGS_BANKS 5
29 #define MAX_INT_PER_BANK 32
30 
31 struct davinci_gpio_regs {
32 	u32	dir;
33 	u32	out_data;
34 	u32	set_data;
35 	u32	clr_data;
36 	u32	in_data;
37 	u32	set_rising;
38 	u32	clr_rising;
39 	u32	set_falling;
40 	u32	clr_falling;
41 	u32	intstat;
42 };
43 
44 typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
45 
46 #define BINTEN	0x8 /* GPIO Interrupt Per-Bank Enable Register */
47 
48 static void __iomem *gpio_base;
49 static unsigned int offset_array[5] = {0x10, 0x38, 0x60, 0x88, 0xb0};
50 
51 struct davinci_gpio_irq_data {
52 	void __iomem			*regs;
53 	struct davinci_gpio_controller	*chip;
54 	int				bank_num;
55 };
56 
57 struct davinci_gpio_controller {
58 	struct gpio_chip	chip;
59 	struct irq_domain	*irq_domain;
60 	/* Serialize access to GPIO registers */
61 	spinlock_t		lock;
62 	void __iomem		*regs[MAX_REGS_BANKS];
63 	int			gpio_unbanked;
64 	int			irqs[MAX_INT_PER_BANK];
65 };
66 
67 static inline u32 __gpio_mask(unsigned gpio)
68 {
69 	return 1 << (gpio % 32);
70 }
71 
72 static inline struct davinci_gpio_regs __iomem *irq2regs(struct irq_data *d)
73 {
74 	struct davinci_gpio_regs __iomem *g;
75 
76 	g = (__force struct davinci_gpio_regs __iomem *)irq_data_get_irq_chip_data(d);
77 
78 	return g;
79 }
80 
81 static int davinci_gpio_irq_setup(struct platform_device *pdev);
82 
83 /*--------------------------------------------------------------------------*/
84 
85 /* board setup code *MUST* setup pinmux and enable the GPIO clock. */
86 static inline int __davinci_direction(struct gpio_chip *chip,
87 			unsigned offset, bool out, int value)
88 {
89 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
90 	struct davinci_gpio_regs __iomem *g;
91 	unsigned long flags;
92 	u32 temp;
93 	int bank = offset / 32;
94 	u32 mask = __gpio_mask(offset);
95 
96 	g = d->regs[bank];
97 	spin_lock_irqsave(&d->lock, flags);
98 	temp = readl_relaxed(&g->dir);
99 	if (out) {
100 		temp &= ~mask;
101 		writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
102 	} else {
103 		temp |= mask;
104 	}
105 	writel_relaxed(temp, &g->dir);
106 	spin_unlock_irqrestore(&d->lock, flags);
107 
108 	return 0;
109 }
110 
111 static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
112 {
113 	return __davinci_direction(chip, offset, false, 0);
114 }
115 
116 static int
117 davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
118 {
119 	return __davinci_direction(chip, offset, true, value);
120 }
121 
122 /*
123  * Read the pin's value (works even if it's set up as output);
124  * returns zero/nonzero.
125  *
126  * Note that changes are synched to the GPIO clock, so reading values back
127  * right after you've set them may give old values.
128  */
129 static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
130 {
131 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
132 	struct davinci_gpio_regs __iomem *g;
133 	int bank = offset / 32;
134 
135 	g = d->regs[bank];
136 
137 	return !!(__gpio_mask(offset) & readl_relaxed(&g->in_data));
138 }
139 
140 /*
141  * Assuming the pin is muxed as a gpio output, set its output value.
142  */
143 static void
144 davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
145 {
146 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
147 	struct davinci_gpio_regs __iomem *g;
148 	int bank = offset / 32;
149 
150 	g = d->regs[bank];
151 
152 	writel_relaxed(__gpio_mask(offset),
153 		       value ? &g->set_data : &g->clr_data);
154 }
155 
156 static struct davinci_gpio_platform_data *
157 davinci_gpio_get_pdata(struct platform_device *pdev)
158 {
159 	struct device_node *dn = pdev->dev.of_node;
160 	struct davinci_gpio_platform_data *pdata;
161 	int ret;
162 	u32 val;
163 
164 	if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
165 		return dev_get_platdata(&pdev->dev);
166 
167 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
168 	if (!pdata)
169 		return NULL;
170 
171 	ret = of_property_read_u32(dn, "ti,ngpio", &val);
172 	if (ret)
173 		goto of_err;
174 
175 	pdata->ngpio = val;
176 
177 	ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
178 	if (ret)
179 		goto of_err;
180 
181 	pdata->gpio_unbanked = val;
182 
183 	return pdata;
184 
185 of_err:
186 	dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
187 	return NULL;
188 }
189 
190 static int davinci_gpio_probe(struct platform_device *pdev)
191 {
192 	int bank, i, ret = 0;
193 	unsigned int ngpio, nbank, nirq;
194 	struct davinci_gpio_controller *chips;
195 	struct davinci_gpio_platform_data *pdata;
196 	struct device *dev = &pdev->dev;
197 
198 	pdata = davinci_gpio_get_pdata(pdev);
199 	if (!pdata) {
200 		dev_err(dev, "No platform data found\n");
201 		return -EINVAL;
202 	}
203 
204 	dev->platform_data = pdata;
205 
206 	/*
207 	 * The gpio banks conceptually expose a segmented bitmap,
208 	 * and "ngpio" is one more than the largest zero-based
209 	 * bit index that's valid.
210 	 */
211 	ngpio = pdata->ngpio;
212 	if (ngpio == 0) {
213 		dev_err(dev, "How many GPIOs?\n");
214 		return -EINVAL;
215 	}
216 
217 	if (WARN_ON(ARCH_NR_GPIOS < ngpio))
218 		ngpio = ARCH_NR_GPIOS;
219 
220 	/*
221 	 * If there are unbanked interrupts then the number of
222 	 * interrupts is equal to number of gpios else all are banked so
223 	 * number of interrupts is equal to number of banks(each with 16 gpios)
224 	 */
225 	if (pdata->gpio_unbanked)
226 		nirq = pdata->gpio_unbanked;
227 	else
228 		nirq = DIV_ROUND_UP(ngpio, 16);
229 
230 	chips = devm_kzalloc(dev, sizeof(*chips), GFP_KERNEL);
231 	if (!chips)
232 		return -ENOMEM;
233 
234 	gpio_base = devm_platform_ioremap_resource(pdev, 0);
235 	if (IS_ERR(gpio_base))
236 		return PTR_ERR(gpio_base);
237 
238 	for (i = 0; i < nirq; i++) {
239 		chips->irqs[i] = platform_get_irq(pdev, i);
240 		if (chips->irqs[i] < 0)
241 			return dev_err_probe(dev, chips->irqs[i], "IRQ not populated\n");
242 	}
243 
244 	chips->chip.label = dev_name(dev);
245 
246 	chips->chip.direction_input = davinci_direction_in;
247 	chips->chip.get = davinci_gpio_get;
248 	chips->chip.direction_output = davinci_direction_out;
249 	chips->chip.set = davinci_gpio_set;
250 
251 	chips->chip.ngpio = ngpio;
252 	chips->chip.base = pdata->no_auto_base ? pdata->base : -1;
253 
254 #ifdef CONFIG_OF_GPIO
255 	chips->chip.of_gpio_n_cells = 2;
256 	chips->chip.parent = dev;
257 	chips->chip.of_node = dev->of_node;
258 	chips->chip.request = gpiochip_generic_request;
259 	chips->chip.free = gpiochip_generic_free;
260 #endif
261 	spin_lock_init(&chips->lock);
262 
263 	nbank = DIV_ROUND_UP(ngpio, 32);
264 	for (bank = 0; bank < nbank; bank++)
265 		chips->regs[bank] = gpio_base + offset_array[bank];
266 
267 	ret = devm_gpiochip_add_data(dev, &chips->chip, chips);
268 	if (ret)
269 		return ret;
270 
271 	platform_set_drvdata(pdev, chips);
272 	ret = davinci_gpio_irq_setup(pdev);
273 	if (ret)
274 		return ret;
275 
276 	return 0;
277 }
278 
279 /*--------------------------------------------------------------------------*/
280 /*
281  * We expect irqs will normally be set up as input pins, but they can also be
282  * used as output pins ... which is convenient for testing.
283  *
284  * NOTE:  The first few GPIOs also have direct INTC hookups in addition
285  * to their GPIOBNK0 irq, with a bit less overhead.
286  *
287  * All those INTC hookups (direct, plus several IRQ banks) can also
288  * serve as EDMA event triggers.
289  */
290 
291 static void gpio_irq_disable(struct irq_data *d)
292 {
293 	struct davinci_gpio_regs __iomem *g = irq2regs(d);
294 	uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
295 
296 	writel_relaxed(mask, &g->clr_falling);
297 	writel_relaxed(mask, &g->clr_rising);
298 }
299 
300 static void gpio_irq_enable(struct irq_data *d)
301 {
302 	struct davinci_gpio_regs __iomem *g = irq2regs(d);
303 	uintptr_t mask = (uintptr_t)irq_data_get_irq_handler_data(d);
304 	unsigned status = irqd_get_trigger_type(d);
305 
306 	status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
307 	if (!status)
308 		status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
309 
310 	if (status & IRQ_TYPE_EDGE_FALLING)
311 		writel_relaxed(mask, &g->set_falling);
312 	if (status & IRQ_TYPE_EDGE_RISING)
313 		writel_relaxed(mask, &g->set_rising);
314 }
315 
316 static int gpio_irq_type(struct irq_data *d, unsigned trigger)
317 {
318 	if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
319 		return -EINVAL;
320 
321 	return 0;
322 }
323 
324 static struct irq_chip gpio_irqchip = {
325 	.name		= "GPIO",
326 	.irq_enable	= gpio_irq_enable,
327 	.irq_disable	= gpio_irq_disable,
328 	.irq_set_type	= gpio_irq_type,
329 	.flags		= IRQCHIP_SET_TYPE_MASKED,
330 };
331 
332 static void gpio_irq_handler(struct irq_desc *desc)
333 {
334 	struct davinci_gpio_regs __iomem *g;
335 	u32 mask = 0xffff;
336 	int bank_num;
337 	struct davinci_gpio_controller *d;
338 	struct davinci_gpio_irq_data *irqdata;
339 
340 	irqdata = (struct davinci_gpio_irq_data *)irq_desc_get_handler_data(desc);
341 	bank_num = irqdata->bank_num;
342 	g = irqdata->regs;
343 	d = irqdata->chip;
344 
345 	/* we only care about one bank */
346 	if ((bank_num % 2) == 1)
347 		mask <<= 16;
348 
349 	/* temporarily mask (level sensitive) parent IRQ */
350 	chained_irq_enter(irq_desc_get_chip(desc), desc);
351 	while (1) {
352 		u32		status;
353 		int		bit;
354 		irq_hw_number_t hw_irq;
355 
356 		/* ack any irqs */
357 		status = readl_relaxed(&g->intstat) & mask;
358 		if (!status)
359 			break;
360 		writel_relaxed(status, &g->intstat);
361 
362 		/* now demux them to the right lowlevel handler */
363 
364 		while (status) {
365 			bit = __ffs(status);
366 			status &= ~BIT(bit);
367 			/* Max number of gpios per controller is 144 so
368 			 * hw_irq will be in [0..143]
369 			 */
370 			hw_irq = (bank_num / 2) * 32 + bit;
371 
372 			generic_handle_domain_irq(d->irq_domain, hw_irq);
373 		}
374 	}
375 	chained_irq_exit(irq_desc_get_chip(desc), desc);
376 	/* now it may re-trigger */
377 }
378 
379 static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
380 {
381 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
382 
383 	if (d->irq_domain)
384 		return irq_create_mapping(d->irq_domain, offset);
385 	else
386 		return -ENXIO;
387 }
388 
389 static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
390 {
391 	struct davinci_gpio_controller *d = gpiochip_get_data(chip);
392 
393 	/*
394 	 * NOTE:  we assume for now that only irqs in the first gpio_chip
395 	 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
396 	 */
397 	if (offset < d->gpio_unbanked)
398 		return d->irqs[offset];
399 	else
400 		return -ENODEV;
401 }
402 
403 static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
404 {
405 	struct davinci_gpio_controller *d;
406 	struct davinci_gpio_regs __iomem *g;
407 	u32 mask, i;
408 
409 	d = (struct davinci_gpio_controller *)irq_data_get_irq_handler_data(data);
410 	g = (struct davinci_gpio_regs __iomem *)d->regs[0];
411 	for (i = 0; i < MAX_INT_PER_BANK; i++)
412 		if (data->irq == d->irqs[i])
413 			break;
414 
415 	if (i == MAX_INT_PER_BANK)
416 		return -EINVAL;
417 
418 	mask = __gpio_mask(i);
419 
420 	if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
421 		return -EINVAL;
422 
423 	writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
424 		     ? &g->set_falling : &g->clr_falling);
425 	writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
426 		     ? &g->set_rising : &g->clr_rising);
427 
428 	return 0;
429 }
430 
431 static int
432 davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
433 		     irq_hw_number_t hw)
434 {
435 	struct davinci_gpio_controller *chips =
436 				(struct davinci_gpio_controller *)d->host_data;
437 	struct davinci_gpio_regs __iomem *g = chips->regs[hw / 32];
438 
439 	irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
440 				"davinci_gpio");
441 	irq_set_irq_type(irq, IRQ_TYPE_NONE);
442 	irq_set_chip_data(irq, (__force void *)g);
443 	irq_set_handler_data(irq, (void *)(uintptr_t)__gpio_mask(hw));
444 
445 	return 0;
446 }
447 
448 static const struct irq_domain_ops davinci_gpio_irq_ops = {
449 	.map = davinci_gpio_irq_map,
450 	.xlate = irq_domain_xlate_onetwocell,
451 };
452 
453 static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
454 {
455 	static struct irq_chip_type gpio_unbanked;
456 
457 	gpio_unbanked = *irq_data_get_chip_type(irq_get_irq_data(irq));
458 
459 	return &gpio_unbanked.chip;
460 };
461 
462 static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
463 {
464 	static struct irq_chip gpio_unbanked;
465 
466 	gpio_unbanked = *irq_get_chip(irq);
467 	return &gpio_unbanked;
468 };
469 
470 static const struct of_device_id davinci_gpio_ids[];
471 
472 /*
473  * NOTE:  for suspend/resume, probably best to make a platform_device with
474  * suspend_late/resume_resume calls hooking into results of the set_wake()
475  * calls ... so if no gpios are wakeup events the clock can be disabled,
476  * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
477  * (dm6446) can be set appropriately for GPIOV33 pins.
478  */
479 
480 static int davinci_gpio_irq_setup(struct platform_device *pdev)
481 {
482 	unsigned	gpio, bank;
483 	int		irq;
484 	int		ret;
485 	struct clk	*clk;
486 	u32		binten = 0;
487 	unsigned	ngpio;
488 	struct device *dev = &pdev->dev;
489 	struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
490 	struct davinci_gpio_platform_data *pdata = dev->platform_data;
491 	struct davinci_gpio_regs __iomem *g;
492 	struct irq_domain	*irq_domain = NULL;
493 	const struct of_device_id *match;
494 	struct irq_chip *irq_chip;
495 	struct davinci_gpio_irq_data *irqdata;
496 	gpio_get_irq_chip_cb_t gpio_get_irq_chip;
497 
498 	/*
499 	 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
500 	 */
501 	gpio_get_irq_chip = davinci_gpio_get_irq_chip;
502 	match = of_match_device(of_match_ptr(davinci_gpio_ids),
503 				dev);
504 	if (match)
505 		gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
506 
507 	ngpio = pdata->ngpio;
508 
509 	clk = devm_clk_get(dev, "gpio");
510 	if (IS_ERR(clk)) {
511 		dev_err(dev, "Error %ld getting gpio clock\n", PTR_ERR(clk));
512 		return PTR_ERR(clk);
513 	}
514 
515 	ret = clk_prepare_enable(clk);
516 	if (ret)
517 		return ret;
518 
519 	if (!pdata->gpio_unbanked) {
520 		irq = devm_irq_alloc_descs(dev, -1, 0, ngpio, 0);
521 		if (irq < 0) {
522 			dev_err(dev, "Couldn't allocate IRQ numbers\n");
523 			clk_disable_unprepare(clk);
524 			return irq;
525 		}
526 
527 		irq_domain = irq_domain_add_legacy(dev->of_node, ngpio, irq, 0,
528 							&davinci_gpio_irq_ops,
529 							chips);
530 		if (!irq_domain) {
531 			dev_err(dev, "Couldn't register an IRQ domain\n");
532 			clk_disable_unprepare(clk);
533 			return -ENODEV;
534 		}
535 	}
536 
537 	/*
538 	 * Arrange gpio_to_irq() support, handling either direct IRQs or
539 	 * banked IRQs.  Having GPIOs in the first GPIO bank use direct
540 	 * IRQs, while the others use banked IRQs, would need some setup
541 	 * tweaks to recognize hardware which can do that.
542 	 */
543 	chips->chip.to_irq = gpio_to_irq_banked;
544 	chips->irq_domain = irq_domain;
545 
546 	/*
547 	 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
548 	 * controller only handling trigger modes.  We currently assume no
549 	 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
550 	 */
551 	if (pdata->gpio_unbanked) {
552 		/* pass "bank 0" GPIO IRQs to AINTC */
553 		chips->chip.to_irq = gpio_to_irq_unbanked;
554 		chips->gpio_unbanked = pdata->gpio_unbanked;
555 		binten = GENMASK(pdata->gpio_unbanked / 16, 0);
556 
557 		/* AINTC handles mask/unmask; GPIO handles triggering */
558 		irq = chips->irqs[0];
559 		irq_chip = gpio_get_irq_chip(irq);
560 		irq_chip->name = "GPIO-AINTC";
561 		irq_chip->irq_set_type = gpio_irq_type_unbanked;
562 
563 		/* default trigger: both edges */
564 		g = chips->regs[0];
565 		writel_relaxed(~0, &g->set_falling);
566 		writel_relaxed(~0, &g->set_rising);
567 
568 		/* set the direct IRQs up to use that irqchip */
569 		for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++) {
570 			irq_set_chip(chips->irqs[gpio], irq_chip);
571 			irq_set_handler_data(chips->irqs[gpio], chips);
572 			irq_set_status_flags(chips->irqs[gpio],
573 					     IRQ_TYPE_EDGE_BOTH);
574 		}
575 
576 		goto done;
577 	}
578 
579 	/*
580 	 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
581 	 * then chain through our own handler.
582 	 */
583 	for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 16) {
584 		/* disabled by default, enabled only as needed
585 		 * There are register sets for 32 GPIOs. 2 banks of 16
586 		 * GPIOs are covered by each set of registers hence divide by 2
587 		 */
588 		g = chips->regs[bank / 2];
589 		writel_relaxed(~0, &g->clr_falling);
590 		writel_relaxed(~0, &g->clr_rising);
591 
592 		/*
593 		 * Each chip handles 32 gpios, and each irq bank consists of 16
594 		 * gpio irqs. Pass the irq bank's corresponding controller to
595 		 * the chained irq handler.
596 		 */
597 		irqdata = devm_kzalloc(&pdev->dev,
598 				       sizeof(struct
599 					      davinci_gpio_irq_data),
600 					      GFP_KERNEL);
601 		if (!irqdata) {
602 			clk_disable_unprepare(clk);
603 			return -ENOMEM;
604 		}
605 
606 		irqdata->regs = g;
607 		irqdata->bank_num = bank;
608 		irqdata->chip = chips;
609 
610 		irq_set_chained_handler_and_data(chips->irqs[bank],
611 						 gpio_irq_handler, irqdata);
612 
613 		binten |= BIT(bank);
614 	}
615 
616 done:
617 	/*
618 	 * BINTEN -- per-bank interrupt enable. genirq would also let these
619 	 * bits be set/cleared dynamically.
620 	 */
621 	writel_relaxed(binten, gpio_base + BINTEN);
622 
623 	return 0;
624 }
625 
626 static const struct of_device_id davinci_gpio_ids[] = {
627 	{ .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
628 	{ .compatible = "ti,am654-gpio", keystone_gpio_get_irq_chip},
629 	{ .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
630 	{ /* sentinel */ },
631 };
632 MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
633 
634 static struct platform_driver davinci_gpio_driver = {
635 	.probe		= davinci_gpio_probe,
636 	.driver		= {
637 		.name		= "davinci_gpio",
638 		.of_match_table	= of_match_ptr(davinci_gpio_ids),
639 	},
640 };
641 
642 /**
643  * GPIO driver registration needs to be done before machine_init functions
644  * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
645  */
646 static int __init davinci_gpio_drv_reg(void)
647 {
648 	return platform_driver_register(&davinci_gpio_driver);
649 }
650 postcore_initcall(davinci_gpio_drv_reg);
651