xref: /linux/drivers/dma/idxd/init.c (revision de5819b994893197c71c86d21af10f85f50d6499)
1bfe1d560SDave Jiang // SPDX-License-Identifier: GPL-2.0
2bfe1d560SDave Jiang /* Copyright(c) 2019 Intel Corporation. All rights rsvd. */
3bfe1d560SDave Jiang #include <linux/init.h>
4bfe1d560SDave Jiang #include <linux/kernel.h>
5bfe1d560SDave Jiang #include <linux/module.h>
6bfe1d560SDave Jiang #include <linux/slab.h>
7bfe1d560SDave Jiang #include <linux/pci.h>
8bfe1d560SDave Jiang #include <linux/interrupt.h>
9bfe1d560SDave Jiang #include <linux/delay.h>
10bfe1d560SDave Jiang #include <linux/dma-mapping.h>
11bfe1d560SDave Jiang #include <linux/workqueue.h>
12bfe1d560SDave Jiang #include <linux/aer.h>
13bfe1d560SDave Jiang #include <linux/fs.h>
14bfe1d560SDave Jiang #include <linux/io-64-nonatomic-lo-hi.h>
15bfe1d560SDave Jiang #include <linux/device.h>
16bfe1d560SDave Jiang #include <linux/idr.h>
178e50d392SDave Jiang #include <linux/intel-svm.h>
188e50d392SDave Jiang #include <linux/iommu.h>
19bfe1d560SDave Jiang #include <uapi/linux/idxd.h>
208f47d1a5SDave Jiang #include <linux/dmaengine.h>
218f47d1a5SDave Jiang #include "../dmaengine.h"
22bfe1d560SDave Jiang #include "registers.h"
23bfe1d560SDave Jiang #include "idxd.h"
240bde4444STom Zanussi #include "perfmon.h"
25bfe1d560SDave Jiang 
26bfe1d560SDave Jiang MODULE_VERSION(IDXD_DRIVER_VERSION);
27bfe1d560SDave Jiang MODULE_LICENSE("GPL v2");
28bfe1d560SDave Jiang MODULE_AUTHOR("Intel Corporation");
29d9e5481fSDave Jiang MODULE_IMPORT_NS(IDXD);
30bfe1d560SDave Jiang 
3103d939c7SDave Jiang static bool sva = true;
3203d939c7SDave Jiang module_param(sva, bool, 0644);
3303d939c7SDave Jiang MODULE_PARM_DESC(sva, "Toggle SVA support on/off");
3403d939c7SDave Jiang 
35ade8a86bSDave Jiang bool tc_override;
36ade8a86bSDave Jiang module_param(tc_override, bool, 0644);
37ade8a86bSDave Jiang MODULE_PARM_DESC(tc_override, "Override traffic class defaults");
38ade8a86bSDave Jiang 
39bfe1d560SDave Jiang #define DRV_NAME "idxd"
40bfe1d560SDave Jiang 
418e50d392SDave Jiang bool support_enqcmd;
424b73e4ebSDave Jiang DEFINE_IDA(idxd_ida);
43bfe1d560SDave Jiang 
44435b512dSDave Jiang static struct idxd_driver_data idxd_driver_data[] = {
45435b512dSDave Jiang 	[IDXD_TYPE_DSA] = {
46435b512dSDave Jiang 		.name_prefix = "dsa",
47435b512dSDave Jiang 		.type = IDXD_TYPE_DSA,
48435b512dSDave Jiang 		.compl_size = sizeof(struct dsa_completion_record),
49435b512dSDave Jiang 		.align = 32,
50435b512dSDave Jiang 		.dev_type = &dsa_device_type,
51435b512dSDave Jiang 	},
52435b512dSDave Jiang 	[IDXD_TYPE_IAX] = {
53435b512dSDave Jiang 		.name_prefix = "iax",
54435b512dSDave Jiang 		.type = IDXD_TYPE_IAX,
55435b512dSDave Jiang 		.compl_size = sizeof(struct iax_completion_record),
56435b512dSDave Jiang 		.align = 64,
57435b512dSDave Jiang 		.dev_type = &iax_device_type,
58435b512dSDave Jiang 	},
59435b512dSDave Jiang };
60435b512dSDave Jiang 
61bfe1d560SDave Jiang static struct pci_device_id idxd_pci_tbl[] = {
62bfe1d560SDave Jiang 	/* DSA ver 1.0 platforms */
63435b512dSDave Jiang 	{ PCI_DEVICE_DATA(INTEL, DSA_SPR0, &idxd_driver_data[IDXD_TYPE_DSA]) },
64f25b4638SDave Jiang 
65f25b4638SDave Jiang 	/* IAX ver 1.0 platforms */
66435b512dSDave Jiang 	{ PCI_DEVICE_DATA(INTEL, IAX_SPR0, &idxd_driver_data[IDXD_TYPE_IAX]) },
67bfe1d560SDave Jiang 	{ 0, }
68bfe1d560SDave Jiang };
69bfe1d560SDave Jiang MODULE_DEVICE_TABLE(pci, idxd_pci_tbl);
70bfe1d560SDave Jiang 
71bfe1d560SDave Jiang static int idxd_setup_interrupts(struct idxd_device *idxd)
72bfe1d560SDave Jiang {
73bfe1d560SDave Jiang 	struct pci_dev *pdev = idxd->pdev;
74bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
75ec0d6423SDave Jiang 	struct idxd_irq_entry *ie;
76bfe1d560SDave Jiang 	int i, msixcnt;
77bfe1d560SDave Jiang 	int rc = 0;
78bfe1d560SDave Jiang 
79bfe1d560SDave Jiang 	msixcnt = pci_msix_vec_count(pdev);
80bfe1d560SDave Jiang 	if (msixcnt < 0) {
81bfe1d560SDave Jiang 		dev_err(dev, "Not MSI-X interrupt capable.\n");
825fc8e85fSDave Jiang 		return -ENOSPC;
83bfe1d560SDave Jiang 	}
848b67426eSDave Jiang 	idxd->irq_cnt = msixcnt;
85bfe1d560SDave Jiang 
865fc8e85fSDave Jiang 	rc = pci_alloc_irq_vectors(pdev, msixcnt, msixcnt, PCI_IRQ_MSIX);
875fc8e85fSDave Jiang 	if (rc != msixcnt) {
885fc8e85fSDave Jiang 		dev_err(dev, "Failed enabling %d MSIX entries: %d\n", msixcnt, rc);
895fc8e85fSDave Jiang 		return -ENOSPC;
90bfe1d560SDave Jiang 	}
91bfe1d560SDave Jiang 	dev_dbg(dev, "Enabled %d msix vectors\n", msixcnt);
92bfe1d560SDave Jiang 
93d5c10e0fSDave Jiang 
94ec0d6423SDave Jiang 	ie = idxd_get_ie(idxd, 0);
95ec0d6423SDave Jiang 	ie->vector = pci_irq_vector(pdev, 0);
96ec0d6423SDave Jiang 	rc = request_threaded_irq(ie->vector, NULL, idxd_misc_thread, 0, "idxd-misc", ie);
97bfe1d560SDave Jiang 	if (rc < 0) {
98bfe1d560SDave Jiang 		dev_err(dev, "Failed to allocate misc interrupt.\n");
995fc8e85fSDave Jiang 		goto err_misc_irq;
100bfe1d560SDave Jiang 	}
101403a2e23SDave Jiang 	dev_dbg(dev, "Requested idxd-misc handler on msix vector %d\n", ie->vector);
102bfe1d560SDave Jiang 
103ec0d6423SDave Jiang 	for (i = 0; i < idxd->max_wqs; i++) {
104ec0d6423SDave Jiang 		int msix_idx = i + 1;
105bfe1d560SDave Jiang 
106ec0d6423SDave Jiang 		ie = idxd_get_ie(idxd, msix_idx);
107ec0d6423SDave Jiang 		ie->id = msix_idx;
108ec0d6423SDave Jiang 		ie->int_handle = INVALID_INT_HANDLE;
109ec0d6423SDave Jiang 		ie->pasid = INVALID_IOASID;
110403a2e23SDave Jiang 
111ec0d6423SDave Jiang 		spin_lock_init(&ie->list_lock);
112ec0d6423SDave Jiang 		init_llist_head(&ie->pending_llist);
113ec0d6423SDave Jiang 		INIT_LIST_HEAD(&ie->work_list);
114bfe1d560SDave Jiang 	}
115bfe1d560SDave Jiang 
116bfe1d560SDave Jiang 	idxd_unmask_error_interrupts(idxd);
117bfe1d560SDave Jiang 	return 0;
118bfe1d560SDave Jiang 
1195fc8e85fSDave Jiang  err_misc_irq:
120bfe1d560SDave Jiang 	idxd_mask_error_interrupts(idxd);
1215fc8e85fSDave Jiang 	pci_free_irq_vectors(pdev);
122bfe1d560SDave Jiang 	dev_err(dev, "No usable interrupts\n");
123bfe1d560SDave Jiang 	return rc;
124bfe1d560SDave Jiang }
125bfe1d560SDave Jiang 
126ddf742d4SDave Jiang static void idxd_cleanup_interrupts(struct idxd_device *idxd)
127ddf742d4SDave Jiang {
128ddf742d4SDave Jiang 	struct pci_dev *pdev = idxd->pdev;
129ec0d6423SDave Jiang 	struct idxd_irq_entry *ie;
130403a2e23SDave Jiang 	int msixcnt;
131ddf742d4SDave Jiang 
132403a2e23SDave Jiang 	msixcnt = pci_msix_vec_count(pdev);
133403a2e23SDave Jiang 	if (msixcnt <= 0)
134403a2e23SDave Jiang 		return;
135ddf742d4SDave Jiang 
136403a2e23SDave Jiang 	ie = idxd_get_ie(idxd, 0);
137ddf742d4SDave Jiang 	idxd_mask_error_interrupts(idxd);
138403a2e23SDave Jiang 	free_irq(ie->vector, ie);
139ddf742d4SDave Jiang 	pci_free_irq_vectors(pdev);
140ddf742d4SDave Jiang }
141ddf742d4SDave Jiang 
1427c5dd23eSDave Jiang static int idxd_setup_wqs(struct idxd_device *idxd)
1437c5dd23eSDave Jiang {
1447c5dd23eSDave Jiang 	struct device *dev = &idxd->pdev->dev;
1457c5dd23eSDave Jiang 	struct idxd_wq *wq;
146700af3a0SDave Jiang 	struct device *conf_dev;
1477c5dd23eSDave Jiang 	int i, rc;
1487c5dd23eSDave Jiang 
1497c5dd23eSDave Jiang 	idxd->wqs = kcalloc_node(idxd->max_wqs, sizeof(struct idxd_wq *),
1507c5dd23eSDave Jiang 				 GFP_KERNEL, dev_to_node(dev));
1517c5dd23eSDave Jiang 	if (!idxd->wqs)
1527c5dd23eSDave Jiang 		return -ENOMEM;
1537c5dd23eSDave Jiang 
154*de5819b9SJerry Snitselaar 	idxd->wq_enable_map = bitmap_zalloc_node(idxd->max_wqs, GFP_KERNEL, dev_to_node(dev));
155*de5819b9SJerry Snitselaar 	if (!idxd->wq_enable_map) {
156*de5819b9SJerry Snitselaar 		kfree(idxd->wqs);
157*de5819b9SJerry Snitselaar 		return -ENOMEM;
158*de5819b9SJerry Snitselaar 	}
159*de5819b9SJerry Snitselaar 
1607c5dd23eSDave Jiang 	for (i = 0; i < idxd->max_wqs; i++) {
1617c5dd23eSDave Jiang 		wq = kzalloc_node(sizeof(*wq), GFP_KERNEL, dev_to_node(dev));
1627c5dd23eSDave Jiang 		if (!wq) {
1637c5dd23eSDave Jiang 			rc = -ENOMEM;
1647c5dd23eSDave Jiang 			goto err;
1657c5dd23eSDave Jiang 		}
1667c5dd23eSDave Jiang 
167700af3a0SDave Jiang 		idxd_dev_set_type(&wq->idxd_dev, IDXD_DEV_WQ);
168700af3a0SDave Jiang 		conf_dev = wq_confdev(wq);
1697c5dd23eSDave Jiang 		wq->id = i;
1707c5dd23eSDave Jiang 		wq->idxd = idxd;
171700af3a0SDave Jiang 		device_initialize(wq_confdev(wq));
172700af3a0SDave Jiang 		conf_dev->parent = idxd_confdev(idxd);
173700af3a0SDave Jiang 		conf_dev->bus = &dsa_bus_type;
174700af3a0SDave Jiang 		conf_dev->type = &idxd_wq_device_type;
175700af3a0SDave Jiang 		rc = dev_set_name(conf_dev, "wq%d.%d", idxd->id, wq->id);
1767c5dd23eSDave Jiang 		if (rc < 0) {
177700af3a0SDave Jiang 			put_device(conf_dev);
1787c5dd23eSDave Jiang 			goto err;
1797c5dd23eSDave Jiang 		}
1807c5dd23eSDave Jiang 
1817c5dd23eSDave Jiang 		mutex_init(&wq->wq_lock);
18204922b74SDave Jiang 		init_waitqueue_head(&wq->err_queue);
18393a40a6dSDave Jiang 		init_completion(&wq->wq_dead);
18456fc39f5SDave Jiang 		init_completion(&wq->wq_resurrect);
18592452a72SDave Jiang 		wq->max_xfer_bytes = WQ_DEFAULT_MAX_XFER;
18692452a72SDave Jiang 		wq->max_batch_size = WQ_DEFAULT_MAX_BATCH;
1877930d855SDave Jiang 		wq->enqcmds_retries = IDXD_ENQCMDS_RETRIES;
1887c5dd23eSDave Jiang 		wq->wqcfg = kzalloc_node(idxd->wqcfg_size, GFP_KERNEL, dev_to_node(dev));
1897c5dd23eSDave Jiang 		if (!wq->wqcfg) {
190700af3a0SDave Jiang 			put_device(conf_dev);
1917c5dd23eSDave Jiang 			rc = -ENOMEM;
1927c5dd23eSDave Jiang 			goto err;
1937c5dd23eSDave Jiang 		}
1947c5dd23eSDave Jiang 		idxd->wqs[i] = wq;
1957c5dd23eSDave Jiang 	}
1967c5dd23eSDave Jiang 
1977c5dd23eSDave Jiang 	return 0;
1987c5dd23eSDave Jiang 
1997c5dd23eSDave Jiang  err:
200700af3a0SDave Jiang 	while (--i >= 0) {
201700af3a0SDave Jiang 		wq = idxd->wqs[i];
202700af3a0SDave Jiang 		conf_dev = wq_confdev(wq);
203700af3a0SDave Jiang 		put_device(conf_dev);
204700af3a0SDave Jiang 	}
2057c5dd23eSDave Jiang 	return rc;
2067c5dd23eSDave Jiang }
2077c5dd23eSDave Jiang 
20875b91130SDave Jiang static int idxd_setup_engines(struct idxd_device *idxd)
20975b91130SDave Jiang {
21075b91130SDave Jiang 	struct idxd_engine *engine;
21175b91130SDave Jiang 	struct device *dev = &idxd->pdev->dev;
212700af3a0SDave Jiang 	struct device *conf_dev;
21375b91130SDave Jiang 	int i, rc;
21475b91130SDave Jiang 
21575b91130SDave Jiang 	idxd->engines = kcalloc_node(idxd->max_engines, sizeof(struct idxd_engine *),
21675b91130SDave Jiang 				     GFP_KERNEL, dev_to_node(dev));
21775b91130SDave Jiang 	if (!idxd->engines)
21875b91130SDave Jiang 		return -ENOMEM;
21975b91130SDave Jiang 
22075b91130SDave Jiang 	for (i = 0; i < idxd->max_engines; i++) {
22175b91130SDave Jiang 		engine = kzalloc_node(sizeof(*engine), GFP_KERNEL, dev_to_node(dev));
22275b91130SDave Jiang 		if (!engine) {
22375b91130SDave Jiang 			rc = -ENOMEM;
22475b91130SDave Jiang 			goto err;
22575b91130SDave Jiang 		}
22675b91130SDave Jiang 
227700af3a0SDave Jiang 		idxd_dev_set_type(&engine->idxd_dev, IDXD_DEV_ENGINE);
228700af3a0SDave Jiang 		conf_dev = engine_confdev(engine);
22975b91130SDave Jiang 		engine->id = i;
23075b91130SDave Jiang 		engine->idxd = idxd;
231700af3a0SDave Jiang 		device_initialize(conf_dev);
232700af3a0SDave Jiang 		conf_dev->parent = idxd_confdev(idxd);
233700af3a0SDave Jiang 		conf_dev->bus = &dsa_bus_type;
234700af3a0SDave Jiang 		conf_dev->type = &idxd_engine_device_type;
235700af3a0SDave Jiang 		rc = dev_set_name(conf_dev, "engine%d.%d", idxd->id, engine->id);
23675b91130SDave Jiang 		if (rc < 0) {
237700af3a0SDave Jiang 			put_device(conf_dev);
23875b91130SDave Jiang 			goto err;
23975b91130SDave Jiang 		}
24075b91130SDave Jiang 
24175b91130SDave Jiang 		idxd->engines[i] = engine;
24275b91130SDave Jiang 	}
24375b91130SDave Jiang 
24475b91130SDave Jiang 	return 0;
24575b91130SDave Jiang 
24675b91130SDave Jiang  err:
247700af3a0SDave Jiang 	while (--i >= 0) {
248700af3a0SDave Jiang 		engine = idxd->engines[i];
249700af3a0SDave Jiang 		conf_dev = engine_confdev(engine);
250700af3a0SDave Jiang 		put_device(conf_dev);
251700af3a0SDave Jiang 	}
25275b91130SDave Jiang 	return rc;
25375b91130SDave Jiang }
25475b91130SDave Jiang 
255defe49f9SDave Jiang static int idxd_setup_groups(struct idxd_device *idxd)
256defe49f9SDave Jiang {
257defe49f9SDave Jiang 	struct device *dev = &idxd->pdev->dev;
258700af3a0SDave Jiang 	struct device *conf_dev;
259defe49f9SDave Jiang 	struct idxd_group *group;
260defe49f9SDave Jiang 	int i, rc;
261defe49f9SDave Jiang 
262defe49f9SDave Jiang 	idxd->groups = kcalloc_node(idxd->max_groups, sizeof(struct idxd_group *),
263defe49f9SDave Jiang 				    GFP_KERNEL, dev_to_node(dev));
264defe49f9SDave Jiang 	if (!idxd->groups)
265defe49f9SDave Jiang 		return -ENOMEM;
266defe49f9SDave Jiang 
267defe49f9SDave Jiang 	for (i = 0; i < idxd->max_groups; i++) {
268defe49f9SDave Jiang 		group = kzalloc_node(sizeof(*group), GFP_KERNEL, dev_to_node(dev));
269defe49f9SDave Jiang 		if (!group) {
270defe49f9SDave Jiang 			rc = -ENOMEM;
271defe49f9SDave Jiang 			goto err;
272defe49f9SDave Jiang 		}
273defe49f9SDave Jiang 
274700af3a0SDave Jiang 		idxd_dev_set_type(&group->idxd_dev, IDXD_DEV_GROUP);
275700af3a0SDave Jiang 		conf_dev = group_confdev(group);
276defe49f9SDave Jiang 		group->id = i;
277defe49f9SDave Jiang 		group->idxd = idxd;
278700af3a0SDave Jiang 		device_initialize(conf_dev);
279700af3a0SDave Jiang 		conf_dev->parent = idxd_confdev(idxd);
280700af3a0SDave Jiang 		conf_dev->bus = &dsa_bus_type;
281700af3a0SDave Jiang 		conf_dev->type = &idxd_group_device_type;
282700af3a0SDave Jiang 		rc = dev_set_name(conf_dev, "group%d.%d", idxd->id, group->id);
283defe49f9SDave Jiang 		if (rc < 0) {
284700af3a0SDave Jiang 			put_device(conf_dev);
285defe49f9SDave Jiang 			goto err;
286defe49f9SDave Jiang 		}
287defe49f9SDave Jiang 
288defe49f9SDave Jiang 		idxd->groups[i] = group;
289ade8a86bSDave Jiang 		if (idxd->hw.version < DEVICE_VERSION_2 && !tc_override) {
290ade8a86bSDave Jiang 			group->tc_a = 1;
291ade8a86bSDave Jiang 			group->tc_b = 1;
292ade8a86bSDave Jiang 		} else {
293defe49f9SDave Jiang 			group->tc_a = -1;
294defe49f9SDave Jiang 			group->tc_b = -1;
295defe49f9SDave Jiang 		}
296ade8a86bSDave Jiang 	}
297defe49f9SDave Jiang 
298defe49f9SDave Jiang 	return 0;
299defe49f9SDave Jiang 
300defe49f9SDave Jiang  err:
301700af3a0SDave Jiang 	while (--i >= 0) {
302700af3a0SDave Jiang 		group = idxd->groups[i];
303700af3a0SDave Jiang 		put_device(group_confdev(group));
304700af3a0SDave Jiang 	}
305defe49f9SDave Jiang 	return rc;
306defe49f9SDave Jiang }
307defe49f9SDave Jiang 
308ddf742d4SDave Jiang static void idxd_cleanup_internals(struct idxd_device *idxd)
309ddf742d4SDave Jiang {
310ddf742d4SDave Jiang 	int i;
311ddf742d4SDave Jiang 
312ddf742d4SDave Jiang 	for (i = 0; i < idxd->max_groups; i++)
313700af3a0SDave Jiang 		put_device(group_confdev(idxd->groups[i]));
314ddf742d4SDave Jiang 	for (i = 0; i < idxd->max_engines; i++)
315700af3a0SDave Jiang 		put_device(engine_confdev(idxd->engines[i]));
316ddf742d4SDave Jiang 	for (i = 0; i < idxd->max_wqs; i++)
317700af3a0SDave Jiang 		put_device(wq_confdev(idxd->wqs[i]));
318ddf742d4SDave Jiang 	destroy_workqueue(idxd->wq);
319ddf742d4SDave Jiang }
320ddf742d4SDave Jiang 
321bfe1d560SDave Jiang static int idxd_setup_internals(struct idxd_device *idxd)
322bfe1d560SDave Jiang {
323bfe1d560SDave Jiang 	struct device *dev = &idxd->pdev->dev;
324defe49f9SDave Jiang 	int rc, i;
325bfe1d560SDave Jiang 
3260d5c10b4SDave Jiang 	init_waitqueue_head(&idxd->cmd_waitq);
3277c5dd23eSDave Jiang 
3287c5dd23eSDave Jiang 	rc = idxd_setup_wqs(idxd);
3297c5dd23eSDave Jiang 	if (rc < 0)
330eb15e715SDave Jiang 		goto err_wqs;
3317c5dd23eSDave Jiang 
33275b91130SDave Jiang 	rc = idxd_setup_engines(idxd);
33375b91130SDave Jiang 	if (rc < 0)
33475b91130SDave Jiang 		goto err_engine;
33575b91130SDave Jiang 
336defe49f9SDave Jiang 	rc = idxd_setup_groups(idxd);
337defe49f9SDave Jiang 	if (rc < 0)
338defe49f9SDave Jiang 		goto err_group;
339bfe1d560SDave Jiang 
3400d5c10b4SDave Jiang 	idxd->wq = create_workqueue(dev_name(dev));
3417c5dd23eSDave Jiang 	if (!idxd->wq) {
3427c5dd23eSDave Jiang 		rc = -ENOMEM;
343defe49f9SDave Jiang 		goto err_wkq_create;
3447c5dd23eSDave Jiang 	}
3450d5c10b4SDave Jiang 
346bfe1d560SDave Jiang 	return 0;
3477c5dd23eSDave Jiang 
348defe49f9SDave Jiang  err_wkq_create:
349defe49f9SDave Jiang 	for (i = 0; i < idxd->max_groups; i++)
350700af3a0SDave Jiang 		put_device(group_confdev(idxd->groups[i]));
351defe49f9SDave Jiang  err_group:
35275b91130SDave Jiang 	for (i = 0; i < idxd->max_engines; i++)
353700af3a0SDave Jiang 		put_device(engine_confdev(idxd->engines[i]));
35475b91130SDave Jiang  err_engine:
3557c5dd23eSDave Jiang 	for (i = 0; i < idxd->max_wqs; i++)
356700af3a0SDave Jiang 		put_device(wq_confdev(idxd->wqs[i]));
357eb15e715SDave Jiang  err_wqs:
3587c5dd23eSDave Jiang 	return rc;
359bfe1d560SDave Jiang }
360bfe1d560SDave Jiang 
361bfe1d560SDave Jiang static void idxd_read_table_offsets(struct idxd_device *idxd)
362bfe1d560SDave Jiang {
363bfe1d560SDave Jiang 	union offsets_reg offsets;
364bfe1d560SDave Jiang 	struct device *dev = &idxd->pdev->dev;
365bfe1d560SDave Jiang 
366bfe1d560SDave Jiang 	offsets.bits[0] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET);
3672f8417a9SDave Jiang 	offsets.bits[1] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET + sizeof(u64));
3682f8417a9SDave Jiang 	idxd->grpcfg_offset = offsets.grpcfg * IDXD_TABLE_MULT;
369bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD Group Config Offset: %#x\n", idxd->grpcfg_offset);
3702f8417a9SDave Jiang 	idxd->wqcfg_offset = offsets.wqcfg * IDXD_TABLE_MULT;
3712f8417a9SDave Jiang 	dev_dbg(dev, "IDXD Work Queue Config Offset: %#x\n", idxd->wqcfg_offset);
3722f8417a9SDave Jiang 	idxd->msix_perm_offset = offsets.msix_perm * IDXD_TABLE_MULT;
3732f8417a9SDave Jiang 	dev_dbg(dev, "IDXD MSIX Permission Offset: %#x\n", idxd->msix_perm_offset);
3742f8417a9SDave Jiang 	idxd->perfmon_offset = offsets.perfmon * IDXD_TABLE_MULT;
375bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD Perfmon Offset: %#x\n", idxd->perfmon_offset);
376bfe1d560SDave Jiang }
377bfe1d560SDave Jiang 
378bfe1d560SDave Jiang static void idxd_read_caps(struct idxd_device *idxd)
379bfe1d560SDave Jiang {
380bfe1d560SDave Jiang 	struct device *dev = &idxd->pdev->dev;
381bfe1d560SDave Jiang 	int i;
382bfe1d560SDave Jiang 
383bfe1d560SDave Jiang 	/* reading generic capabilities */
384bfe1d560SDave Jiang 	idxd->hw.gen_cap.bits = ioread64(idxd->reg_base + IDXD_GENCAP_OFFSET);
385bfe1d560SDave Jiang 	dev_dbg(dev, "gen_cap: %#llx\n", idxd->hw.gen_cap.bits);
386eb15e715SDave Jiang 
387eb15e715SDave Jiang 	if (idxd->hw.gen_cap.cmd_cap) {
388eb15e715SDave Jiang 		idxd->hw.cmd_cap = ioread32(idxd->reg_base + IDXD_CMDCAP_OFFSET);
389eb15e715SDave Jiang 		dev_dbg(dev, "cmd_cap: %#x\n", idxd->hw.cmd_cap);
390eb15e715SDave Jiang 	}
391eb15e715SDave Jiang 
3928b67426eSDave Jiang 	/* reading command capabilities */
3938b67426eSDave Jiang 	if (idxd->hw.cmd_cap & BIT(IDXD_CMD_REQUEST_INT_HANDLE))
3948b67426eSDave Jiang 		idxd->request_int_handles = true;
3958b67426eSDave Jiang 
396bfe1d560SDave Jiang 	idxd->max_xfer_bytes = 1ULL << idxd->hw.gen_cap.max_xfer_shift;
397bfe1d560SDave Jiang 	dev_dbg(dev, "max xfer size: %llu bytes\n", idxd->max_xfer_bytes);
398bfe1d560SDave Jiang 	idxd->max_batch_size = 1U << idxd->hw.gen_cap.max_batch_shift;
399bfe1d560SDave Jiang 	dev_dbg(dev, "max batch size: %u\n", idxd->max_batch_size);
400bfe1d560SDave Jiang 	if (idxd->hw.gen_cap.config_en)
401bfe1d560SDave Jiang 		set_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags);
402bfe1d560SDave Jiang 
403bfe1d560SDave Jiang 	/* reading group capabilities */
404bfe1d560SDave Jiang 	idxd->hw.group_cap.bits =
405bfe1d560SDave Jiang 		ioread64(idxd->reg_base + IDXD_GRPCAP_OFFSET);
406bfe1d560SDave Jiang 	dev_dbg(dev, "group_cap: %#llx\n", idxd->hw.group_cap.bits);
407bfe1d560SDave Jiang 	idxd->max_groups = idxd->hw.group_cap.num_groups;
408bfe1d560SDave Jiang 	dev_dbg(dev, "max groups: %u\n", idxd->max_groups);
4097ed6f1b8SDave Jiang 	idxd->max_rdbufs = idxd->hw.group_cap.total_rdbufs;
4107ed6f1b8SDave Jiang 	dev_dbg(dev, "max read buffers: %u\n", idxd->max_rdbufs);
4117ed6f1b8SDave Jiang 	idxd->nr_rdbufs = idxd->max_rdbufs;
412bfe1d560SDave Jiang 
413bfe1d560SDave Jiang 	/* read engine capabilities */
414bfe1d560SDave Jiang 	idxd->hw.engine_cap.bits =
415bfe1d560SDave Jiang 		ioread64(idxd->reg_base + IDXD_ENGCAP_OFFSET);
416bfe1d560SDave Jiang 	dev_dbg(dev, "engine_cap: %#llx\n", idxd->hw.engine_cap.bits);
417bfe1d560SDave Jiang 	idxd->max_engines = idxd->hw.engine_cap.num_engines;
418bfe1d560SDave Jiang 	dev_dbg(dev, "max engines: %u\n", idxd->max_engines);
419bfe1d560SDave Jiang 
420bfe1d560SDave Jiang 	/* read workqueue capabilities */
421bfe1d560SDave Jiang 	idxd->hw.wq_cap.bits = ioread64(idxd->reg_base + IDXD_WQCAP_OFFSET);
422bfe1d560SDave Jiang 	dev_dbg(dev, "wq_cap: %#llx\n", idxd->hw.wq_cap.bits);
423bfe1d560SDave Jiang 	idxd->max_wq_size = idxd->hw.wq_cap.total_wq_size;
424bfe1d560SDave Jiang 	dev_dbg(dev, "total workqueue size: %u\n", idxd->max_wq_size);
425bfe1d560SDave Jiang 	idxd->max_wqs = idxd->hw.wq_cap.num_wqs;
426bfe1d560SDave Jiang 	dev_dbg(dev, "max workqueues: %u\n", idxd->max_wqs);
427d98793b5SDave Jiang 	idxd->wqcfg_size = 1 << (idxd->hw.wq_cap.wqcfg_size + IDXD_WQCFG_MIN);
428d98793b5SDave Jiang 	dev_dbg(dev, "wqcfg size: %u\n", idxd->wqcfg_size);
429bfe1d560SDave Jiang 
430bfe1d560SDave Jiang 	/* reading operation capabilities */
431bfe1d560SDave Jiang 	for (i = 0; i < 4; i++) {
432bfe1d560SDave Jiang 		idxd->hw.opcap.bits[i] = ioread64(idxd->reg_base +
433bfe1d560SDave Jiang 				IDXD_OPCAP_OFFSET + i * sizeof(u64));
434bfe1d560SDave Jiang 		dev_dbg(dev, "opcap[%d]: %#llx\n", i, idxd->hw.opcap.bits[i]);
435bfe1d560SDave Jiang 	}
436bfe1d560SDave Jiang }
437bfe1d560SDave Jiang 
438435b512dSDave Jiang static struct idxd_device *idxd_alloc(struct pci_dev *pdev, struct idxd_driver_data *data)
439bfe1d560SDave Jiang {
440bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
441700af3a0SDave Jiang 	struct device *conf_dev;
442bfe1d560SDave Jiang 	struct idxd_device *idxd;
44347c16ac2SDave Jiang 	int rc;
444bfe1d560SDave Jiang 
44547c16ac2SDave Jiang 	idxd = kzalloc_node(sizeof(*idxd), GFP_KERNEL, dev_to_node(dev));
446bfe1d560SDave Jiang 	if (!idxd)
447bfe1d560SDave Jiang 		return NULL;
448bfe1d560SDave Jiang 
449700af3a0SDave Jiang 	conf_dev = idxd_confdev(idxd);
450bfe1d560SDave Jiang 	idxd->pdev = pdev;
451435b512dSDave Jiang 	idxd->data = data;
452700af3a0SDave Jiang 	idxd_dev_set_type(&idxd->idxd_dev, idxd->data->type);
4534b73e4ebSDave Jiang 	idxd->id = ida_alloc(&idxd_ida, GFP_KERNEL);
45447c16ac2SDave Jiang 	if (idxd->id < 0)
45547c16ac2SDave Jiang 		return NULL;
45647c16ac2SDave Jiang 
457700af3a0SDave Jiang 	device_initialize(conf_dev);
458700af3a0SDave Jiang 	conf_dev->parent = dev;
459700af3a0SDave Jiang 	conf_dev->bus = &dsa_bus_type;
460700af3a0SDave Jiang 	conf_dev->type = idxd->data->dev_type;
461700af3a0SDave Jiang 	rc = dev_set_name(conf_dev, "%s%d", idxd->data->name_prefix, idxd->id);
46247c16ac2SDave Jiang 	if (rc < 0) {
463700af3a0SDave Jiang 		put_device(conf_dev);
46447c16ac2SDave Jiang 		return NULL;
46547c16ac2SDave Jiang 	}
46647c16ac2SDave Jiang 
467bfe1d560SDave Jiang 	spin_lock_init(&idxd->dev_lock);
46853b2ee7fSDave Jiang 	spin_lock_init(&idxd->cmd_lock);
469bfe1d560SDave Jiang 
470bfe1d560SDave Jiang 	return idxd;
471bfe1d560SDave Jiang }
472bfe1d560SDave Jiang 
4738e50d392SDave Jiang static int idxd_enable_system_pasid(struct idxd_device *idxd)
4748e50d392SDave Jiang {
4758e50d392SDave Jiang 	int flags;
4768e50d392SDave Jiang 	unsigned int pasid;
4778e50d392SDave Jiang 	struct iommu_sva *sva;
4788e50d392SDave Jiang 
4798e50d392SDave Jiang 	flags = SVM_FLAG_SUPERVISOR_MODE;
4808e50d392SDave Jiang 
4818e50d392SDave Jiang 	sva = iommu_sva_bind_device(&idxd->pdev->dev, NULL, &flags);
4828e50d392SDave Jiang 	if (IS_ERR(sva)) {
4838e50d392SDave Jiang 		dev_warn(&idxd->pdev->dev,
4848e50d392SDave Jiang 			 "iommu sva bind failed: %ld\n", PTR_ERR(sva));
4858e50d392SDave Jiang 		return PTR_ERR(sva);
4868e50d392SDave Jiang 	}
4878e50d392SDave Jiang 
4888e50d392SDave Jiang 	pasid = iommu_sva_get_pasid(sva);
4898e50d392SDave Jiang 	if (pasid == IOMMU_PASID_INVALID) {
4908e50d392SDave Jiang 		iommu_sva_unbind_device(sva);
4918e50d392SDave Jiang 		return -ENODEV;
4928e50d392SDave Jiang 	}
4938e50d392SDave Jiang 
4948e50d392SDave Jiang 	idxd->sva = sva;
4958e50d392SDave Jiang 	idxd->pasid = pasid;
4968e50d392SDave Jiang 	dev_dbg(&idxd->pdev->dev, "system pasid: %u\n", pasid);
4978e50d392SDave Jiang 	return 0;
4988e50d392SDave Jiang }
4998e50d392SDave Jiang 
5008e50d392SDave Jiang static void idxd_disable_system_pasid(struct idxd_device *idxd)
5018e50d392SDave Jiang {
5028e50d392SDave Jiang 
5038e50d392SDave Jiang 	iommu_sva_unbind_device(idxd->sva);
5048e50d392SDave Jiang 	idxd->sva = NULL;
5058e50d392SDave Jiang }
5068e50d392SDave Jiang 
507bfe1d560SDave Jiang static int idxd_probe(struct idxd_device *idxd)
508bfe1d560SDave Jiang {
509bfe1d560SDave Jiang 	struct pci_dev *pdev = idxd->pdev;
510bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
511bfe1d560SDave Jiang 	int rc;
512bfe1d560SDave Jiang 
513bfe1d560SDave Jiang 	dev_dbg(dev, "%s entered and resetting device\n", __func__);
51489e3becdSDave Jiang 	rc = idxd_device_init_reset(idxd);
51589e3becdSDave Jiang 	if (rc < 0)
51689e3becdSDave Jiang 		return rc;
51789e3becdSDave Jiang 
518bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD reset complete\n");
519bfe1d560SDave Jiang 
52003d939c7SDave Jiang 	if (IS_ENABLED(CONFIG_INTEL_IDXD_SVM) && sva) {
5218ffccd11SJerry Snitselaar 		if (iommu_dev_enable_feature(dev, IOMMU_DEV_FEAT_SVA)) {
52242a1b738SDave Jiang 			dev_warn(dev, "Unable to turn on user SVA feature.\n");
5238ffccd11SJerry Snitselaar 		} else {
52442a1b738SDave Jiang 			set_bit(IDXD_FLAG_USER_PASID_ENABLED, &idxd->flags);
52542a1b738SDave Jiang 
52642a1b738SDave Jiang 			if (idxd_enable_system_pasid(idxd))
52742a1b738SDave Jiang 				dev_warn(dev, "No in-kernel DMA with PASID.\n");
52842a1b738SDave Jiang 			else
5298e50d392SDave Jiang 				set_bit(IDXD_FLAG_PASID_ENABLED, &idxd->flags);
5308ffccd11SJerry Snitselaar 		}
53103d939c7SDave Jiang 	} else if (!sva) {
53203d939c7SDave Jiang 		dev_warn(dev, "User forced SVA off via module param.\n");
5338e50d392SDave Jiang 	}
5348e50d392SDave Jiang 
535bfe1d560SDave Jiang 	idxd_read_caps(idxd);
536bfe1d560SDave Jiang 	idxd_read_table_offsets(idxd);
537bfe1d560SDave Jiang 
538bfe1d560SDave Jiang 	rc = idxd_setup_internals(idxd);
539bfe1d560SDave Jiang 	if (rc)
5407c5dd23eSDave Jiang 		goto err;
541bfe1d560SDave Jiang 
5428c66bbdcSDave Jiang 	/* If the configs are readonly, then load them from device */
5438c66bbdcSDave Jiang 	if (!test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags)) {
5448c66bbdcSDave Jiang 		dev_dbg(dev, "Loading RO device config\n");
5458c66bbdcSDave Jiang 		rc = idxd_device_load_config(idxd);
5468c66bbdcSDave Jiang 		if (rc < 0)
547ddf742d4SDave Jiang 			goto err_config;
5488c66bbdcSDave Jiang 	}
5498c66bbdcSDave Jiang 
550bfe1d560SDave Jiang 	rc = idxd_setup_interrupts(idxd);
551bfe1d560SDave Jiang 	if (rc)
552ddf742d4SDave Jiang 		goto err_config;
553bfe1d560SDave Jiang 
55442d279f9SDave Jiang 	idxd->major = idxd_cdev_get_major(idxd);
55542d279f9SDave Jiang 
5560bde4444STom Zanussi 	rc = perfmon_pmu_init(idxd);
5570bde4444STom Zanussi 	if (rc < 0)
5580bde4444STom Zanussi 		dev_warn(dev, "Failed to initialize perfmon. No PMU support: %d\n", rc);
5590bde4444STom Zanussi 
560bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD device %d probed successfully\n", idxd->id);
561bfe1d560SDave Jiang 	return 0;
562bfe1d560SDave Jiang 
563ddf742d4SDave Jiang  err_config:
564ddf742d4SDave Jiang 	idxd_cleanup_internals(idxd);
5657c5dd23eSDave Jiang  err:
5668e50d392SDave Jiang 	if (device_pasid_enabled(idxd))
5678e50d392SDave Jiang 		idxd_disable_system_pasid(idxd);
56842a1b738SDave Jiang 	if (device_user_pasid_enabled(idxd))
569cf5f86a7SDave Jiang 		iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA);
570bfe1d560SDave Jiang 	return rc;
571bfe1d560SDave Jiang }
572bfe1d560SDave Jiang 
573ddf742d4SDave Jiang static void idxd_cleanup(struct idxd_device *idxd)
574ddf742d4SDave Jiang {
575ddf742d4SDave Jiang 	struct device *dev = &idxd->pdev->dev;
576ddf742d4SDave Jiang 
577ddf742d4SDave Jiang 	perfmon_pmu_remove(idxd);
578ddf742d4SDave Jiang 	idxd_cleanup_interrupts(idxd);
579ddf742d4SDave Jiang 	idxd_cleanup_internals(idxd);
580ddf742d4SDave Jiang 	if (device_pasid_enabled(idxd))
581ddf742d4SDave Jiang 		idxd_disable_system_pasid(idxd);
58242a1b738SDave Jiang 	if (device_user_pasid_enabled(idxd))
583ddf742d4SDave Jiang 		iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA);
584ddf742d4SDave Jiang }
585ddf742d4SDave Jiang 
586bfe1d560SDave Jiang static int idxd_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
587bfe1d560SDave Jiang {
588bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
589bfe1d560SDave Jiang 	struct idxd_device *idxd;
590435b512dSDave Jiang 	struct idxd_driver_data *data = (struct idxd_driver_data *)id->driver_data;
591bfe1d560SDave Jiang 	int rc;
592bfe1d560SDave Jiang 
593a39c7cd0SDave Jiang 	rc = pci_enable_device(pdev);
594bfe1d560SDave Jiang 	if (rc)
595bfe1d560SDave Jiang 		return rc;
596bfe1d560SDave Jiang 
5978e50d392SDave Jiang 	dev_dbg(dev, "Alloc IDXD context\n");
598435b512dSDave Jiang 	idxd = idxd_alloc(pdev, data);
599a39c7cd0SDave Jiang 	if (!idxd) {
600a39c7cd0SDave Jiang 		rc = -ENOMEM;
601a39c7cd0SDave Jiang 		goto err_idxd_alloc;
602a39c7cd0SDave Jiang 	}
603bfe1d560SDave Jiang 
6048e50d392SDave Jiang 	dev_dbg(dev, "Mapping BARs\n");
605a39c7cd0SDave Jiang 	idxd->reg_base = pci_iomap(pdev, IDXD_MMIO_BAR, 0);
606a39c7cd0SDave Jiang 	if (!idxd->reg_base) {
607a39c7cd0SDave Jiang 		rc = -ENOMEM;
608a39c7cd0SDave Jiang 		goto err_iomap;
609a39c7cd0SDave Jiang 	}
610bfe1d560SDave Jiang 
611bfe1d560SDave Jiang 	dev_dbg(dev, "Set DMA masks\n");
61253b50458SChristophe JAILLET 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
613bfe1d560SDave Jiang 	if (rc)
614a39c7cd0SDave Jiang 		goto err;
615bfe1d560SDave Jiang 
616bfe1d560SDave Jiang 	dev_dbg(dev, "Set PCI master\n");
617bfe1d560SDave Jiang 	pci_set_master(pdev);
618bfe1d560SDave Jiang 	pci_set_drvdata(pdev, idxd);
619bfe1d560SDave Jiang 
620bfe1d560SDave Jiang 	idxd->hw.version = ioread32(idxd->reg_base + IDXD_VER_OFFSET);
621bfe1d560SDave Jiang 	rc = idxd_probe(idxd);
622bfe1d560SDave Jiang 	if (rc) {
623bfe1d560SDave Jiang 		dev_err(dev, "Intel(R) IDXD DMA Engine init failed\n");
624a39c7cd0SDave Jiang 		goto err;
625bfe1d560SDave Jiang 	}
626bfe1d560SDave Jiang 
62747c16ac2SDave Jiang 	rc = idxd_register_devices(idxd);
628c52ca478SDave Jiang 	if (rc) {
629c52ca478SDave Jiang 		dev_err(dev, "IDXD sysfs setup failed\n");
630ddf742d4SDave Jiang 		goto err_dev_register;
631c52ca478SDave Jiang 	}
632c52ca478SDave Jiang 
633bfe1d560SDave Jiang 	dev_info(&pdev->dev, "Intel(R) Accelerator Device (v%x)\n",
634bfe1d560SDave Jiang 		 idxd->hw.version);
635bfe1d560SDave Jiang 
636bfe1d560SDave Jiang 	return 0;
637a39c7cd0SDave Jiang 
638ddf742d4SDave Jiang  err_dev_register:
639ddf742d4SDave Jiang 	idxd_cleanup(idxd);
640a39c7cd0SDave Jiang  err:
641a39c7cd0SDave Jiang 	pci_iounmap(pdev, idxd->reg_base);
642a39c7cd0SDave Jiang  err_iomap:
643700af3a0SDave Jiang 	put_device(idxd_confdev(idxd));
644a39c7cd0SDave Jiang  err_idxd_alloc:
645a39c7cd0SDave Jiang 	pci_disable_device(pdev);
646a39c7cd0SDave Jiang 	return rc;
647bfe1d560SDave Jiang }
648bfe1d560SDave Jiang 
6495b0c68c4SDave Jiang void idxd_wqs_quiesce(struct idxd_device *idxd)
6505b0c68c4SDave Jiang {
6515b0c68c4SDave Jiang 	struct idxd_wq *wq;
6525b0c68c4SDave Jiang 	int i;
6535b0c68c4SDave Jiang 
6545b0c68c4SDave Jiang 	for (i = 0; i < idxd->max_wqs; i++) {
6555b0c68c4SDave Jiang 		wq = idxd->wqs[i];
6565b0c68c4SDave Jiang 		if (wq->state == IDXD_WQ_ENABLED && wq->type == IDXD_WQT_KERNEL)
6575b0c68c4SDave Jiang 			idxd_wq_quiesce(wq);
6585b0c68c4SDave Jiang 	}
6595b0c68c4SDave Jiang }
6605b0c68c4SDave Jiang 
661bfe1d560SDave Jiang static void idxd_shutdown(struct pci_dev *pdev)
662bfe1d560SDave Jiang {
663bfe1d560SDave Jiang 	struct idxd_device *idxd = pci_get_drvdata(pdev);
664bfe1d560SDave Jiang 	struct idxd_irq_entry *irq_entry;
665403a2e23SDave Jiang 	int rc;
666bfe1d560SDave Jiang 
667bfe1d560SDave Jiang 	rc = idxd_device_disable(idxd);
668bfe1d560SDave Jiang 	if (rc)
669bfe1d560SDave Jiang 		dev_err(&pdev->dev, "Disabling device failed\n");
670bfe1d560SDave Jiang 
671403a2e23SDave Jiang 	irq_entry = &idxd->ie;
6725fc8e85fSDave Jiang 	synchronize_irq(irq_entry->vector);
673403a2e23SDave Jiang 	idxd_mask_error_interrupts(idxd);
67449c4959fSDave Jiang 	flush_workqueue(idxd->wq);
675bfe1d560SDave Jiang }
676bfe1d560SDave Jiang 
677bfe1d560SDave Jiang static void idxd_remove(struct pci_dev *pdev)
678bfe1d560SDave Jiang {
679bfe1d560SDave Jiang 	struct idxd_device *idxd = pci_get_drvdata(pdev);
68049c4959fSDave Jiang 	struct idxd_irq_entry *irq_entry;
681bfe1d560SDave Jiang 
68298da0106SDave Jiang 	idxd_unregister_devices(idxd);
68398da0106SDave Jiang 	/*
68498da0106SDave Jiang 	 * When ->release() is called for the idxd->conf_dev, it frees all the memory related
68598da0106SDave Jiang 	 * to the idxd context. The driver still needs those bits in order to do the rest of
68698da0106SDave Jiang 	 * the cleanup. However, we do need to unbound the idxd sub-driver. So take a ref
68798da0106SDave Jiang 	 * on the device here to hold off the freeing while allowing the idxd sub-driver
68898da0106SDave Jiang 	 * to unbind.
68998da0106SDave Jiang 	 */
69098da0106SDave Jiang 	get_device(idxd_confdev(idxd));
69198da0106SDave Jiang 	device_unregister(idxd_confdev(idxd));
692bfe1d560SDave Jiang 	idxd_shutdown(pdev);
6938e50d392SDave Jiang 	if (device_pasid_enabled(idxd))
6948e50d392SDave Jiang 		idxd_disable_system_pasid(idxd);
69549c4959fSDave Jiang 
696403a2e23SDave Jiang 	irq_entry = idxd_get_ie(idxd, 0);
69749c4959fSDave Jiang 	free_irq(irq_entry->vector, irq_entry);
69849c4959fSDave Jiang 	pci_free_irq_vectors(pdev);
69949c4959fSDave Jiang 	pci_iounmap(pdev, idxd->reg_base);
70042a1b738SDave Jiang 	if (device_user_pasid_enabled(idxd))
701cf5f86a7SDave Jiang 		iommu_dev_disable_feature(&pdev->dev, IOMMU_DEV_FEAT_SVA);
70249c4959fSDave Jiang 	pci_disable_device(pdev);
70349c4959fSDave Jiang 	destroy_workqueue(idxd->wq);
70449c4959fSDave Jiang 	perfmon_pmu_remove(idxd);
70598da0106SDave Jiang 	put_device(idxd_confdev(idxd));
706bfe1d560SDave Jiang }
707bfe1d560SDave Jiang 
708bfe1d560SDave Jiang static struct pci_driver idxd_pci_driver = {
709bfe1d560SDave Jiang 	.name		= DRV_NAME,
710bfe1d560SDave Jiang 	.id_table	= idxd_pci_tbl,
711bfe1d560SDave Jiang 	.probe		= idxd_pci_probe,
712bfe1d560SDave Jiang 	.remove		= idxd_remove,
713bfe1d560SDave Jiang 	.shutdown	= idxd_shutdown,
714bfe1d560SDave Jiang };
715bfe1d560SDave Jiang 
716bfe1d560SDave Jiang static int __init idxd_init_module(void)
717bfe1d560SDave Jiang {
7184b73e4ebSDave Jiang 	int err;
719bfe1d560SDave Jiang 
720bfe1d560SDave Jiang 	/*
7218e50d392SDave Jiang 	 * If the CPU does not support MOVDIR64B or ENQCMDS, there's no point in
722bfe1d560SDave Jiang 	 * enumerating the device. We can not utilize it.
723bfe1d560SDave Jiang 	 */
72474b2fc88SBorislav Petkov 	if (!cpu_feature_enabled(X86_FEATURE_MOVDIR64B)) {
725bfe1d560SDave Jiang 		pr_warn("idxd driver failed to load without MOVDIR64B.\n");
726bfe1d560SDave Jiang 		return -ENODEV;
727bfe1d560SDave Jiang 	}
728bfe1d560SDave Jiang 
72974b2fc88SBorislav Petkov 	if (!cpu_feature_enabled(X86_FEATURE_ENQCMD))
7308e50d392SDave Jiang 		pr_warn("Platform does not have ENQCMD(S) support.\n");
7318e50d392SDave Jiang 	else
7328e50d392SDave Jiang 		support_enqcmd = true;
733bfe1d560SDave Jiang 
7340bde4444STom Zanussi 	perfmon_init();
7350bde4444STom Zanussi 
736034b3290SDave Jiang 	err = idxd_driver_register(&idxd_drv);
737034b3290SDave Jiang 	if (err < 0)
738034b3290SDave Jiang 		goto err_idxd_driver_register;
739034b3290SDave Jiang 
7400cda4f69SDave Jiang 	err = idxd_driver_register(&idxd_dmaengine_drv);
7410cda4f69SDave Jiang 	if (err < 0)
7420cda4f69SDave Jiang 		goto err_idxd_dmaengine_driver_register;
7430cda4f69SDave Jiang 
744448c3de8SDave Jiang 	err = idxd_driver_register(&idxd_user_drv);
745448c3de8SDave Jiang 	if (err < 0)
746448c3de8SDave Jiang 		goto err_idxd_user_driver_register;
747448c3de8SDave Jiang 
74842d279f9SDave Jiang 	err = idxd_cdev_register();
74942d279f9SDave Jiang 	if (err)
75042d279f9SDave Jiang 		goto err_cdev_register;
75142d279f9SDave Jiang 
752c52ca478SDave Jiang 	err = pci_register_driver(&idxd_pci_driver);
753c52ca478SDave Jiang 	if (err)
754c52ca478SDave Jiang 		goto err_pci_register;
755c52ca478SDave Jiang 
756bfe1d560SDave Jiang 	return 0;
757c52ca478SDave Jiang 
758c52ca478SDave Jiang err_pci_register:
75942d279f9SDave Jiang 	idxd_cdev_remove();
76042d279f9SDave Jiang err_cdev_register:
761448c3de8SDave Jiang 	idxd_driver_unregister(&idxd_user_drv);
762448c3de8SDave Jiang err_idxd_user_driver_register:
7630cda4f69SDave Jiang 	idxd_driver_unregister(&idxd_dmaengine_drv);
7640cda4f69SDave Jiang err_idxd_dmaengine_driver_register:
765034b3290SDave Jiang 	idxd_driver_unregister(&idxd_drv);
766034b3290SDave Jiang err_idxd_driver_register:
767c52ca478SDave Jiang 	return err;
768bfe1d560SDave Jiang }
769bfe1d560SDave Jiang module_init(idxd_init_module);
770bfe1d560SDave Jiang 
771bfe1d560SDave Jiang static void __exit idxd_exit_module(void)
772bfe1d560SDave Jiang {
773448c3de8SDave Jiang 	idxd_driver_unregister(&idxd_user_drv);
7740cda4f69SDave Jiang 	idxd_driver_unregister(&idxd_dmaengine_drv);
775034b3290SDave Jiang 	idxd_driver_unregister(&idxd_drv);
776bfe1d560SDave Jiang 	pci_unregister_driver(&idxd_pci_driver);
77742d279f9SDave Jiang 	idxd_cdev_remove();
7780bde4444STom Zanussi 	perfmon_exit();
779bfe1d560SDave Jiang }
780bfe1d560SDave Jiang module_exit(idxd_exit_module);
781