1bfe1d560SDave Jiang // SPDX-License-Identifier: GPL-2.0 2bfe1d560SDave Jiang /* Copyright(c) 2019 Intel Corporation. All rights rsvd. */ 3bfe1d560SDave Jiang #include <linux/init.h> 4bfe1d560SDave Jiang #include <linux/kernel.h> 5bfe1d560SDave Jiang #include <linux/module.h> 6bfe1d560SDave Jiang #include <linux/slab.h> 7bfe1d560SDave Jiang #include <linux/pci.h> 8bfe1d560SDave Jiang #include <linux/interrupt.h> 9bfe1d560SDave Jiang #include <linux/delay.h> 10bfe1d560SDave Jiang #include <linux/dma-mapping.h> 11bfe1d560SDave Jiang #include <linux/workqueue.h> 12bfe1d560SDave Jiang #include <linux/fs.h> 13bfe1d560SDave Jiang #include <linux/io-64-nonatomic-lo-hi.h> 14bfe1d560SDave Jiang #include <linux/device.h> 15bfe1d560SDave Jiang #include <linux/idr.h> 168e50d392SDave Jiang #include <linux/iommu.h> 17bfe1d560SDave Jiang #include <uapi/linux/idxd.h> 188f47d1a5SDave Jiang #include <linux/dmaengine.h> 198f47d1a5SDave Jiang #include "../dmaengine.h" 20bfe1d560SDave Jiang #include "registers.h" 21bfe1d560SDave Jiang #include "idxd.h" 220bde4444STom Zanussi #include "perfmon.h" 23bfe1d560SDave Jiang 24bfe1d560SDave Jiang MODULE_VERSION(IDXD_DRIVER_VERSION); 25bfe1d560SDave Jiang MODULE_LICENSE("GPL v2"); 26bfe1d560SDave Jiang MODULE_AUTHOR("Intel Corporation"); 27d9e5481fSDave Jiang MODULE_IMPORT_NS(IDXD); 28bfe1d560SDave Jiang 2903d939c7SDave Jiang static bool sva = true; 3003d939c7SDave Jiang module_param(sva, bool, 0644); 3103d939c7SDave Jiang MODULE_PARM_DESC(sva, "Toggle SVA support on/off"); 3203d939c7SDave Jiang 33ade8a86bSDave Jiang bool tc_override; 34ade8a86bSDave Jiang module_param(tc_override, bool, 0644); 35ade8a86bSDave Jiang MODULE_PARM_DESC(tc_override, "Override traffic class defaults"); 36ade8a86bSDave Jiang 37bfe1d560SDave Jiang #define DRV_NAME "idxd" 38bfe1d560SDave Jiang 398e50d392SDave Jiang bool support_enqcmd; 404b73e4ebSDave Jiang DEFINE_IDA(idxd_ida); 41bfe1d560SDave Jiang 42435b512dSDave Jiang static struct idxd_driver_data idxd_driver_data[] = { 43435b512dSDave Jiang [IDXD_TYPE_DSA] = { 44435b512dSDave Jiang .name_prefix = "dsa", 45435b512dSDave Jiang .type = IDXD_TYPE_DSA, 46435b512dSDave Jiang .compl_size = sizeof(struct dsa_completion_record), 47435b512dSDave Jiang .align = 32, 48435b512dSDave Jiang .dev_type = &dsa_device_type, 49435b512dSDave Jiang }, 50435b512dSDave Jiang [IDXD_TYPE_IAX] = { 51435b512dSDave Jiang .name_prefix = "iax", 52435b512dSDave Jiang .type = IDXD_TYPE_IAX, 53435b512dSDave Jiang .compl_size = sizeof(struct iax_completion_record), 54435b512dSDave Jiang .align = 64, 55435b512dSDave Jiang .dev_type = &iax_device_type, 56435b512dSDave Jiang }, 57435b512dSDave Jiang }; 58435b512dSDave Jiang 59bfe1d560SDave Jiang static struct pci_device_id idxd_pci_tbl[] = { 60bfe1d560SDave Jiang /* DSA ver 1.0 platforms */ 61435b512dSDave Jiang { PCI_DEVICE_DATA(INTEL, DSA_SPR0, &idxd_driver_data[IDXD_TYPE_DSA]) }, 62f25b4638SDave Jiang 63f25b4638SDave Jiang /* IAX ver 1.0 platforms */ 64435b512dSDave Jiang { PCI_DEVICE_DATA(INTEL, IAX_SPR0, &idxd_driver_data[IDXD_TYPE_IAX]) }, 65bfe1d560SDave Jiang { 0, } 66bfe1d560SDave Jiang }; 67bfe1d560SDave Jiang MODULE_DEVICE_TABLE(pci, idxd_pci_tbl); 68bfe1d560SDave Jiang 69bfe1d560SDave Jiang static int idxd_setup_interrupts(struct idxd_device *idxd) 70bfe1d560SDave Jiang { 71bfe1d560SDave Jiang struct pci_dev *pdev = idxd->pdev; 72bfe1d560SDave Jiang struct device *dev = &pdev->dev; 73ec0d6423SDave Jiang struct idxd_irq_entry *ie; 74bfe1d560SDave Jiang int i, msixcnt; 75bfe1d560SDave Jiang int rc = 0; 76bfe1d560SDave Jiang 77bfe1d560SDave Jiang msixcnt = pci_msix_vec_count(pdev); 78bfe1d560SDave Jiang if (msixcnt < 0) { 79bfe1d560SDave Jiang dev_err(dev, "Not MSI-X interrupt capable.\n"); 805fc8e85fSDave Jiang return -ENOSPC; 81bfe1d560SDave Jiang } 828b67426eSDave Jiang idxd->irq_cnt = msixcnt; 83bfe1d560SDave Jiang 845fc8e85fSDave Jiang rc = pci_alloc_irq_vectors(pdev, msixcnt, msixcnt, PCI_IRQ_MSIX); 855fc8e85fSDave Jiang if (rc != msixcnt) { 865fc8e85fSDave Jiang dev_err(dev, "Failed enabling %d MSIX entries: %d\n", msixcnt, rc); 875fc8e85fSDave Jiang return -ENOSPC; 88bfe1d560SDave Jiang } 89bfe1d560SDave Jiang dev_dbg(dev, "Enabled %d msix vectors\n", msixcnt); 90bfe1d560SDave Jiang 91d5c10e0fSDave Jiang 92ec0d6423SDave Jiang ie = idxd_get_ie(idxd, 0); 93ec0d6423SDave Jiang ie->vector = pci_irq_vector(pdev, 0); 94ec0d6423SDave Jiang rc = request_threaded_irq(ie->vector, NULL, idxd_misc_thread, 0, "idxd-misc", ie); 95bfe1d560SDave Jiang if (rc < 0) { 96bfe1d560SDave Jiang dev_err(dev, "Failed to allocate misc interrupt.\n"); 975fc8e85fSDave Jiang goto err_misc_irq; 98bfe1d560SDave Jiang } 99403a2e23SDave Jiang dev_dbg(dev, "Requested idxd-misc handler on msix vector %d\n", ie->vector); 100bfe1d560SDave Jiang 101ec0d6423SDave Jiang for (i = 0; i < idxd->max_wqs; i++) { 102ec0d6423SDave Jiang int msix_idx = i + 1; 103bfe1d560SDave Jiang 104ec0d6423SDave Jiang ie = idxd_get_ie(idxd, msix_idx); 105ec0d6423SDave Jiang ie->id = msix_idx; 106ec0d6423SDave Jiang ie->int_handle = INVALID_INT_HANDLE; 107ec0d6423SDave Jiang ie->pasid = INVALID_IOASID; 108403a2e23SDave Jiang 109ec0d6423SDave Jiang spin_lock_init(&ie->list_lock); 110ec0d6423SDave Jiang init_llist_head(&ie->pending_llist); 111ec0d6423SDave Jiang INIT_LIST_HEAD(&ie->work_list); 112bfe1d560SDave Jiang } 113bfe1d560SDave Jiang 114bfe1d560SDave Jiang idxd_unmask_error_interrupts(idxd); 115bfe1d560SDave Jiang return 0; 116bfe1d560SDave Jiang 1175fc8e85fSDave Jiang err_misc_irq: 118bfe1d560SDave Jiang idxd_mask_error_interrupts(idxd); 1195fc8e85fSDave Jiang pci_free_irq_vectors(pdev); 120bfe1d560SDave Jiang dev_err(dev, "No usable interrupts\n"); 121bfe1d560SDave Jiang return rc; 122bfe1d560SDave Jiang } 123bfe1d560SDave Jiang 124ddf742d4SDave Jiang static void idxd_cleanup_interrupts(struct idxd_device *idxd) 125ddf742d4SDave Jiang { 126ddf742d4SDave Jiang struct pci_dev *pdev = idxd->pdev; 127ec0d6423SDave Jiang struct idxd_irq_entry *ie; 128403a2e23SDave Jiang int msixcnt; 129ddf742d4SDave Jiang 130403a2e23SDave Jiang msixcnt = pci_msix_vec_count(pdev); 131403a2e23SDave Jiang if (msixcnt <= 0) 132403a2e23SDave Jiang return; 133ddf742d4SDave Jiang 134403a2e23SDave Jiang ie = idxd_get_ie(idxd, 0); 135ddf742d4SDave Jiang idxd_mask_error_interrupts(idxd); 136403a2e23SDave Jiang free_irq(ie->vector, ie); 137ddf742d4SDave Jiang pci_free_irq_vectors(pdev); 138ddf742d4SDave Jiang } 139ddf742d4SDave Jiang 1407c5dd23eSDave Jiang static int idxd_setup_wqs(struct idxd_device *idxd) 1417c5dd23eSDave Jiang { 1427c5dd23eSDave Jiang struct device *dev = &idxd->pdev->dev; 1437c5dd23eSDave Jiang struct idxd_wq *wq; 144700af3a0SDave Jiang struct device *conf_dev; 1457c5dd23eSDave Jiang int i, rc; 1467c5dd23eSDave Jiang 1477c5dd23eSDave Jiang idxd->wqs = kcalloc_node(idxd->max_wqs, sizeof(struct idxd_wq *), 1487c5dd23eSDave Jiang GFP_KERNEL, dev_to_node(dev)); 1497c5dd23eSDave Jiang if (!idxd->wqs) 1507c5dd23eSDave Jiang return -ENOMEM; 1517c5dd23eSDave Jiang 152de5819b9SJerry Snitselaar idxd->wq_enable_map = bitmap_zalloc_node(idxd->max_wqs, GFP_KERNEL, dev_to_node(dev)); 153de5819b9SJerry Snitselaar if (!idxd->wq_enable_map) { 154de5819b9SJerry Snitselaar kfree(idxd->wqs); 155de5819b9SJerry Snitselaar return -ENOMEM; 156de5819b9SJerry Snitselaar } 157de5819b9SJerry Snitselaar 1587c5dd23eSDave Jiang for (i = 0; i < idxd->max_wqs; i++) { 1597c5dd23eSDave Jiang wq = kzalloc_node(sizeof(*wq), GFP_KERNEL, dev_to_node(dev)); 1607c5dd23eSDave Jiang if (!wq) { 1617c5dd23eSDave Jiang rc = -ENOMEM; 1627c5dd23eSDave Jiang goto err; 1637c5dd23eSDave Jiang } 1647c5dd23eSDave Jiang 165700af3a0SDave Jiang idxd_dev_set_type(&wq->idxd_dev, IDXD_DEV_WQ); 166700af3a0SDave Jiang conf_dev = wq_confdev(wq); 1677c5dd23eSDave Jiang wq->id = i; 1687c5dd23eSDave Jiang wq->idxd = idxd; 169700af3a0SDave Jiang device_initialize(wq_confdev(wq)); 170700af3a0SDave Jiang conf_dev->parent = idxd_confdev(idxd); 171700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type; 172700af3a0SDave Jiang conf_dev->type = &idxd_wq_device_type; 173700af3a0SDave Jiang rc = dev_set_name(conf_dev, "wq%d.%d", idxd->id, wq->id); 1747c5dd23eSDave Jiang if (rc < 0) { 175700af3a0SDave Jiang put_device(conf_dev); 1767c5dd23eSDave Jiang goto err; 1777c5dd23eSDave Jiang } 1787c5dd23eSDave Jiang 1797c5dd23eSDave Jiang mutex_init(&wq->wq_lock); 18004922b74SDave Jiang init_waitqueue_head(&wq->err_queue); 18193a40a6dSDave Jiang init_completion(&wq->wq_dead); 18256fc39f5SDave Jiang init_completion(&wq->wq_resurrect); 18392452a72SDave Jiang wq->max_xfer_bytes = WQ_DEFAULT_MAX_XFER; 184e8dbd644SXiaochen Shen idxd_wq_set_max_batch_size(idxd->data->type, wq, WQ_DEFAULT_MAX_BATCH); 1857930d855SDave Jiang wq->enqcmds_retries = IDXD_ENQCMDS_RETRIES; 1867c5dd23eSDave Jiang wq->wqcfg = kzalloc_node(idxd->wqcfg_size, GFP_KERNEL, dev_to_node(dev)); 1877c5dd23eSDave Jiang if (!wq->wqcfg) { 188700af3a0SDave Jiang put_device(conf_dev); 1897c5dd23eSDave Jiang rc = -ENOMEM; 1907c5dd23eSDave Jiang goto err; 1917c5dd23eSDave Jiang } 192b0325aefSDave Jiang 193b0325aefSDave Jiang if (idxd->hw.wq_cap.op_config) { 194b0325aefSDave Jiang wq->opcap_bmap = bitmap_zalloc(IDXD_MAX_OPCAP_BITS, GFP_KERNEL); 195b0325aefSDave Jiang if (!wq->opcap_bmap) { 196b0325aefSDave Jiang put_device(conf_dev); 197b0325aefSDave Jiang rc = -ENOMEM; 198b0325aefSDave Jiang goto err; 199b0325aefSDave Jiang } 200b0325aefSDave Jiang bitmap_copy(wq->opcap_bmap, idxd->opcap_bmap, IDXD_MAX_OPCAP_BITS); 201b0325aefSDave Jiang } 202*b022f597SFenghua Yu mutex_init(&wq->uc_lock); 203*b022f597SFenghua Yu xa_init(&wq->upasid_xa); 2047c5dd23eSDave Jiang idxd->wqs[i] = wq; 2057c5dd23eSDave Jiang } 2067c5dd23eSDave Jiang 2077c5dd23eSDave Jiang return 0; 2087c5dd23eSDave Jiang 2097c5dd23eSDave Jiang err: 210700af3a0SDave Jiang while (--i >= 0) { 211700af3a0SDave Jiang wq = idxd->wqs[i]; 212700af3a0SDave Jiang conf_dev = wq_confdev(wq); 213700af3a0SDave Jiang put_device(conf_dev); 214700af3a0SDave Jiang } 2157c5dd23eSDave Jiang return rc; 2167c5dd23eSDave Jiang } 2177c5dd23eSDave Jiang 21875b91130SDave Jiang static int idxd_setup_engines(struct idxd_device *idxd) 21975b91130SDave Jiang { 22075b91130SDave Jiang struct idxd_engine *engine; 22175b91130SDave Jiang struct device *dev = &idxd->pdev->dev; 222700af3a0SDave Jiang struct device *conf_dev; 22375b91130SDave Jiang int i, rc; 22475b91130SDave Jiang 22575b91130SDave Jiang idxd->engines = kcalloc_node(idxd->max_engines, sizeof(struct idxd_engine *), 22675b91130SDave Jiang GFP_KERNEL, dev_to_node(dev)); 22775b91130SDave Jiang if (!idxd->engines) 22875b91130SDave Jiang return -ENOMEM; 22975b91130SDave Jiang 23075b91130SDave Jiang for (i = 0; i < idxd->max_engines; i++) { 23175b91130SDave Jiang engine = kzalloc_node(sizeof(*engine), GFP_KERNEL, dev_to_node(dev)); 23275b91130SDave Jiang if (!engine) { 23375b91130SDave Jiang rc = -ENOMEM; 23475b91130SDave Jiang goto err; 23575b91130SDave Jiang } 23675b91130SDave Jiang 237700af3a0SDave Jiang idxd_dev_set_type(&engine->idxd_dev, IDXD_DEV_ENGINE); 238700af3a0SDave Jiang conf_dev = engine_confdev(engine); 23975b91130SDave Jiang engine->id = i; 24075b91130SDave Jiang engine->idxd = idxd; 241700af3a0SDave Jiang device_initialize(conf_dev); 242700af3a0SDave Jiang conf_dev->parent = idxd_confdev(idxd); 243700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type; 244700af3a0SDave Jiang conf_dev->type = &idxd_engine_device_type; 245700af3a0SDave Jiang rc = dev_set_name(conf_dev, "engine%d.%d", idxd->id, engine->id); 24675b91130SDave Jiang if (rc < 0) { 247700af3a0SDave Jiang put_device(conf_dev); 24875b91130SDave Jiang goto err; 24975b91130SDave Jiang } 25075b91130SDave Jiang 25175b91130SDave Jiang idxd->engines[i] = engine; 25275b91130SDave Jiang } 25375b91130SDave Jiang 25475b91130SDave Jiang return 0; 25575b91130SDave Jiang 25675b91130SDave Jiang err: 257700af3a0SDave Jiang while (--i >= 0) { 258700af3a0SDave Jiang engine = idxd->engines[i]; 259700af3a0SDave Jiang conf_dev = engine_confdev(engine); 260700af3a0SDave Jiang put_device(conf_dev); 261700af3a0SDave Jiang } 26275b91130SDave Jiang return rc; 26375b91130SDave Jiang } 26475b91130SDave Jiang 265defe49f9SDave Jiang static int idxd_setup_groups(struct idxd_device *idxd) 266defe49f9SDave Jiang { 267defe49f9SDave Jiang struct device *dev = &idxd->pdev->dev; 268700af3a0SDave Jiang struct device *conf_dev; 269defe49f9SDave Jiang struct idxd_group *group; 270defe49f9SDave Jiang int i, rc; 271defe49f9SDave Jiang 272defe49f9SDave Jiang idxd->groups = kcalloc_node(idxd->max_groups, sizeof(struct idxd_group *), 273defe49f9SDave Jiang GFP_KERNEL, dev_to_node(dev)); 274defe49f9SDave Jiang if (!idxd->groups) 275defe49f9SDave Jiang return -ENOMEM; 276defe49f9SDave Jiang 277defe49f9SDave Jiang for (i = 0; i < idxd->max_groups; i++) { 278defe49f9SDave Jiang group = kzalloc_node(sizeof(*group), GFP_KERNEL, dev_to_node(dev)); 279defe49f9SDave Jiang if (!group) { 280defe49f9SDave Jiang rc = -ENOMEM; 281defe49f9SDave Jiang goto err; 282defe49f9SDave Jiang } 283defe49f9SDave Jiang 284700af3a0SDave Jiang idxd_dev_set_type(&group->idxd_dev, IDXD_DEV_GROUP); 285700af3a0SDave Jiang conf_dev = group_confdev(group); 286defe49f9SDave Jiang group->id = i; 287defe49f9SDave Jiang group->idxd = idxd; 288700af3a0SDave Jiang device_initialize(conf_dev); 289700af3a0SDave Jiang conf_dev->parent = idxd_confdev(idxd); 290700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type; 291700af3a0SDave Jiang conf_dev->type = &idxd_group_device_type; 292700af3a0SDave Jiang rc = dev_set_name(conf_dev, "group%d.%d", idxd->id, group->id); 293defe49f9SDave Jiang if (rc < 0) { 294700af3a0SDave Jiang put_device(conf_dev); 295defe49f9SDave Jiang goto err; 296defe49f9SDave Jiang } 297defe49f9SDave Jiang 298defe49f9SDave Jiang idxd->groups[i] = group; 2999735bde3SFenghua Yu if (idxd->hw.version <= DEVICE_VERSION_2 && !tc_override) { 300ade8a86bSDave Jiang group->tc_a = 1; 301ade8a86bSDave Jiang group->tc_b = 1; 302ade8a86bSDave Jiang } else { 303defe49f9SDave Jiang group->tc_a = -1; 304defe49f9SDave Jiang group->tc_b = -1; 305defe49f9SDave Jiang } 306601bdadaSFenghua Yu /* 307601bdadaSFenghua Yu * The default value is the same as the value of 308601bdadaSFenghua Yu * total read buffers in GRPCAP. 309601bdadaSFenghua Yu */ 310601bdadaSFenghua Yu group->rdbufs_allowed = idxd->max_rdbufs; 311ade8a86bSDave Jiang } 312defe49f9SDave Jiang 313defe49f9SDave Jiang return 0; 314defe49f9SDave Jiang 315defe49f9SDave Jiang err: 316700af3a0SDave Jiang while (--i >= 0) { 317700af3a0SDave Jiang group = idxd->groups[i]; 318700af3a0SDave Jiang put_device(group_confdev(group)); 319700af3a0SDave Jiang } 320defe49f9SDave Jiang return rc; 321defe49f9SDave Jiang } 322defe49f9SDave Jiang 323ddf742d4SDave Jiang static void idxd_cleanup_internals(struct idxd_device *idxd) 324ddf742d4SDave Jiang { 325ddf742d4SDave Jiang int i; 326ddf742d4SDave Jiang 327ddf742d4SDave Jiang for (i = 0; i < idxd->max_groups; i++) 328700af3a0SDave Jiang put_device(group_confdev(idxd->groups[i])); 329ddf742d4SDave Jiang for (i = 0; i < idxd->max_engines; i++) 330700af3a0SDave Jiang put_device(engine_confdev(idxd->engines[i])); 331ddf742d4SDave Jiang for (i = 0; i < idxd->max_wqs; i++) 332700af3a0SDave Jiang put_device(wq_confdev(idxd->wqs[i])); 333ddf742d4SDave Jiang destroy_workqueue(idxd->wq); 334ddf742d4SDave Jiang } 335ddf742d4SDave Jiang 3361649091fSDave Jiang static int idxd_init_evl(struct idxd_device *idxd) 3371649091fSDave Jiang { 3381649091fSDave Jiang struct device *dev = &idxd->pdev->dev; 3391649091fSDave Jiang struct idxd_evl *evl; 3401649091fSDave Jiang 3411649091fSDave Jiang if (idxd->hw.gen_cap.evl_support == 0) 3421649091fSDave Jiang return 0; 3431649091fSDave Jiang 3441649091fSDave Jiang evl = kzalloc_node(sizeof(*evl), GFP_KERNEL, dev_to_node(dev)); 3451649091fSDave Jiang if (!evl) 3461649091fSDave Jiang return -ENOMEM; 3471649091fSDave Jiang 348244da66cSDave Jiang spin_lock_init(&evl->lock); 3491649091fSDave Jiang evl->size = IDXD_EVL_SIZE_MIN; 350c2f156bfSDave Jiang 351c2f156bfSDave Jiang idxd->evl_cache = kmem_cache_create(dev_name(idxd_confdev(idxd)), 352c2f156bfSDave Jiang sizeof(struct idxd_evl_fault) + evl_ent_size(idxd), 353c2f156bfSDave Jiang 0, 0, NULL); 354c2f156bfSDave Jiang if (!idxd->evl_cache) { 355c2f156bfSDave Jiang kfree(evl); 356c2f156bfSDave Jiang return -ENOMEM; 357c2f156bfSDave Jiang } 358c2f156bfSDave Jiang 3591649091fSDave Jiang idxd->evl = evl; 3601649091fSDave Jiang return 0; 3611649091fSDave Jiang } 3621649091fSDave Jiang 363bfe1d560SDave Jiang static int idxd_setup_internals(struct idxd_device *idxd) 364bfe1d560SDave Jiang { 365bfe1d560SDave Jiang struct device *dev = &idxd->pdev->dev; 366defe49f9SDave Jiang int rc, i; 367bfe1d560SDave Jiang 3680d5c10b4SDave Jiang init_waitqueue_head(&idxd->cmd_waitq); 3697c5dd23eSDave Jiang 3707c5dd23eSDave Jiang rc = idxd_setup_wqs(idxd); 3717c5dd23eSDave Jiang if (rc < 0) 372eb15e715SDave Jiang goto err_wqs; 3737c5dd23eSDave Jiang 37475b91130SDave Jiang rc = idxd_setup_engines(idxd); 37575b91130SDave Jiang if (rc < 0) 37675b91130SDave Jiang goto err_engine; 37775b91130SDave Jiang 378defe49f9SDave Jiang rc = idxd_setup_groups(idxd); 379defe49f9SDave Jiang if (rc < 0) 380defe49f9SDave Jiang goto err_group; 381bfe1d560SDave Jiang 3820d5c10b4SDave Jiang idxd->wq = create_workqueue(dev_name(dev)); 3837c5dd23eSDave Jiang if (!idxd->wq) { 3847c5dd23eSDave Jiang rc = -ENOMEM; 385defe49f9SDave Jiang goto err_wkq_create; 3867c5dd23eSDave Jiang } 3870d5c10b4SDave Jiang 3881649091fSDave Jiang rc = idxd_init_evl(idxd); 3891649091fSDave Jiang if (rc < 0) 3901649091fSDave Jiang goto err_evl; 3911649091fSDave Jiang 392bfe1d560SDave Jiang return 0; 3937c5dd23eSDave Jiang 3941649091fSDave Jiang err_evl: 3951649091fSDave Jiang destroy_workqueue(idxd->wq); 396defe49f9SDave Jiang err_wkq_create: 397defe49f9SDave Jiang for (i = 0; i < idxd->max_groups; i++) 398700af3a0SDave Jiang put_device(group_confdev(idxd->groups[i])); 399defe49f9SDave Jiang err_group: 40075b91130SDave Jiang for (i = 0; i < idxd->max_engines; i++) 401700af3a0SDave Jiang put_device(engine_confdev(idxd->engines[i])); 40275b91130SDave Jiang err_engine: 4037c5dd23eSDave Jiang for (i = 0; i < idxd->max_wqs; i++) 404700af3a0SDave Jiang put_device(wq_confdev(idxd->wqs[i])); 405eb15e715SDave Jiang err_wqs: 4067c5dd23eSDave Jiang return rc; 407bfe1d560SDave Jiang } 408bfe1d560SDave Jiang 409bfe1d560SDave Jiang static void idxd_read_table_offsets(struct idxd_device *idxd) 410bfe1d560SDave Jiang { 411bfe1d560SDave Jiang union offsets_reg offsets; 412bfe1d560SDave Jiang struct device *dev = &idxd->pdev->dev; 413bfe1d560SDave Jiang 414bfe1d560SDave Jiang offsets.bits[0] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET); 4152f8417a9SDave Jiang offsets.bits[1] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET + sizeof(u64)); 4162f8417a9SDave Jiang idxd->grpcfg_offset = offsets.grpcfg * IDXD_TABLE_MULT; 417bfe1d560SDave Jiang dev_dbg(dev, "IDXD Group Config Offset: %#x\n", idxd->grpcfg_offset); 4182f8417a9SDave Jiang idxd->wqcfg_offset = offsets.wqcfg * IDXD_TABLE_MULT; 4192f8417a9SDave Jiang dev_dbg(dev, "IDXD Work Queue Config Offset: %#x\n", idxd->wqcfg_offset); 4202f8417a9SDave Jiang idxd->msix_perm_offset = offsets.msix_perm * IDXD_TABLE_MULT; 4212f8417a9SDave Jiang dev_dbg(dev, "IDXD MSIX Permission Offset: %#x\n", idxd->msix_perm_offset); 4222f8417a9SDave Jiang idxd->perfmon_offset = offsets.perfmon * IDXD_TABLE_MULT; 423bfe1d560SDave Jiang dev_dbg(dev, "IDXD Perfmon Offset: %#x\n", idxd->perfmon_offset); 424bfe1d560SDave Jiang } 425bfe1d560SDave Jiang 42634ca0066SDave Jiang void multi_u64_to_bmap(unsigned long *bmap, u64 *val, int count) 427a8563a33SDave Jiang { 428a8563a33SDave Jiang int i, j, nr; 429a8563a33SDave Jiang 430a8563a33SDave Jiang for (i = 0, nr = 0; i < count; i++) { 431a8563a33SDave Jiang for (j = 0; j < BITS_PER_LONG_LONG; j++) { 432a8563a33SDave Jiang if (val[i] & BIT(j)) 433a8563a33SDave Jiang set_bit(nr, bmap); 434a8563a33SDave Jiang nr++; 435a8563a33SDave Jiang } 436a8563a33SDave Jiang } 437a8563a33SDave Jiang } 438a8563a33SDave Jiang 439bfe1d560SDave Jiang static void idxd_read_caps(struct idxd_device *idxd) 440bfe1d560SDave Jiang { 441bfe1d560SDave Jiang struct device *dev = &idxd->pdev->dev; 442bfe1d560SDave Jiang int i; 443bfe1d560SDave Jiang 444bfe1d560SDave Jiang /* reading generic capabilities */ 445bfe1d560SDave Jiang idxd->hw.gen_cap.bits = ioread64(idxd->reg_base + IDXD_GENCAP_OFFSET); 446bfe1d560SDave Jiang dev_dbg(dev, "gen_cap: %#llx\n", idxd->hw.gen_cap.bits); 447eb15e715SDave Jiang 448eb15e715SDave Jiang if (idxd->hw.gen_cap.cmd_cap) { 449eb15e715SDave Jiang idxd->hw.cmd_cap = ioread32(idxd->reg_base + IDXD_CMDCAP_OFFSET); 450eb15e715SDave Jiang dev_dbg(dev, "cmd_cap: %#x\n", idxd->hw.cmd_cap); 451eb15e715SDave Jiang } 452eb15e715SDave Jiang 4538b67426eSDave Jiang /* reading command capabilities */ 4548b67426eSDave Jiang if (idxd->hw.cmd_cap & BIT(IDXD_CMD_REQUEST_INT_HANDLE)) 4558b67426eSDave Jiang idxd->request_int_handles = true; 4568b67426eSDave Jiang 457bfe1d560SDave Jiang idxd->max_xfer_bytes = 1ULL << idxd->hw.gen_cap.max_xfer_shift; 458bfe1d560SDave Jiang dev_dbg(dev, "max xfer size: %llu bytes\n", idxd->max_xfer_bytes); 459e8dbd644SXiaochen Shen idxd_set_max_batch_size(idxd->data->type, idxd, 1U << idxd->hw.gen_cap.max_batch_shift); 460bfe1d560SDave Jiang dev_dbg(dev, "max batch size: %u\n", idxd->max_batch_size); 461bfe1d560SDave Jiang if (idxd->hw.gen_cap.config_en) 462bfe1d560SDave Jiang set_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags); 463bfe1d560SDave Jiang 464bfe1d560SDave Jiang /* reading group capabilities */ 465bfe1d560SDave Jiang idxd->hw.group_cap.bits = 466bfe1d560SDave Jiang ioread64(idxd->reg_base + IDXD_GRPCAP_OFFSET); 467bfe1d560SDave Jiang dev_dbg(dev, "group_cap: %#llx\n", idxd->hw.group_cap.bits); 468bfe1d560SDave Jiang idxd->max_groups = idxd->hw.group_cap.num_groups; 469bfe1d560SDave Jiang dev_dbg(dev, "max groups: %u\n", idxd->max_groups); 4707ed6f1b8SDave Jiang idxd->max_rdbufs = idxd->hw.group_cap.total_rdbufs; 4717ed6f1b8SDave Jiang dev_dbg(dev, "max read buffers: %u\n", idxd->max_rdbufs); 4727ed6f1b8SDave Jiang idxd->nr_rdbufs = idxd->max_rdbufs; 473bfe1d560SDave Jiang 474bfe1d560SDave Jiang /* read engine capabilities */ 475bfe1d560SDave Jiang idxd->hw.engine_cap.bits = 476bfe1d560SDave Jiang ioread64(idxd->reg_base + IDXD_ENGCAP_OFFSET); 477bfe1d560SDave Jiang dev_dbg(dev, "engine_cap: %#llx\n", idxd->hw.engine_cap.bits); 478bfe1d560SDave Jiang idxd->max_engines = idxd->hw.engine_cap.num_engines; 479bfe1d560SDave Jiang dev_dbg(dev, "max engines: %u\n", idxd->max_engines); 480bfe1d560SDave Jiang 481bfe1d560SDave Jiang /* read workqueue capabilities */ 482bfe1d560SDave Jiang idxd->hw.wq_cap.bits = ioread64(idxd->reg_base + IDXD_WQCAP_OFFSET); 483bfe1d560SDave Jiang dev_dbg(dev, "wq_cap: %#llx\n", idxd->hw.wq_cap.bits); 484bfe1d560SDave Jiang idxd->max_wq_size = idxd->hw.wq_cap.total_wq_size; 485bfe1d560SDave Jiang dev_dbg(dev, "total workqueue size: %u\n", idxd->max_wq_size); 486bfe1d560SDave Jiang idxd->max_wqs = idxd->hw.wq_cap.num_wqs; 487bfe1d560SDave Jiang dev_dbg(dev, "max workqueues: %u\n", idxd->max_wqs); 488d98793b5SDave Jiang idxd->wqcfg_size = 1 << (idxd->hw.wq_cap.wqcfg_size + IDXD_WQCFG_MIN); 489d98793b5SDave Jiang dev_dbg(dev, "wqcfg size: %u\n", idxd->wqcfg_size); 490bfe1d560SDave Jiang 491bfe1d560SDave Jiang /* reading operation capabilities */ 492bfe1d560SDave Jiang for (i = 0; i < 4; i++) { 493bfe1d560SDave Jiang idxd->hw.opcap.bits[i] = ioread64(idxd->reg_base + 494bfe1d560SDave Jiang IDXD_OPCAP_OFFSET + i * sizeof(u64)); 495bfe1d560SDave Jiang dev_dbg(dev, "opcap[%d]: %#llx\n", i, idxd->hw.opcap.bits[i]); 496bfe1d560SDave Jiang } 497a8563a33SDave Jiang multi_u64_to_bmap(idxd->opcap_bmap, &idxd->hw.opcap.bits[0], 4); 4989f0d99b3SDave Jiang 4999f0d99b3SDave Jiang /* read iaa cap */ 5009f0d99b3SDave Jiang if (idxd->data->type == IDXD_TYPE_IAX && idxd->hw.version >= DEVICE_VERSION_2) 5019f0d99b3SDave Jiang idxd->hw.iaa_cap.bits = ioread64(idxd->reg_base + IDXD_IAACAP_OFFSET); 502bfe1d560SDave Jiang } 503bfe1d560SDave Jiang 504435b512dSDave Jiang static struct idxd_device *idxd_alloc(struct pci_dev *pdev, struct idxd_driver_data *data) 505bfe1d560SDave Jiang { 506bfe1d560SDave Jiang struct device *dev = &pdev->dev; 507700af3a0SDave Jiang struct device *conf_dev; 508bfe1d560SDave Jiang struct idxd_device *idxd; 50947c16ac2SDave Jiang int rc; 510bfe1d560SDave Jiang 51147c16ac2SDave Jiang idxd = kzalloc_node(sizeof(*idxd), GFP_KERNEL, dev_to_node(dev)); 512bfe1d560SDave Jiang if (!idxd) 513bfe1d560SDave Jiang return NULL; 514bfe1d560SDave Jiang 515700af3a0SDave Jiang conf_dev = idxd_confdev(idxd); 516bfe1d560SDave Jiang idxd->pdev = pdev; 517435b512dSDave Jiang idxd->data = data; 518700af3a0SDave Jiang idxd_dev_set_type(&idxd->idxd_dev, idxd->data->type); 5194b73e4ebSDave Jiang idxd->id = ida_alloc(&idxd_ida, GFP_KERNEL); 52047c16ac2SDave Jiang if (idxd->id < 0) 52147c16ac2SDave Jiang return NULL; 52247c16ac2SDave Jiang 523a8563a33SDave Jiang idxd->opcap_bmap = bitmap_zalloc_node(IDXD_MAX_OPCAP_BITS, GFP_KERNEL, dev_to_node(dev)); 524a8563a33SDave Jiang if (!idxd->opcap_bmap) { 525a8563a33SDave Jiang ida_free(&idxd_ida, idxd->id); 526a8563a33SDave Jiang return NULL; 527a8563a33SDave Jiang } 528a8563a33SDave Jiang 529700af3a0SDave Jiang device_initialize(conf_dev); 530700af3a0SDave Jiang conf_dev->parent = dev; 531700af3a0SDave Jiang conf_dev->bus = &dsa_bus_type; 532700af3a0SDave Jiang conf_dev->type = idxd->data->dev_type; 533700af3a0SDave Jiang rc = dev_set_name(conf_dev, "%s%d", idxd->data->name_prefix, idxd->id); 53447c16ac2SDave Jiang if (rc < 0) { 535700af3a0SDave Jiang put_device(conf_dev); 53647c16ac2SDave Jiang return NULL; 53747c16ac2SDave Jiang } 53847c16ac2SDave Jiang 539bfe1d560SDave Jiang spin_lock_init(&idxd->dev_lock); 54053b2ee7fSDave Jiang spin_lock_init(&idxd->cmd_lock); 541bfe1d560SDave Jiang 542bfe1d560SDave Jiang return idxd; 543bfe1d560SDave Jiang } 544bfe1d560SDave Jiang 5458e50d392SDave Jiang static int idxd_enable_system_pasid(struct idxd_device *idxd) 5468e50d392SDave Jiang { 547942fd543SLu Baolu return -EOPNOTSUPP; 5488e50d392SDave Jiang } 5498e50d392SDave Jiang 5508e50d392SDave Jiang static void idxd_disable_system_pasid(struct idxd_device *idxd) 5518e50d392SDave Jiang { 5528e50d392SDave Jiang 5538e50d392SDave Jiang iommu_sva_unbind_device(idxd->sva); 5548e50d392SDave Jiang idxd->sva = NULL; 5558e50d392SDave Jiang } 5568e50d392SDave Jiang 557bfe1d560SDave Jiang static int idxd_probe(struct idxd_device *idxd) 558bfe1d560SDave Jiang { 559bfe1d560SDave Jiang struct pci_dev *pdev = idxd->pdev; 560bfe1d560SDave Jiang struct device *dev = &pdev->dev; 561bfe1d560SDave Jiang int rc; 562bfe1d560SDave Jiang 563bfe1d560SDave Jiang dev_dbg(dev, "%s entered and resetting device\n", __func__); 56489e3becdSDave Jiang rc = idxd_device_init_reset(idxd); 56589e3becdSDave Jiang if (rc < 0) 56689e3becdSDave Jiang return rc; 56789e3becdSDave Jiang 568bfe1d560SDave Jiang dev_dbg(dev, "IDXD reset complete\n"); 569bfe1d560SDave Jiang 57003d939c7SDave Jiang if (IS_ENABLED(CONFIG_INTEL_IDXD_SVM) && sva) { 5718ffccd11SJerry Snitselaar if (iommu_dev_enable_feature(dev, IOMMU_DEV_FEAT_SVA)) { 57242a1b738SDave Jiang dev_warn(dev, "Unable to turn on user SVA feature.\n"); 5738ffccd11SJerry Snitselaar } else { 57442a1b738SDave Jiang set_bit(IDXD_FLAG_USER_PASID_ENABLED, &idxd->flags); 57542a1b738SDave Jiang 57642a1b738SDave Jiang if (idxd_enable_system_pasid(idxd)) 57742a1b738SDave Jiang dev_warn(dev, "No in-kernel DMA with PASID.\n"); 57842a1b738SDave Jiang else 5798e50d392SDave Jiang set_bit(IDXD_FLAG_PASID_ENABLED, &idxd->flags); 5808ffccd11SJerry Snitselaar } 58103d939c7SDave Jiang } else if (!sva) { 58203d939c7SDave Jiang dev_warn(dev, "User forced SVA off via module param.\n"); 5838e50d392SDave Jiang } 5848e50d392SDave Jiang 585bfe1d560SDave Jiang idxd_read_caps(idxd); 586bfe1d560SDave Jiang idxd_read_table_offsets(idxd); 587bfe1d560SDave Jiang 588bfe1d560SDave Jiang rc = idxd_setup_internals(idxd); 589bfe1d560SDave Jiang if (rc) 5907c5dd23eSDave Jiang goto err; 591bfe1d560SDave Jiang 5928c66bbdcSDave Jiang /* If the configs are readonly, then load them from device */ 5938c66bbdcSDave Jiang if (!test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags)) { 5948c66bbdcSDave Jiang dev_dbg(dev, "Loading RO device config\n"); 5958c66bbdcSDave Jiang rc = idxd_device_load_config(idxd); 5968c66bbdcSDave Jiang if (rc < 0) 597ddf742d4SDave Jiang goto err_config; 5988c66bbdcSDave Jiang } 5998c66bbdcSDave Jiang 600bfe1d560SDave Jiang rc = idxd_setup_interrupts(idxd); 601bfe1d560SDave Jiang if (rc) 602ddf742d4SDave Jiang goto err_config; 603bfe1d560SDave Jiang 60442d279f9SDave Jiang idxd->major = idxd_cdev_get_major(idxd); 60542d279f9SDave Jiang 6060bde4444STom Zanussi rc = perfmon_pmu_init(idxd); 6070bde4444STom Zanussi if (rc < 0) 6080bde4444STom Zanussi dev_warn(dev, "Failed to initialize perfmon. No PMU support: %d\n", rc); 6090bde4444STom Zanussi 610bfe1d560SDave Jiang dev_dbg(dev, "IDXD device %d probed successfully\n", idxd->id); 611bfe1d560SDave Jiang return 0; 612bfe1d560SDave Jiang 613ddf742d4SDave Jiang err_config: 614ddf742d4SDave Jiang idxd_cleanup_internals(idxd); 6157c5dd23eSDave Jiang err: 6168e50d392SDave Jiang if (device_pasid_enabled(idxd)) 6178e50d392SDave Jiang idxd_disable_system_pasid(idxd); 61842a1b738SDave Jiang if (device_user_pasid_enabled(idxd)) 619cf5f86a7SDave Jiang iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA); 620bfe1d560SDave Jiang return rc; 621bfe1d560SDave Jiang } 622bfe1d560SDave Jiang 623ddf742d4SDave Jiang static void idxd_cleanup(struct idxd_device *idxd) 624ddf742d4SDave Jiang { 625ddf742d4SDave Jiang struct device *dev = &idxd->pdev->dev; 626ddf742d4SDave Jiang 627ddf742d4SDave Jiang perfmon_pmu_remove(idxd); 628ddf742d4SDave Jiang idxd_cleanup_interrupts(idxd); 629ddf742d4SDave Jiang idxd_cleanup_internals(idxd); 630ddf742d4SDave Jiang if (device_pasid_enabled(idxd)) 631ddf742d4SDave Jiang idxd_disable_system_pasid(idxd); 63242a1b738SDave Jiang if (device_user_pasid_enabled(idxd)) 633ddf742d4SDave Jiang iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA); 634ddf742d4SDave Jiang } 635ddf742d4SDave Jiang 636bfe1d560SDave Jiang static int idxd_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) 637bfe1d560SDave Jiang { 638bfe1d560SDave Jiang struct device *dev = &pdev->dev; 639bfe1d560SDave Jiang struct idxd_device *idxd; 640435b512dSDave Jiang struct idxd_driver_data *data = (struct idxd_driver_data *)id->driver_data; 641bfe1d560SDave Jiang int rc; 642bfe1d560SDave Jiang 643a39c7cd0SDave Jiang rc = pci_enable_device(pdev); 644bfe1d560SDave Jiang if (rc) 645bfe1d560SDave Jiang return rc; 646bfe1d560SDave Jiang 6478e50d392SDave Jiang dev_dbg(dev, "Alloc IDXD context\n"); 648435b512dSDave Jiang idxd = idxd_alloc(pdev, data); 649a39c7cd0SDave Jiang if (!idxd) { 650a39c7cd0SDave Jiang rc = -ENOMEM; 651a39c7cd0SDave Jiang goto err_idxd_alloc; 652a39c7cd0SDave Jiang } 653bfe1d560SDave Jiang 6548e50d392SDave Jiang dev_dbg(dev, "Mapping BARs\n"); 655a39c7cd0SDave Jiang idxd->reg_base = pci_iomap(pdev, IDXD_MMIO_BAR, 0); 656a39c7cd0SDave Jiang if (!idxd->reg_base) { 657a39c7cd0SDave Jiang rc = -ENOMEM; 658a39c7cd0SDave Jiang goto err_iomap; 659a39c7cd0SDave Jiang } 660bfe1d560SDave Jiang 661bfe1d560SDave Jiang dev_dbg(dev, "Set DMA masks\n"); 66253b50458SChristophe JAILLET rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 663bfe1d560SDave Jiang if (rc) 664a39c7cd0SDave Jiang goto err; 665bfe1d560SDave Jiang 666bfe1d560SDave Jiang dev_dbg(dev, "Set PCI master\n"); 667bfe1d560SDave Jiang pci_set_master(pdev); 668bfe1d560SDave Jiang pci_set_drvdata(pdev, idxd); 669bfe1d560SDave Jiang 670bfe1d560SDave Jiang idxd->hw.version = ioread32(idxd->reg_base + IDXD_VER_OFFSET); 671bfe1d560SDave Jiang rc = idxd_probe(idxd); 672bfe1d560SDave Jiang if (rc) { 673bfe1d560SDave Jiang dev_err(dev, "Intel(R) IDXD DMA Engine init failed\n"); 674a39c7cd0SDave Jiang goto err; 675bfe1d560SDave Jiang } 676bfe1d560SDave Jiang 67747c16ac2SDave Jiang rc = idxd_register_devices(idxd); 678c52ca478SDave Jiang if (rc) { 679c52ca478SDave Jiang dev_err(dev, "IDXD sysfs setup failed\n"); 680ddf742d4SDave Jiang goto err_dev_register; 681c52ca478SDave Jiang } 682c52ca478SDave Jiang 6835fbe6503SDave Jiang rc = idxd_device_init_debugfs(idxd); 6845fbe6503SDave Jiang if (rc) 6855fbe6503SDave Jiang dev_warn(dev, "IDXD debugfs failed to setup\n"); 6865fbe6503SDave Jiang 687bfe1d560SDave Jiang dev_info(&pdev->dev, "Intel(R) Accelerator Device (v%x)\n", 688bfe1d560SDave Jiang idxd->hw.version); 689bfe1d560SDave Jiang 690bfe1d560SDave Jiang return 0; 691a39c7cd0SDave Jiang 692ddf742d4SDave Jiang err_dev_register: 693ddf742d4SDave Jiang idxd_cleanup(idxd); 694a39c7cd0SDave Jiang err: 695a39c7cd0SDave Jiang pci_iounmap(pdev, idxd->reg_base); 696a39c7cd0SDave Jiang err_iomap: 697700af3a0SDave Jiang put_device(idxd_confdev(idxd)); 698a39c7cd0SDave Jiang err_idxd_alloc: 699a39c7cd0SDave Jiang pci_disable_device(pdev); 700a39c7cd0SDave Jiang return rc; 701bfe1d560SDave Jiang } 702bfe1d560SDave Jiang 7035b0c68c4SDave Jiang void idxd_wqs_quiesce(struct idxd_device *idxd) 7045b0c68c4SDave Jiang { 7055b0c68c4SDave Jiang struct idxd_wq *wq; 7065b0c68c4SDave Jiang int i; 7075b0c68c4SDave Jiang 7085b0c68c4SDave Jiang for (i = 0; i < idxd->max_wqs; i++) { 7095b0c68c4SDave Jiang wq = idxd->wqs[i]; 7105b0c68c4SDave Jiang if (wq->state == IDXD_WQ_ENABLED && wq->type == IDXD_WQT_KERNEL) 7115b0c68c4SDave Jiang idxd_wq_quiesce(wq); 7125b0c68c4SDave Jiang } 7135b0c68c4SDave Jiang } 7145b0c68c4SDave Jiang 715bfe1d560SDave Jiang static void idxd_shutdown(struct pci_dev *pdev) 716bfe1d560SDave Jiang { 717bfe1d560SDave Jiang struct idxd_device *idxd = pci_get_drvdata(pdev); 718bfe1d560SDave Jiang struct idxd_irq_entry *irq_entry; 719403a2e23SDave Jiang int rc; 720bfe1d560SDave Jiang 721bfe1d560SDave Jiang rc = idxd_device_disable(idxd); 722bfe1d560SDave Jiang if (rc) 723bfe1d560SDave Jiang dev_err(&pdev->dev, "Disabling device failed\n"); 724bfe1d560SDave Jiang 725403a2e23SDave Jiang irq_entry = &idxd->ie; 7265fc8e85fSDave Jiang synchronize_irq(irq_entry->vector); 727403a2e23SDave Jiang idxd_mask_error_interrupts(idxd); 72849c4959fSDave Jiang flush_workqueue(idxd->wq); 729bfe1d560SDave Jiang } 730bfe1d560SDave Jiang 731bfe1d560SDave Jiang static void idxd_remove(struct pci_dev *pdev) 732bfe1d560SDave Jiang { 733bfe1d560SDave Jiang struct idxd_device *idxd = pci_get_drvdata(pdev); 73449c4959fSDave Jiang struct idxd_irq_entry *irq_entry; 735bfe1d560SDave Jiang 73698da0106SDave Jiang idxd_unregister_devices(idxd); 73798da0106SDave Jiang /* 73898da0106SDave Jiang * When ->release() is called for the idxd->conf_dev, it frees all the memory related 73998da0106SDave Jiang * to the idxd context. The driver still needs those bits in order to do the rest of 74098da0106SDave Jiang * the cleanup. However, we do need to unbound the idxd sub-driver. So take a ref 74198da0106SDave Jiang * on the device here to hold off the freeing while allowing the idxd sub-driver 74298da0106SDave Jiang * to unbind. 74398da0106SDave Jiang */ 74498da0106SDave Jiang get_device(idxd_confdev(idxd)); 74598da0106SDave Jiang device_unregister(idxd_confdev(idxd)); 746bfe1d560SDave Jiang idxd_shutdown(pdev); 7478e50d392SDave Jiang if (device_pasid_enabled(idxd)) 7488e50d392SDave Jiang idxd_disable_system_pasid(idxd); 7495fbe6503SDave Jiang idxd_device_remove_debugfs(idxd); 75049c4959fSDave Jiang 751403a2e23SDave Jiang irq_entry = idxd_get_ie(idxd, 0); 75249c4959fSDave Jiang free_irq(irq_entry->vector, irq_entry); 75349c4959fSDave Jiang pci_free_irq_vectors(pdev); 75449c4959fSDave Jiang pci_iounmap(pdev, idxd->reg_base); 75542a1b738SDave Jiang if (device_user_pasid_enabled(idxd)) 756cf5f86a7SDave Jiang iommu_dev_disable_feature(&pdev->dev, IOMMU_DEV_FEAT_SVA); 75749c4959fSDave Jiang pci_disable_device(pdev); 75849c4959fSDave Jiang destroy_workqueue(idxd->wq); 75949c4959fSDave Jiang perfmon_pmu_remove(idxd); 76098da0106SDave Jiang put_device(idxd_confdev(idxd)); 761bfe1d560SDave Jiang } 762bfe1d560SDave Jiang 763bfe1d560SDave Jiang static struct pci_driver idxd_pci_driver = { 764bfe1d560SDave Jiang .name = DRV_NAME, 765bfe1d560SDave Jiang .id_table = idxd_pci_tbl, 766bfe1d560SDave Jiang .probe = idxd_pci_probe, 767bfe1d560SDave Jiang .remove = idxd_remove, 768bfe1d560SDave Jiang .shutdown = idxd_shutdown, 769bfe1d560SDave Jiang }; 770bfe1d560SDave Jiang 771bfe1d560SDave Jiang static int __init idxd_init_module(void) 772bfe1d560SDave Jiang { 7734b73e4ebSDave Jiang int err; 774bfe1d560SDave Jiang 775bfe1d560SDave Jiang /* 7768e50d392SDave Jiang * If the CPU does not support MOVDIR64B or ENQCMDS, there's no point in 777bfe1d560SDave Jiang * enumerating the device. We can not utilize it. 778bfe1d560SDave Jiang */ 77974b2fc88SBorislav Petkov if (!cpu_feature_enabled(X86_FEATURE_MOVDIR64B)) { 780bfe1d560SDave Jiang pr_warn("idxd driver failed to load without MOVDIR64B.\n"); 781bfe1d560SDave Jiang return -ENODEV; 782bfe1d560SDave Jiang } 783bfe1d560SDave Jiang 78474b2fc88SBorislav Petkov if (!cpu_feature_enabled(X86_FEATURE_ENQCMD)) 7858e50d392SDave Jiang pr_warn("Platform does not have ENQCMD(S) support.\n"); 7868e50d392SDave Jiang else 7878e50d392SDave Jiang support_enqcmd = true; 788bfe1d560SDave Jiang 7890bde4444STom Zanussi perfmon_init(); 7900bde4444STom Zanussi 791034b3290SDave Jiang err = idxd_driver_register(&idxd_drv); 792034b3290SDave Jiang if (err < 0) 793034b3290SDave Jiang goto err_idxd_driver_register; 794034b3290SDave Jiang 7950cda4f69SDave Jiang err = idxd_driver_register(&idxd_dmaengine_drv); 7960cda4f69SDave Jiang if (err < 0) 7970cda4f69SDave Jiang goto err_idxd_dmaengine_driver_register; 7980cda4f69SDave Jiang 799448c3de8SDave Jiang err = idxd_driver_register(&idxd_user_drv); 800448c3de8SDave Jiang if (err < 0) 801448c3de8SDave Jiang goto err_idxd_user_driver_register; 802448c3de8SDave Jiang 80342d279f9SDave Jiang err = idxd_cdev_register(); 80442d279f9SDave Jiang if (err) 80542d279f9SDave Jiang goto err_cdev_register; 80642d279f9SDave Jiang 8075fbe6503SDave Jiang err = idxd_init_debugfs(); 8085fbe6503SDave Jiang if (err) 8095fbe6503SDave Jiang goto err_debugfs; 8105fbe6503SDave Jiang 811c52ca478SDave Jiang err = pci_register_driver(&idxd_pci_driver); 812c52ca478SDave Jiang if (err) 813c52ca478SDave Jiang goto err_pci_register; 814c52ca478SDave Jiang 815bfe1d560SDave Jiang return 0; 816c52ca478SDave Jiang 817c52ca478SDave Jiang err_pci_register: 8185fbe6503SDave Jiang idxd_remove_debugfs(); 8195fbe6503SDave Jiang err_debugfs: 82042d279f9SDave Jiang idxd_cdev_remove(); 82142d279f9SDave Jiang err_cdev_register: 822448c3de8SDave Jiang idxd_driver_unregister(&idxd_user_drv); 823448c3de8SDave Jiang err_idxd_user_driver_register: 8240cda4f69SDave Jiang idxd_driver_unregister(&idxd_dmaengine_drv); 8250cda4f69SDave Jiang err_idxd_dmaengine_driver_register: 826034b3290SDave Jiang idxd_driver_unregister(&idxd_drv); 827034b3290SDave Jiang err_idxd_driver_register: 828c52ca478SDave Jiang return err; 829bfe1d560SDave Jiang } 830bfe1d560SDave Jiang module_init(idxd_init_module); 831bfe1d560SDave Jiang 832bfe1d560SDave Jiang static void __exit idxd_exit_module(void) 833bfe1d560SDave Jiang { 834448c3de8SDave Jiang idxd_driver_unregister(&idxd_user_drv); 8350cda4f69SDave Jiang idxd_driver_unregister(&idxd_dmaengine_drv); 836034b3290SDave Jiang idxd_driver_unregister(&idxd_drv); 837bfe1d560SDave Jiang pci_unregister_driver(&idxd_pci_driver); 83842d279f9SDave Jiang idxd_cdev_remove(); 8390bde4444STom Zanussi perfmon_exit(); 8405fbe6503SDave Jiang idxd_remove_debugfs(); 841bfe1d560SDave Jiang } 842bfe1d560SDave Jiang module_exit(idxd_exit_module); 843