xref: /linux/drivers/dma/idxd/init.c (revision 403a2e236538c6b479ea5bfc8b75a75540cfba6b)
1bfe1d560SDave Jiang // SPDX-License-Identifier: GPL-2.0
2bfe1d560SDave Jiang /* Copyright(c) 2019 Intel Corporation. All rights rsvd. */
3bfe1d560SDave Jiang #include <linux/init.h>
4bfe1d560SDave Jiang #include <linux/kernel.h>
5bfe1d560SDave Jiang #include <linux/module.h>
6bfe1d560SDave Jiang #include <linux/slab.h>
7bfe1d560SDave Jiang #include <linux/pci.h>
8bfe1d560SDave Jiang #include <linux/interrupt.h>
9bfe1d560SDave Jiang #include <linux/delay.h>
10bfe1d560SDave Jiang #include <linux/dma-mapping.h>
11bfe1d560SDave Jiang #include <linux/workqueue.h>
12bfe1d560SDave Jiang #include <linux/aer.h>
13bfe1d560SDave Jiang #include <linux/fs.h>
14bfe1d560SDave Jiang #include <linux/io-64-nonatomic-lo-hi.h>
15bfe1d560SDave Jiang #include <linux/device.h>
16bfe1d560SDave Jiang #include <linux/idr.h>
178e50d392SDave Jiang #include <linux/intel-svm.h>
188e50d392SDave Jiang #include <linux/iommu.h>
19bfe1d560SDave Jiang #include <uapi/linux/idxd.h>
208f47d1a5SDave Jiang #include <linux/dmaengine.h>
218f47d1a5SDave Jiang #include "../dmaengine.h"
22bfe1d560SDave Jiang #include "registers.h"
23bfe1d560SDave Jiang #include "idxd.h"
240bde4444STom Zanussi #include "perfmon.h"
25bfe1d560SDave Jiang 
26bfe1d560SDave Jiang MODULE_VERSION(IDXD_DRIVER_VERSION);
27bfe1d560SDave Jiang MODULE_LICENSE("GPL v2");
28bfe1d560SDave Jiang MODULE_AUTHOR("Intel Corporation");
29d9e5481fSDave Jiang MODULE_IMPORT_NS(IDXD);
30bfe1d560SDave Jiang 
3103d939c7SDave Jiang static bool sva = true;
3203d939c7SDave Jiang module_param(sva, bool, 0644);
3303d939c7SDave Jiang MODULE_PARM_DESC(sva, "Toggle SVA support on/off");
3403d939c7SDave Jiang 
35ade8a86bSDave Jiang bool tc_override;
36ade8a86bSDave Jiang module_param(tc_override, bool, 0644);
37ade8a86bSDave Jiang MODULE_PARM_DESC(tc_override, "Override traffic class defaults");
38ade8a86bSDave Jiang 
39bfe1d560SDave Jiang #define DRV_NAME "idxd"
40bfe1d560SDave Jiang 
418e50d392SDave Jiang bool support_enqcmd;
424b73e4ebSDave Jiang DEFINE_IDA(idxd_ida);
43bfe1d560SDave Jiang 
44435b512dSDave Jiang static struct idxd_driver_data idxd_driver_data[] = {
45435b512dSDave Jiang 	[IDXD_TYPE_DSA] = {
46435b512dSDave Jiang 		.name_prefix = "dsa",
47435b512dSDave Jiang 		.type = IDXD_TYPE_DSA,
48435b512dSDave Jiang 		.compl_size = sizeof(struct dsa_completion_record),
49435b512dSDave Jiang 		.align = 32,
50435b512dSDave Jiang 		.dev_type = &dsa_device_type,
51435b512dSDave Jiang 	},
52435b512dSDave Jiang 	[IDXD_TYPE_IAX] = {
53435b512dSDave Jiang 		.name_prefix = "iax",
54435b512dSDave Jiang 		.type = IDXD_TYPE_IAX,
55435b512dSDave Jiang 		.compl_size = sizeof(struct iax_completion_record),
56435b512dSDave Jiang 		.align = 64,
57435b512dSDave Jiang 		.dev_type = &iax_device_type,
58435b512dSDave Jiang 	},
59435b512dSDave Jiang };
60435b512dSDave Jiang 
61bfe1d560SDave Jiang static struct pci_device_id idxd_pci_tbl[] = {
62bfe1d560SDave Jiang 	/* DSA ver 1.0 platforms */
63435b512dSDave Jiang 	{ PCI_DEVICE_DATA(INTEL, DSA_SPR0, &idxd_driver_data[IDXD_TYPE_DSA]) },
64f25b4638SDave Jiang 
65f25b4638SDave Jiang 	/* IAX ver 1.0 platforms */
66435b512dSDave Jiang 	{ PCI_DEVICE_DATA(INTEL, IAX_SPR0, &idxd_driver_data[IDXD_TYPE_IAX]) },
67bfe1d560SDave Jiang 	{ 0, }
68bfe1d560SDave Jiang };
69bfe1d560SDave Jiang MODULE_DEVICE_TABLE(pci, idxd_pci_tbl);
70bfe1d560SDave Jiang 
71bfe1d560SDave Jiang static int idxd_setup_interrupts(struct idxd_device *idxd)
72bfe1d560SDave Jiang {
73bfe1d560SDave Jiang 	struct pci_dev *pdev = idxd->pdev;
74bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
75ec0d6423SDave Jiang 	struct idxd_irq_entry *ie;
76bfe1d560SDave Jiang 	int i, msixcnt;
77bfe1d560SDave Jiang 	int rc = 0;
78bfe1d560SDave Jiang 
79bfe1d560SDave Jiang 	msixcnt = pci_msix_vec_count(pdev);
80bfe1d560SDave Jiang 	if (msixcnt < 0) {
81bfe1d560SDave Jiang 		dev_err(dev, "Not MSI-X interrupt capable.\n");
825fc8e85fSDave Jiang 		return -ENOSPC;
83bfe1d560SDave Jiang 	}
848b67426eSDave Jiang 	idxd->irq_cnt = msixcnt;
85bfe1d560SDave Jiang 
865fc8e85fSDave Jiang 	rc = pci_alloc_irq_vectors(pdev, msixcnt, msixcnt, PCI_IRQ_MSIX);
875fc8e85fSDave Jiang 	if (rc != msixcnt) {
885fc8e85fSDave Jiang 		dev_err(dev, "Failed enabling %d MSIX entries: %d\n", msixcnt, rc);
895fc8e85fSDave Jiang 		return -ENOSPC;
90bfe1d560SDave Jiang 	}
91bfe1d560SDave Jiang 	dev_dbg(dev, "Enabled %d msix vectors\n", msixcnt);
92bfe1d560SDave Jiang 
93d5c10e0fSDave Jiang 
94ec0d6423SDave Jiang 	ie = idxd_get_ie(idxd, 0);
95ec0d6423SDave Jiang 	ie->vector = pci_irq_vector(pdev, 0);
96ec0d6423SDave Jiang 	rc = request_threaded_irq(ie->vector, NULL, idxd_misc_thread, 0, "idxd-misc", ie);
97bfe1d560SDave Jiang 	if (rc < 0) {
98bfe1d560SDave Jiang 		dev_err(dev, "Failed to allocate misc interrupt.\n");
995fc8e85fSDave Jiang 		goto err_misc_irq;
100bfe1d560SDave Jiang 	}
101*403a2e23SDave Jiang 	dev_dbg(dev, "Requested idxd-misc handler on msix vector %d\n", ie->vector);
102bfe1d560SDave Jiang 
103ec0d6423SDave Jiang 	for (i = 0; i < idxd->max_wqs; i++) {
104ec0d6423SDave Jiang 		int msix_idx = i + 1;
105bfe1d560SDave Jiang 
106ec0d6423SDave Jiang 		ie = idxd_get_ie(idxd, msix_idx);
107ec0d6423SDave Jiang 		ie->id = msix_idx;
108ec0d6423SDave Jiang 		ie->int_handle = INVALID_INT_HANDLE;
109ec0d6423SDave Jiang 		ie->pasid = INVALID_IOASID;
110*403a2e23SDave Jiang 
111ec0d6423SDave Jiang 		spin_lock_init(&ie->list_lock);
112ec0d6423SDave Jiang 		init_llist_head(&ie->pending_llist);
113ec0d6423SDave Jiang 		INIT_LIST_HEAD(&ie->work_list);
114bfe1d560SDave Jiang 	}
115bfe1d560SDave Jiang 
116bfe1d560SDave Jiang 	idxd_unmask_error_interrupts(idxd);
117bfe1d560SDave Jiang 	return 0;
118bfe1d560SDave Jiang 
1195fc8e85fSDave Jiang  err_misc_irq:
120bfe1d560SDave Jiang 	idxd_mask_error_interrupts(idxd);
1215fc8e85fSDave Jiang 	pci_free_irq_vectors(pdev);
122bfe1d560SDave Jiang 	dev_err(dev, "No usable interrupts\n");
123bfe1d560SDave Jiang 	return rc;
124bfe1d560SDave Jiang }
125bfe1d560SDave Jiang 
126ddf742d4SDave Jiang static void idxd_cleanup_interrupts(struct idxd_device *idxd)
127ddf742d4SDave Jiang {
128ddf742d4SDave Jiang 	struct pci_dev *pdev = idxd->pdev;
129ec0d6423SDave Jiang 	struct idxd_irq_entry *ie;
130*403a2e23SDave Jiang 	int msixcnt;
131ddf742d4SDave Jiang 
132*403a2e23SDave Jiang 	msixcnt = pci_msix_vec_count(pdev);
133*403a2e23SDave Jiang 	if (msixcnt <= 0)
134*403a2e23SDave Jiang 		return;
135ddf742d4SDave Jiang 
136*403a2e23SDave Jiang 	ie = idxd_get_ie(idxd, 0);
137ddf742d4SDave Jiang 	idxd_mask_error_interrupts(idxd);
138*403a2e23SDave Jiang 	free_irq(ie->vector, ie);
139ddf742d4SDave Jiang 	pci_free_irq_vectors(pdev);
140ddf742d4SDave Jiang }
141ddf742d4SDave Jiang 
1427c5dd23eSDave Jiang static int idxd_setup_wqs(struct idxd_device *idxd)
1437c5dd23eSDave Jiang {
1447c5dd23eSDave Jiang 	struct device *dev = &idxd->pdev->dev;
1457c5dd23eSDave Jiang 	struct idxd_wq *wq;
146700af3a0SDave Jiang 	struct device *conf_dev;
1477c5dd23eSDave Jiang 	int i, rc;
1487c5dd23eSDave Jiang 
1497c5dd23eSDave Jiang 	idxd->wqs = kcalloc_node(idxd->max_wqs, sizeof(struct idxd_wq *),
1507c5dd23eSDave Jiang 				 GFP_KERNEL, dev_to_node(dev));
1517c5dd23eSDave Jiang 	if (!idxd->wqs)
1527c5dd23eSDave Jiang 		return -ENOMEM;
1537c5dd23eSDave Jiang 
1547c5dd23eSDave Jiang 	for (i = 0; i < idxd->max_wqs; i++) {
1557c5dd23eSDave Jiang 		wq = kzalloc_node(sizeof(*wq), GFP_KERNEL, dev_to_node(dev));
1567c5dd23eSDave Jiang 		if (!wq) {
1577c5dd23eSDave Jiang 			rc = -ENOMEM;
1587c5dd23eSDave Jiang 			goto err;
1597c5dd23eSDave Jiang 		}
1607c5dd23eSDave Jiang 
161700af3a0SDave Jiang 		idxd_dev_set_type(&wq->idxd_dev, IDXD_DEV_WQ);
162700af3a0SDave Jiang 		conf_dev = wq_confdev(wq);
1637c5dd23eSDave Jiang 		wq->id = i;
1647c5dd23eSDave Jiang 		wq->idxd = idxd;
165700af3a0SDave Jiang 		device_initialize(wq_confdev(wq));
166700af3a0SDave Jiang 		conf_dev->parent = idxd_confdev(idxd);
167700af3a0SDave Jiang 		conf_dev->bus = &dsa_bus_type;
168700af3a0SDave Jiang 		conf_dev->type = &idxd_wq_device_type;
169700af3a0SDave Jiang 		rc = dev_set_name(conf_dev, "wq%d.%d", idxd->id, wq->id);
1707c5dd23eSDave Jiang 		if (rc < 0) {
171700af3a0SDave Jiang 			put_device(conf_dev);
1727c5dd23eSDave Jiang 			goto err;
1737c5dd23eSDave Jiang 		}
1747c5dd23eSDave Jiang 
1757c5dd23eSDave Jiang 		mutex_init(&wq->wq_lock);
17604922b74SDave Jiang 		init_waitqueue_head(&wq->err_queue);
17793a40a6dSDave Jiang 		init_completion(&wq->wq_dead);
17856fc39f5SDave Jiang 		init_completion(&wq->wq_resurrect);
17992452a72SDave Jiang 		wq->max_xfer_bytes = WQ_DEFAULT_MAX_XFER;
18092452a72SDave Jiang 		wq->max_batch_size = WQ_DEFAULT_MAX_BATCH;
1817930d855SDave Jiang 		wq->enqcmds_retries = IDXD_ENQCMDS_RETRIES;
1827c5dd23eSDave Jiang 		wq->wqcfg = kzalloc_node(idxd->wqcfg_size, GFP_KERNEL, dev_to_node(dev));
1837c5dd23eSDave Jiang 		if (!wq->wqcfg) {
184700af3a0SDave Jiang 			put_device(conf_dev);
1857c5dd23eSDave Jiang 			rc = -ENOMEM;
1867c5dd23eSDave Jiang 			goto err;
1877c5dd23eSDave Jiang 		}
1887c5dd23eSDave Jiang 		idxd->wqs[i] = wq;
1897c5dd23eSDave Jiang 	}
1907c5dd23eSDave Jiang 
1917c5dd23eSDave Jiang 	return 0;
1927c5dd23eSDave Jiang 
1937c5dd23eSDave Jiang  err:
194700af3a0SDave Jiang 	while (--i >= 0) {
195700af3a0SDave Jiang 		wq = idxd->wqs[i];
196700af3a0SDave Jiang 		conf_dev = wq_confdev(wq);
197700af3a0SDave Jiang 		put_device(conf_dev);
198700af3a0SDave Jiang 	}
1997c5dd23eSDave Jiang 	return rc;
2007c5dd23eSDave Jiang }
2017c5dd23eSDave Jiang 
20275b91130SDave Jiang static int idxd_setup_engines(struct idxd_device *idxd)
20375b91130SDave Jiang {
20475b91130SDave Jiang 	struct idxd_engine *engine;
20575b91130SDave Jiang 	struct device *dev = &idxd->pdev->dev;
206700af3a0SDave Jiang 	struct device *conf_dev;
20775b91130SDave Jiang 	int i, rc;
20875b91130SDave Jiang 
20975b91130SDave Jiang 	idxd->engines = kcalloc_node(idxd->max_engines, sizeof(struct idxd_engine *),
21075b91130SDave Jiang 				     GFP_KERNEL, dev_to_node(dev));
21175b91130SDave Jiang 	if (!idxd->engines)
21275b91130SDave Jiang 		return -ENOMEM;
21375b91130SDave Jiang 
21475b91130SDave Jiang 	for (i = 0; i < idxd->max_engines; i++) {
21575b91130SDave Jiang 		engine = kzalloc_node(sizeof(*engine), GFP_KERNEL, dev_to_node(dev));
21675b91130SDave Jiang 		if (!engine) {
21775b91130SDave Jiang 			rc = -ENOMEM;
21875b91130SDave Jiang 			goto err;
21975b91130SDave Jiang 		}
22075b91130SDave Jiang 
221700af3a0SDave Jiang 		idxd_dev_set_type(&engine->idxd_dev, IDXD_DEV_ENGINE);
222700af3a0SDave Jiang 		conf_dev = engine_confdev(engine);
22375b91130SDave Jiang 		engine->id = i;
22475b91130SDave Jiang 		engine->idxd = idxd;
225700af3a0SDave Jiang 		device_initialize(conf_dev);
226700af3a0SDave Jiang 		conf_dev->parent = idxd_confdev(idxd);
227700af3a0SDave Jiang 		conf_dev->bus = &dsa_bus_type;
228700af3a0SDave Jiang 		conf_dev->type = &idxd_engine_device_type;
229700af3a0SDave Jiang 		rc = dev_set_name(conf_dev, "engine%d.%d", idxd->id, engine->id);
23075b91130SDave Jiang 		if (rc < 0) {
231700af3a0SDave Jiang 			put_device(conf_dev);
23275b91130SDave Jiang 			goto err;
23375b91130SDave Jiang 		}
23475b91130SDave Jiang 
23575b91130SDave Jiang 		idxd->engines[i] = engine;
23675b91130SDave Jiang 	}
23775b91130SDave Jiang 
23875b91130SDave Jiang 	return 0;
23975b91130SDave Jiang 
24075b91130SDave Jiang  err:
241700af3a0SDave Jiang 	while (--i >= 0) {
242700af3a0SDave Jiang 		engine = idxd->engines[i];
243700af3a0SDave Jiang 		conf_dev = engine_confdev(engine);
244700af3a0SDave Jiang 		put_device(conf_dev);
245700af3a0SDave Jiang 	}
24675b91130SDave Jiang 	return rc;
24775b91130SDave Jiang }
24875b91130SDave Jiang 
249defe49f9SDave Jiang static int idxd_setup_groups(struct idxd_device *idxd)
250defe49f9SDave Jiang {
251defe49f9SDave Jiang 	struct device *dev = &idxd->pdev->dev;
252700af3a0SDave Jiang 	struct device *conf_dev;
253defe49f9SDave Jiang 	struct idxd_group *group;
254defe49f9SDave Jiang 	int i, rc;
255defe49f9SDave Jiang 
256defe49f9SDave Jiang 	idxd->groups = kcalloc_node(idxd->max_groups, sizeof(struct idxd_group *),
257defe49f9SDave Jiang 				    GFP_KERNEL, dev_to_node(dev));
258defe49f9SDave Jiang 	if (!idxd->groups)
259defe49f9SDave Jiang 		return -ENOMEM;
260defe49f9SDave Jiang 
261defe49f9SDave Jiang 	for (i = 0; i < idxd->max_groups; i++) {
262defe49f9SDave Jiang 		group = kzalloc_node(sizeof(*group), GFP_KERNEL, dev_to_node(dev));
263defe49f9SDave Jiang 		if (!group) {
264defe49f9SDave Jiang 			rc = -ENOMEM;
265defe49f9SDave Jiang 			goto err;
266defe49f9SDave Jiang 		}
267defe49f9SDave Jiang 
268700af3a0SDave Jiang 		idxd_dev_set_type(&group->idxd_dev, IDXD_DEV_GROUP);
269700af3a0SDave Jiang 		conf_dev = group_confdev(group);
270defe49f9SDave Jiang 		group->id = i;
271defe49f9SDave Jiang 		group->idxd = idxd;
272700af3a0SDave Jiang 		device_initialize(conf_dev);
273700af3a0SDave Jiang 		conf_dev->parent = idxd_confdev(idxd);
274700af3a0SDave Jiang 		conf_dev->bus = &dsa_bus_type;
275700af3a0SDave Jiang 		conf_dev->type = &idxd_group_device_type;
276700af3a0SDave Jiang 		rc = dev_set_name(conf_dev, "group%d.%d", idxd->id, group->id);
277defe49f9SDave Jiang 		if (rc < 0) {
278700af3a0SDave Jiang 			put_device(conf_dev);
279defe49f9SDave Jiang 			goto err;
280defe49f9SDave Jiang 		}
281defe49f9SDave Jiang 
282defe49f9SDave Jiang 		idxd->groups[i] = group;
283ade8a86bSDave Jiang 		if (idxd->hw.version < DEVICE_VERSION_2 && !tc_override) {
284ade8a86bSDave Jiang 			group->tc_a = 1;
285ade8a86bSDave Jiang 			group->tc_b = 1;
286ade8a86bSDave Jiang 		} else {
287defe49f9SDave Jiang 			group->tc_a = -1;
288defe49f9SDave Jiang 			group->tc_b = -1;
289defe49f9SDave Jiang 		}
290ade8a86bSDave Jiang 	}
291defe49f9SDave Jiang 
292defe49f9SDave Jiang 	return 0;
293defe49f9SDave Jiang 
294defe49f9SDave Jiang  err:
295700af3a0SDave Jiang 	while (--i >= 0) {
296700af3a0SDave Jiang 		group = idxd->groups[i];
297700af3a0SDave Jiang 		put_device(group_confdev(group));
298700af3a0SDave Jiang 	}
299defe49f9SDave Jiang 	return rc;
300defe49f9SDave Jiang }
301defe49f9SDave Jiang 
302ddf742d4SDave Jiang static void idxd_cleanup_internals(struct idxd_device *idxd)
303ddf742d4SDave Jiang {
304ddf742d4SDave Jiang 	int i;
305ddf742d4SDave Jiang 
306ddf742d4SDave Jiang 	for (i = 0; i < idxd->max_groups; i++)
307700af3a0SDave Jiang 		put_device(group_confdev(idxd->groups[i]));
308ddf742d4SDave Jiang 	for (i = 0; i < idxd->max_engines; i++)
309700af3a0SDave Jiang 		put_device(engine_confdev(idxd->engines[i]));
310ddf742d4SDave Jiang 	for (i = 0; i < idxd->max_wqs; i++)
311700af3a0SDave Jiang 		put_device(wq_confdev(idxd->wqs[i]));
312ddf742d4SDave Jiang 	destroy_workqueue(idxd->wq);
313ddf742d4SDave Jiang }
314ddf742d4SDave Jiang 
315bfe1d560SDave Jiang static int idxd_setup_internals(struct idxd_device *idxd)
316bfe1d560SDave Jiang {
317bfe1d560SDave Jiang 	struct device *dev = &idxd->pdev->dev;
318defe49f9SDave Jiang 	int rc, i;
319bfe1d560SDave Jiang 
3200d5c10b4SDave Jiang 	init_waitqueue_head(&idxd->cmd_waitq);
3217c5dd23eSDave Jiang 
3227c5dd23eSDave Jiang 	rc = idxd_setup_wqs(idxd);
3237c5dd23eSDave Jiang 	if (rc < 0)
324eb15e715SDave Jiang 		goto err_wqs;
3257c5dd23eSDave Jiang 
32675b91130SDave Jiang 	rc = idxd_setup_engines(idxd);
32775b91130SDave Jiang 	if (rc < 0)
32875b91130SDave Jiang 		goto err_engine;
32975b91130SDave Jiang 
330defe49f9SDave Jiang 	rc = idxd_setup_groups(idxd);
331defe49f9SDave Jiang 	if (rc < 0)
332defe49f9SDave Jiang 		goto err_group;
333bfe1d560SDave Jiang 
3340d5c10b4SDave Jiang 	idxd->wq = create_workqueue(dev_name(dev));
3357c5dd23eSDave Jiang 	if (!idxd->wq) {
3367c5dd23eSDave Jiang 		rc = -ENOMEM;
337defe49f9SDave Jiang 		goto err_wkq_create;
3387c5dd23eSDave Jiang 	}
3390d5c10b4SDave Jiang 
340bfe1d560SDave Jiang 	return 0;
3417c5dd23eSDave Jiang 
342defe49f9SDave Jiang  err_wkq_create:
343defe49f9SDave Jiang 	for (i = 0; i < idxd->max_groups; i++)
344700af3a0SDave Jiang 		put_device(group_confdev(idxd->groups[i]));
345defe49f9SDave Jiang  err_group:
34675b91130SDave Jiang 	for (i = 0; i < idxd->max_engines; i++)
347700af3a0SDave Jiang 		put_device(engine_confdev(idxd->engines[i]));
34875b91130SDave Jiang  err_engine:
3497c5dd23eSDave Jiang 	for (i = 0; i < idxd->max_wqs; i++)
350700af3a0SDave Jiang 		put_device(wq_confdev(idxd->wqs[i]));
351eb15e715SDave Jiang  err_wqs:
3527c5dd23eSDave Jiang 	return rc;
353bfe1d560SDave Jiang }
354bfe1d560SDave Jiang 
355bfe1d560SDave Jiang static void idxd_read_table_offsets(struct idxd_device *idxd)
356bfe1d560SDave Jiang {
357bfe1d560SDave Jiang 	union offsets_reg offsets;
358bfe1d560SDave Jiang 	struct device *dev = &idxd->pdev->dev;
359bfe1d560SDave Jiang 
360bfe1d560SDave Jiang 	offsets.bits[0] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET);
3612f8417a9SDave Jiang 	offsets.bits[1] = ioread64(idxd->reg_base + IDXD_TABLE_OFFSET + sizeof(u64));
3622f8417a9SDave Jiang 	idxd->grpcfg_offset = offsets.grpcfg * IDXD_TABLE_MULT;
363bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD Group Config Offset: %#x\n", idxd->grpcfg_offset);
3642f8417a9SDave Jiang 	idxd->wqcfg_offset = offsets.wqcfg * IDXD_TABLE_MULT;
3652f8417a9SDave Jiang 	dev_dbg(dev, "IDXD Work Queue Config Offset: %#x\n", idxd->wqcfg_offset);
3662f8417a9SDave Jiang 	idxd->msix_perm_offset = offsets.msix_perm * IDXD_TABLE_MULT;
3672f8417a9SDave Jiang 	dev_dbg(dev, "IDXD MSIX Permission Offset: %#x\n", idxd->msix_perm_offset);
3682f8417a9SDave Jiang 	idxd->perfmon_offset = offsets.perfmon * IDXD_TABLE_MULT;
369bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD Perfmon Offset: %#x\n", idxd->perfmon_offset);
370bfe1d560SDave Jiang }
371bfe1d560SDave Jiang 
372bfe1d560SDave Jiang static void idxd_read_caps(struct idxd_device *idxd)
373bfe1d560SDave Jiang {
374bfe1d560SDave Jiang 	struct device *dev = &idxd->pdev->dev;
375bfe1d560SDave Jiang 	int i;
376bfe1d560SDave Jiang 
377bfe1d560SDave Jiang 	/* reading generic capabilities */
378bfe1d560SDave Jiang 	idxd->hw.gen_cap.bits = ioread64(idxd->reg_base + IDXD_GENCAP_OFFSET);
379bfe1d560SDave Jiang 	dev_dbg(dev, "gen_cap: %#llx\n", idxd->hw.gen_cap.bits);
380eb15e715SDave Jiang 
381eb15e715SDave Jiang 	if (idxd->hw.gen_cap.cmd_cap) {
382eb15e715SDave Jiang 		idxd->hw.cmd_cap = ioread32(idxd->reg_base + IDXD_CMDCAP_OFFSET);
383eb15e715SDave Jiang 		dev_dbg(dev, "cmd_cap: %#x\n", idxd->hw.cmd_cap);
384eb15e715SDave Jiang 	}
385eb15e715SDave Jiang 
3868b67426eSDave Jiang 	/* reading command capabilities */
3878b67426eSDave Jiang 	if (idxd->hw.cmd_cap & BIT(IDXD_CMD_REQUEST_INT_HANDLE))
3888b67426eSDave Jiang 		idxd->request_int_handles = true;
3898b67426eSDave Jiang 
390bfe1d560SDave Jiang 	idxd->max_xfer_bytes = 1ULL << idxd->hw.gen_cap.max_xfer_shift;
391bfe1d560SDave Jiang 	dev_dbg(dev, "max xfer size: %llu bytes\n", idxd->max_xfer_bytes);
392bfe1d560SDave Jiang 	idxd->max_batch_size = 1U << idxd->hw.gen_cap.max_batch_shift;
393bfe1d560SDave Jiang 	dev_dbg(dev, "max batch size: %u\n", idxd->max_batch_size);
394bfe1d560SDave Jiang 	if (idxd->hw.gen_cap.config_en)
395bfe1d560SDave Jiang 		set_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags);
396bfe1d560SDave Jiang 
397bfe1d560SDave Jiang 	/* reading group capabilities */
398bfe1d560SDave Jiang 	idxd->hw.group_cap.bits =
399bfe1d560SDave Jiang 		ioread64(idxd->reg_base + IDXD_GRPCAP_OFFSET);
400bfe1d560SDave Jiang 	dev_dbg(dev, "group_cap: %#llx\n", idxd->hw.group_cap.bits);
401bfe1d560SDave Jiang 	idxd->max_groups = idxd->hw.group_cap.num_groups;
402bfe1d560SDave Jiang 	dev_dbg(dev, "max groups: %u\n", idxd->max_groups);
403bfe1d560SDave Jiang 	idxd->max_tokens = idxd->hw.group_cap.total_tokens;
404bfe1d560SDave Jiang 	dev_dbg(dev, "max tokens: %u\n", idxd->max_tokens);
405c52ca478SDave Jiang 	idxd->nr_tokens = idxd->max_tokens;
406bfe1d560SDave Jiang 
407bfe1d560SDave Jiang 	/* read engine capabilities */
408bfe1d560SDave Jiang 	idxd->hw.engine_cap.bits =
409bfe1d560SDave Jiang 		ioread64(idxd->reg_base + IDXD_ENGCAP_OFFSET);
410bfe1d560SDave Jiang 	dev_dbg(dev, "engine_cap: %#llx\n", idxd->hw.engine_cap.bits);
411bfe1d560SDave Jiang 	idxd->max_engines = idxd->hw.engine_cap.num_engines;
412bfe1d560SDave Jiang 	dev_dbg(dev, "max engines: %u\n", idxd->max_engines);
413bfe1d560SDave Jiang 
414bfe1d560SDave Jiang 	/* read workqueue capabilities */
415bfe1d560SDave Jiang 	idxd->hw.wq_cap.bits = ioread64(idxd->reg_base + IDXD_WQCAP_OFFSET);
416bfe1d560SDave Jiang 	dev_dbg(dev, "wq_cap: %#llx\n", idxd->hw.wq_cap.bits);
417bfe1d560SDave Jiang 	idxd->max_wq_size = idxd->hw.wq_cap.total_wq_size;
418bfe1d560SDave Jiang 	dev_dbg(dev, "total workqueue size: %u\n", idxd->max_wq_size);
419bfe1d560SDave Jiang 	idxd->max_wqs = idxd->hw.wq_cap.num_wqs;
420bfe1d560SDave Jiang 	dev_dbg(dev, "max workqueues: %u\n", idxd->max_wqs);
421d98793b5SDave Jiang 	idxd->wqcfg_size = 1 << (idxd->hw.wq_cap.wqcfg_size + IDXD_WQCFG_MIN);
422d98793b5SDave Jiang 	dev_dbg(dev, "wqcfg size: %u\n", idxd->wqcfg_size);
423bfe1d560SDave Jiang 
424bfe1d560SDave Jiang 	/* reading operation capabilities */
425bfe1d560SDave Jiang 	for (i = 0; i < 4; i++) {
426bfe1d560SDave Jiang 		idxd->hw.opcap.bits[i] = ioread64(idxd->reg_base +
427bfe1d560SDave Jiang 				IDXD_OPCAP_OFFSET + i * sizeof(u64));
428bfe1d560SDave Jiang 		dev_dbg(dev, "opcap[%d]: %#llx\n", i, idxd->hw.opcap.bits[i]);
429bfe1d560SDave Jiang 	}
430bfe1d560SDave Jiang }
431bfe1d560SDave Jiang 
432435b512dSDave Jiang static struct idxd_device *idxd_alloc(struct pci_dev *pdev, struct idxd_driver_data *data)
433bfe1d560SDave Jiang {
434bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
435700af3a0SDave Jiang 	struct device *conf_dev;
436bfe1d560SDave Jiang 	struct idxd_device *idxd;
43747c16ac2SDave Jiang 	int rc;
438bfe1d560SDave Jiang 
43947c16ac2SDave Jiang 	idxd = kzalloc_node(sizeof(*idxd), GFP_KERNEL, dev_to_node(dev));
440bfe1d560SDave Jiang 	if (!idxd)
441bfe1d560SDave Jiang 		return NULL;
442bfe1d560SDave Jiang 
443700af3a0SDave Jiang 	conf_dev = idxd_confdev(idxd);
444bfe1d560SDave Jiang 	idxd->pdev = pdev;
445435b512dSDave Jiang 	idxd->data = data;
446700af3a0SDave Jiang 	idxd_dev_set_type(&idxd->idxd_dev, idxd->data->type);
4474b73e4ebSDave Jiang 	idxd->id = ida_alloc(&idxd_ida, GFP_KERNEL);
44847c16ac2SDave Jiang 	if (idxd->id < 0)
44947c16ac2SDave Jiang 		return NULL;
45047c16ac2SDave Jiang 
451700af3a0SDave Jiang 	device_initialize(conf_dev);
452700af3a0SDave Jiang 	conf_dev->parent = dev;
453700af3a0SDave Jiang 	conf_dev->bus = &dsa_bus_type;
454700af3a0SDave Jiang 	conf_dev->type = idxd->data->dev_type;
455700af3a0SDave Jiang 	rc = dev_set_name(conf_dev, "%s%d", idxd->data->name_prefix, idxd->id);
45647c16ac2SDave Jiang 	if (rc < 0) {
457700af3a0SDave Jiang 		put_device(conf_dev);
45847c16ac2SDave Jiang 		return NULL;
45947c16ac2SDave Jiang 	}
46047c16ac2SDave Jiang 
461bfe1d560SDave Jiang 	spin_lock_init(&idxd->dev_lock);
46253b2ee7fSDave Jiang 	spin_lock_init(&idxd->cmd_lock);
463bfe1d560SDave Jiang 
464bfe1d560SDave Jiang 	return idxd;
465bfe1d560SDave Jiang }
466bfe1d560SDave Jiang 
4678e50d392SDave Jiang static int idxd_enable_system_pasid(struct idxd_device *idxd)
4688e50d392SDave Jiang {
4698e50d392SDave Jiang 	int flags;
4708e50d392SDave Jiang 	unsigned int pasid;
4718e50d392SDave Jiang 	struct iommu_sva *sva;
4728e50d392SDave Jiang 
4738e50d392SDave Jiang 	flags = SVM_FLAG_SUPERVISOR_MODE;
4748e50d392SDave Jiang 
4758e50d392SDave Jiang 	sva = iommu_sva_bind_device(&idxd->pdev->dev, NULL, &flags);
4768e50d392SDave Jiang 	if (IS_ERR(sva)) {
4778e50d392SDave Jiang 		dev_warn(&idxd->pdev->dev,
4788e50d392SDave Jiang 			 "iommu sva bind failed: %ld\n", PTR_ERR(sva));
4798e50d392SDave Jiang 		return PTR_ERR(sva);
4808e50d392SDave Jiang 	}
4818e50d392SDave Jiang 
4828e50d392SDave Jiang 	pasid = iommu_sva_get_pasid(sva);
4838e50d392SDave Jiang 	if (pasid == IOMMU_PASID_INVALID) {
4848e50d392SDave Jiang 		iommu_sva_unbind_device(sva);
4858e50d392SDave Jiang 		return -ENODEV;
4868e50d392SDave Jiang 	}
4878e50d392SDave Jiang 
4888e50d392SDave Jiang 	idxd->sva = sva;
4898e50d392SDave Jiang 	idxd->pasid = pasid;
4908e50d392SDave Jiang 	dev_dbg(&idxd->pdev->dev, "system pasid: %u\n", pasid);
4918e50d392SDave Jiang 	return 0;
4928e50d392SDave Jiang }
4938e50d392SDave Jiang 
4948e50d392SDave Jiang static void idxd_disable_system_pasid(struct idxd_device *idxd)
4958e50d392SDave Jiang {
4968e50d392SDave Jiang 
4978e50d392SDave Jiang 	iommu_sva_unbind_device(idxd->sva);
4988e50d392SDave Jiang 	idxd->sva = NULL;
4998e50d392SDave Jiang }
5008e50d392SDave Jiang 
501bfe1d560SDave Jiang static int idxd_probe(struct idxd_device *idxd)
502bfe1d560SDave Jiang {
503bfe1d560SDave Jiang 	struct pci_dev *pdev = idxd->pdev;
504bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
505bfe1d560SDave Jiang 	int rc;
506bfe1d560SDave Jiang 
507bfe1d560SDave Jiang 	dev_dbg(dev, "%s entered and resetting device\n", __func__);
50889e3becdSDave Jiang 	rc = idxd_device_init_reset(idxd);
50989e3becdSDave Jiang 	if (rc < 0)
51089e3becdSDave Jiang 		return rc;
51189e3becdSDave Jiang 
512bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD reset complete\n");
513bfe1d560SDave Jiang 
51403d939c7SDave Jiang 	if (IS_ENABLED(CONFIG_INTEL_IDXD_SVM) && sva) {
515cf5f86a7SDave Jiang 		rc = iommu_dev_enable_feature(dev, IOMMU_DEV_FEAT_SVA);
516cf5f86a7SDave Jiang 		if (rc == 0) {
5178e50d392SDave Jiang 			rc = idxd_enable_system_pasid(idxd);
518cf5f86a7SDave Jiang 			if (rc < 0) {
519cf5f86a7SDave Jiang 				iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA);
5208e50d392SDave Jiang 				dev_warn(dev, "Failed to enable PASID. No SVA support: %d\n", rc);
521cf5f86a7SDave Jiang 			} else {
5228e50d392SDave Jiang 				set_bit(IDXD_FLAG_PASID_ENABLED, &idxd->flags);
523cf5f86a7SDave Jiang 			}
524cf5f86a7SDave Jiang 		} else {
525cf5f86a7SDave Jiang 			dev_warn(dev, "Unable to turn on SVA feature.\n");
526cf5f86a7SDave Jiang 		}
52703d939c7SDave Jiang 	} else if (!sva) {
52803d939c7SDave Jiang 		dev_warn(dev, "User forced SVA off via module param.\n");
5298e50d392SDave Jiang 	}
5308e50d392SDave Jiang 
531bfe1d560SDave Jiang 	idxd_read_caps(idxd);
532bfe1d560SDave Jiang 	idxd_read_table_offsets(idxd);
533bfe1d560SDave Jiang 
534bfe1d560SDave Jiang 	rc = idxd_setup_internals(idxd);
535bfe1d560SDave Jiang 	if (rc)
5367c5dd23eSDave Jiang 		goto err;
537bfe1d560SDave Jiang 
5388c66bbdcSDave Jiang 	/* If the configs are readonly, then load them from device */
5398c66bbdcSDave Jiang 	if (!test_bit(IDXD_FLAG_CONFIGURABLE, &idxd->flags)) {
5408c66bbdcSDave Jiang 		dev_dbg(dev, "Loading RO device config\n");
5418c66bbdcSDave Jiang 		rc = idxd_device_load_config(idxd);
5428c66bbdcSDave Jiang 		if (rc < 0)
543ddf742d4SDave Jiang 			goto err_config;
5448c66bbdcSDave Jiang 	}
5458c66bbdcSDave Jiang 
546bfe1d560SDave Jiang 	rc = idxd_setup_interrupts(idxd);
547bfe1d560SDave Jiang 	if (rc)
548ddf742d4SDave Jiang 		goto err_config;
549bfe1d560SDave Jiang 
55042d279f9SDave Jiang 	idxd->major = idxd_cdev_get_major(idxd);
55142d279f9SDave Jiang 
5520bde4444STom Zanussi 	rc = perfmon_pmu_init(idxd);
5530bde4444STom Zanussi 	if (rc < 0)
5540bde4444STom Zanussi 		dev_warn(dev, "Failed to initialize perfmon. No PMU support: %d\n", rc);
5550bde4444STom Zanussi 
556bfe1d560SDave Jiang 	dev_dbg(dev, "IDXD device %d probed successfully\n", idxd->id);
557bfe1d560SDave Jiang 	return 0;
558bfe1d560SDave Jiang 
559ddf742d4SDave Jiang  err_config:
560ddf742d4SDave Jiang 	idxd_cleanup_internals(idxd);
5617c5dd23eSDave Jiang  err:
5628e50d392SDave Jiang 	if (device_pasid_enabled(idxd))
5638e50d392SDave Jiang 		idxd_disable_system_pasid(idxd);
564cf5f86a7SDave Jiang 	iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA);
565bfe1d560SDave Jiang 	return rc;
566bfe1d560SDave Jiang }
567bfe1d560SDave Jiang 
568ddf742d4SDave Jiang static void idxd_cleanup(struct idxd_device *idxd)
569ddf742d4SDave Jiang {
570ddf742d4SDave Jiang 	struct device *dev = &idxd->pdev->dev;
571ddf742d4SDave Jiang 
572ddf742d4SDave Jiang 	perfmon_pmu_remove(idxd);
573ddf742d4SDave Jiang 	idxd_cleanup_interrupts(idxd);
574ddf742d4SDave Jiang 	idxd_cleanup_internals(idxd);
575ddf742d4SDave Jiang 	if (device_pasid_enabled(idxd))
576ddf742d4SDave Jiang 		idxd_disable_system_pasid(idxd);
577ddf742d4SDave Jiang 	iommu_dev_disable_feature(dev, IOMMU_DEV_FEAT_SVA);
578ddf742d4SDave Jiang }
579ddf742d4SDave Jiang 
580bfe1d560SDave Jiang static int idxd_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
581bfe1d560SDave Jiang {
582bfe1d560SDave Jiang 	struct device *dev = &pdev->dev;
583bfe1d560SDave Jiang 	struct idxd_device *idxd;
584435b512dSDave Jiang 	struct idxd_driver_data *data = (struct idxd_driver_data *)id->driver_data;
585bfe1d560SDave Jiang 	int rc;
586bfe1d560SDave Jiang 
587a39c7cd0SDave Jiang 	rc = pci_enable_device(pdev);
588bfe1d560SDave Jiang 	if (rc)
589bfe1d560SDave Jiang 		return rc;
590bfe1d560SDave Jiang 
5918e50d392SDave Jiang 	dev_dbg(dev, "Alloc IDXD context\n");
592435b512dSDave Jiang 	idxd = idxd_alloc(pdev, data);
593a39c7cd0SDave Jiang 	if (!idxd) {
594a39c7cd0SDave Jiang 		rc = -ENOMEM;
595a39c7cd0SDave Jiang 		goto err_idxd_alloc;
596a39c7cd0SDave Jiang 	}
597bfe1d560SDave Jiang 
5988e50d392SDave Jiang 	dev_dbg(dev, "Mapping BARs\n");
599a39c7cd0SDave Jiang 	idxd->reg_base = pci_iomap(pdev, IDXD_MMIO_BAR, 0);
600a39c7cd0SDave Jiang 	if (!idxd->reg_base) {
601a39c7cd0SDave Jiang 		rc = -ENOMEM;
602a39c7cd0SDave Jiang 		goto err_iomap;
603a39c7cd0SDave Jiang 	}
604bfe1d560SDave Jiang 
605bfe1d560SDave Jiang 	dev_dbg(dev, "Set DMA masks\n");
60653b50458SChristophe JAILLET 	rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
607bfe1d560SDave Jiang 	if (rc)
60853b50458SChristophe JAILLET 		rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
609bfe1d560SDave Jiang 	if (rc)
610a39c7cd0SDave Jiang 		goto err;
611bfe1d560SDave Jiang 
612bfe1d560SDave Jiang 	dev_dbg(dev, "Set PCI master\n");
613bfe1d560SDave Jiang 	pci_set_master(pdev);
614bfe1d560SDave Jiang 	pci_set_drvdata(pdev, idxd);
615bfe1d560SDave Jiang 
616bfe1d560SDave Jiang 	idxd->hw.version = ioread32(idxd->reg_base + IDXD_VER_OFFSET);
617bfe1d560SDave Jiang 	rc = idxd_probe(idxd);
618bfe1d560SDave Jiang 	if (rc) {
619bfe1d560SDave Jiang 		dev_err(dev, "Intel(R) IDXD DMA Engine init failed\n");
620a39c7cd0SDave Jiang 		goto err;
621bfe1d560SDave Jiang 	}
622bfe1d560SDave Jiang 
62347c16ac2SDave Jiang 	rc = idxd_register_devices(idxd);
624c52ca478SDave Jiang 	if (rc) {
625c52ca478SDave Jiang 		dev_err(dev, "IDXD sysfs setup failed\n");
626ddf742d4SDave Jiang 		goto err_dev_register;
627c52ca478SDave Jiang 	}
628c52ca478SDave Jiang 
629bfe1d560SDave Jiang 	dev_info(&pdev->dev, "Intel(R) Accelerator Device (v%x)\n",
630bfe1d560SDave Jiang 		 idxd->hw.version);
631bfe1d560SDave Jiang 
632bfe1d560SDave Jiang 	return 0;
633a39c7cd0SDave Jiang 
634ddf742d4SDave Jiang  err_dev_register:
635ddf742d4SDave Jiang 	idxd_cleanup(idxd);
636a39c7cd0SDave Jiang  err:
637a39c7cd0SDave Jiang 	pci_iounmap(pdev, idxd->reg_base);
638a39c7cd0SDave Jiang  err_iomap:
639700af3a0SDave Jiang 	put_device(idxd_confdev(idxd));
640a39c7cd0SDave Jiang  err_idxd_alloc:
641a39c7cd0SDave Jiang 	pci_disable_device(pdev);
642a39c7cd0SDave Jiang 	return rc;
643bfe1d560SDave Jiang }
644bfe1d560SDave Jiang 
6455b0c68c4SDave Jiang void idxd_wqs_quiesce(struct idxd_device *idxd)
6465b0c68c4SDave Jiang {
6475b0c68c4SDave Jiang 	struct idxd_wq *wq;
6485b0c68c4SDave Jiang 	int i;
6495b0c68c4SDave Jiang 
6505b0c68c4SDave Jiang 	for (i = 0; i < idxd->max_wqs; i++) {
6515b0c68c4SDave Jiang 		wq = idxd->wqs[i];
6525b0c68c4SDave Jiang 		if (wq->state == IDXD_WQ_ENABLED && wq->type == IDXD_WQT_KERNEL)
6535b0c68c4SDave Jiang 			idxd_wq_quiesce(wq);
6545b0c68c4SDave Jiang 	}
6555b0c68c4SDave Jiang }
6565b0c68c4SDave Jiang 
657bfe1d560SDave Jiang static void idxd_shutdown(struct pci_dev *pdev)
658bfe1d560SDave Jiang {
659bfe1d560SDave Jiang 	struct idxd_device *idxd = pci_get_drvdata(pdev);
660bfe1d560SDave Jiang 	struct idxd_irq_entry *irq_entry;
661*403a2e23SDave Jiang 	int rc;
662bfe1d560SDave Jiang 
663bfe1d560SDave Jiang 	rc = idxd_device_disable(idxd);
664bfe1d560SDave Jiang 	if (rc)
665bfe1d560SDave Jiang 		dev_err(&pdev->dev, "Disabling device failed\n");
666bfe1d560SDave Jiang 
667*403a2e23SDave Jiang 	irq_entry = &idxd->ie;
6685fc8e85fSDave Jiang 	synchronize_irq(irq_entry->vector);
669*403a2e23SDave Jiang 	idxd_mask_error_interrupts(idxd);
67049c4959fSDave Jiang 	flush_workqueue(idxd->wq);
671bfe1d560SDave Jiang }
672bfe1d560SDave Jiang 
673bfe1d560SDave Jiang static void idxd_remove(struct pci_dev *pdev)
674bfe1d560SDave Jiang {
675bfe1d560SDave Jiang 	struct idxd_device *idxd = pci_get_drvdata(pdev);
67649c4959fSDave Jiang 	struct idxd_irq_entry *irq_entry;
677bfe1d560SDave Jiang 
67898da0106SDave Jiang 	idxd_unregister_devices(idxd);
67998da0106SDave Jiang 	/*
68098da0106SDave Jiang 	 * When ->release() is called for the idxd->conf_dev, it frees all the memory related
68198da0106SDave Jiang 	 * to the idxd context. The driver still needs those bits in order to do the rest of
68298da0106SDave Jiang 	 * the cleanup. However, we do need to unbound the idxd sub-driver. So take a ref
68398da0106SDave Jiang 	 * on the device here to hold off the freeing while allowing the idxd sub-driver
68498da0106SDave Jiang 	 * to unbind.
68598da0106SDave Jiang 	 */
68698da0106SDave Jiang 	get_device(idxd_confdev(idxd));
68798da0106SDave Jiang 	device_unregister(idxd_confdev(idxd));
688bfe1d560SDave Jiang 	idxd_shutdown(pdev);
6898e50d392SDave Jiang 	if (device_pasid_enabled(idxd))
6908e50d392SDave Jiang 		idxd_disable_system_pasid(idxd);
69149c4959fSDave Jiang 
692*403a2e23SDave Jiang 	irq_entry = idxd_get_ie(idxd, 0);
69349c4959fSDave Jiang 	free_irq(irq_entry->vector, irq_entry);
69449c4959fSDave Jiang 	pci_free_irq_vectors(pdev);
69549c4959fSDave Jiang 	pci_iounmap(pdev, idxd->reg_base);
696cf5f86a7SDave Jiang 	iommu_dev_disable_feature(&pdev->dev, IOMMU_DEV_FEAT_SVA);
69749c4959fSDave Jiang 	pci_disable_device(pdev);
69849c4959fSDave Jiang 	destroy_workqueue(idxd->wq);
69949c4959fSDave Jiang 	perfmon_pmu_remove(idxd);
70098da0106SDave Jiang 	put_device(idxd_confdev(idxd));
701bfe1d560SDave Jiang }
702bfe1d560SDave Jiang 
703bfe1d560SDave Jiang static struct pci_driver idxd_pci_driver = {
704bfe1d560SDave Jiang 	.name		= DRV_NAME,
705bfe1d560SDave Jiang 	.id_table	= idxd_pci_tbl,
706bfe1d560SDave Jiang 	.probe		= idxd_pci_probe,
707bfe1d560SDave Jiang 	.remove		= idxd_remove,
708bfe1d560SDave Jiang 	.shutdown	= idxd_shutdown,
709bfe1d560SDave Jiang };
710bfe1d560SDave Jiang 
711bfe1d560SDave Jiang static int __init idxd_init_module(void)
712bfe1d560SDave Jiang {
7134b73e4ebSDave Jiang 	int err;
714bfe1d560SDave Jiang 
715bfe1d560SDave Jiang 	/*
7168e50d392SDave Jiang 	 * If the CPU does not support MOVDIR64B or ENQCMDS, there's no point in
717bfe1d560SDave Jiang 	 * enumerating the device. We can not utilize it.
718bfe1d560SDave Jiang 	 */
71974b2fc88SBorislav Petkov 	if (!cpu_feature_enabled(X86_FEATURE_MOVDIR64B)) {
720bfe1d560SDave Jiang 		pr_warn("idxd driver failed to load without MOVDIR64B.\n");
721bfe1d560SDave Jiang 		return -ENODEV;
722bfe1d560SDave Jiang 	}
723bfe1d560SDave Jiang 
72474b2fc88SBorislav Petkov 	if (!cpu_feature_enabled(X86_FEATURE_ENQCMD))
7258e50d392SDave Jiang 		pr_warn("Platform does not have ENQCMD(S) support.\n");
7268e50d392SDave Jiang 	else
7278e50d392SDave Jiang 		support_enqcmd = true;
728bfe1d560SDave Jiang 
7290bde4444STom Zanussi 	perfmon_init();
7300bde4444STom Zanussi 
731034b3290SDave Jiang 	err = idxd_driver_register(&idxd_drv);
732034b3290SDave Jiang 	if (err < 0)
733034b3290SDave Jiang 		goto err_idxd_driver_register;
734034b3290SDave Jiang 
7350cda4f69SDave Jiang 	err = idxd_driver_register(&idxd_dmaengine_drv);
7360cda4f69SDave Jiang 	if (err < 0)
7370cda4f69SDave Jiang 		goto err_idxd_dmaengine_driver_register;
7380cda4f69SDave Jiang 
739448c3de8SDave Jiang 	err = idxd_driver_register(&idxd_user_drv);
740448c3de8SDave Jiang 	if (err < 0)
741448c3de8SDave Jiang 		goto err_idxd_user_driver_register;
742448c3de8SDave Jiang 
74342d279f9SDave Jiang 	err = idxd_cdev_register();
74442d279f9SDave Jiang 	if (err)
74542d279f9SDave Jiang 		goto err_cdev_register;
74642d279f9SDave Jiang 
747c52ca478SDave Jiang 	err = pci_register_driver(&idxd_pci_driver);
748c52ca478SDave Jiang 	if (err)
749c52ca478SDave Jiang 		goto err_pci_register;
750c52ca478SDave Jiang 
751bfe1d560SDave Jiang 	return 0;
752c52ca478SDave Jiang 
753c52ca478SDave Jiang err_pci_register:
75442d279f9SDave Jiang 	idxd_cdev_remove();
75542d279f9SDave Jiang err_cdev_register:
756448c3de8SDave Jiang 	idxd_driver_unregister(&idxd_user_drv);
757448c3de8SDave Jiang err_idxd_user_driver_register:
7580cda4f69SDave Jiang 	idxd_driver_unregister(&idxd_dmaengine_drv);
7590cda4f69SDave Jiang err_idxd_dmaengine_driver_register:
760034b3290SDave Jiang 	idxd_driver_unregister(&idxd_drv);
761034b3290SDave Jiang err_idxd_driver_register:
762c52ca478SDave Jiang 	return err;
763bfe1d560SDave Jiang }
764bfe1d560SDave Jiang module_init(idxd_init_module);
765bfe1d560SDave Jiang 
766bfe1d560SDave Jiang static void __exit idxd_exit_module(void)
767bfe1d560SDave Jiang {
768448c3de8SDave Jiang 	idxd_driver_unregister(&idxd_user_drv);
7690cda4f69SDave Jiang 	idxd_driver_unregister(&idxd_dmaengine_drv);
770034b3290SDave Jiang 	idxd_driver_unregister(&idxd_drv);
771bfe1d560SDave Jiang 	pci_unregister_driver(&idxd_pci_driver);
77242d279f9SDave Jiang 	idxd_cdev_remove();
7730bde4444STom Zanussi 	perfmon_exit();
774bfe1d560SDave Jiang }
775bfe1d560SDave Jiang module_exit(idxd_exit_module);
776