xref: /linux/drivers/dma/fsl-edma-common.c (revision e0a08ed25492b6437e366b347113db484037b9b9)
1 // SPDX-License-Identifier: GPL-2.0+
2 //
3 // Copyright (c) 2013-2014 Freescale Semiconductor, Inc
4 // Copyright (c) 2017 Sysam, Angelo Dureghello  <angelo@sysam.it>
5 
6 #include <linux/dmapool.h>
7 #include <linux/module.h>
8 #include <linux/slab.h>
9 #include <linux/dma-mapping.h>
10 #include <linux/pm_runtime.h>
11 #include <linux/pm_domain.h>
12 
13 #include "fsl-edma-common.h"
14 
15 #define EDMA_CR			0x00
16 #define EDMA_ES			0x04
17 #define EDMA_ERQ		0x0C
18 #define EDMA_EEI		0x14
19 #define EDMA_SERQ		0x1B
20 #define EDMA_CERQ		0x1A
21 #define EDMA_SEEI		0x19
22 #define EDMA_CEEI		0x18
23 #define EDMA_CINT		0x1F
24 #define EDMA_CERR		0x1E
25 #define EDMA_SSRT		0x1D
26 #define EDMA_CDNE		0x1C
27 #define EDMA_INTR		0x24
28 #define EDMA_ERR		0x2C
29 
30 #define EDMA64_ERQH		0x08
31 #define EDMA64_EEIH		0x10
32 #define EDMA64_SERQ		0x18
33 #define EDMA64_CERQ		0x19
34 #define EDMA64_SEEI		0x1a
35 #define EDMA64_CEEI		0x1b
36 #define EDMA64_CINT		0x1c
37 #define EDMA64_CERR		0x1d
38 #define EDMA64_SSRT		0x1e
39 #define EDMA64_CDNE		0x1f
40 #define EDMA64_INTH		0x20
41 #define EDMA64_INTL		0x24
42 #define EDMA64_ERRH		0x28
43 #define EDMA64_ERRL		0x2c
44 
45 void fsl_edma_tx_chan_handler(struct fsl_edma_chan *fsl_chan)
46 {
47 	spin_lock(&fsl_chan->vchan.lock);
48 
49 	if (!fsl_chan->edesc) {
50 		/* terminate_all called before */
51 		spin_unlock(&fsl_chan->vchan.lock);
52 		return;
53 	}
54 
55 	if (!fsl_chan->edesc->iscyclic) {
56 		list_del(&fsl_chan->edesc->vdesc.node);
57 		vchan_cookie_complete(&fsl_chan->edesc->vdesc);
58 		fsl_chan->edesc = NULL;
59 		fsl_chan->status = DMA_COMPLETE;
60 		fsl_chan->idle = true;
61 	} else {
62 		vchan_cyclic_callback(&fsl_chan->edesc->vdesc);
63 	}
64 
65 	if (!fsl_chan->edesc)
66 		fsl_edma_xfer_desc(fsl_chan);
67 
68 	spin_unlock(&fsl_chan->vchan.lock);
69 }
70 
71 static void fsl_edma3_enable_request(struct fsl_edma_chan *fsl_chan)
72 {
73 	u32 val, flags;
74 
75 	flags = fsl_edma_drvflags(fsl_chan);
76 	val = edma_readl_chreg(fsl_chan, ch_sbr);
77 	/* Remote/local swapped wrongly on iMX8 QM Audio edma */
78 	if (flags & FSL_EDMA_DRV_QUIRK_SWAPPED) {
79 		if (!fsl_chan->is_rxchan)
80 			val |= EDMA_V3_CH_SBR_RD;
81 		else
82 			val |= EDMA_V3_CH_SBR_WR;
83 	} else {
84 		if (fsl_chan->is_rxchan)
85 			val |= EDMA_V3_CH_SBR_RD;
86 		else
87 			val |= EDMA_V3_CH_SBR_WR;
88 	}
89 
90 	if (fsl_chan->is_remote)
91 		val &= ~(EDMA_V3_CH_SBR_RD | EDMA_V3_CH_SBR_WR);
92 
93 	edma_writel_chreg(fsl_chan, val, ch_sbr);
94 
95 	if (flags & FSL_EDMA_DRV_HAS_CHMUX) {
96 		/*
97 		 * ch_mux: With the exception of 0, attempts to write a value
98 		 * already in use will be forced to 0.
99 		 */
100 		if (!edma_readl(fsl_chan->edma, fsl_chan->mux_addr))
101 			edma_writel(fsl_chan->edma, fsl_chan->srcid, fsl_chan->mux_addr);
102 	}
103 
104 	val = edma_readl_chreg(fsl_chan, ch_csr);
105 	val |= EDMA_V3_CH_CSR_ERQ;
106 	edma_writel_chreg(fsl_chan, val, ch_csr);
107 }
108 
109 static void fsl_edma_enable_request(struct fsl_edma_chan *fsl_chan)
110 {
111 	struct edma_regs *regs = &fsl_chan->edma->regs;
112 	u32 ch = fsl_chan->vchan.chan.chan_id;
113 
114 	if (fsl_edma_drvflags(fsl_chan) & FSL_EDMA_DRV_SPLIT_REG)
115 		return fsl_edma3_enable_request(fsl_chan);
116 
117 	if (fsl_chan->edma->drvdata->flags & FSL_EDMA_DRV_WRAP_IO) {
118 		edma_writeb(fsl_chan->edma, EDMA_SEEI_SEEI(ch), regs->seei);
119 		edma_writeb(fsl_chan->edma, ch, regs->serq);
120 	} else {
121 		/* ColdFire is big endian, and accesses natively
122 		 * big endian I/O peripherals
123 		 */
124 		iowrite8(EDMA_SEEI_SEEI(ch), regs->seei);
125 		iowrite8(ch, regs->serq);
126 	}
127 }
128 
129 static void fsl_edma3_disable_request(struct fsl_edma_chan *fsl_chan)
130 {
131 	u32 val = edma_readl_chreg(fsl_chan, ch_csr);
132 	u32 flags;
133 
134 	flags = fsl_edma_drvflags(fsl_chan);
135 
136 	if (flags & FSL_EDMA_DRV_HAS_CHMUX)
137 		edma_writel(fsl_chan->edma, 0, fsl_chan->mux_addr);
138 
139 	val &= ~EDMA_V3_CH_CSR_ERQ;
140 	edma_writel_chreg(fsl_chan, val, ch_csr);
141 }
142 
143 void fsl_edma_disable_request(struct fsl_edma_chan *fsl_chan)
144 {
145 	struct edma_regs *regs = &fsl_chan->edma->regs;
146 	u32 ch = fsl_chan->vchan.chan.chan_id;
147 
148 	if (fsl_edma_drvflags(fsl_chan) & FSL_EDMA_DRV_SPLIT_REG)
149 		return fsl_edma3_disable_request(fsl_chan);
150 
151 	if (fsl_chan->edma->drvdata->flags & FSL_EDMA_DRV_WRAP_IO) {
152 		edma_writeb(fsl_chan->edma, ch, regs->cerq);
153 		edma_writeb(fsl_chan->edma, EDMA_CEEI_CEEI(ch), regs->ceei);
154 	} else {
155 		/* ColdFire is big endian, and accesses natively
156 		 * big endian I/O peripherals
157 		 */
158 		iowrite8(ch, regs->cerq);
159 		iowrite8(EDMA_CEEI_CEEI(ch), regs->ceei);
160 	}
161 }
162 
163 static void mux_configure8(struct fsl_edma_chan *fsl_chan, void __iomem *addr,
164 			   u32 off, u32 slot, bool enable)
165 {
166 	u8 val8;
167 
168 	if (enable)
169 		val8 = EDMAMUX_CHCFG_ENBL | slot;
170 	else
171 		val8 = EDMAMUX_CHCFG_DIS;
172 
173 	iowrite8(val8, addr + off);
174 }
175 
176 static void mux_configure32(struct fsl_edma_chan *fsl_chan, void __iomem *addr,
177 			    u32 off, u32 slot, bool enable)
178 {
179 	u32 val;
180 
181 	if (enable)
182 		val = EDMAMUX_CHCFG_ENBL << 24 | slot;
183 	else
184 		val = EDMAMUX_CHCFG_DIS;
185 
186 	iowrite32(val, addr + off * 4);
187 }
188 
189 void fsl_edma_chan_mux(struct fsl_edma_chan *fsl_chan,
190 		       unsigned int slot, bool enable)
191 {
192 	u32 ch = fsl_chan->vchan.chan.chan_id;
193 	void __iomem *muxaddr;
194 	unsigned int chans_per_mux, ch_off;
195 	int endian_diff[4] = {3, 1, -1, -3};
196 	u32 dmamux_nr = fsl_chan->edma->drvdata->dmamuxs;
197 
198 	if (!dmamux_nr)
199 		return;
200 
201 	chans_per_mux = fsl_chan->edma->n_chans / dmamux_nr;
202 	ch_off = fsl_chan->vchan.chan.chan_id % chans_per_mux;
203 
204 	if (fsl_chan->edma->drvdata->flags & FSL_EDMA_DRV_MUX_SWAP)
205 		ch_off += endian_diff[ch_off % 4];
206 
207 	muxaddr = fsl_chan->edma->muxbase[ch / chans_per_mux];
208 	slot = EDMAMUX_CHCFG_SOURCE(slot);
209 
210 	if (fsl_chan->edma->drvdata->flags & FSL_EDMA_DRV_CONFIG32)
211 		mux_configure32(fsl_chan, muxaddr, ch_off, slot, enable);
212 	else
213 		mux_configure8(fsl_chan, muxaddr, ch_off, slot, enable);
214 }
215 
216 static unsigned int fsl_edma_get_tcd_attr(enum dma_slave_buswidth addr_width)
217 {
218 	u32 val;
219 
220 	if (addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
221 		addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
222 
223 	val = ffs(addr_width) - 1;
224 	return val | (val << 8);
225 }
226 
227 void fsl_edma_free_desc(struct virt_dma_desc *vdesc)
228 {
229 	struct fsl_edma_desc *fsl_desc;
230 	int i;
231 
232 	fsl_desc = to_fsl_edma_desc(vdesc);
233 	for (i = 0; i < fsl_desc->n_tcds; i++)
234 		dma_pool_free(fsl_desc->echan->tcd_pool, fsl_desc->tcd[i].vtcd,
235 			      fsl_desc->tcd[i].ptcd);
236 	kfree(fsl_desc);
237 }
238 
239 int fsl_edma_terminate_all(struct dma_chan *chan)
240 {
241 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
242 	unsigned long flags;
243 	LIST_HEAD(head);
244 
245 	spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
246 	fsl_edma_disable_request(fsl_chan);
247 	fsl_chan->edesc = NULL;
248 	fsl_chan->idle = true;
249 	vchan_get_all_descriptors(&fsl_chan->vchan, &head);
250 	spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
251 	vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
252 
253 	if (fsl_edma_drvflags(fsl_chan) & FSL_EDMA_DRV_HAS_PD)
254 		pm_runtime_allow(fsl_chan->pd_dev);
255 
256 	return 0;
257 }
258 
259 int fsl_edma_pause(struct dma_chan *chan)
260 {
261 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
262 	unsigned long flags;
263 
264 	spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
265 	if (fsl_chan->edesc) {
266 		fsl_edma_disable_request(fsl_chan);
267 		fsl_chan->status = DMA_PAUSED;
268 		fsl_chan->idle = true;
269 	}
270 	spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
271 	return 0;
272 }
273 
274 int fsl_edma_resume(struct dma_chan *chan)
275 {
276 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
277 	unsigned long flags;
278 
279 	spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
280 	if (fsl_chan->edesc) {
281 		fsl_edma_enable_request(fsl_chan);
282 		fsl_chan->status = DMA_IN_PROGRESS;
283 		fsl_chan->idle = false;
284 	}
285 	spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
286 	return 0;
287 }
288 
289 static void fsl_edma_unprep_slave_dma(struct fsl_edma_chan *fsl_chan)
290 {
291 	if (fsl_chan->dma_dir != DMA_NONE)
292 		dma_unmap_resource(fsl_chan->vchan.chan.device->dev,
293 				   fsl_chan->dma_dev_addr,
294 				   fsl_chan->dma_dev_size,
295 				   fsl_chan->dma_dir, 0);
296 	fsl_chan->dma_dir = DMA_NONE;
297 }
298 
299 static bool fsl_edma_prep_slave_dma(struct fsl_edma_chan *fsl_chan,
300 				    enum dma_transfer_direction dir)
301 {
302 	struct device *dev = fsl_chan->vchan.chan.device->dev;
303 	enum dma_data_direction dma_dir;
304 	phys_addr_t addr = 0;
305 	u32 size = 0;
306 
307 	switch (dir) {
308 	case DMA_MEM_TO_DEV:
309 		dma_dir = DMA_FROM_DEVICE;
310 		addr = fsl_chan->cfg.dst_addr;
311 		size = fsl_chan->cfg.dst_maxburst;
312 		break;
313 	case DMA_DEV_TO_MEM:
314 		dma_dir = DMA_TO_DEVICE;
315 		addr = fsl_chan->cfg.src_addr;
316 		size = fsl_chan->cfg.src_maxburst;
317 		break;
318 	default:
319 		dma_dir = DMA_NONE;
320 		break;
321 	}
322 
323 	/* Already mapped for this config? */
324 	if (fsl_chan->dma_dir == dma_dir)
325 		return true;
326 
327 	fsl_edma_unprep_slave_dma(fsl_chan);
328 
329 	fsl_chan->dma_dev_addr = dma_map_resource(dev, addr, size, dma_dir, 0);
330 	if (dma_mapping_error(dev, fsl_chan->dma_dev_addr))
331 		return false;
332 	fsl_chan->dma_dev_size = size;
333 	fsl_chan->dma_dir = dma_dir;
334 
335 	return true;
336 }
337 
338 int fsl_edma_slave_config(struct dma_chan *chan,
339 				 struct dma_slave_config *cfg)
340 {
341 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
342 
343 	memcpy(&fsl_chan->cfg, cfg, sizeof(*cfg));
344 	fsl_edma_unprep_slave_dma(fsl_chan);
345 
346 	return 0;
347 }
348 
349 static size_t fsl_edma_desc_residue(struct fsl_edma_chan *fsl_chan,
350 		struct virt_dma_desc *vdesc, bool in_progress)
351 {
352 	struct fsl_edma_desc *edesc = fsl_chan->edesc;
353 	enum dma_transfer_direction dir = edesc->dirn;
354 	dma_addr_t cur_addr, dma_addr;
355 	size_t len, size;
356 	u32 nbytes = 0;
357 	int i;
358 
359 	/* calculate the total size in this desc */
360 	for (len = i = 0; i < fsl_chan->edesc->n_tcds; i++) {
361 		nbytes = fsl_edma_get_tcd_to_cpu(fsl_chan, edesc->tcd[i].vtcd, nbytes);
362 		if (nbytes & (EDMA_V3_TCD_NBYTES_DMLOE | EDMA_V3_TCD_NBYTES_SMLOE))
363 			nbytes = EDMA_V3_TCD_NBYTES_MLOFF_NBYTES(nbytes);
364 		len += nbytes * fsl_edma_get_tcd_to_cpu(fsl_chan, edesc->tcd[i].vtcd, biter);
365 	}
366 
367 	if (!in_progress)
368 		return len;
369 
370 	if (dir == DMA_MEM_TO_DEV)
371 		cur_addr = edma_read_tcdreg(fsl_chan, saddr);
372 	else
373 		cur_addr = edma_read_tcdreg(fsl_chan, daddr);
374 
375 	/* figure out the finished and calculate the residue */
376 	for (i = 0; i < fsl_chan->edesc->n_tcds; i++) {
377 		nbytes = fsl_edma_get_tcd_to_cpu(fsl_chan, edesc->tcd[i].vtcd, nbytes);
378 		if (nbytes & (EDMA_V3_TCD_NBYTES_DMLOE | EDMA_V3_TCD_NBYTES_SMLOE))
379 			nbytes = EDMA_V3_TCD_NBYTES_MLOFF_NBYTES(nbytes);
380 
381 		size = nbytes * fsl_edma_get_tcd_to_cpu(fsl_chan, edesc->tcd[i].vtcd, biter);
382 
383 		if (dir == DMA_MEM_TO_DEV)
384 			dma_addr = fsl_edma_get_tcd_to_cpu(fsl_chan, edesc->tcd[i].vtcd, saddr);
385 		else
386 			dma_addr = fsl_edma_get_tcd_to_cpu(fsl_chan, edesc->tcd[i].vtcd, daddr);
387 
388 		len -= size;
389 		if (cur_addr >= dma_addr && cur_addr < dma_addr + size) {
390 			len += dma_addr + size - cur_addr;
391 			break;
392 		}
393 	}
394 
395 	return len;
396 }
397 
398 enum dma_status fsl_edma_tx_status(struct dma_chan *chan,
399 		dma_cookie_t cookie, struct dma_tx_state *txstate)
400 {
401 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
402 	struct virt_dma_desc *vdesc;
403 	enum dma_status status;
404 	unsigned long flags;
405 
406 	status = dma_cookie_status(chan, cookie, txstate);
407 	if (status == DMA_COMPLETE)
408 		return status;
409 
410 	if (!txstate)
411 		return fsl_chan->status;
412 
413 	spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
414 	vdesc = vchan_find_desc(&fsl_chan->vchan, cookie);
415 	if (fsl_chan->edesc && cookie == fsl_chan->edesc->vdesc.tx.cookie)
416 		txstate->residue =
417 			fsl_edma_desc_residue(fsl_chan, vdesc, true);
418 	else if (vdesc)
419 		txstate->residue =
420 			fsl_edma_desc_residue(fsl_chan, vdesc, false);
421 	else
422 		txstate->residue = 0;
423 
424 	spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
425 
426 	return fsl_chan->status;
427 }
428 
429 static void fsl_edma_set_tcd_regs(struct fsl_edma_chan *fsl_chan,
430 				  struct fsl_edma_hw_tcd *tcd)
431 {
432 	u16 csr = 0;
433 
434 	/*
435 	 * TCD parameters are stored in struct fsl_edma_hw_tcd in little
436 	 * endian format. However, we need to load the TCD registers in
437 	 * big- or little-endian obeying the eDMA engine model endian,
438 	 * and this is performed from specific edma_write functions
439 	 */
440 	edma_write_tcdreg(fsl_chan, 0, csr);
441 
442 	edma_cp_tcd_to_reg(fsl_chan, tcd, saddr);
443 	edma_cp_tcd_to_reg(fsl_chan, tcd, daddr);
444 
445 	edma_cp_tcd_to_reg(fsl_chan, tcd, attr);
446 	edma_cp_tcd_to_reg(fsl_chan, tcd, soff);
447 
448 	edma_cp_tcd_to_reg(fsl_chan, tcd, nbytes);
449 	edma_cp_tcd_to_reg(fsl_chan, tcd, slast);
450 
451 	edma_cp_tcd_to_reg(fsl_chan, tcd, citer);
452 	edma_cp_tcd_to_reg(fsl_chan, tcd, biter);
453 	edma_cp_tcd_to_reg(fsl_chan, tcd, doff);
454 
455 	edma_cp_tcd_to_reg(fsl_chan, tcd, dlast_sga);
456 
457 	csr = fsl_edma_get_tcd_to_cpu(fsl_chan, tcd, csr);
458 
459 	if (fsl_chan->is_sw) {
460 		csr |= EDMA_TCD_CSR_START;
461 		fsl_edma_set_tcd_to_le(fsl_chan, tcd, csr, csr);
462 	}
463 
464 	/*
465 	 * Must clear CHn_CSR[DONE] bit before enable TCDn_CSR[ESG] at EDMAv3
466 	 * eDMAv4 have not such requirement.
467 	 * Change MLINK need clear CHn_CSR[DONE] for both eDMAv3 and eDMAv4.
468 	 */
469 	if (((fsl_edma_drvflags(fsl_chan) & FSL_EDMA_DRV_CLEAR_DONE_E_SG) &&
470 		(csr & EDMA_TCD_CSR_E_SG)) ||
471 	    ((fsl_edma_drvflags(fsl_chan) & FSL_EDMA_DRV_CLEAR_DONE_E_LINK) &&
472 		(csr & EDMA_TCD_CSR_E_LINK)))
473 		edma_writel_chreg(fsl_chan, edma_readl_chreg(fsl_chan, ch_csr), ch_csr);
474 
475 
476 	edma_cp_tcd_to_reg(fsl_chan, tcd, csr);
477 }
478 
479 static inline
480 void fsl_edma_fill_tcd(struct fsl_edma_chan *fsl_chan,
481 		       struct fsl_edma_hw_tcd *tcd, u32 src, u32 dst,
482 		       u16 attr, u16 soff, u32 nbytes, u32 slast, u16 citer,
483 		       u16 biter, u16 doff, u32 dlast_sga, bool major_int,
484 		       bool disable_req, bool enable_sg)
485 {
486 	struct dma_slave_config *cfg = &fsl_chan->cfg;
487 	u16 csr = 0;
488 	u32 burst;
489 
490 	/*
491 	 * eDMA hardware SGs require the TCDs to be stored in little
492 	 * endian format irrespective of the register endian model.
493 	 * So we put the value in little endian in memory, waiting
494 	 * for fsl_edma_set_tcd_regs doing the swap.
495 	 */
496 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, src, saddr);
497 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, dst, daddr);
498 
499 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, attr, attr);
500 
501 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, soff, soff);
502 
503 	if (fsl_chan->is_multi_fifo) {
504 		/* set mloff to support multiple fifo */
505 		burst = cfg->direction == DMA_DEV_TO_MEM ?
506 				cfg->src_addr_width : cfg->dst_addr_width;
507 		nbytes |= EDMA_V3_TCD_NBYTES_MLOFF(-(burst * 4));
508 		/* enable DMLOE/SMLOE */
509 		if (cfg->direction == DMA_MEM_TO_DEV) {
510 			nbytes |= EDMA_V3_TCD_NBYTES_DMLOE;
511 			nbytes &= ~EDMA_V3_TCD_NBYTES_SMLOE;
512 		} else {
513 			nbytes |= EDMA_V3_TCD_NBYTES_SMLOE;
514 			nbytes &= ~EDMA_V3_TCD_NBYTES_DMLOE;
515 		}
516 	}
517 
518 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, nbytes, nbytes);
519 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, slast, slast);
520 
521 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, EDMA_TCD_CITER_CITER(citer), citer);
522 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, doff, doff);
523 
524 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, dlast_sga, dlast_sga);
525 
526 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, EDMA_TCD_BITER_BITER(biter), biter);
527 
528 	if (major_int)
529 		csr |= EDMA_TCD_CSR_INT_MAJOR;
530 
531 	if (disable_req)
532 		csr |= EDMA_TCD_CSR_D_REQ;
533 
534 	if (enable_sg)
535 		csr |= EDMA_TCD_CSR_E_SG;
536 
537 	if (fsl_chan->is_rxchan)
538 		csr |= EDMA_TCD_CSR_ACTIVE;
539 
540 	if (fsl_chan->is_sw)
541 		csr |= EDMA_TCD_CSR_START;
542 
543 	fsl_edma_set_tcd_to_le(fsl_chan, tcd, csr, csr);
544 }
545 
546 static struct fsl_edma_desc *fsl_edma_alloc_desc(struct fsl_edma_chan *fsl_chan,
547 		int sg_len)
548 {
549 	struct fsl_edma_desc *fsl_desc;
550 	int i;
551 
552 	fsl_desc = kzalloc(struct_size(fsl_desc, tcd, sg_len), GFP_NOWAIT);
553 	if (!fsl_desc)
554 		return NULL;
555 
556 	fsl_desc->echan = fsl_chan;
557 	fsl_desc->n_tcds = sg_len;
558 	for (i = 0; i < sg_len; i++) {
559 		fsl_desc->tcd[i].vtcd = dma_pool_alloc(fsl_chan->tcd_pool,
560 					GFP_NOWAIT, &fsl_desc->tcd[i].ptcd);
561 		if (!fsl_desc->tcd[i].vtcd)
562 			goto err;
563 	}
564 	return fsl_desc;
565 
566 err:
567 	while (--i >= 0)
568 		dma_pool_free(fsl_chan->tcd_pool, fsl_desc->tcd[i].vtcd,
569 				fsl_desc->tcd[i].ptcd);
570 	kfree(fsl_desc);
571 	return NULL;
572 }
573 
574 struct dma_async_tx_descriptor *fsl_edma_prep_dma_cyclic(
575 		struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
576 		size_t period_len, enum dma_transfer_direction direction,
577 		unsigned long flags)
578 {
579 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
580 	struct fsl_edma_desc *fsl_desc;
581 	dma_addr_t dma_buf_next;
582 	bool major_int = true;
583 	int sg_len, i;
584 	u32 src_addr, dst_addr, last_sg, nbytes;
585 	u16 soff, doff, iter;
586 
587 	if (!is_slave_direction(direction))
588 		return NULL;
589 
590 	if (!fsl_edma_prep_slave_dma(fsl_chan, direction))
591 		return NULL;
592 
593 	sg_len = buf_len / period_len;
594 	fsl_desc = fsl_edma_alloc_desc(fsl_chan, sg_len);
595 	if (!fsl_desc)
596 		return NULL;
597 	fsl_desc->iscyclic = true;
598 	fsl_desc->dirn = direction;
599 
600 	dma_buf_next = dma_addr;
601 	if (direction == DMA_MEM_TO_DEV) {
602 		fsl_chan->attr =
603 			fsl_edma_get_tcd_attr(fsl_chan->cfg.dst_addr_width);
604 		nbytes = fsl_chan->cfg.dst_addr_width *
605 			fsl_chan->cfg.dst_maxburst;
606 	} else {
607 		fsl_chan->attr =
608 			fsl_edma_get_tcd_attr(fsl_chan->cfg.src_addr_width);
609 		nbytes = fsl_chan->cfg.src_addr_width *
610 			fsl_chan->cfg.src_maxburst;
611 	}
612 
613 	iter = period_len / nbytes;
614 
615 	for (i = 0; i < sg_len; i++) {
616 		if (dma_buf_next >= dma_addr + buf_len)
617 			dma_buf_next = dma_addr;
618 
619 		/* get next sg's physical address */
620 		last_sg = fsl_desc->tcd[(i + 1) % sg_len].ptcd;
621 
622 		if (direction == DMA_MEM_TO_DEV) {
623 			src_addr = dma_buf_next;
624 			dst_addr = fsl_chan->dma_dev_addr;
625 			soff = fsl_chan->cfg.dst_addr_width;
626 			doff = fsl_chan->is_multi_fifo ? 4 : 0;
627 		} else if (direction == DMA_DEV_TO_MEM) {
628 			src_addr = fsl_chan->dma_dev_addr;
629 			dst_addr = dma_buf_next;
630 			soff = fsl_chan->is_multi_fifo ? 4 : 0;
631 			doff = fsl_chan->cfg.src_addr_width;
632 		} else {
633 			/* DMA_DEV_TO_DEV */
634 			src_addr = fsl_chan->cfg.src_addr;
635 			dst_addr = fsl_chan->cfg.dst_addr;
636 			soff = doff = 0;
637 			major_int = false;
638 		}
639 
640 		fsl_edma_fill_tcd(fsl_chan, fsl_desc->tcd[i].vtcd, src_addr, dst_addr,
641 				  fsl_chan->attr, soff, nbytes, 0, iter,
642 				  iter, doff, last_sg, major_int, false, true);
643 		dma_buf_next += period_len;
644 	}
645 
646 	return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
647 }
648 
649 struct dma_async_tx_descriptor *fsl_edma_prep_slave_sg(
650 		struct dma_chan *chan, struct scatterlist *sgl,
651 		unsigned int sg_len, enum dma_transfer_direction direction,
652 		unsigned long flags, void *context)
653 {
654 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
655 	struct fsl_edma_desc *fsl_desc;
656 	struct scatterlist *sg;
657 	u32 src_addr, dst_addr, last_sg, nbytes;
658 	u16 soff, doff, iter;
659 	int i;
660 
661 	if (!is_slave_direction(direction))
662 		return NULL;
663 
664 	if (!fsl_edma_prep_slave_dma(fsl_chan, direction))
665 		return NULL;
666 
667 	fsl_desc = fsl_edma_alloc_desc(fsl_chan, sg_len);
668 	if (!fsl_desc)
669 		return NULL;
670 	fsl_desc->iscyclic = false;
671 	fsl_desc->dirn = direction;
672 
673 	if (direction == DMA_MEM_TO_DEV) {
674 		fsl_chan->attr =
675 			fsl_edma_get_tcd_attr(fsl_chan->cfg.dst_addr_width);
676 		nbytes = fsl_chan->cfg.dst_addr_width *
677 			fsl_chan->cfg.dst_maxburst;
678 	} else {
679 		fsl_chan->attr =
680 			fsl_edma_get_tcd_attr(fsl_chan->cfg.src_addr_width);
681 		nbytes = fsl_chan->cfg.src_addr_width *
682 			fsl_chan->cfg.src_maxburst;
683 	}
684 
685 	for_each_sg(sgl, sg, sg_len, i) {
686 		if (direction == DMA_MEM_TO_DEV) {
687 			src_addr = sg_dma_address(sg);
688 			dst_addr = fsl_chan->dma_dev_addr;
689 			soff = fsl_chan->cfg.dst_addr_width;
690 			doff = 0;
691 		} else if (direction == DMA_DEV_TO_MEM) {
692 			src_addr = fsl_chan->dma_dev_addr;
693 			dst_addr = sg_dma_address(sg);
694 			soff = 0;
695 			doff = fsl_chan->cfg.src_addr_width;
696 		} else {
697 			/* DMA_DEV_TO_DEV */
698 			src_addr = fsl_chan->cfg.src_addr;
699 			dst_addr = fsl_chan->cfg.dst_addr;
700 			soff = 0;
701 			doff = 0;
702 		}
703 
704 		/*
705 		 * Choose the suitable burst length if sg_dma_len is not
706 		 * multiple of burst length so that the whole transfer length is
707 		 * multiple of minor loop(burst length).
708 		 */
709 		if (sg_dma_len(sg) % nbytes) {
710 			u32 width = (direction == DMA_DEV_TO_MEM) ? doff : soff;
711 			u32 burst = (direction == DMA_DEV_TO_MEM) ?
712 						fsl_chan->cfg.src_maxburst :
713 						fsl_chan->cfg.dst_maxburst;
714 			int j;
715 
716 			for (j = burst; j > 1; j--) {
717 				if (!(sg_dma_len(sg) % (j * width))) {
718 					nbytes = j * width;
719 					break;
720 				}
721 			}
722 			/* Set burst size as 1 if there's no suitable one */
723 			if (j == 1)
724 				nbytes = width;
725 		}
726 		iter = sg_dma_len(sg) / nbytes;
727 		if (i < sg_len - 1) {
728 			last_sg = fsl_desc->tcd[(i + 1)].ptcd;
729 			fsl_edma_fill_tcd(fsl_chan, fsl_desc->tcd[i].vtcd, src_addr,
730 					  dst_addr, fsl_chan->attr, soff,
731 					  nbytes, 0, iter, iter, doff, last_sg,
732 					  false, false, true);
733 		} else {
734 			last_sg = 0;
735 			fsl_edma_fill_tcd(fsl_chan, fsl_desc->tcd[i].vtcd, src_addr,
736 					  dst_addr, fsl_chan->attr, soff,
737 					  nbytes, 0, iter, iter, doff, last_sg,
738 					  true, true, false);
739 		}
740 	}
741 
742 	return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
743 }
744 
745 struct dma_async_tx_descriptor *fsl_edma_prep_memcpy(struct dma_chan *chan,
746 						     dma_addr_t dma_dst, dma_addr_t dma_src,
747 						     size_t len, unsigned long flags)
748 {
749 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
750 	struct fsl_edma_desc *fsl_desc;
751 
752 	fsl_desc = fsl_edma_alloc_desc(fsl_chan, 1);
753 	if (!fsl_desc)
754 		return NULL;
755 	fsl_desc->iscyclic = false;
756 
757 	fsl_chan->is_sw = true;
758 
759 	/* To match with copy_align and max_seg_size so 1 tcd is enough */
760 	fsl_edma_fill_tcd(fsl_chan, fsl_desc->tcd[0].vtcd, dma_src, dma_dst,
761 			fsl_edma_get_tcd_attr(DMA_SLAVE_BUSWIDTH_32_BYTES),
762 			32, len, 0, 1, 1, 32, 0, true, true, false);
763 
764 	return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
765 }
766 
767 void fsl_edma_xfer_desc(struct fsl_edma_chan *fsl_chan)
768 {
769 	struct virt_dma_desc *vdesc;
770 
771 	lockdep_assert_held(&fsl_chan->vchan.lock);
772 
773 	vdesc = vchan_next_desc(&fsl_chan->vchan);
774 	if (!vdesc)
775 		return;
776 	fsl_chan->edesc = to_fsl_edma_desc(vdesc);
777 	fsl_edma_set_tcd_regs(fsl_chan, fsl_chan->edesc->tcd[0].vtcd);
778 	fsl_edma_enable_request(fsl_chan);
779 	fsl_chan->status = DMA_IN_PROGRESS;
780 	fsl_chan->idle = false;
781 }
782 
783 void fsl_edma_issue_pending(struct dma_chan *chan)
784 {
785 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
786 	unsigned long flags;
787 
788 	spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
789 
790 	if (unlikely(fsl_chan->pm_state != RUNNING)) {
791 		spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
792 		/* cannot submit due to suspend */
793 		return;
794 	}
795 
796 	if (vchan_issue_pending(&fsl_chan->vchan) && !fsl_chan->edesc)
797 		fsl_edma_xfer_desc(fsl_chan);
798 
799 	spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
800 }
801 
802 int fsl_edma_alloc_chan_resources(struct dma_chan *chan)
803 {
804 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
805 
806 	fsl_chan->tcd_pool = dma_pool_create("tcd_pool", chan->device->dev,
807 				sizeof(struct fsl_edma_hw_tcd),
808 				32, 0);
809 	return 0;
810 }
811 
812 void fsl_edma_free_chan_resources(struct dma_chan *chan)
813 {
814 	struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
815 	struct fsl_edma_engine *edma = fsl_chan->edma;
816 	unsigned long flags;
817 	LIST_HEAD(head);
818 
819 	spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
820 	fsl_edma_disable_request(fsl_chan);
821 	if (edma->drvdata->dmamuxs)
822 		fsl_edma_chan_mux(fsl_chan, 0, false);
823 	fsl_chan->edesc = NULL;
824 	vchan_get_all_descriptors(&fsl_chan->vchan, &head);
825 	fsl_edma_unprep_slave_dma(fsl_chan);
826 	spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
827 
828 	vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
829 	dma_pool_destroy(fsl_chan->tcd_pool);
830 	fsl_chan->tcd_pool = NULL;
831 	fsl_chan->is_sw = false;
832 	fsl_chan->srcid = 0;
833 }
834 
835 void fsl_edma_cleanup_vchan(struct dma_device *dmadev)
836 {
837 	struct fsl_edma_chan *chan, *_chan;
838 
839 	list_for_each_entry_safe(chan, _chan,
840 				&dmadev->channels, vchan.chan.device_node) {
841 		list_del(&chan->vchan.chan.device_node);
842 		tasklet_kill(&chan->vchan.task);
843 	}
844 }
845 
846 /*
847  * On the 32 channels Vybrid/mpc577x edma version, register offsets are
848  * different compared to ColdFire mcf5441x 64 channels edma.
849  *
850  * This function sets up register offsets as per proper declared version
851  * so must be called in xxx_edma_probe() just after setting the
852  * edma "version" and "membase" appropriately.
853  */
854 void fsl_edma_setup_regs(struct fsl_edma_engine *edma)
855 {
856 	bool is64 = !!(edma->drvdata->flags & FSL_EDMA_DRV_EDMA64);
857 
858 	edma->regs.cr = edma->membase + EDMA_CR;
859 	edma->regs.es = edma->membase + EDMA_ES;
860 	edma->regs.erql = edma->membase + EDMA_ERQ;
861 	edma->regs.eeil = edma->membase + EDMA_EEI;
862 
863 	edma->regs.serq = edma->membase + (is64 ? EDMA64_SERQ : EDMA_SERQ);
864 	edma->regs.cerq = edma->membase + (is64 ? EDMA64_CERQ : EDMA_CERQ);
865 	edma->regs.seei = edma->membase + (is64 ? EDMA64_SEEI : EDMA_SEEI);
866 	edma->regs.ceei = edma->membase + (is64 ? EDMA64_CEEI : EDMA_CEEI);
867 	edma->regs.cint = edma->membase + (is64 ? EDMA64_CINT : EDMA_CINT);
868 	edma->regs.cerr = edma->membase + (is64 ? EDMA64_CERR : EDMA_CERR);
869 	edma->regs.ssrt = edma->membase + (is64 ? EDMA64_SSRT : EDMA_SSRT);
870 	edma->regs.cdne = edma->membase + (is64 ? EDMA64_CDNE : EDMA_CDNE);
871 	edma->regs.intl = edma->membase + (is64 ? EDMA64_INTL : EDMA_INTR);
872 	edma->regs.errl = edma->membase + (is64 ? EDMA64_ERRL : EDMA_ERR);
873 
874 	if (is64) {
875 		edma->regs.erqh = edma->membase + EDMA64_ERQH;
876 		edma->regs.eeih = edma->membase + EDMA64_EEIH;
877 		edma->regs.errh = edma->membase + EDMA64_ERRH;
878 		edma->regs.inth = edma->membase + EDMA64_INTH;
879 	}
880 }
881 
882 MODULE_LICENSE("GPL v2");
883